blob: 008bb3dc88cb6c5870588f2638f1ebe43c804142 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
Chon Ming Leeef9348c2014-04-09 13:28:18 +030052
Matt Roper465c1202014-05-29 08:06:54 -070053/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Jesse Barnes79e53942008-11-07 14:24:08 -080076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Jesse Barnes79e53942008-11-07 14:24:08 -0800104typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800106} intel_range_t;
107
108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int dot_limit;
110 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800111} intel_p2_t;
112
Ma Lingd4906092009-03-18 20:13:27 +0800113typedef struct intel_limit intel_limit_t;
114struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 intel_range_t dot, vco, n, m, m1, m2, p, p1;
116 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800117};
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Daniel Vetterd2acd212012-10-20 20:57:43 +0200119int
120intel_pch_rawclk(struct drm_device *dev)
121{
122 struct drm_i915_private *dev_priv = dev->dev_private;
123
124 WARN_ON(!HAS_PCH_SPLIT(dev));
125
126 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
127}
128
Chris Wilson021357a2010-09-07 20:54:59 +0100129static inline u32 /* units of 100MHz */
130intel_fdi_link_freq(struct drm_device *dev)
131{
Chris Wilson8b99e682010-10-13 09:59:17 +0100132 if (IS_GEN5(dev)) {
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
135 } else
136 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100137}
138
Daniel Vetter5d536e22013-07-06 12:52:06 +0200139static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200141 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200142 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .m = { .min = 96, .max = 140 },
144 .m1 = { .min = 18, .max = 26 },
145 .m2 = { .min = 6, .max = 16 },
146 .p = { .min = 4, .max = 128 },
147 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 165000,
149 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
151
Daniel Vetter5d536e22013-07-06 12:52:06 +0200152static const intel_limit_t intel_limits_i8xx_dvo = {
153 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200154 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200155 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156 .m = { .min = 96, .max = 140 },
157 .m1 = { .min = 18, .max = 26 },
158 .m2 = { .min = 6, .max = 16 },
159 .p = { .min = 4, .max = 128 },
160 .p1 = { .min = 2, .max = 33 },
161 .p2 = { .dot_limit = 165000,
162 .p2_slow = 4, .p2_fast = 4 },
163};
164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400166 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200167 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200168 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .m = { .min = 96, .max = 140 },
170 .m1 = { .min = 18, .max = 26 },
171 .m2 = { .min = 6, .max = 16 },
172 .p = { .min = 4, .max = 128 },
173 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .p2 = { .dot_limit = 165000,
175 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
Eric Anholt273e27c2011-03-30 13:01:10 -0700177
Keith Packarde4b36692009-06-05 19:22:17 -0700178static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .dot = { .min = 20000, .max = 400000 },
180 .vco = { .min = 1400000, .max = 2800000 },
181 .n = { .min = 1, .max = 6 },
182 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100183 .m1 = { .min = 8, .max = 18 },
184 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .p2 = { .dot_limit = 200000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .dot = { .min = 20000, .max = 400000 },
193 .vco = { .min = 1400000, .max = 2800000 },
194 .n = { .min = 1, .max = 6 },
195 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100196 .m1 = { .min = 8, .max = 18 },
197 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .p = { .min = 7, .max = 98 },
199 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .p2 = { .dot_limit = 112000,
201 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700202};
203
Eric Anholt273e27c2011-03-30 13:01:10 -0700204
Keith Packarde4b36692009-06-05 19:22:17 -0700205static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 25000, .max = 270000 },
207 .vco = { .min = 1750000, .max = 3500000},
208 .n = { .min = 1, .max = 4 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 10, .max = 30 },
213 .p1 = { .min = 1, .max = 3},
214 .p2 = { .dot_limit = 270000,
215 .p2_slow = 10,
216 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
220static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700221 .dot = { .min = 22000, .max = 400000 },
222 .vco = { .min = 1750000, .max = 3500000},
223 .n = { .min = 1, .max = 4 },
224 .m = { .min = 104, .max = 138 },
225 .m1 = { .min = 16, .max = 23 },
226 .m2 = { .min = 5, .max = 11 },
227 .p = { .min = 5, .max = 80 },
228 .p1 = { .min = 1, .max = 8},
229 .p2 = { .dot_limit = 165000,
230 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 .dot = { .min = 20000, .max = 115000 },
235 .vco = { .min = 1750000, .max = 3500000 },
236 .n = { .min = 1, .max = 3 },
237 .m = { .min = 104, .max = 138 },
238 .m1 = { .min = 17, .max = 23 },
239 .m2 = { .min = 5, .max = 11 },
240 .p = { .min = 28, .max = 112 },
241 .p1 = { .min = 2, .max = 8 },
242 .p2 = { .dot_limit = 0,
243 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800244 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
247static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 80000, .max = 224000 },
249 .vco = { .min = 1750000, .max = 3500000 },
250 .n = { .min = 1, .max = 3 },
251 .m = { .min = 104, .max = 138 },
252 .m1 = { .min = 17, .max = 23 },
253 .m2 = { .min = 5, .max = 11 },
254 .p = { .min = 14, .max = 42 },
255 .p1 = { .min = 2, .max = 6 },
256 .p2 = { .dot_limit = 0,
257 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800258 },
Keith Packarde4b36692009-06-05 19:22:17 -0700259};
260
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500261static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 20000, .max = 400000},
263 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .n = { .min = 3, .max = 6 },
266 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 5, .max = 80 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 200000,
273 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1700000, .max = 3500000 },
279 .n = { .min = 3, .max = 6 },
280 .m = { .min = 2, .max = 256 },
281 .m1 = { .min = 0, .max = 0 },
282 .m2 = { .min = 0, .max = 254 },
283 .p = { .min = 7, .max = 112 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 112000,
286 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* Ironlake / Sandybridge
290 *
291 * We calculate clock using (register_value + 2) for N/M1/M2, so here
292 * the range value for them is (actual_value - 2).
293 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800294static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 350000 },
296 .vco = { .min = 1760000, .max = 3510000 },
297 .n = { .min = 1, .max = 5 },
298 .m = { .min = 79, .max = 127 },
299 .m1 = { .min = 12, .max = 22 },
300 .m2 = { .min = 5, .max = 9 },
301 .p = { .min = 5, .max = 80 },
302 .p1 = { .min = 1, .max = 8 },
303 .p2 = { .dot_limit = 225000,
304 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 25000, .max = 350000 },
309 .vco = { .min = 1760000, .max = 3510000 },
310 .n = { .min = 1, .max = 3 },
311 .m = { .min = 79, .max = 118 },
312 .m1 = { .min = 12, .max = 22 },
313 .m2 = { .min = 5, .max = 9 },
314 .p = { .min = 28, .max = 112 },
315 .p1 = { .min = 2, .max = 8 },
316 .p2 = { .dot_limit = 225000,
317 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331};
332
Eric Anholt273e27c2011-03-30 13:01:10 -0700333/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 2 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358};
359
Ville Syrjälädc730512013-09-24 21:26:30 +0300360static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300361 /*
362 * These are the data rate limits (measured in fast clocks)
363 * since those are the strictest limits we have. The fast
364 * clock and actual rate limits are more relaxed, so checking
365 * them would make no difference.
366 */
367 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200368 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700369 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700370 .m1 = { .min = 2, .max = 3 },
371 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300372 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300373 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700374};
375
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300376static const intel_limit_t intel_limits_chv = {
377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 540000 * 5},
384 .vco = { .min = 4860000, .max = 6700000 },
385 .n = { .min = 1, .max = 1 },
386 .m1 = { .min = 2, .max = 2 },
387 .m2 = { .min = 24 << 22, .max = 175 << 22 },
388 .p1 = { .min = 2, .max = 4 },
389 .p2 = { .p2_slow = 1, .p2_fast = 14 },
390};
391
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300392static void vlv_clock(int refclk, intel_clock_t *clock)
393{
394 clock->m = clock->m1 * clock->m2;
395 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200396 if (WARN_ON(clock->n == 0 || clock->p == 0))
397 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300398 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
399 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400}
401
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300402/**
403 * Returns whether any output on the specified pipe is of the specified type
404 */
405static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
406{
407 struct drm_device *dev = crtc->dev;
408 struct intel_encoder *encoder;
409
410 for_each_encoder_on_crtc(dev, crtc, encoder)
411 if (encoder->type == type)
412 return true;
413
414 return false;
415}
416
Chris Wilson1b894b52010-12-14 20:04:54 +0000417static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
418 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800419{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800422
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100424 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000425 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426 limit = &intel_limits_ironlake_dual_lvds_100m;
427 else
428 limit = &intel_limits_ironlake_dual_lvds;
429 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000430 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431 limit = &intel_limits_ironlake_single_lvds_100m;
432 else
433 limit = &intel_limits_ironlake_single_lvds;
434 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200435 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800437
438 return limit;
439}
440
Ma Ling044c7c42009-03-18 20:13:23 +0800441static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
442{
443 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800444 const intel_limit_t *limit;
445
446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100447 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700448 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800449 else
Keith Packarde4b36692009-06-05 19:22:17 -0700450 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
452 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700453 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800454 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800458
459 return limit;
460}
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800463{
464 struct drm_device *dev = crtc->dev;
465 const intel_limit_t *limit;
466
Eric Anholtbad720f2009-10-22 16:11:14 -0700467 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000468 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800470 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500471 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800474 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300476 } else if (IS_CHERRYVIEW(dev)) {
477 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700478 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300479 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100480 } else if (!IS_GEN2(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
482 limit = &intel_limits_i9xx_lvds;
483 else
484 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 } else {
486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700487 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700489 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200490 else
491 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 }
493 return limit;
494}
495
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500496/* m1 is reserved as 0 in Pineview, n is a ring counter */
497static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
Shaohua Li21778322009-02-23 15:19:16 +0800499 clock->m = clock->m2 + 2;
500 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200501 if (WARN_ON(clock->n == 0 || clock->p == 0))
502 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300503 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
504 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800505}
506
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200507static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
508{
509 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
510}
511
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200512static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800513{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200516 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
517 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520}
521
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300522static void chv_clock(int refclk, intel_clock_t *clock)
523{
524 clock->m = clock->m1 * clock->m2;
525 clock->p = clock->p1 * clock->p2;
526 if (WARN_ON(clock->n == 0 || clock->p == 0))
527 return;
528 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
529 clock->n << 22);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
531}
532
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800533#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800534/**
535 * Returns whether the given set of divisors are valid for a given refclk with
536 * the given connectors.
537 */
538
Chris Wilson1b894b52010-12-14 20:04:54 +0000539static bool intel_PLL_is_valid(struct drm_device *dev,
540 const intel_limit_t *limit,
541 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300543 if (clock->n < limit->n.min || limit->n.max < clock->n)
544 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400548 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551
552 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
553 if (clock->m1 <= clock->m2)
554 INTELPllInvalid("m1 <= m2\n");
555
556 if (!IS_VALLEYVIEW(dev)) {
557 if (clock->p < limit->p.min || limit->p.max < clock->p)
558 INTELPllInvalid("p out of range\n");
559 if (clock->m < limit->m.min || limit->m.max < clock->m)
560 INTELPllInvalid("m out of range\n");
561 }
562
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400564 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
566 * connector, etc., rather than just a single range.
567 */
568 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400569 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800570
571 return true;
572}
573
Ma Lingd4906092009-03-18 20:13:27 +0800574static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200575i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800576 int target, int refclk, intel_clock_t *match_clock,
577 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800581 int err = target;
582
Daniel Vettera210b022012-11-26 17:22:08 +0100583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100585 * For LVDS just rely on its current settings for dual-channel.
586 * We haven't figured out how to reliably set up different
587 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100589 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 clock.p2 = limit->p2.p2_fast;
591 else
592 clock.p2 = limit->p2.p2_slow;
593 } else {
594 if (target < limit->p2.dot_limit)
595 clock.p2 = limit->p2.p2_slow;
596 else
597 clock.p2 = limit->p2.p2_fast;
598 }
599
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
Zhao Yakui42158662009-11-20 11:24:18 +0800602 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
603 clock.m1++) {
604 for (clock.m2 = limit->m2.min;
605 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200606 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800607 break;
608 for (clock.n = limit->n.min;
609 clock.n <= limit->n.max; clock.n++) {
610 for (clock.p1 = limit->p1.min;
611 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 int this_err;
613
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200614 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000615 if (!intel_PLL_is_valid(dev, limit,
616 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800618 if (match_clock &&
619 clock.p != match_clock->p)
620 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 this_err = abs(clock.dot - target);
623 if (this_err < err) {
624 *best_clock = clock;
625 err = this_err;
626 }
627 }
628 }
629 }
630 }
631
632 return (err != target);
633}
634
Ma Lingd4906092009-03-18 20:13:27 +0800635static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200636pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
637 int target, int refclk, intel_clock_t *match_clock,
638 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200639{
640 struct drm_device *dev = crtc->dev;
641 intel_clock_t clock;
642 int err = target;
643
644 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
645 /*
646 * For LVDS just rely on its current settings for dual-channel.
647 * We haven't figured out how to reliably set up different
648 * single/dual channel state, if we even can.
649 */
650 if (intel_is_dual_link_lvds(dev))
651 clock.p2 = limit->p2.p2_fast;
652 else
653 clock.p2 = limit->p2.p2_slow;
654 } else {
655 if (target < limit->p2.dot_limit)
656 clock.p2 = limit->p2.p2_slow;
657 else
658 clock.p2 = limit->p2.p2_fast;
659 }
660
661 memset(best_clock, 0, sizeof(*best_clock));
662
663 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
664 clock.m1++) {
665 for (clock.m2 = limit->m2.min;
666 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 for (clock.n = limit->n.min;
668 clock.n <= limit->n.max; clock.n++) {
669 for (clock.p1 = limit->p1.min;
670 clock.p1 <= limit->p1.max; clock.p1++) {
671 int this_err;
672
673 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 if (!intel_PLL_is_valid(dev, limit,
675 &clock))
676 continue;
677 if (match_clock &&
678 clock.p != match_clock->p)
679 continue;
680
681 this_err = abs(clock.dot - target);
682 if (this_err < err) {
683 *best_clock = clock;
684 err = this_err;
685 }
686 }
687 }
688 }
689 }
690
691 return (err != target);
692}
693
Ma Lingd4906092009-03-18 20:13:27 +0800694static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200695g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
696 int target, int refclk, intel_clock_t *match_clock,
697 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800698{
699 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800700 intel_clock_t clock;
701 int max_n;
702 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400703 /* approximately equals target * 0.00585 */
704 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800705 found = false;
706
707 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200732 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000736
737 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800738 if (this_err < err_most) {
739 *best_clock = clock;
740 err_most = this_err;
741 max_n = clock.n;
742 found = true;
743 }
744 }
745 }
746 }
747 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800748 return found;
749}
Ma Lingd4906092009-03-18 20:13:27 +0800750
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200752vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
753 int target, int refclk, intel_clock_t *match_clock,
754 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700755{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300756 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300757 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300758 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300759 /* min update 19.2 MHz */
760 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300761 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700762
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300763 target *= 5; /* fast clock */
764
765 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700766
767 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300769 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300770 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300771 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700773 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300774 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300775 unsigned int ppm, diff;
776
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300777 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
778 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300779
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 vlv_clock(refclk, &clock);
781
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300782 if (!intel_PLL_is_valid(dev, limit,
783 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300784 continue;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 diff = abs(clock.dot - target);
787 ppm = div_u64(1000000ULL * diff, target);
788
789 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300790 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300791 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300792 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794
Ville Syrjäläc6861222013-09-24 21:26:21 +0300795 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300796 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300797 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300798 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700799 }
800 }
801 }
802 }
803 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700804
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700806}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300808static bool
809chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
815 uint64_t m2;
816 int found = false;
817
818 memset(best_clock, 0, sizeof(*best_clock));
819
820 /*
821 * Based on hardware doc, the n always set to 1, and m1 always
822 * set to 2. If requires to support 200Mhz refclk, we need to
823 * revisit this because n may not 1 anymore.
824 */
825 clock.n = 1, clock.m1 = 2;
826 target *= 5; /* fast clock */
827
828 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
829 for (clock.p2 = limit->p2.p2_fast;
830 clock.p2 >= limit->p2.p2_slow;
831 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
832
833 clock.p = clock.p1 * clock.p2;
834
835 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
836 clock.n) << 22, refclk * clock.m1);
837
838 if (m2 > INT_MAX/clock.m1)
839 continue;
840
841 clock.m2 = m2;
842
843 chv_clock(refclk, &clock);
844
845 if (!intel_PLL_is_valid(dev, limit, &clock))
846 continue;
847
848 /* based on hardware requirement, prefer bigger p
849 */
850 if (clock.p > best_clock->p) {
851 *best_clock = clock;
852 found = true;
853 }
854 }
855 }
856
857 return found;
858}
859
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300860bool intel_crtc_active(struct drm_crtc *crtc)
861{
862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
863
864 /* Be paranoid as we can arrive here with only partial
865 * state retrieved from the hardware during setup.
866 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100867 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868 * as Haswell has gained clock readout/fastboot support.
869 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000870 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300871 * properly reconstruct framebuffers.
872 */
Matt Roperf4510a22014-04-01 15:22:40 -0700873 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875}
876
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200877enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
882
Daniel Vetter3b117c82013-04-17 20:15:07 +0200883 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884}
885
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200886static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200889 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300890
891 frame = I915_READ(frame_reg);
892
893 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700894 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300895}
896
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700897/**
898 * intel_wait_for_vblank - wait for vblank on a given pipe
899 * @dev: drm device
900 * @pipe: pipe to wait for
901 *
902 * Wait for vblank to occur on a given pipe. Needed for various bits of
903 * mode setting code.
904 */
905void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800906{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800908 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200910 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
911 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300912 return;
913 }
914
Chris Wilson300387c2010-09-05 20:25:43 +0100915 /* Clear existing vblank status. Note this will clear any other
916 * sticky status fields as well.
917 *
918 * This races with i915_driver_irq_handler() with the result
919 * that either function could miss a vblank event. Here it is not
920 * fatal, as we will either wait upon the next vblank interrupt or
921 * timeout. Generally speaking intel_wait_for_vblank() is only
922 * called during modeset at which time the GPU should be idle and
923 * should *not* be performing page flips and thus not waiting on
924 * vblanks...
925 * Currently, the result of us stealing a vblank from the irq
926 * handler is that a single frame will be skipped during swapbuffers.
927 */
928 I915_WRITE(pipestat_reg,
929 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
930
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100932 if (wait_for(I915_READ(pipestat_reg) &
933 PIPE_VBLANK_INTERRUPT_STATUS,
934 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 DRM_DEBUG_KMS("vblank wait timed out\n");
936}
937
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300938static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 u32 reg = PIPEDSL(pipe);
942 u32 line1, line2;
943 u32 line_mask;
944
945 if (IS_GEN2(dev))
946 line_mask = DSL_LINEMASK_GEN2;
947 else
948 line_mask = DSL_LINEMASK_GEN3;
949
950 line1 = I915_READ(reg) & line_mask;
951 mdelay(5);
952 line2 = I915_READ(reg) & line_mask;
953
954 return line1 == line2;
955}
956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957/*
958 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959 * @dev: drm device
960 * @pipe: pipe to wait for
961 *
962 * After disabling a pipe, we can't wait for vblank in the usual way,
963 * spinning on the vblank interrupt status bit, since we won't actually
964 * see an interrupt when the pipe is disabled.
965 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 * On Gen4 and above:
967 * wait for the pipe register state bit to turn off
968 *
969 * Otherwise:
970 * wait for the display line value to settle (it usually
971 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100972 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700973 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100974void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975{
976 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200977 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
978 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200981 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100984 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
985 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200986 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700987 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300989 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200990 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800992}
993
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000994/*
995 * ibx_digital_port_connected - is the specified port connected?
996 * @dev_priv: i915 private structure
997 * @port: the port to test
998 *
999 * Returns true if @port is connected, false otherwise.
1000 */
1001bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1002 struct intel_digital_port *port)
1003{
1004 u32 bit;
1005
Damien Lespiauc36346e2012-12-13 16:09:03 +00001006 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001007 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001008 case PORT_B:
1009 bit = SDE_PORTB_HOTPLUG;
1010 break;
1011 case PORT_C:
1012 bit = SDE_PORTC_HOTPLUG;
1013 break;
1014 case PORT_D:
1015 bit = SDE_PORTD_HOTPLUG;
1016 break;
1017 default:
1018 return true;
1019 }
1020 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001021 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001022 case PORT_B:
1023 bit = SDE_PORTB_HOTPLUG_CPT;
1024 break;
1025 case PORT_C:
1026 bit = SDE_PORTC_HOTPLUG_CPT;
1027 break;
1028 case PORT_D:
1029 bit = SDE_PORTD_HOTPLUG_CPT;
1030 break;
1031 default:
1032 return true;
1033 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001034 }
1035
1036 return I915_READ(SDEISR) & bit;
1037}
1038
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039static const char *state_string(bool enabled)
1040{
1041 return enabled ? "on" : "off";
1042}
1043
1044/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047{
1048 int reg;
1049 u32 val;
1050 bool cur_state;
1051
1052 reg = DPLL(pipe);
1053 val = I915_READ(reg);
1054 cur_state = !!(val & DPLL_VCO_ENABLE);
1055 WARN(cur_state != state,
1056 "PLL state assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
1058}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059
Jani Nikula23538ef2013-08-27 15:12:22 +03001060/* XXX: the dsi pll is shared between MIPI DSI ports */
1061static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1062{
1063 u32 val;
1064 bool cur_state;
1065
1066 mutex_lock(&dev_priv->dpio_lock);
1067 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1068 mutex_unlock(&dev_priv->dpio_lock);
1069
1070 cur_state = val & DSI_PLL_VCO_EN;
1071 WARN(cur_state != state,
1072 "DSI PLL state assertion failure (expected %s, current %s)\n",
1073 state_string(state), state_string(cur_state));
1074}
1075#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1076#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1077
Daniel Vetter55607e82013-06-16 21:42:39 +02001078struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001079intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Daniel Vettere2b78262013-06-07 23:10:03 +02001081 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1082
Daniel Vettera43f6e02013-06-07 23:10:32 +02001083 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001084 return NULL;
1085
Daniel Vettera43f6e02013-06-07 23:10:32 +02001086 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001087}
1088
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001090void assert_shared_dpll(struct drm_i915_private *dev_priv,
1091 struct intel_shared_dpll *pll,
1092 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001095 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001096
Chris Wilson92b27b02012-05-20 18:10:50 +01001097 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001098 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001099 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001100
Daniel Vetter53589012013-06-05 13:34:16 +02001101 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001103 "%s assertion failure (expected %s, current %s)\n",
1104 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001105}
Jesse Barnes040484a2011-01-03 12:14:26 -08001106
1107static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state)
1109{
1110 int reg;
1111 u32 val;
1112 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001113 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1114 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001115
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001116 if (HAS_DDI(dev_priv->dev)) {
1117 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001118 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001119 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001120 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001121 } else {
1122 reg = FDI_TX_CTL(pipe);
1123 val = I915_READ(reg);
1124 cur_state = !!(val & FDI_TX_ENABLE);
1125 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 WARN(cur_state != state,
1127 "FDI TX state assertion failure (expected %s, current %s)\n",
1128 state_string(state), state_string(cur_state));
1129}
1130#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1131#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1132
1133static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1134 enum pipe pipe, bool state)
1135{
1136 int reg;
1137 u32 val;
1138 bool cur_state;
1139
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001140 reg = FDI_RX_CTL(pipe);
1141 val = I915_READ(reg);
1142 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001143 WARN(cur_state != state,
1144 "FDI RX state assertion failure (expected %s, current %s)\n",
1145 state_string(state), state_string(cur_state));
1146}
1147#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1148#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1149
1150static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1151 enum pipe pipe)
1152{
1153 int reg;
1154 u32 val;
1155
1156 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001157 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001158 return;
1159
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001160 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001161 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001162 return;
1163
Jesse Barnes040484a2011-01-03 12:14:26 -08001164 reg = FDI_TX_CTL(pipe);
1165 val = I915_READ(reg);
1166 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1167}
1168
Daniel Vetter55607e82013-06-16 21:42:39 +02001169void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1170 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001171{
1172 int reg;
1173 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001174 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001175
1176 reg = FDI_RX_CTL(pipe);
1177 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001178 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1179 WARN(cur_state != state,
1180 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1181 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001182}
1183
Jesse Barnesea0760c2011-01-04 15:09:32 -08001184static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
1187 int pp_reg, lvds_reg;
1188 u32 val;
1189 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001190 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191
1192 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1193 pp_reg = PCH_PP_CONTROL;
1194 lvds_reg = PCH_LVDS;
1195 } else {
1196 pp_reg = PP_CONTROL;
1197 lvds_reg = LVDS;
1198 }
1199
1200 val = I915_READ(pp_reg);
1201 if (!(val & PANEL_POWER_ON) ||
1202 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1203 locked = false;
1204
1205 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1206 panel_pipe = PIPE_B;
1207
1208 WARN(panel_pipe == pipe && locked,
1209 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001210 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001211}
1212
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001213static void assert_cursor(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
1216 struct drm_device *dev = dev_priv->dev;
1217 bool cur_state;
1218
Paulo Zanonid9d82082014-02-27 16:30:56 -03001219 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001220 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001221 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001222 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001223
1224 WARN(cur_state != state,
1225 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1226 pipe_name(pipe), state_string(state), state_string(cur_state));
1227}
1228#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1229#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1230
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001231void assert_pipe(struct drm_i915_private *dev_priv,
1232 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001233{
1234 int reg;
1235 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001236 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001237 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1238 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001239
Daniel Vetter8e636782012-01-22 01:36:48 +01001240 /* if we need the pipe A quirk it must be always on */
1241 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1242 state = true;
1243
Imre Deakda7e29b2014-02-18 00:02:02 +02001244 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001245 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001246 cur_state = false;
1247 } else {
1248 reg = PIPECONF(cpu_transcoder);
1249 val = I915_READ(reg);
1250 cur_state = !!(val & PIPECONF_ENABLE);
1251 }
1252
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001253 WARN(cur_state != state,
1254 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001255 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001256}
1257
Chris Wilson931872f2012-01-16 23:01:13 +00001258static void assert_plane(struct drm_i915_private *dev_priv,
1259 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260{
1261 int reg;
1262 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001263 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264
1265 reg = DSPCNTR(plane);
1266 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001267 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1268 WARN(cur_state != state,
1269 "plane %c assertion failure (expected %s, current %s)\n",
1270 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271}
1272
Chris Wilson931872f2012-01-16 23:01:13 +00001273#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1274#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1275
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe)
1278{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001279 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280 int reg, i;
1281 u32 val;
1282 int cur_pipe;
1283
Ville Syrjälä653e1022013-06-04 13:49:05 +03001284 /* Primary planes are fixed to pipes on gen4+ */
1285 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001286 reg = DSPCNTR(pipe);
1287 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001288 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001289 "plane %c assertion failure, should be disabled but not\n",
1290 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001291 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001292 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001293
Jesse Barnesb24e7172011-01-04 15:09:30 -08001294 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001295 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296 reg = DSPCNTR(i);
1297 val = I915_READ(reg);
1298 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1299 DISPPLANE_SEL_PIPE_SHIFT;
1300 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1302 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001303 }
1304}
1305
Jesse Barnes19332d72013-03-28 09:55:38 -07001306static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe)
1308{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001309 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001310 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001311 u32 val;
1312
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001314 for_each_sprite(pipe, sprite) {
1315 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001316 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001317 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001320 }
1321 } else if (INTEL_INFO(dev)->gen >= 7) {
1322 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001323 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001324 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001325 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001326 plane_name(pipe), pipe_name(pipe));
1327 } else if (INTEL_INFO(dev)->gen >= 5) {
1328 reg = DVSCNTR(pipe);
1329 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001330 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1332 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001333 }
1334}
1335
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001336static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001337{
1338 u32 val;
1339 bool enabled;
1340
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001341 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001342
Jesse Barnes92f25842011-01-04 15:09:34 -08001343 val = I915_READ(PCH_DREF_CONTROL);
1344 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1345 DREF_SUPERSPREAD_SOURCE_MASK));
1346 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1347}
1348
Daniel Vetterab9412b2013-05-03 11:49:46 +02001349static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1350 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001351{
1352 int reg;
1353 u32 val;
1354 bool enabled;
1355
Daniel Vetterab9412b2013-05-03 11:49:46 +02001356 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001357 val = I915_READ(reg);
1358 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001359 WARN(enabled,
1360 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1361 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001362}
1363
Keith Packard4e634382011-08-06 10:39:45 -07001364static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001366{
1367 if ((val & DP_PORT_EN) == 0)
1368 return false;
1369
1370 if (HAS_PCH_CPT(dev_priv->dev)) {
1371 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1372 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1373 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1374 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001375 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1376 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1377 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001378 } else {
1379 if ((val & DP_PIPE_MASK) != (pipe << 30))
1380 return false;
1381 }
1382 return true;
1383}
1384
Keith Packard1519b992011-08-06 10:35:34 -07001385static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe, u32 val)
1387{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001388 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001389 return false;
1390
1391 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001392 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001393 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001394 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1395 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1396 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001397 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001398 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001399 return false;
1400 }
1401 return true;
1402}
1403
1404static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe, u32 val)
1406{
1407 if ((val & LVDS_PORT_EN) == 0)
1408 return false;
1409
1410 if (HAS_PCH_CPT(dev_priv->dev)) {
1411 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1412 return false;
1413 } else {
1414 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1415 return false;
1416 }
1417 return true;
1418}
1419
1420static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1421 enum pipe pipe, u32 val)
1422{
1423 if ((val & ADPA_DAC_ENABLE) == 0)
1424 return false;
1425 if (HAS_PCH_CPT(dev_priv->dev)) {
1426 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1427 return false;
1428 } else {
1429 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1430 return false;
1431 }
1432 return true;
1433}
1434
Jesse Barnes291906f2011-02-02 12:28:03 -08001435static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001436 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001437{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001438 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001439 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001440 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001441 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001442
Daniel Vetter75c5da22012-09-10 21:58:29 +02001443 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1444 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001445 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001446}
1447
1448static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1449 enum pipe pipe, int reg)
1450{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001451 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001452 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001453 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001454 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001455
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001456 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001457 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001458 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001459}
1460
1461static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1462 enum pipe pipe)
1463{
1464 int reg;
1465 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001466
Keith Packardf0575e92011-07-25 22:12:43 -07001467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001470
1471 reg = PCH_ADPA;
1472 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001473 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001474 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001475 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001476
1477 reg = PCH_LVDS;
1478 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001479 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
Paulo Zanonie2debe92013-02-18 19:00:27 -03001483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001486}
1487
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001488static void intel_init_dpio(struct drm_device *dev)
1489{
1490 struct drm_i915_private *dev_priv = dev->dev_private;
1491
1492 if (!IS_VALLEYVIEW(dev))
1493 return;
1494
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001495 /*
1496 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1497 * CHV x1 PHY (DP/HDMI D)
1498 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1499 */
1500 if (IS_CHERRYVIEW(dev)) {
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1502 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1503 } else {
1504 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1505 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001506}
1507
1508static void intel_reset_dpio(struct drm_device *dev)
1509{
1510 struct drm_i915_private *dev_priv = dev->dev_private;
1511
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001512 if (IS_CHERRYVIEW(dev)) {
1513 enum dpio_phy phy;
1514 u32 val;
1515
1516 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1517 /* Poll for phypwrgood signal */
1518 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1519 PHY_POWERGOOD(phy), 1))
1520 DRM_ERROR("Display PHY %d is not power up\n", phy);
1521
1522 /*
1523 * Deassert common lane reset for PHY.
1524 *
1525 * This should only be done on init and resume from S3
1526 * with both PLLs disabled, or we risk losing DPIO and
1527 * PLL synchronization.
1528 */
1529 val = I915_READ(DISPLAY_PHY_CONTROL);
1530 I915_WRITE(DISPLAY_PHY_CONTROL,
1531 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1532 }
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001533 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001534}
1535
Daniel Vetter426115c2013-07-11 22:13:42 +02001536static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001537{
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 struct drm_device *dev = crtc->base.dev;
1539 struct drm_i915_private *dev_priv = dev->dev_private;
1540 int reg = DPLL(crtc->pipe);
1541 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001546 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1547
1548 /* PLL is protected by panel, make sure we can write it */
1549 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001550 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001551
Daniel Vetter426115c2013-07-11 22:13:42 +02001552 I915_WRITE(reg, dpll);
1553 POSTING_READ(reg);
1554 udelay(150);
1555
1556 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1557 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1558
1559 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1560 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001561
1562 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001563 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001564 POSTING_READ(reg);
1565 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001566 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001567 POSTING_READ(reg);
1568 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001569 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001570 POSTING_READ(reg);
1571 udelay(150); /* wait for warmup */
1572}
1573
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001574static void chv_enable_pll(struct intel_crtc *crtc)
1575{
1576 struct drm_device *dev = crtc->base.dev;
1577 struct drm_i915_private *dev_priv = dev->dev_private;
1578 int pipe = crtc->pipe;
1579 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001580 u32 tmp;
1581
1582 assert_pipe_disabled(dev_priv, crtc->pipe);
1583
1584 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1585
1586 mutex_lock(&dev_priv->dpio_lock);
1587
1588 /* Enable back the 10bit clock to display controller */
1589 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1590 tmp |= DPIO_DCLKP_EN;
1591 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1592
1593 /*
1594 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1595 */
1596 udelay(1);
1597
1598 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001599 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001600
1601 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001602 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001603 DRM_ERROR("PLL %d failed to lock\n", pipe);
1604
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001605 /* not sure when this should be written */
1606 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1607 POSTING_READ(DPLL_MD(pipe));
1608
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001609 mutex_unlock(&dev_priv->dpio_lock);
1610}
1611
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001613{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 struct drm_device *dev = crtc->base.dev;
1615 struct drm_i915_private *dev_priv = dev->dev_private;
1616 int reg = DPLL(crtc->pipe);
1617 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001618
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001619 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001620
1621 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001622 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623
1624 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625 if (IS_MOBILE(dev) && !IS_I830(dev))
1626 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001627
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628 I915_WRITE(reg, dpll);
1629
1630 /* Wait for the clocks to stabilize. */
1631 POSTING_READ(reg);
1632 udelay(150);
1633
1634 if (INTEL_INFO(dev)->gen >= 4) {
1635 I915_WRITE(DPLL_MD(crtc->pipe),
1636 crtc->config.dpll_hw_state.dpll_md);
1637 } else {
1638 /* The pixel multiplier can only be updated once the
1639 * DPLL is enabled and the clocks are stable.
1640 *
1641 * So write it again.
1642 */
1643 I915_WRITE(reg, dpll);
1644 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001645
1646 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001648 POSTING_READ(reg);
1649 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001650 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001651 POSTING_READ(reg);
1652 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001654 POSTING_READ(reg);
1655 udelay(150); /* wait for warmup */
1656}
1657
1658/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001659 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001660 * @dev_priv: i915 private structure
1661 * @pipe: pipe PLL to disable
1662 *
1663 * Disable the PLL for @pipe, making sure the pipe is off first.
1664 *
1665 * Note! This is for pre-ILK only.
1666 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001667static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001669 /* Don't disable pipe A or pipe A PLLs if needed */
1670 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1671 return;
1672
1673 /* Make sure the pipe isn't still relying on us */
1674 assert_pipe_disabled(dev_priv, pipe);
1675
Daniel Vetter50b44a42013-06-05 13:34:33 +02001676 I915_WRITE(DPLL(pipe), 0);
1677 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001678}
1679
Jesse Barnesf6071162013-10-01 10:41:38 -07001680static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1681{
1682 u32 val = 0;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
Imre Deake5cbfbf2014-01-09 17:08:16 +02001687 /*
1688 * Leave integrated clock source and reference clock enabled for pipe B.
1689 * The latter is needed for VGA hotplug / manual detection.
1690 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001691 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001692 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001693 I915_WRITE(DPLL(pipe), val);
1694 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001695
1696}
1697
1698static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1699{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001700 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001701 u32 val;
1702
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001703 /* Make sure the pipe isn't still relying on us */
1704 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001705
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001706 /* Set PLL en = 0 */
1707 val = DPLL_SSC_REF_CLOCK_CHV;
1708 if (pipe != PIPE_A)
1709 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1710 I915_WRITE(DPLL(pipe), val);
1711 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001712
1713 mutex_lock(&dev_priv->dpio_lock);
1714
1715 /* Disable 10bit clock to display controller */
1716 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1717 val &= ~DPIO_DCLKP_EN;
1718 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1719
Ville Syrjälä61407f62014-05-27 16:32:55 +03001720 /* disable left/right clock distribution */
1721 if (pipe != PIPE_B) {
1722 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1723 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1724 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1725 } else {
1726 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1727 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1728 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1729 }
1730
Ville Syrjäläd7520482014-04-09 13:28:59 +03001731 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001732}
1733
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001734void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1735 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001736{
1737 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001738 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001739
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001740 switch (dport->port) {
1741 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001742 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001743 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001744 break;
1745 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001746 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001747 dpll_reg = DPLL(0);
1748 break;
1749 case PORT_D:
1750 port_mask = DPLL_PORTD_READY_MASK;
1751 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001752 break;
1753 default:
1754 BUG();
1755 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001758 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001759 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760}
1761
Daniel Vetterb14b1052014-04-24 23:55:13 +02001762static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1763{
1764 struct drm_device *dev = crtc->base.dev;
1765 struct drm_i915_private *dev_priv = dev->dev_private;
1766 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1767
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001768 if (WARN_ON(pll == NULL))
1769 return;
1770
Daniel Vetterb14b1052014-04-24 23:55:13 +02001771 WARN_ON(!pll->refcount);
1772 if (pll->active == 0) {
1773 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1774 WARN_ON(pll->on);
1775 assert_shared_dpll_disabled(dev_priv, pll);
1776
1777 pll->mode_set(dev_priv, pll);
1778 }
1779}
1780
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001781/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001782 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001783 * @dev_priv: i915 private structure
1784 * @pipe: pipe PLL to enable
1785 *
1786 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1787 * drives the transcoder clock.
1788 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001789static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001790{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001791 struct drm_device *dev = crtc->base.dev;
1792 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001793 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001794
Daniel Vetter87a875b2013-06-05 13:34:19 +02001795 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001796 return;
1797
1798 if (WARN_ON(pll->refcount == 0))
1799 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001800
Daniel Vetter46edb022013-06-05 13:34:12 +02001801 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1802 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001803 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001804
Daniel Vettercdbd2312013-06-05 13:34:03 +02001805 if (pll->active++) {
1806 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001807 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001808 return;
1809 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001810 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001811
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001812 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1813
Daniel Vetter46edb022013-06-05 13:34:12 +02001814 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001815 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001816 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001817}
1818
Daniel Vetter716c2e52014-06-25 22:02:02 +03001819void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001820{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001821 struct drm_device *dev = crtc->base.dev;
1822 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001823 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001824
Jesse Barnes92f25842011-01-04 15:09:34 -08001825 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001826 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001827 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001828 return;
1829
Chris Wilson48da64a2012-05-13 20:16:12 +01001830 if (WARN_ON(pll->refcount == 0))
1831 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001832
Daniel Vetter46edb022013-06-05 13:34:12 +02001833 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1834 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001835 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001836
Chris Wilson48da64a2012-05-13 20:16:12 +01001837 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001838 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001839 return;
1840 }
1841
Daniel Vettere9d69442013-06-05 13:34:15 +02001842 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001843 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001844 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001845 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846
Daniel Vetter46edb022013-06-05 13:34:12 +02001847 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001848 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001850
1851 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001852}
1853
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001854static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1855 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001856{
Daniel Vetter23670b322012-11-01 09:15:30 +01001857 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001858 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001860 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001861
1862 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001863 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001864
1865 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001866 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001867 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001868
1869 /* FDI must be feeding us bits for PCH ports */
1870 assert_fdi_tx_enabled(dev_priv, pipe);
1871 assert_fdi_rx_enabled(dev_priv, pipe);
1872
Daniel Vetter23670b322012-11-01 09:15:30 +01001873 if (HAS_PCH_CPT(dev)) {
1874 /* Workaround: Set the timing override bit before enabling the
1875 * pch transcoder. */
1876 reg = TRANS_CHICKEN2(pipe);
1877 val = I915_READ(reg);
1878 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1879 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001880 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001881
Daniel Vetterab9412b2013-05-03 11:49:46 +02001882 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001883 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001884 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001885
1886 if (HAS_PCH_IBX(dev_priv->dev)) {
1887 /*
1888 * make the BPC in transcoder be consistent with
1889 * that in pipeconf reg.
1890 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001891 val &= ~PIPECONF_BPC_MASK;
1892 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001893 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001894
1895 val &= ~TRANS_INTERLACE_MASK;
1896 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001897 if (HAS_PCH_IBX(dev_priv->dev) &&
1898 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1899 val |= TRANS_LEGACY_INTERLACED_ILK;
1900 else
1901 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001902 else
1903 val |= TRANS_PROGRESSIVE;
1904
Jesse Barnes040484a2011-01-03 12:14:26 -08001905 I915_WRITE(reg, val | TRANS_ENABLE);
1906 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001907 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001908}
1909
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001910static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001911 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001912{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001913 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001914
1915 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001916 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001917
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001919 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001920 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001922 /* Workaround: set timing override bit. */
1923 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001924 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001925 I915_WRITE(_TRANSA_CHICKEN2, val);
1926
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001927 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001928 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001929
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001930 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1931 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001932 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001933 else
1934 val |= TRANS_PROGRESSIVE;
1935
Daniel Vetterab9412b2013-05-03 11:49:46 +02001936 I915_WRITE(LPT_TRANSCONF, val);
1937 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001938 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001939}
1940
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001941static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1942 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001943{
Daniel Vetter23670b322012-11-01 09:15:30 +01001944 struct drm_device *dev = dev_priv->dev;
1945 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001946
1947 /* FDI relies on the transcoder */
1948 assert_fdi_tx_disabled(dev_priv, pipe);
1949 assert_fdi_rx_disabled(dev_priv, pipe);
1950
Jesse Barnes291906f2011-02-02 12:28:03 -08001951 /* Ports must be off as well */
1952 assert_pch_ports_disabled(dev_priv, pipe);
1953
Daniel Vetterab9412b2013-05-03 11:49:46 +02001954 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001955 val = I915_READ(reg);
1956 val &= ~TRANS_ENABLE;
1957 I915_WRITE(reg, val);
1958 /* wait for PCH transcoder off, transcoder state */
1959 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001960 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001961
1962 if (!HAS_PCH_IBX(dev)) {
1963 /* Workaround: Clear the timing override chicken bit again. */
1964 reg = TRANS_CHICKEN2(pipe);
1965 val = I915_READ(reg);
1966 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1967 I915_WRITE(reg, val);
1968 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001969}
1970
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001971static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001972{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001973 u32 val;
1974
Daniel Vetterab9412b2013-05-03 11:49:46 +02001975 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001976 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001977 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001978 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001979 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001980 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001981
1982 /* Workaround: clear timing override bit. */
1983 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001984 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001985 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001986}
1987
1988/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001989 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001990 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001991 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001992 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001993 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001994 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001995static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996{
Paulo Zanoni03722642014-01-17 13:51:09 -02001997 struct drm_device *dev = crtc->base.dev;
1998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002000 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2001 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002002 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002003 int reg;
2004 u32 val;
2005
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002006 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002007 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002008 assert_sprites_disabled(dev_priv, pipe);
2009
Paulo Zanoni681e5812012-12-06 11:12:38 -02002010 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002011 pch_transcoder = TRANSCODER_A;
2012 else
2013 pch_transcoder = pipe;
2014
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015 /*
2016 * A pipe without a PLL won't actually be able to drive bits from
2017 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2018 * need the check.
2019 */
2020 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002021 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002022 assert_dsi_pll_enabled(dev_priv);
2023 else
2024 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002025 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002026 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002027 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002028 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002029 assert_fdi_tx_pll_enabled(dev_priv,
2030 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002031 }
2032 /* FIXME: assert CPU port conditions for SNB+ */
2033 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002035 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002036 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002037 if (val & PIPECONF_ENABLE) {
2038 WARN_ON(!(pipe == PIPE_A &&
2039 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002040 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002041 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002042
2043 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002044 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045}
2046
2047/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002048 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 * @dev_priv: i915 private structure
2050 * @pipe: pipe to disable
2051 *
2052 * Disable @pipe, making sure that various hardware specific requirements
2053 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2054 *
2055 * @pipe should be %PIPE_A or %PIPE_B.
2056 *
2057 * Will wait until the pipe has shut down before returning.
2058 */
2059static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2060 enum pipe pipe)
2061{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002062 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2063 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 int reg;
2065 u32 val;
2066
2067 /*
2068 * Make sure planes won't keep trying to pump pixels to us,
2069 * or we might hang the display.
2070 */
2071 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002072 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002073 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002074
2075 /* Don't disable pipe A or pipe A PLLs if needed */
2076 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2077 return;
2078
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002079 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002080 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002081 if ((val & PIPECONF_ENABLE) == 0)
2082 return;
2083
2084 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2086}
2087
Keith Packardd74362c2011-07-28 14:47:14 -07002088/*
2089 * Plane regs are double buffered, going from enabled->disabled needs a
2090 * trigger in order to latch. The display address reg provides this.
2091 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002092void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2093 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002094{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002095 struct drm_device *dev = dev_priv->dev;
2096 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002097
2098 I915_WRITE(reg, I915_READ(reg));
2099 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002100}
2101
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002103 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 * @dev_priv: i915 private structure
2105 * @plane: plane to enable
2106 * @pipe: pipe being fed
2107 *
2108 * Enable @plane on @pipe, making sure that @pipe is running first.
2109 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002110static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002113 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002114 struct intel_crtc *intel_crtc =
2115 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 int reg;
2117 u32 val;
2118
2119 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2120 assert_pipe_enabled(dev_priv, pipe);
2121
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002122 if (intel_crtc->primary_enabled)
2123 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002124
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002125 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002126
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 reg = DSPCNTR(plane);
2128 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002129 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002130
2131 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002132 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002133
2134 /*
2135 * BDW signals flip done immediately if the plane
2136 * is disabled, even if the plane enable is already
2137 * armed to occur at the next vblank :(
2138 */
2139 if (IS_BROADWELL(dev))
2140 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002141}
2142
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002144 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145 * @dev_priv: i915 private structure
2146 * @plane: plane to disable
2147 * @pipe: pipe consuming the data
2148 *
2149 * Disable @plane; should be an independent operation.
2150 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002151static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2152 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002153{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002154 struct intel_crtc *intel_crtc =
2155 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156 int reg;
2157 u32 val;
2158
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002159 if (!intel_crtc->primary_enabled)
2160 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002161
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002162 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002163
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 reg = DSPCNTR(plane);
2165 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002166 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002167
2168 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002169 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170}
2171
Chris Wilson693db182013-03-05 14:52:39 +00002172static bool need_vtd_wa(struct drm_device *dev)
2173{
2174#ifdef CONFIG_INTEL_IOMMU
2175 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2176 return true;
2177#endif
2178 return false;
2179}
2180
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002181static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2182{
2183 int tile_height;
2184
2185 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2186 return ALIGN(height, tile_height);
2187}
2188
Chris Wilson127bd2a2010-07-23 23:32:05 +01002189int
Chris Wilson48b956c2010-09-14 12:50:34 +01002190intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002191 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002192 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002193{
Chris Wilsonce453d82011-02-21 14:43:56 +00002194 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195 u32 alignment;
2196 int ret;
2197
Matt Roperebcdd392014-07-09 16:22:11 -07002198 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2199
Chris Wilson05394f32010-11-08 19:18:58 +00002200 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002201 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002202 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2203 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002204 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002205 alignment = 4 * 1024;
2206 else
2207 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002208 break;
2209 case I915_TILING_X:
2210 /* pin() will align the object as required by fence */
2211 alignment = 0;
2212 break;
2213 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002214 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002215 return -EINVAL;
2216 default:
2217 BUG();
2218 }
2219
Chris Wilson693db182013-03-05 14:52:39 +00002220 /* Note that the w/a also requires 64 PTE of padding following the
2221 * bo. We currently fill all unused PTE with the shadow page and so
2222 * we should always have valid PTE following the scanout preventing
2223 * the VT-d warning.
2224 */
2225 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2226 alignment = 256 * 1024;
2227
Chris Wilsonce453d82011-02-21 14:43:56 +00002228 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002229 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002230 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002231 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232
2233 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2234 * fence, whereas 965+ only requires a fence if using
2235 * framebuffer compression. For simplicity, we always install
2236 * a fence as the cost is not that onerous.
2237 */
Chris Wilson06d98132012-04-17 15:31:24 +01002238 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002239 if (ret)
2240 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002241
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002242 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243
Chris Wilsonce453d82011-02-21 14:43:56 +00002244 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002245 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002246
2247err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002248 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002249err_interruptible:
2250 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002251 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002252}
2253
Chris Wilson1690e1e2011-12-14 13:57:08 +01002254void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2255{
Matt Roperebcdd392014-07-09 16:22:11 -07002256 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2257
Chris Wilson1690e1e2011-12-14 13:57:08 +01002258 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002259 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002260}
2261
Daniel Vetterc2c75132012-07-05 12:17:30 +02002262/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2263 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002264unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2265 unsigned int tiling_mode,
2266 unsigned int cpp,
2267 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002268{
Chris Wilsonbc752862013-02-21 20:04:31 +00002269 if (tiling_mode != I915_TILING_NONE) {
2270 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002271
Chris Wilsonbc752862013-02-21 20:04:31 +00002272 tile_rows = *y / 8;
2273 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002274
Chris Wilsonbc752862013-02-21 20:04:31 +00002275 tiles = *x / (512/cpp);
2276 *x %= 512/cpp;
2277
2278 return tile_rows * pitch * 8 + tiles * 4096;
2279 } else {
2280 unsigned int offset;
2281
2282 offset = *y * pitch + *x * cpp;
2283 *y = 0;
2284 *x = (offset & 4095) / cpp;
2285 return offset & -4096;
2286 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002287}
2288
Jesse Barnes46f297f2014-03-07 08:57:48 -08002289int intel_format_to_fourcc(int format)
2290{
2291 switch (format) {
2292 case DISPPLANE_8BPP:
2293 return DRM_FORMAT_C8;
2294 case DISPPLANE_BGRX555:
2295 return DRM_FORMAT_XRGB1555;
2296 case DISPPLANE_BGRX565:
2297 return DRM_FORMAT_RGB565;
2298 default:
2299 case DISPPLANE_BGRX888:
2300 return DRM_FORMAT_XRGB8888;
2301 case DISPPLANE_RGBX888:
2302 return DRM_FORMAT_XBGR8888;
2303 case DISPPLANE_BGRX101010:
2304 return DRM_FORMAT_XRGB2101010;
2305 case DISPPLANE_RGBX101010:
2306 return DRM_FORMAT_XBGR2101010;
2307 }
2308}
2309
Jesse Barnes484b41d2014-03-07 08:57:55 -08002310static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002311 struct intel_plane_config *plane_config)
2312{
2313 struct drm_device *dev = crtc->base.dev;
2314 struct drm_i915_gem_object *obj = NULL;
2315 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2316 u32 base = plane_config->base;
2317
Chris Wilsonff2652e2014-03-10 08:07:02 +00002318 if (plane_config->size == 0)
2319 return false;
2320
Jesse Barnes46f297f2014-03-07 08:57:48 -08002321 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2322 plane_config->size);
2323 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002324 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002325
2326 if (plane_config->tiled) {
2327 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002328 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002329 }
2330
Dave Airlie66e514c2014-04-03 07:51:54 +10002331 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2332 mode_cmd.width = crtc->base.primary->fb->width;
2333 mode_cmd.height = crtc->base.primary->fb->height;
2334 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002335
2336 mutex_lock(&dev->struct_mutex);
2337
Dave Airlie66e514c2014-04-03 07:51:54 +10002338 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002339 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002340 DRM_DEBUG_KMS("intel fb init failed\n");
2341 goto out_unref_obj;
2342 }
2343
Daniel Vettera071fa02014-06-18 23:28:09 +02002344 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002345 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002346
2347 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2348 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002349
2350out_unref_obj:
2351 drm_gem_object_unreference(&obj->base);
2352 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002353 return false;
2354}
2355
2356static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2357 struct intel_plane_config *plane_config)
2358{
2359 struct drm_device *dev = intel_crtc->base.dev;
2360 struct drm_crtc *c;
2361 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002362 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002363
Dave Airlie66e514c2014-04-03 07:51:54 +10002364 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002365 return;
2366
2367 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2368 return;
2369
Dave Airlie66e514c2014-04-03 07:51:54 +10002370 kfree(intel_crtc->base.primary->fb);
2371 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002372
2373 /*
2374 * Failed to alloc the obj, check to see if we should share
2375 * an fb with another CRTC instead
2376 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002377 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002378 i = to_intel_crtc(c);
2379
2380 if (c == &intel_crtc->base)
2381 continue;
2382
Matt Roper2ff8fde2014-07-08 07:50:07 -07002383 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002384 continue;
2385
Matt Roper2ff8fde2014-07-08 07:50:07 -07002386 obj = intel_fb_obj(c->primary->fb);
2387 if (obj == NULL)
2388 continue;
2389
2390 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002391 drm_framebuffer_reference(c->primary->fb);
2392 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002393 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002394 break;
2395 }
2396 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002397}
2398
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002399static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2400 struct drm_framebuffer *fb,
2401 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002402{
2403 struct drm_device *dev = crtc->dev;
2404 struct drm_i915_private *dev_priv = dev->dev_private;
2405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002406 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002407 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002408 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002409 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002411
Chris Wilson5eddb702010-09-11 13:48:45 +01002412 reg = DSPCNTR(plane);
2413 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002414 /* Mask out pixel format bits in case we change it */
2415 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002416 switch (fb->pixel_format) {
2417 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002418 dspcntr |= DISPPLANE_8BPP;
2419 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002420 case DRM_FORMAT_XRGB1555:
2421 case DRM_FORMAT_ARGB1555:
2422 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002423 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002424 case DRM_FORMAT_RGB565:
2425 dspcntr |= DISPPLANE_BGRX565;
2426 break;
2427 case DRM_FORMAT_XRGB8888:
2428 case DRM_FORMAT_ARGB8888:
2429 dspcntr |= DISPPLANE_BGRX888;
2430 break;
2431 case DRM_FORMAT_XBGR8888:
2432 case DRM_FORMAT_ABGR8888:
2433 dspcntr |= DISPPLANE_RGBX888;
2434 break;
2435 case DRM_FORMAT_XRGB2101010:
2436 case DRM_FORMAT_ARGB2101010:
2437 dspcntr |= DISPPLANE_BGRX101010;
2438 break;
2439 case DRM_FORMAT_XBGR2101010:
2440 case DRM_FORMAT_ABGR2101010:
2441 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002442 break;
2443 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002444 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002445 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002446
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002447 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002448 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002449 dspcntr |= DISPPLANE_TILED;
2450 else
2451 dspcntr &= ~DISPPLANE_TILED;
2452 }
2453
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002454 if (IS_G4X(dev))
2455 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2456
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002458
Daniel Vettere506a0c2012-07-05 12:17:29 +02002459 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002460
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461 if (INTEL_INFO(dev)->gen >= 4) {
2462 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002463 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2464 fb->bits_per_pixel / 8,
2465 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002466 linear_offset -= intel_crtc->dspaddr_offset;
2467 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002468 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002470
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002471 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2472 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2473 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002474 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002475 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002476 I915_WRITE(DSPSURF(plane),
2477 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002479 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002481 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002483}
2484
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002485static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2486 struct drm_framebuffer *fb,
2487 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002488{
2489 struct drm_device *dev = crtc->dev;
2490 struct drm_i915_private *dev_priv = dev->dev_private;
2491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002492 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002493 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002494 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002495 u32 dspcntr;
2496 u32 reg;
2497
Jesse Barnes17638cd2011-06-24 12:19:23 -07002498 reg = DSPCNTR(plane);
2499 dspcntr = I915_READ(reg);
2500 /* Mask out pixel format bits in case we change it */
2501 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002502 switch (fb->pixel_format) {
2503 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002504 dspcntr |= DISPPLANE_8BPP;
2505 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002506 case DRM_FORMAT_RGB565:
2507 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002508 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002509 case DRM_FORMAT_XRGB8888:
2510 case DRM_FORMAT_ARGB8888:
2511 dspcntr |= DISPPLANE_BGRX888;
2512 break;
2513 case DRM_FORMAT_XBGR8888:
2514 case DRM_FORMAT_ABGR8888:
2515 dspcntr |= DISPPLANE_RGBX888;
2516 break;
2517 case DRM_FORMAT_XRGB2101010:
2518 case DRM_FORMAT_ARGB2101010:
2519 dspcntr |= DISPPLANE_BGRX101010;
2520 break;
2521 case DRM_FORMAT_XBGR2101010:
2522 case DRM_FORMAT_ABGR2101010:
2523 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002524 break;
2525 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002526 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002527 }
2528
2529 if (obj->tiling_mode != I915_TILING_NONE)
2530 dspcntr |= DISPPLANE_TILED;
2531 else
2532 dspcntr &= ~DISPPLANE_TILED;
2533
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002534 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002535 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2536 else
2537 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002538
2539 I915_WRITE(reg, dspcntr);
2540
Daniel Vettere506a0c2012-07-05 12:17:29 +02002541 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002542 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002543 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2544 fb->bits_per_pixel / 8,
2545 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002546 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002547
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002548 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2549 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2550 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002551 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002552 I915_WRITE(DSPSURF(plane),
2553 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002554 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002555 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2556 } else {
2557 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2558 I915_WRITE(DSPLINOFF(plane), linear_offset);
2559 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002560 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002561}
2562
2563/* Assume fb object is pinned & idle & fenced and just update base pointers */
2564static int
2565intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2566 int x, int y, enum mode_set_atomic state)
2567{
2568 struct drm_device *dev = crtc->dev;
2569 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002570
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002571 if (dev_priv->display.disable_fbc)
2572 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002573 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002574
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002575 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2576
2577 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002578}
2579
Ville Syrjälä96a02912013-02-18 19:08:49 +02002580void intel_display_handle_reset(struct drm_device *dev)
2581{
2582 struct drm_i915_private *dev_priv = dev->dev_private;
2583 struct drm_crtc *crtc;
2584
2585 /*
2586 * Flips in the rings have been nuked by the reset,
2587 * so complete all pending flips so that user space
2588 * will get its events and not get stuck.
2589 *
2590 * Also update the base address of all primary
2591 * planes to the the last fb to make sure we're
2592 * showing the correct fb after a reset.
2593 *
2594 * Need to make two loops over the crtcs so that we
2595 * don't try to grab a crtc mutex before the
2596 * pending_flip_queue really got woken up.
2597 */
2598
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002599 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2601 enum plane plane = intel_crtc->plane;
2602
2603 intel_prepare_page_flip(dev, plane);
2604 intel_finish_page_flip_plane(dev, plane);
2605 }
2606
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002607 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2609
Rob Clark51fd3712013-11-19 12:10:12 -05002610 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002611 /*
2612 * FIXME: Once we have proper support for primary planes (and
2613 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002614 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002615 */
Matt Roperf4510a22014-04-01 15:22:40 -07002616 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002617 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002618 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002619 crtc->x,
2620 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002621 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002622 }
2623}
2624
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002625static int
Chris Wilson14667a42012-04-03 17:58:35 +01002626intel_finish_fb(struct drm_framebuffer *old_fb)
2627{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002628 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002629 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2630 bool was_interruptible = dev_priv->mm.interruptible;
2631 int ret;
2632
Chris Wilson14667a42012-04-03 17:58:35 +01002633 /* Big Hammer, we also need to ensure that any pending
2634 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2635 * current scanout is retired before unpinning the old
2636 * framebuffer.
2637 *
2638 * This should only fail upon a hung GPU, in which case we
2639 * can safely continue.
2640 */
2641 dev_priv->mm.interruptible = false;
2642 ret = i915_gem_object_finish_gpu(obj);
2643 dev_priv->mm.interruptible = was_interruptible;
2644
2645 return ret;
2646}
2647
Chris Wilson7d5e3792014-03-04 13:15:08 +00002648static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2649{
2650 struct drm_device *dev = crtc->dev;
2651 struct drm_i915_private *dev_priv = dev->dev_private;
2652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2653 unsigned long flags;
2654 bool pending;
2655
2656 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2657 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2658 return false;
2659
2660 spin_lock_irqsave(&dev->event_lock, flags);
2661 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2662 spin_unlock_irqrestore(&dev->event_lock, flags);
2663
2664 return pending;
2665}
2666
Chris Wilson14667a42012-04-03 17:58:35 +01002667static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002668intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002669 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002670{
2671 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002672 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002674 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002675 struct drm_framebuffer *old_fb = crtc->primary->fb;
2676 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2677 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002678 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002679
Chris Wilson7d5e3792014-03-04 13:15:08 +00002680 if (intel_crtc_has_pending_flip(crtc)) {
2681 DRM_ERROR("pipe is still busy with an old pageflip\n");
2682 return -EBUSY;
2683 }
2684
Jesse Barnes79e53942008-11-07 14:24:08 -08002685 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002686 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002687 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002688 return 0;
2689 }
2690
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002691 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002692 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2693 plane_name(intel_crtc->plane),
2694 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002695 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002696 }
2697
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002698 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002699 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2700 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002701 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002702 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002703 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002704 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002705 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002706 return ret;
2707 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002708
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002709 /*
2710 * Update pipe size and adjust fitter if needed: the reason for this is
2711 * that in compute_mode_changes we check the native mode (not the pfit
2712 * mode) to see if we can flip rather than do a full mode set. In the
2713 * fastboot case, we'll flip, but if we don't update the pipesrc and
2714 * pfit state, we'll end up with a big fb scanned out into the wrong
2715 * sized surface.
2716 *
2717 * To fix this properly, we need to hoist the checks up into
2718 * compute_mode_changes (or above), check the actual pfit state and
2719 * whether the platform allows pfit disable with pipe active, and only
2720 * then update the pipesrc and pfit state, even on the flip path.
2721 */
Jani Nikulad330a952014-01-21 11:24:25 +02002722 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002723 const struct drm_display_mode *adjusted_mode =
2724 &intel_crtc->config.adjusted_mode;
2725
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002726 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002727 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2728 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002729 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002730 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2731 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2732 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2733 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2734 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2735 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002736 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2737 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002738 }
2739
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002740 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002741
Daniel Vetterf99d7062014-06-19 16:01:59 +02002742 if (intel_crtc->active)
2743 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2744
Matt Roperf4510a22014-04-01 15:22:40 -07002745 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002746 crtc->x = x;
2747 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002748
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002749 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002750 if (intel_crtc->active && old_fb != fb)
2751 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002752 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002753 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002754 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002755 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002756
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002757 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002758 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002759 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002760
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002761 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002762}
2763
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002764static void intel_fdi_normal_train(struct drm_crtc *crtc)
2765{
2766 struct drm_device *dev = crtc->dev;
2767 struct drm_i915_private *dev_priv = dev->dev_private;
2768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2769 int pipe = intel_crtc->pipe;
2770 u32 reg, temp;
2771
2772 /* enable normal train */
2773 reg = FDI_TX_CTL(pipe);
2774 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002775 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002776 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2777 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002778 } else {
2779 temp &= ~FDI_LINK_TRAIN_NONE;
2780 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002781 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002782 I915_WRITE(reg, temp);
2783
2784 reg = FDI_RX_CTL(pipe);
2785 temp = I915_READ(reg);
2786 if (HAS_PCH_CPT(dev)) {
2787 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2788 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2789 } else {
2790 temp &= ~FDI_LINK_TRAIN_NONE;
2791 temp |= FDI_LINK_TRAIN_NONE;
2792 }
2793 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2794
2795 /* wait one idle pattern time */
2796 POSTING_READ(reg);
2797 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002798
2799 /* IVB wants error correction enabled */
2800 if (IS_IVYBRIDGE(dev))
2801 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2802 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002803}
2804
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002805static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002806{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002807 return crtc->base.enabled && crtc->active &&
2808 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002809}
2810
Daniel Vetter01a415f2012-10-27 15:58:40 +02002811static void ivb_modeset_global_resources(struct drm_device *dev)
2812{
2813 struct drm_i915_private *dev_priv = dev->dev_private;
2814 struct intel_crtc *pipe_B_crtc =
2815 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2816 struct intel_crtc *pipe_C_crtc =
2817 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2818 uint32_t temp;
2819
Daniel Vetter1e833f42013-02-19 22:31:57 +01002820 /*
2821 * When everything is off disable fdi C so that we could enable fdi B
2822 * with all lanes. Note that we don't care about enabled pipes without
2823 * an enabled pch encoder.
2824 */
2825 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2826 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002827 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2828 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2829
2830 temp = I915_READ(SOUTH_CHICKEN1);
2831 temp &= ~FDI_BC_BIFURCATION_SELECT;
2832 DRM_DEBUG_KMS("disabling fdi C rx\n");
2833 I915_WRITE(SOUTH_CHICKEN1, temp);
2834 }
2835}
2836
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002837/* The FDI link training functions for ILK/Ibexpeak. */
2838static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2839{
2840 struct drm_device *dev = crtc->dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2843 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002844 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002845
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002846 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002847 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002848
Adam Jacksone1a44742010-06-25 15:32:14 -04002849 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2850 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002851 reg = FDI_RX_IMR(pipe);
2852 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002853 temp &= ~FDI_RX_SYMBOL_LOCK;
2854 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002855 I915_WRITE(reg, temp);
2856 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002857 udelay(150);
2858
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002859 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002860 reg = FDI_TX_CTL(pipe);
2861 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002862 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2863 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002864 temp &= ~FDI_LINK_TRAIN_NONE;
2865 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002866 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002867
Chris Wilson5eddb702010-09-11 13:48:45 +01002868 reg = FDI_RX_CTL(pipe);
2869 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002870 temp &= ~FDI_LINK_TRAIN_NONE;
2871 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002872 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2873
2874 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002875 udelay(150);
2876
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002877 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002878 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2879 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2880 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002881
Chris Wilson5eddb702010-09-11 13:48:45 +01002882 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002883 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002884 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002885 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2886
2887 if ((temp & FDI_RX_BIT_LOCK)) {
2888 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002889 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002890 break;
2891 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002892 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002893 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002895
2896 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002897 reg = FDI_TX_CTL(pipe);
2898 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002899 temp &= ~FDI_LINK_TRAIN_NONE;
2900 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002901 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002902
Chris Wilson5eddb702010-09-11 13:48:45 +01002903 reg = FDI_RX_CTL(pipe);
2904 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002905 temp &= ~FDI_LINK_TRAIN_NONE;
2906 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002907 I915_WRITE(reg, temp);
2908
2909 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002910 udelay(150);
2911
Chris Wilson5eddb702010-09-11 13:48:45 +01002912 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002913 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002914 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002915 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2916
2917 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002918 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002919 DRM_DEBUG_KMS("FDI train 2 done.\n");
2920 break;
2921 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002922 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002923 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002924 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002925
2926 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002927
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002928}
2929
Akshay Joshi0206e352011-08-16 15:34:10 -04002930static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002931 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2932 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2933 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2934 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2935};
2936
2937/* The FDI link training functions for SNB/Cougarpoint. */
2938static void gen6_fdi_link_train(struct drm_crtc *crtc)
2939{
2940 struct drm_device *dev = crtc->dev;
2941 struct drm_i915_private *dev_priv = dev->dev_private;
2942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2943 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002944 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002945
Adam Jacksone1a44742010-06-25 15:32:14 -04002946 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2947 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002948 reg = FDI_RX_IMR(pipe);
2949 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002950 temp &= ~FDI_RX_SYMBOL_LOCK;
2951 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002952 I915_WRITE(reg, temp);
2953
2954 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002955 udelay(150);
2956
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002957 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002958 reg = FDI_TX_CTL(pipe);
2959 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002960 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2961 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002962 temp &= ~FDI_LINK_TRAIN_NONE;
2963 temp |= FDI_LINK_TRAIN_PATTERN_1;
2964 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2965 /* SNB-B */
2966 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002967 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002968
Daniel Vetterd74cf322012-10-26 10:58:13 +02002969 I915_WRITE(FDI_RX_MISC(pipe),
2970 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2971
Chris Wilson5eddb702010-09-11 13:48:45 +01002972 reg = FDI_RX_CTL(pipe);
2973 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002974 if (HAS_PCH_CPT(dev)) {
2975 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2976 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2977 } else {
2978 temp &= ~FDI_LINK_TRAIN_NONE;
2979 temp |= FDI_LINK_TRAIN_PATTERN_1;
2980 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002981 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2982
2983 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002984 udelay(150);
2985
Akshay Joshi0206e352011-08-16 15:34:10 -04002986 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002987 reg = FDI_TX_CTL(pipe);
2988 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002989 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2990 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 I915_WRITE(reg, temp);
2992
2993 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002994 udelay(500);
2995
Sean Paulfa37d392012-03-02 12:53:39 -05002996 for (retry = 0; retry < 5; retry++) {
2997 reg = FDI_RX_IIR(pipe);
2998 temp = I915_READ(reg);
2999 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3000 if (temp & FDI_RX_BIT_LOCK) {
3001 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3002 DRM_DEBUG_KMS("FDI train 1 done.\n");
3003 break;
3004 }
3005 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003006 }
Sean Paulfa37d392012-03-02 12:53:39 -05003007 if (retry < 5)
3008 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003009 }
3010 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003011 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003012
3013 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003014 reg = FDI_TX_CTL(pipe);
3015 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003016 temp &= ~FDI_LINK_TRAIN_NONE;
3017 temp |= FDI_LINK_TRAIN_PATTERN_2;
3018 if (IS_GEN6(dev)) {
3019 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3020 /* SNB-B */
3021 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3022 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003023 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003024
Chris Wilson5eddb702010-09-11 13:48:45 +01003025 reg = FDI_RX_CTL(pipe);
3026 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003027 if (HAS_PCH_CPT(dev)) {
3028 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3029 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3030 } else {
3031 temp &= ~FDI_LINK_TRAIN_NONE;
3032 temp |= FDI_LINK_TRAIN_PATTERN_2;
3033 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003034 I915_WRITE(reg, temp);
3035
3036 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003037 udelay(150);
3038
Akshay Joshi0206e352011-08-16 15:34:10 -04003039 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003040 reg = FDI_TX_CTL(pipe);
3041 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003042 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3043 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003044 I915_WRITE(reg, temp);
3045
3046 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003047 udelay(500);
3048
Sean Paulfa37d392012-03-02 12:53:39 -05003049 for (retry = 0; retry < 5; retry++) {
3050 reg = FDI_RX_IIR(pipe);
3051 temp = I915_READ(reg);
3052 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3053 if (temp & FDI_RX_SYMBOL_LOCK) {
3054 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3055 DRM_DEBUG_KMS("FDI train 2 done.\n");
3056 break;
3057 }
3058 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003059 }
Sean Paulfa37d392012-03-02 12:53:39 -05003060 if (retry < 5)
3061 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003062 }
3063 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003064 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003065
3066 DRM_DEBUG_KMS("FDI train done.\n");
3067}
3068
Jesse Barnes357555c2011-04-28 15:09:55 -07003069/* Manual link training for Ivy Bridge A0 parts */
3070static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3071{
3072 struct drm_device *dev = crtc->dev;
3073 struct drm_i915_private *dev_priv = dev->dev_private;
3074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3075 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003076 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003077
3078 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3079 for train result */
3080 reg = FDI_RX_IMR(pipe);
3081 temp = I915_READ(reg);
3082 temp &= ~FDI_RX_SYMBOL_LOCK;
3083 temp &= ~FDI_RX_BIT_LOCK;
3084 I915_WRITE(reg, temp);
3085
3086 POSTING_READ(reg);
3087 udelay(150);
3088
Daniel Vetter01a415f2012-10-27 15:58:40 +02003089 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3090 I915_READ(FDI_RX_IIR(pipe)));
3091
Jesse Barnes139ccd32013-08-19 11:04:55 -07003092 /* Try each vswing and preemphasis setting twice before moving on */
3093 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3094 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003095 reg = FDI_TX_CTL(pipe);
3096 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003097 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3098 temp &= ~FDI_TX_ENABLE;
3099 I915_WRITE(reg, temp);
3100
3101 reg = FDI_RX_CTL(pipe);
3102 temp = I915_READ(reg);
3103 temp &= ~FDI_LINK_TRAIN_AUTO;
3104 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3105 temp &= ~FDI_RX_ENABLE;
3106 I915_WRITE(reg, temp);
3107
3108 /* enable CPU FDI TX and PCH FDI RX */
3109 reg = FDI_TX_CTL(pipe);
3110 temp = I915_READ(reg);
3111 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3112 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3113 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003114 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003115 temp |= snb_b_fdi_train_param[j/2];
3116 temp |= FDI_COMPOSITE_SYNC;
3117 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3118
3119 I915_WRITE(FDI_RX_MISC(pipe),
3120 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3121
3122 reg = FDI_RX_CTL(pipe);
3123 temp = I915_READ(reg);
3124 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3125 temp |= FDI_COMPOSITE_SYNC;
3126 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3127
3128 POSTING_READ(reg);
3129 udelay(1); /* should be 0.5us */
3130
3131 for (i = 0; i < 4; i++) {
3132 reg = FDI_RX_IIR(pipe);
3133 temp = I915_READ(reg);
3134 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3135
3136 if (temp & FDI_RX_BIT_LOCK ||
3137 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3138 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3139 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3140 i);
3141 break;
3142 }
3143 udelay(1); /* should be 0.5us */
3144 }
3145 if (i == 4) {
3146 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3147 continue;
3148 }
3149
3150 /* Train 2 */
3151 reg = FDI_TX_CTL(pipe);
3152 temp = I915_READ(reg);
3153 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3154 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3155 I915_WRITE(reg, temp);
3156
3157 reg = FDI_RX_CTL(pipe);
3158 temp = I915_READ(reg);
3159 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3160 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003161 I915_WRITE(reg, temp);
3162
3163 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003164 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003165
Jesse Barnes139ccd32013-08-19 11:04:55 -07003166 for (i = 0; i < 4; i++) {
3167 reg = FDI_RX_IIR(pipe);
3168 temp = I915_READ(reg);
3169 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003170
Jesse Barnes139ccd32013-08-19 11:04:55 -07003171 if (temp & FDI_RX_SYMBOL_LOCK ||
3172 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3173 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3174 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3175 i);
3176 goto train_done;
3177 }
3178 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003179 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003180 if (i == 4)
3181 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003182 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003183
Jesse Barnes139ccd32013-08-19 11:04:55 -07003184train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003185 DRM_DEBUG_KMS("FDI train done.\n");
3186}
3187
Daniel Vetter88cefb62012-08-12 19:27:14 +02003188static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003189{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003190 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003191 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003192 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003193 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003194
Jesse Barnesc64e3112010-09-10 11:27:03 -07003195
Jesse Barnes0e23b992010-09-10 11:10:00 -07003196 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003197 reg = FDI_RX_CTL(pipe);
3198 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003199 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3200 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003201 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003202 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3203
3204 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003205 udelay(200);
3206
3207 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003208 temp = I915_READ(reg);
3209 I915_WRITE(reg, temp | FDI_PCDCLK);
3210
3211 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003212 udelay(200);
3213
Paulo Zanoni20749732012-11-23 15:30:38 -02003214 /* Enable CPU FDI TX PLL, always on for Ironlake */
3215 reg = FDI_TX_CTL(pipe);
3216 temp = I915_READ(reg);
3217 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3218 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003219
Paulo Zanoni20749732012-11-23 15:30:38 -02003220 POSTING_READ(reg);
3221 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003222 }
3223}
3224
Daniel Vetter88cefb62012-08-12 19:27:14 +02003225static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3226{
3227 struct drm_device *dev = intel_crtc->base.dev;
3228 struct drm_i915_private *dev_priv = dev->dev_private;
3229 int pipe = intel_crtc->pipe;
3230 u32 reg, temp;
3231
3232 /* Switch from PCDclk to Rawclk */
3233 reg = FDI_RX_CTL(pipe);
3234 temp = I915_READ(reg);
3235 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3236
3237 /* Disable CPU FDI TX PLL */
3238 reg = FDI_TX_CTL(pipe);
3239 temp = I915_READ(reg);
3240 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3241
3242 POSTING_READ(reg);
3243 udelay(100);
3244
3245 reg = FDI_RX_CTL(pipe);
3246 temp = I915_READ(reg);
3247 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3248
3249 /* Wait for the clocks to turn off. */
3250 POSTING_READ(reg);
3251 udelay(100);
3252}
3253
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003254static void ironlake_fdi_disable(struct drm_crtc *crtc)
3255{
3256 struct drm_device *dev = crtc->dev;
3257 struct drm_i915_private *dev_priv = dev->dev_private;
3258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3259 int pipe = intel_crtc->pipe;
3260 u32 reg, temp;
3261
3262 /* disable CPU FDI tx and PCH FDI rx */
3263 reg = FDI_TX_CTL(pipe);
3264 temp = I915_READ(reg);
3265 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3266 POSTING_READ(reg);
3267
3268 reg = FDI_RX_CTL(pipe);
3269 temp = I915_READ(reg);
3270 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003271 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003272 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3273
3274 POSTING_READ(reg);
3275 udelay(100);
3276
3277 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003278 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003279 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003280
3281 /* still set train pattern 1 */
3282 reg = FDI_TX_CTL(pipe);
3283 temp = I915_READ(reg);
3284 temp &= ~FDI_LINK_TRAIN_NONE;
3285 temp |= FDI_LINK_TRAIN_PATTERN_1;
3286 I915_WRITE(reg, temp);
3287
3288 reg = FDI_RX_CTL(pipe);
3289 temp = I915_READ(reg);
3290 if (HAS_PCH_CPT(dev)) {
3291 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3292 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3293 } else {
3294 temp &= ~FDI_LINK_TRAIN_NONE;
3295 temp |= FDI_LINK_TRAIN_PATTERN_1;
3296 }
3297 /* BPC in FDI rx is consistent with that in PIPECONF */
3298 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003299 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003300 I915_WRITE(reg, temp);
3301
3302 POSTING_READ(reg);
3303 udelay(100);
3304}
3305
Chris Wilson5dce5b932014-01-20 10:17:36 +00003306bool intel_has_pending_fb_unpin(struct drm_device *dev)
3307{
3308 struct intel_crtc *crtc;
3309
3310 /* Note that we don't need to be called with mode_config.lock here
3311 * as our list of CRTC objects is static for the lifetime of the
3312 * device and so cannot disappear as we iterate. Similarly, we can
3313 * happily treat the predicates as racy, atomic checks as userspace
3314 * cannot claim and pin a new fb without at least acquring the
3315 * struct_mutex and so serialising with us.
3316 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003317 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003318 if (atomic_read(&crtc->unpin_work_count) == 0)
3319 continue;
3320
3321 if (crtc->unpin_work)
3322 intel_wait_for_vblank(dev, crtc->pipe);
3323
3324 return true;
3325 }
3326
3327 return false;
3328}
3329
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003330void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003331{
Chris Wilson0f911282012-04-17 10:05:38 +01003332 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003333 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003334
Matt Roperf4510a22014-04-01 15:22:40 -07003335 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003336 return;
3337
Daniel Vetter2c10d572012-12-20 21:24:07 +01003338 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3339
Daniel Vettereed6d672014-05-19 16:09:35 +02003340 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3341 !intel_crtc_has_pending_flip(crtc),
3342 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003343
Chris Wilson0f911282012-04-17 10:05:38 +01003344 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003345 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003346 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003347}
3348
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003349/* Program iCLKIP clock to the desired frequency */
3350static void lpt_program_iclkip(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003354 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003355 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3356 u32 temp;
3357
Daniel Vetter09153002012-12-12 14:06:44 +01003358 mutex_lock(&dev_priv->dpio_lock);
3359
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003360 /* It is necessary to ungate the pixclk gate prior to programming
3361 * the divisors, and gate it back when it is done.
3362 */
3363 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3364
3365 /* Disable SSCCTL */
3366 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003367 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3368 SBI_SSCCTL_DISABLE,
3369 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003370
3371 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003372 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003373 auxdiv = 1;
3374 divsel = 0x41;
3375 phaseinc = 0x20;
3376 } else {
3377 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003378 * but the adjusted_mode->crtc_clock in in KHz. To get the
3379 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003380 * convert the virtual clock precision to KHz here for higher
3381 * precision.
3382 */
3383 u32 iclk_virtual_root_freq = 172800 * 1000;
3384 u32 iclk_pi_range = 64;
3385 u32 desired_divisor, msb_divisor_value, pi_value;
3386
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003387 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003388 msb_divisor_value = desired_divisor / iclk_pi_range;
3389 pi_value = desired_divisor % iclk_pi_range;
3390
3391 auxdiv = 0;
3392 divsel = msb_divisor_value - 2;
3393 phaseinc = pi_value;
3394 }
3395
3396 /* This should not happen with any sane values */
3397 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3398 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3399 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3400 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3401
3402 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003403 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003404 auxdiv,
3405 divsel,
3406 phasedir,
3407 phaseinc);
3408
3409 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003410 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003411 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3412 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3413 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3414 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3415 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3416 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003417 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003418
3419 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003420 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003421 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3422 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003423 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003424
3425 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003426 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003427 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003428 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003429
3430 /* Wait for initialization time */
3431 udelay(24);
3432
3433 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003434
3435 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003436}
3437
Daniel Vetter275f01b22013-05-03 11:49:47 +02003438static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3439 enum pipe pch_transcoder)
3440{
3441 struct drm_device *dev = crtc->base.dev;
3442 struct drm_i915_private *dev_priv = dev->dev_private;
3443 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3444
3445 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3446 I915_READ(HTOTAL(cpu_transcoder)));
3447 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3448 I915_READ(HBLANK(cpu_transcoder)));
3449 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3450 I915_READ(HSYNC(cpu_transcoder)));
3451
3452 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3453 I915_READ(VTOTAL(cpu_transcoder)));
3454 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3455 I915_READ(VBLANK(cpu_transcoder)));
3456 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3457 I915_READ(VSYNC(cpu_transcoder)));
3458 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3459 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3460}
3461
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003462static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3463{
3464 struct drm_i915_private *dev_priv = dev->dev_private;
3465 uint32_t temp;
3466
3467 temp = I915_READ(SOUTH_CHICKEN1);
3468 if (temp & FDI_BC_BIFURCATION_SELECT)
3469 return;
3470
3471 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3472 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3473
3474 temp |= FDI_BC_BIFURCATION_SELECT;
3475 DRM_DEBUG_KMS("enabling fdi C rx\n");
3476 I915_WRITE(SOUTH_CHICKEN1, temp);
3477 POSTING_READ(SOUTH_CHICKEN1);
3478}
3479
3480static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3481{
3482 struct drm_device *dev = intel_crtc->base.dev;
3483 struct drm_i915_private *dev_priv = dev->dev_private;
3484
3485 switch (intel_crtc->pipe) {
3486 case PIPE_A:
3487 break;
3488 case PIPE_B:
3489 if (intel_crtc->config.fdi_lanes > 2)
3490 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3491 else
3492 cpt_enable_fdi_bc_bifurcation(dev);
3493
3494 break;
3495 case PIPE_C:
3496 cpt_enable_fdi_bc_bifurcation(dev);
3497
3498 break;
3499 default:
3500 BUG();
3501 }
3502}
3503
Jesse Barnesf67a5592011-01-05 10:31:48 -08003504/*
3505 * Enable PCH resources required for PCH ports:
3506 * - PCH PLLs
3507 * - FDI training & RX/TX
3508 * - update transcoder timings
3509 * - DP transcoding bits
3510 * - transcoder
3511 */
3512static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003513{
3514 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003515 struct drm_i915_private *dev_priv = dev->dev_private;
3516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3517 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003518 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003519
Daniel Vetterab9412b2013-05-03 11:49:46 +02003520 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003521
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003522 if (IS_IVYBRIDGE(dev))
3523 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3524
Daniel Vettercd986ab2012-10-26 10:58:12 +02003525 /* Write the TU size bits before fdi link training, so that error
3526 * detection works. */
3527 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3528 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3529
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003530 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003531 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003532
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003533 /* We need to program the right clock selection before writing the pixel
3534 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003535 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003536 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003537
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003538 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003539 temp |= TRANS_DPLL_ENABLE(pipe);
3540 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003541 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003542 temp |= sel;
3543 else
3544 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003545 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003546 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003547
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003548 /* XXX: pch pll's can be enabled any time before we enable the PCH
3549 * transcoder, and we actually should do this to not upset any PCH
3550 * transcoder that already use the clock when we share it.
3551 *
3552 * Note that enable_shared_dpll tries to do the right thing, but
3553 * get_shared_dpll unconditionally resets the pll - we need that to have
3554 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003555 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003556
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003557 /* set transcoder timing, panel must allow it */
3558 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003559 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003560
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003561 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003562
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003563 /* For PCH DP, enable TRANS_DP_CTL */
3564 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003565 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3566 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003567 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 reg = TRANS_DP_CTL(pipe);
3569 temp = I915_READ(reg);
3570 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003571 TRANS_DP_SYNC_MASK |
3572 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003573 temp |= (TRANS_DP_OUTPUT_ENABLE |
3574 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003575 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003576
3577 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003579 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003581
3582 switch (intel_trans_dp_port_sel(crtc)) {
3583 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003584 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003585 break;
3586 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003587 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003588 break;
3589 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003591 break;
3592 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003593 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003594 }
3595
Chris Wilson5eddb702010-09-11 13:48:45 +01003596 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003597 }
3598
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003599 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003600}
3601
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003602static void lpt_pch_enable(struct drm_crtc *crtc)
3603{
3604 struct drm_device *dev = crtc->dev;
3605 struct drm_i915_private *dev_priv = dev->dev_private;
3606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003607 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003608
Daniel Vetterab9412b2013-05-03 11:49:46 +02003609 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003610
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003611 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003612
Paulo Zanoni0540e482012-10-31 18:12:40 -02003613 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003614 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003615
Paulo Zanoni937bb612012-10-31 18:12:47 -02003616 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003617}
3618
Daniel Vetter716c2e52014-06-25 22:02:02 +03003619void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003620{
Daniel Vettere2b78262013-06-07 23:10:03 +02003621 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003622
3623 if (pll == NULL)
3624 return;
3625
3626 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003627 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003628 return;
3629 }
3630
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003631 if (--pll->refcount == 0) {
3632 WARN_ON(pll->on);
3633 WARN_ON(pll->active);
3634 }
3635
Daniel Vettera43f6e02013-06-07 23:10:32 +02003636 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003637}
3638
Daniel Vetter716c2e52014-06-25 22:02:02 +03003639struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003640{
Daniel Vettere2b78262013-06-07 23:10:03 +02003641 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3642 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3643 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003644
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003645 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003646 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3647 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003648 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003649 }
3650
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003651 if (HAS_PCH_IBX(dev_priv->dev)) {
3652 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003653 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003654 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003655
Daniel Vetter46edb022013-06-05 13:34:12 +02003656 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3657 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003658
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003659 WARN_ON(pll->refcount);
3660
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003661 goto found;
3662 }
3663
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003664 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3665 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003666
3667 /* Only want to check enabled timings first */
3668 if (pll->refcount == 0)
3669 continue;
3670
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003671 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3672 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003673 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003674 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003675 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003676
3677 goto found;
3678 }
3679 }
3680
3681 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003682 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3683 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003684 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003685 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3686 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003687 goto found;
3688 }
3689 }
3690
3691 return NULL;
3692
3693found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003694 if (pll->refcount == 0)
3695 pll->hw_state = crtc->config.dpll_hw_state;
3696
Daniel Vettera43f6e02013-06-07 23:10:32 +02003697 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003698 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3699 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003700
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003701 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003702
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003703 return pll;
3704}
3705
Daniel Vettera1520312013-05-03 11:49:50 +02003706static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003707{
3708 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003709 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003710 u32 temp;
3711
3712 temp = I915_READ(dslreg);
3713 udelay(500);
3714 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003715 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003716 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003717 }
3718}
3719
Jesse Barnesb074cec2013-04-25 12:55:02 -07003720static void ironlake_pfit_enable(struct intel_crtc *crtc)
3721{
3722 struct drm_device *dev = crtc->base.dev;
3723 struct drm_i915_private *dev_priv = dev->dev_private;
3724 int pipe = crtc->pipe;
3725
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003726 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003727 /* Force use of hard-coded filter coefficients
3728 * as some pre-programmed values are broken,
3729 * e.g. x201.
3730 */
3731 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3732 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3733 PF_PIPE_SEL_IVB(pipe));
3734 else
3735 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3736 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3737 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003738 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003739}
3740
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003741static void intel_enable_planes(struct drm_crtc *crtc)
3742{
3743 struct drm_device *dev = crtc->dev;
3744 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003745 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003746 struct intel_plane *intel_plane;
3747
Matt Roperaf2b6532014-04-01 15:22:32 -07003748 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3749 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003750 if (intel_plane->pipe == pipe)
3751 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003752 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003753}
3754
3755static void intel_disable_planes(struct drm_crtc *crtc)
3756{
3757 struct drm_device *dev = crtc->dev;
3758 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003759 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003760 struct intel_plane *intel_plane;
3761
Matt Roperaf2b6532014-04-01 15:22:32 -07003762 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3763 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003764 if (intel_plane->pipe == pipe)
3765 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003766 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003767}
3768
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003769void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003770{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003771 struct drm_device *dev = crtc->base.dev;
3772 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003773
3774 if (!crtc->config.ips_enabled)
3775 return;
3776
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003777 /* We can only enable IPS after we enable a plane and wait for a vblank */
3778 intel_wait_for_vblank(dev, crtc->pipe);
3779
Paulo Zanonid77e4532013-09-24 13:52:55 -03003780 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003781 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003782 mutex_lock(&dev_priv->rps.hw_lock);
3783 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3784 mutex_unlock(&dev_priv->rps.hw_lock);
3785 /* Quoting Art Runyan: "its not safe to expect any particular
3786 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003787 * mailbox." Moreover, the mailbox may return a bogus state,
3788 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003789 */
3790 } else {
3791 I915_WRITE(IPS_CTL, IPS_ENABLE);
3792 /* The bit only becomes 1 in the next vblank, so this wait here
3793 * is essentially intel_wait_for_vblank. If we don't have this
3794 * and don't wait for vblanks until the end of crtc_enable, then
3795 * the HW state readout code will complain that the expected
3796 * IPS_CTL value is not the one we read. */
3797 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3798 DRM_ERROR("Timed out waiting for IPS enable\n");
3799 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003800}
3801
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003802void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003803{
3804 struct drm_device *dev = crtc->base.dev;
3805 struct drm_i915_private *dev_priv = dev->dev_private;
3806
3807 if (!crtc->config.ips_enabled)
3808 return;
3809
3810 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003811 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003812 mutex_lock(&dev_priv->rps.hw_lock);
3813 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3814 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003815 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3816 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3817 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003818 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003819 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003820 POSTING_READ(IPS_CTL);
3821 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003822
3823 /* We need to wait for a vblank before we can disable the plane. */
3824 intel_wait_for_vblank(dev, crtc->pipe);
3825}
3826
3827/** Loads the palette/gamma unit for the CRTC with the prepared values */
3828static void intel_crtc_load_lut(struct drm_crtc *crtc)
3829{
3830 struct drm_device *dev = crtc->dev;
3831 struct drm_i915_private *dev_priv = dev->dev_private;
3832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3833 enum pipe pipe = intel_crtc->pipe;
3834 int palreg = PALETTE(pipe);
3835 int i;
3836 bool reenable_ips = false;
3837
3838 /* The clocks have to be on to load the palette. */
3839 if (!crtc->enabled || !intel_crtc->active)
3840 return;
3841
3842 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3843 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3844 assert_dsi_pll_enabled(dev_priv);
3845 else
3846 assert_pll_enabled(dev_priv, pipe);
3847 }
3848
3849 /* use legacy palette for Ironlake */
3850 if (HAS_PCH_SPLIT(dev))
3851 palreg = LGC_PALETTE(pipe);
3852
3853 /* Workaround : Do not read or write the pipe palette/gamma data while
3854 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3855 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003856 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003857 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3858 GAMMA_MODE_MODE_SPLIT)) {
3859 hsw_disable_ips(intel_crtc);
3860 reenable_ips = true;
3861 }
3862
3863 for (i = 0; i < 256; i++) {
3864 I915_WRITE(palreg + 4 * i,
3865 (intel_crtc->lut_r[i] << 16) |
3866 (intel_crtc->lut_g[i] << 8) |
3867 intel_crtc->lut_b[i]);
3868 }
3869
3870 if (reenable_ips)
3871 hsw_enable_ips(intel_crtc);
3872}
3873
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003874static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3875{
3876 if (!enable && intel_crtc->overlay) {
3877 struct drm_device *dev = intel_crtc->base.dev;
3878 struct drm_i915_private *dev_priv = dev->dev_private;
3879
3880 mutex_lock(&dev->struct_mutex);
3881 dev_priv->mm.interruptible = false;
3882 (void) intel_overlay_switch_off(intel_crtc->overlay);
3883 dev_priv->mm.interruptible = true;
3884 mutex_unlock(&dev->struct_mutex);
3885 }
3886
3887 /* Let userspace switch the overlay on again. In most cases userspace
3888 * has to recompute where to put it anyway.
3889 */
3890}
3891
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003892static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003893{
3894 struct drm_device *dev = crtc->dev;
3895 struct drm_i915_private *dev_priv = dev->dev_private;
3896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3897 int pipe = intel_crtc->pipe;
3898 int plane = intel_crtc->plane;
3899
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003900 drm_vblank_on(dev, pipe);
3901
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003902 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3903 intel_enable_planes(crtc);
3904 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003905 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003906
3907 hsw_enable_ips(intel_crtc);
3908
3909 mutex_lock(&dev->struct_mutex);
3910 intel_update_fbc(dev);
3911 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003912
3913 /*
3914 * FIXME: Once we grow proper nuclear flip support out of this we need
3915 * to compute the mask of flip planes precisely. For the time being
3916 * consider this a flip from a NULL plane.
3917 */
3918 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003919}
3920
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003921static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003922{
3923 struct drm_device *dev = crtc->dev;
3924 struct drm_i915_private *dev_priv = dev->dev_private;
3925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3926 int pipe = intel_crtc->pipe;
3927 int plane = intel_crtc->plane;
3928
3929 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003930
3931 if (dev_priv->fbc.plane == plane)
3932 intel_disable_fbc(dev);
3933
3934 hsw_disable_ips(intel_crtc);
3935
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003936 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003937 intel_crtc_update_cursor(crtc, false);
3938 intel_disable_planes(crtc);
3939 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003940
Daniel Vetterf99d7062014-06-19 16:01:59 +02003941 /*
3942 * FIXME: Once we grow proper nuclear flip support out of this we need
3943 * to compute the mask of flip planes precisely. For the time being
3944 * consider this a flip to a NULL plane.
3945 */
3946 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3947
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003948 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003949}
3950
Jesse Barnesf67a5592011-01-05 10:31:48 -08003951static void ironlake_crtc_enable(struct drm_crtc *crtc)
3952{
3953 struct drm_device *dev = crtc->dev;
3954 struct drm_i915_private *dev_priv = dev->dev_private;
3955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003956 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003957 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003958 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003959
Daniel Vetter08a48462012-07-02 11:43:47 +02003960 WARN_ON(!crtc->enabled);
3961
Jesse Barnesf67a5592011-01-05 10:31:48 -08003962 if (intel_crtc->active)
3963 return;
3964
Daniel Vetterb14b1052014-04-24 23:55:13 +02003965 if (intel_crtc->config.has_pch_encoder)
3966 intel_prepare_shared_dpll(intel_crtc);
3967
Daniel Vetter29407aa2014-04-24 23:55:08 +02003968 if (intel_crtc->config.has_dp_encoder)
3969 intel_dp_set_m_n(intel_crtc);
3970
3971 intel_set_pipe_timings(intel_crtc);
3972
3973 if (intel_crtc->config.has_pch_encoder) {
3974 intel_cpu_transcoder_set_m_n(intel_crtc,
3975 &intel_crtc->config.fdi_m_n);
3976 }
3977
3978 ironlake_set_pipeconf(crtc);
3979
3980 /* Set up the display plane register */
3981 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3982 POSTING_READ(DSPCNTR(plane));
3983
3984 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3985 crtc->x, crtc->y);
3986
Jesse Barnesf67a5592011-01-05 10:31:48 -08003987 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003988
3989 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3990 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3991
Daniel Vetterf6736a12013-06-05 13:34:30 +02003992 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003993 if (encoder->pre_enable)
3994 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003995
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003996 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003997 /* Note: FDI PLL enabling _must_ be done before we enable the
3998 * cpu pipes, hence this is separate from all the other fdi/pch
3999 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004000 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004001 } else {
4002 assert_fdi_tx_disabled(dev_priv, pipe);
4003 assert_fdi_rx_disabled(dev_priv, pipe);
4004 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004005
Jesse Barnesb074cec2013-04-25 12:55:02 -07004006 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004007
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004008 /*
4009 * On ILK+ LUT must be loaded before the pipe is running but with
4010 * clocks enabled
4011 */
4012 intel_crtc_load_lut(crtc);
4013
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004014 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004015 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004016
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004017 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004018 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004019
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004020 for_each_encoder_on_crtc(dev, crtc, encoder)
4021 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004022
4023 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004024 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004025
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004026 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004027}
4028
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004029/* IPS only exists on ULT machines and is tied to pipe A. */
4030static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4031{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004032 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004033}
4034
Paulo Zanonie4916942013-09-20 16:21:19 -03004035/*
4036 * This implements the workaround described in the "notes" section of the mode
4037 * set sequence documentation. When going from no pipes or single pipe to
4038 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4039 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4040 */
4041static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4042{
4043 struct drm_device *dev = crtc->base.dev;
4044 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4045
4046 /* We want to get the other_active_crtc only if there's only 1 other
4047 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004048 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004049 if (!crtc_it->active || crtc_it == crtc)
4050 continue;
4051
4052 if (other_active_crtc)
4053 return;
4054
4055 other_active_crtc = crtc_it;
4056 }
4057 if (!other_active_crtc)
4058 return;
4059
4060 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4061 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4062}
4063
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004064static void haswell_crtc_enable(struct drm_crtc *crtc)
4065{
4066 struct drm_device *dev = crtc->dev;
4067 struct drm_i915_private *dev_priv = dev->dev_private;
4068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4069 struct intel_encoder *encoder;
4070 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004071 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004072
4073 WARN_ON(!crtc->enabled);
4074
4075 if (intel_crtc->active)
4076 return;
4077
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004078 if (intel_crtc_to_shared_dpll(intel_crtc))
4079 intel_enable_shared_dpll(intel_crtc);
4080
Daniel Vetter229fca92014-04-24 23:55:09 +02004081 if (intel_crtc->config.has_dp_encoder)
4082 intel_dp_set_m_n(intel_crtc);
4083
4084 intel_set_pipe_timings(intel_crtc);
4085
4086 if (intel_crtc->config.has_pch_encoder) {
4087 intel_cpu_transcoder_set_m_n(intel_crtc,
4088 &intel_crtc->config.fdi_m_n);
4089 }
4090
4091 haswell_set_pipeconf(crtc);
4092
4093 intel_set_pipe_csc(crtc);
4094
4095 /* Set up the display plane register */
4096 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4097 POSTING_READ(DSPCNTR(plane));
4098
4099 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4100 crtc->x, crtc->y);
4101
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004102 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004103
4104 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004105 for_each_encoder_on_crtc(dev, crtc, encoder)
4106 if (encoder->pre_enable)
4107 encoder->pre_enable(encoder);
4108
Imre Deak4fe94672014-06-25 22:01:49 +03004109 if (intel_crtc->config.has_pch_encoder) {
4110 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4111 dev_priv->display.fdi_link_train(crtc);
4112 }
4113
Paulo Zanoni1f544382012-10-24 11:32:00 -02004114 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004115
Jesse Barnesb074cec2013-04-25 12:55:02 -07004116 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004117
4118 /*
4119 * On ILK+ LUT must be loaded before the pipe is running but with
4120 * clocks enabled
4121 */
4122 intel_crtc_load_lut(crtc);
4123
Paulo Zanoni1f544382012-10-24 11:32:00 -02004124 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004125 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004126
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004127 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004128 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004129
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004130 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004131 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004132
Jani Nikula8807e552013-08-30 19:40:32 +03004133 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004134 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004135 intel_opregion_notify_encoder(encoder, true);
4136 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004137
Paulo Zanonie4916942013-09-20 16:21:19 -03004138 /* If we change the relative order between pipe/planes enabling, we need
4139 * to change the workaround. */
4140 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004141 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004142}
4143
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004144static void ironlake_pfit_disable(struct intel_crtc *crtc)
4145{
4146 struct drm_device *dev = crtc->base.dev;
4147 struct drm_i915_private *dev_priv = dev->dev_private;
4148 int pipe = crtc->pipe;
4149
4150 /* To avoid upsetting the power well on haswell only disable the pfit if
4151 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004152 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004153 I915_WRITE(PF_CTL(pipe), 0);
4154 I915_WRITE(PF_WIN_POS(pipe), 0);
4155 I915_WRITE(PF_WIN_SZ(pipe), 0);
4156 }
4157}
4158
Jesse Barnes6be4a602010-09-10 10:26:01 -07004159static void ironlake_crtc_disable(struct drm_crtc *crtc)
4160{
4161 struct drm_device *dev = crtc->dev;
4162 struct drm_i915_private *dev_priv = dev->dev_private;
4163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004164 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004165 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004167
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004168 if (!intel_crtc->active)
4169 return;
4170
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004171 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004172
Daniel Vetterea9d7582012-07-10 10:42:52 +02004173 for_each_encoder_on_crtc(dev, crtc, encoder)
4174 encoder->disable(encoder);
4175
Daniel Vetterd925c592013-06-05 13:34:04 +02004176 if (intel_crtc->config.has_pch_encoder)
4177 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4178
Jesse Barnesb24e7172011-01-04 15:09:30 -08004179 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004180
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004181 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004182
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004183 for_each_encoder_on_crtc(dev, crtc, encoder)
4184 if (encoder->post_disable)
4185 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004186
Daniel Vetterd925c592013-06-05 13:34:04 +02004187 if (intel_crtc->config.has_pch_encoder) {
4188 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004189
Daniel Vetterd925c592013-06-05 13:34:04 +02004190 ironlake_disable_pch_transcoder(dev_priv, pipe);
4191 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004192
Daniel Vetterd925c592013-06-05 13:34:04 +02004193 if (HAS_PCH_CPT(dev)) {
4194 /* disable TRANS_DP_CTL */
4195 reg = TRANS_DP_CTL(pipe);
4196 temp = I915_READ(reg);
4197 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4198 TRANS_DP_PORT_SEL_MASK);
4199 temp |= TRANS_DP_PORT_SEL_NONE;
4200 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004201
Daniel Vetterd925c592013-06-05 13:34:04 +02004202 /* disable DPLL_SEL */
4203 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004204 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004205 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004206 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004207
4208 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004209 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004210
4211 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004212 }
4213
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004214 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004215 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004216
4217 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004218 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004219 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004220}
4221
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004222static void haswell_crtc_disable(struct drm_crtc *crtc)
4223{
4224 struct drm_device *dev = crtc->dev;
4225 struct drm_i915_private *dev_priv = dev->dev_private;
4226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4227 struct intel_encoder *encoder;
4228 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004229 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004230
4231 if (!intel_crtc->active)
4232 return;
4233
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004234 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004235
Jani Nikula8807e552013-08-30 19:40:32 +03004236 for_each_encoder_on_crtc(dev, crtc, encoder) {
4237 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004238 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004239 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004240
Paulo Zanoni86642812013-04-12 17:57:57 -03004241 if (intel_crtc->config.has_pch_encoder)
4242 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004243 intel_disable_pipe(dev_priv, pipe);
4244
Paulo Zanoniad80a812012-10-24 16:06:19 -02004245 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004246
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004247 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004248
Paulo Zanoni1f544382012-10-24 11:32:00 -02004249 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004250
Daniel Vetter88adfff2013-03-28 10:42:01 +01004251 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004252 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004253 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004254 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004255 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004256
Imre Deak97b040a2014-06-25 22:01:50 +03004257 for_each_encoder_on_crtc(dev, crtc, encoder)
4258 if (encoder->post_disable)
4259 encoder->post_disable(encoder);
4260
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004261 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004262 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004263
4264 mutex_lock(&dev->struct_mutex);
4265 intel_update_fbc(dev);
4266 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004267
4268 if (intel_crtc_to_shared_dpll(intel_crtc))
4269 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004270}
4271
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004272static void ironlake_crtc_off(struct drm_crtc *crtc)
4273{
4274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004275 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004276}
4277
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004278
Jesse Barnes2dd24552013-04-25 12:55:01 -07004279static void i9xx_pfit_enable(struct intel_crtc *crtc)
4280{
4281 struct drm_device *dev = crtc->base.dev;
4282 struct drm_i915_private *dev_priv = dev->dev_private;
4283 struct intel_crtc_config *pipe_config = &crtc->config;
4284
Daniel Vetter328d8e82013-05-08 10:36:31 +02004285 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004286 return;
4287
Daniel Vetterc0b03412013-05-28 12:05:54 +02004288 /*
4289 * The panel fitter should only be adjusted whilst the pipe is disabled,
4290 * according to register description and PRM.
4291 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004292 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4293 assert_pipe_disabled(dev_priv, crtc->pipe);
4294
Jesse Barnesb074cec2013-04-25 12:55:02 -07004295 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4296 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004297
4298 /* Border color in case we don't scale up to the full screen. Black by
4299 * default, change to something else for debugging. */
4300 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004301}
4302
Imre Deak77d22dc2014-03-05 16:20:52 +02004303#define for_each_power_domain(domain, mask) \
4304 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4305 if ((1 << (domain)) & (mask))
4306
Imre Deak319be8a2014-03-04 19:22:57 +02004307enum intel_display_power_domain
4308intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004309{
Imre Deak319be8a2014-03-04 19:22:57 +02004310 struct drm_device *dev = intel_encoder->base.dev;
4311 struct intel_digital_port *intel_dig_port;
4312
4313 switch (intel_encoder->type) {
4314 case INTEL_OUTPUT_UNKNOWN:
4315 /* Only DDI platforms should ever use this output type */
4316 WARN_ON_ONCE(!HAS_DDI(dev));
4317 case INTEL_OUTPUT_DISPLAYPORT:
4318 case INTEL_OUTPUT_HDMI:
4319 case INTEL_OUTPUT_EDP:
4320 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4321 switch (intel_dig_port->port) {
4322 case PORT_A:
4323 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4324 case PORT_B:
4325 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4326 case PORT_C:
4327 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4328 case PORT_D:
4329 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4330 default:
4331 WARN_ON_ONCE(1);
4332 return POWER_DOMAIN_PORT_OTHER;
4333 }
4334 case INTEL_OUTPUT_ANALOG:
4335 return POWER_DOMAIN_PORT_CRT;
4336 case INTEL_OUTPUT_DSI:
4337 return POWER_DOMAIN_PORT_DSI;
4338 default:
4339 return POWER_DOMAIN_PORT_OTHER;
4340 }
4341}
4342
4343static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4344{
4345 struct drm_device *dev = crtc->dev;
4346 struct intel_encoder *intel_encoder;
4347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4348 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004349 unsigned long mask;
4350 enum transcoder transcoder;
4351
4352 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4353
4354 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4355 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004356 if (intel_crtc->config.pch_pfit.enabled ||
4357 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004358 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4359
Imre Deak319be8a2014-03-04 19:22:57 +02004360 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4361 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4362
Imre Deak77d22dc2014-03-05 16:20:52 +02004363 return mask;
4364}
4365
4366void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4367 bool enable)
4368{
4369 if (dev_priv->power_domains.init_power_on == enable)
4370 return;
4371
4372 if (enable)
4373 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4374 else
4375 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4376
4377 dev_priv->power_domains.init_power_on = enable;
4378}
4379
4380static void modeset_update_crtc_power_domains(struct drm_device *dev)
4381{
4382 struct drm_i915_private *dev_priv = dev->dev_private;
4383 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4384 struct intel_crtc *crtc;
4385
4386 /*
4387 * First get all needed power domains, then put all unneeded, to avoid
4388 * any unnecessary toggling of the power wells.
4389 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004390 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004391 enum intel_display_power_domain domain;
4392
4393 if (!crtc->base.enabled)
4394 continue;
4395
Imre Deak319be8a2014-03-04 19:22:57 +02004396 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004397
4398 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4399 intel_display_power_get(dev_priv, domain);
4400 }
4401
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004402 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004403 enum intel_display_power_domain domain;
4404
4405 for_each_power_domain(domain, crtc->enabled_power_domains)
4406 intel_display_power_put(dev_priv, domain);
4407
4408 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4409 }
4410
4411 intel_display_set_init_power(dev_priv, false);
4412}
4413
Ville Syrjälädfcab172014-06-13 13:37:47 +03004414/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004415static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004416{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004417 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004418
Jesse Barnes586f49d2013-11-04 16:06:59 -08004419 /* Obtain SKU information */
4420 mutex_lock(&dev_priv->dpio_lock);
4421 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4422 CCK_FUSE_HPLL_FREQ_MASK;
4423 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004424
Ville Syrjälädfcab172014-06-13 13:37:47 +03004425 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004426}
4427
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004428static void vlv_update_cdclk(struct drm_device *dev)
4429{
4430 struct drm_i915_private *dev_priv = dev->dev_private;
4431
4432 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4433 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4434 dev_priv->vlv_cdclk_freq);
4435
4436 /*
4437 * Program the gmbus_freq based on the cdclk frequency.
4438 * BSpec erroneously claims we should aim for 4MHz, but
4439 * in fact 1MHz is the correct frequency.
4440 */
4441 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004442}
4443
4444/* Adjust CDclk dividers to allow high res or save power if possible */
4445static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4446{
4447 struct drm_i915_private *dev_priv = dev->dev_private;
4448 u32 val, cmd;
4449
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004450 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004451
Ville Syrjälädfcab172014-06-13 13:37:47 +03004452 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004453 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004454 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004455 cmd = 1;
4456 else
4457 cmd = 0;
4458
4459 mutex_lock(&dev_priv->rps.hw_lock);
4460 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4461 val &= ~DSPFREQGUAR_MASK;
4462 val |= (cmd << DSPFREQGUAR_SHIFT);
4463 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4464 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4465 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4466 50)) {
4467 DRM_ERROR("timed out waiting for CDclk change\n");
4468 }
4469 mutex_unlock(&dev_priv->rps.hw_lock);
4470
Ville Syrjälädfcab172014-06-13 13:37:47 +03004471 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004472 u32 divider, vco;
4473
4474 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004475 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004476
4477 mutex_lock(&dev_priv->dpio_lock);
4478 /* adjust cdclk divider */
4479 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004480 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004481 val |= divider;
4482 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004483
4484 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4485 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4486 50))
4487 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004488 mutex_unlock(&dev_priv->dpio_lock);
4489 }
4490
4491 mutex_lock(&dev_priv->dpio_lock);
4492 /* adjust self-refresh exit latency value */
4493 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4494 val &= ~0x7f;
4495
4496 /*
4497 * For high bandwidth configs, we set a higher latency in the bunit
4498 * so that the core display fetch happens in time to avoid underruns.
4499 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004500 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004501 val |= 4500 / 250; /* 4.5 usec */
4502 else
4503 val |= 3000 / 250; /* 3.0 usec */
4504 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4505 mutex_unlock(&dev_priv->dpio_lock);
4506
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004507 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004508}
4509
4510static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4511 int max_pixclk)
4512{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004513 int vco = valleyview_get_vco(dev_priv);
4514 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4515
Jesse Barnes30a970c2013-11-04 13:48:12 -08004516 /*
4517 * Really only a few cases to deal with, as only 4 CDclks are supported:
4518 * 200MHz
4519 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004520 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004521 * 400MHz
4522 * So we check to see whether we're above 90% of the lower bin and
4523 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004524 *
4525 * We seem to get an unstable or solid color picture at 200MHz.
4526 * Not sure what's wrong. For now use 200MHz only when all pipes
4527 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004528 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004529 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004530 return 400000;
4531 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004532 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004533 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004534 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004535 else
4536 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004537}
4538
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004539/* compute the max pixel clock for new configuration */
4540static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004541{
4542 struct drm_device *dev = dev_priv->dev;
4543 struct intel_crtc *intel_crtc;
4544 int max_pixclk = 0;
4545
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004546 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004547 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004548 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004549 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004550 }
4551
4552 return max_pixclk;
4553}
4554
4555static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004556 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004557{
4558 struct drm_i915_private *dev_priv = dev->dev_private;
4559 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004560 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004561
Imre Deakd60c4472014-03-27 17:45:10 +02004562 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4563 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004564 return;
4565
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004566 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004567 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004568 if (intel_crtc->base.enabled)
4569 *prepare_pipes |= (1 << intel_crtc->pipe);
4570}
4571
4572static void valleyview_modeset_global_resources(struct drm_device *dev)
4573{
4574 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004575 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004576 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4577
Imre Deakd60c4472014-03-27 17:45:10 +02004578 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004579 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004580 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004581}
4582
Jesse Barnes89b667f2013-04-18 14:51:36 -07004583static void valleyview_crtc_enable(struct drm_crtc *crtc)
4584{
4585 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004586 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4588 struct intel_encoder *encoder;
4589 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004590 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004591 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004592 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004593
4594 WARN_ON(!crtc->enabled);
4595
4596 if (intel_crtc->active)
4597 return;
4598
Shobhit Kumar8525a232014-06-25 12:20:39 +05304599 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4600
4601 if (!is_dsi && !IS_CHERRYVIEW(dev))
4602 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004603
Daniel Vetter5b18e572014-04-24 23:55:06 +02004604 /* Set up the display plane register */
4605 dspcntr = DISPPLANE_GAMMA_ENABLE;
4606
4607 if (intel_crtc->config.has_dp_encoder)
4608 intel_dp_set_m_n(intel_crtc);
4609
4610 intel_set_pipe_timings(intel_crtc);
4611
4612 /* pipesrc and dspsize control the size that is scaled from,
4613 * which should always be the user's requested size.
4614 */
4615 I915_WRITE(DSPSIZE(plane),
4616 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4617 (intel_crtc->config.pipe_src_w - 1));
4618 I915_WRITE(DSPPOS(plane), 0);
4619
4620 i9xx_set_pipeconf(intel_crtc);
4621
4622 I915_WRITE(DSPCNTR(plane), dspcntr);
4623 POSTING_READ(DSPCNTR(plane));
4624
4625 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4626 crtc->x, crtc->y);
4627
Jesse Barnes89b667f2013-04-18 14:51:36 -07004628 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004629
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004630 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4631
Jesse Barnes89b667f2013-04-18 14:51:36 -07004632 for_each_encoder_on_crtc(dev, crtc, encoder)
4633 if (encoder->pre_pll_enable)
4634 encoder->pre_pll_enable(encoder);
4635
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004636 if (!is_dsi) {
4637 if (IS_CHERRYVIEW(dev))
4638 chv_enable_pll(intel_crtc);
4639 else
4640 vlv_enable_pll(intel_crtc);
4641 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004642
4643 for_each_encoder_on_crtc(dev, crtc, encoder)
4644 if (encoder->pre_enable)
4645 encoder->pre_enable(encoder);
4646
Jesse Barnes2dd24552013-04-25 12:55:01 -07004647 i9xx_pfit_enable(intel_crtc);
4648
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004649 intel_crtc_load_lut(crtc);
4650
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004651 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004652 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004653
Jani Nikula50049452013-07-30 12:20:32 +03004654 for_each_encoder_on_crtc(dev, crtc, encoder)
4655 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004656
4657 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004658
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004659 /* Underruns don't raise interrupts, so check manually. */
4660 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004661}
4662
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004663static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4664{
4665 struct drm_device *dev = crtc->base.dev;
4666 struct drm_i915_private *dev_priv = dev->dev_private;
4667
4668 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4669 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4670}
4671
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004672static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004673{
4674 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004675 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004677 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004678 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004679 int plane = intel_crtc->plane;
4680 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004681
Daniel Vetter08a48462012-07-02 11:43:47 +02004682 WARN_ON(!crtc->enabled);
4683
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004684 if (intel_crtc->active)
4685 return;
4686
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004687 i9xx_set_pll_dividers(intel_crtc);
4688
Daniel Vetter5b18e572014-04-24 23:55:06 +02004689 /* Set up the display plane register */
4690 dspcntr = DISPPLANE_GAMMA_ENABLE;
4691
4692 if (pipe == 0)
4693 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4694 else
4695 dspcntr |= DISPPLANE_SEL_PIPE_B;
4696
4697 if (intel_crtc->config.has_dp_encoder)
4698 intel_dp_set_m_n(intel_crtc);
4699
4700 intel_set_pipe_timings(intel_crtc);
4701
4702 /* pipesrc and dspsize control the size that is scaled from,
4703 * which should always be the user's requested size.
4704 */
4705 I915_WRITE(DSPSIZE(plane),
4706 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4707 (intel_crtc->config.pipe_src_w - 1));
4708 I915_WRITE(DSPPOS(plane), 0);
4709
4710 i9xx_set_pipeconf(intel_crtc);
4711
4712 I915_WRITE(DSPCNTR(plane), dspcntr);
4713 POSTING_READ(DSPCNTR(plane));
4714
4715 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4716 crtc->x, crtc->y);
4717
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004718 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004719
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004720 if (!IS_GEN2(dev))
4721 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4722
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004723 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004724 if (encoder->pre_enable)
4725 encoder->pre_enable(encoder);
4726
Daniel Vetterf6736a12013-06-05 13:34:30 +02004727 i9xx_enable_pll(intel_crtc);
4728
Jesse Barnes2dd24552013-04-25 12:55:01 -07004729 i9xx_pfit_enable(intel_crtc);
4730
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004731 intel_crtc_load_lut(crtc);
4732
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004733 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004734 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004735
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004736 for_each_encoder_on_crtc(dev, crtc, encoder)
4737 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004738
4739 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004740
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004741 /*
4742 * Gen2 reports pipe underruns whenever all planes are disabled.
4743 * So don't enable underrun reporting before at least some planes
4744 * are enabled.
4745 * FIXME: Need to fix the logic to work when we turn off all planes
4746 * but leave the pipe running.
4747 */
4748 if (IS_GEN2(dev))
4749 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4750
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004751 /* Underruns don't raise interrupts, so check manually. */
4752 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004753}
4754
Daniel Vetter87476d62013-04-11 16:29:06 +02004755static void i9xx_pfit_disable(struct intel_crtc *crtc)
4756{
4757 struct drm_device *dev = crtc->base.dev;
4758 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004759
4760 if (!crtc->config.gmch_pfit.control)
4761 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004762
4763 assert_pipe_disabled(dev_priv, crtc->pipe);
4764
Daniel Vetter328d8e82013-05-08 10:36:31 +02004765 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4766 I915_READ(PFIT_CONTROL));
4767 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004768}
4769
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004770static void i9xx_crtc_disable(struct drm_crtc *crtc)
4771{
4772 struct drm_device *dev = crtc->dev;
4773 struct drm_i915_private *dev_priv = dev->dev_private;
4774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004775 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004776 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004777
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004778 if (!intel_crtc->active)
4779 return;
4780
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004781 /*
4782 * Gen2 reports pipe underruns whenever all planes are disabled.
4783 * So diasble underrun reporting before all the planes get disabled.
4784 * FIXME: Need to fix the logic to work when we turn off all planes
4785 * but leave the pipe running.
4786 */
4787 if (IS_GEN2(dev))
4788 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4789
Imre Deak564ed192014-06-13 14:54:21 +03004790 /*
4791 * Vblank time updates from the shadow to live plane control register
4792 * are blocked if the memory self-refresh mode is active at that
4793 * moment. So to make sure the plane gets truly disabled, disable
4794 * first the self-refresh mode. The self-refresh enable bit in turn
4795 * will be checked/applied by the HW only at the next frame start
4796 * event which is after the vblank start event, so we need to have a
4797 * wait-for-vblank between disabling the plane and the pipe.
4798 */
4799 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004800 intel_crtc_disable_planes(crtc);
4801
Daniel Vetterea9d7582012-07-10 10:42:52 +02004802 for_each_encoder_on_crtc(dev, crtc, encoder)
4803 encoder->disable(encoder);
4804
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004805 /*
4806 * On gen2 planes are double buffered but the pipe isn't, so we must
4807 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004808 * We also need to wait on all gmch platforms because of the
4809 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004810 */
Imre Deak564ed192014-06-13 14:54:21 +03004811 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004812
Jesse Barnesb24e7172011-01-04 15:09:30 -08004813 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004814
Daniel Vetter87476d62013-04-11 16:29:06 +02004815 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004816
Jesse Barnes89b667f2013-04-18 14:51:36 -07004817 for_each_encoder_on_crtc(dev, crtc, encoder)
4818 if (encoder->post_disable)
4819 encoder->post_disable(encoder);
4820
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004821 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4822 if (IS_CHERRYVIEW(dev))
4823 chv_disable_pll(dev_priv, pipe);
4824 else if (IS_VALLEYVIEW(dev))
4825 vlv_disable_pll(dev_priv, pipe);
4826 else
4827 i9xx_disable_pll(dev_priv, pipe);
4828 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004829
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004830 if (!IS_GEN2(dev))
4831 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4832
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004833 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004834 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004835
Daniel Vetterefa96242014-04-24 23:55:02 +02004836 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004837 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004838 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004839}
4840
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004841static void i9xx_crtc_off(struct drm_crtc *crtc)
4842{
4843}
4844
Daniel Vetter976f8a22012-07-08 22:34:21 +02004845static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4846 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004847{
4848 struct drm_device *dev = crtc->dev;
4849 struct drm_i915_master_private *master_priv;
4850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4851 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004852
4853 if (!dev->primary->master)
4854 return;
4855
4856 master_priv = dev->primary->master->driver_priv;
4857 if (!master_priv->sarea_priv)
4858 return;
4859
Jesse Barnes79e53942008-11-07 14:24:08 -08004860 switch (pipe) {
4861 case 0:
4862 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4863 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4864 break;
4865 case 1:
4866 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4867 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4868 break;
4869 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004870 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 break;
4872 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004873}
4874
Daniel Vetter976f8a22012-07-08 22:34:21 +02004875/**
4876 * Sets the power management mode of the pipe and plane.
4877 */
4878void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004879{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004880 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004883 struct intel_encoder *intel_encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004884 enum intel_display_power_domain domain;
4885 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004886 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004887
Daniel Vetter976f8a22012-07-08 22:34:21 +02004888 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4889 enable |= intel_encoder->connectors_active;
4890
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004891 if (enable) {
4892 if (!intel_crtc->active) {
4893 /*
4894 * FIXME: DDI plls and relevant code isn't converted
4895 * yet, so do runtime PM for DPMS only for all other
4896 * platforms for now.
4897 */
4898 if (!HAS_DDI(dev)) {
4899 domains = get_crtc_power_domains(crtc);
4900 for_each_power_domain(domain, domains)
4901 intel_display_power_get(dev_priv, domain);
4902 intel_crtc->enabled_power_domains = domains;
4903 }
4904
4905 dev_priv->display.crtc_enable(crtc);
4906 }
4907 } else {
4908 if (intel_crtc->active) {
4909 dev_priv->display.crtc_disable(crtc);
4910
4911 if (!HAS_DDI(dev)) {
4912 domains = intel_crtc->enabled_power_domains;
4913 for_each_power_domain(domain, domains)
4914 intel_display_power_put(dev_priv, domain);
4915 intel_crtc->enabled_power_domains = 0;
4916 }
4917 }
4918 }
Daniel Vetter976f8a22012-07-08 22:34:21 +02004919
4920 intel_crtc_update_sarea(crtc, enable);
4921}
4922
Daniel Vetter976f8a22012-07-08 22:34:21 +02004923static void intel_crtc_disable(struct drm_crtc *crtc)
4924{
4925 struct drm_device *dev = crtc->dev;
4926 struct drm_connector *connector;
4927 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07004928 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02004929 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004930
4931 /* crtc should still be enabled when we disable it. */
4932 WARN_ON(!crtc->enabled);
4933
4934 dev_priv->display.crtc_disable(crtc);
4935 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004936 dev_priv->display.off(crtc);
4937
Chris Wilson931872f2012-01-16 23:01:13 +00004938 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Daniel Vettera071fa02014-06-18 23:28:09 +02004939 assert_cursor_disabled(dev_priv, pipe);
4940 assert_pipe_disabled(dev->dev_private, pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004941
Matt Roperf4510a22014-04-01 15:22:40 -07004942 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004943 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004944 intel_unpin_fb_obj(old_obj);
4945 i915_gem_track_fb(old_obj, NULL,
4946 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004947 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004948 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004949 }
4950
4951 /* Update computed state. */
4952 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4953 if (!connector->encoder || !connector->encoder->crtc)
4954 continue;
4955
4956 if (connector->encoder->crtc != crtc)
4957 continue;
4958
4959 connector->dpms = DRM_MODE_DPMS_OFF;
4960 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004961 }
4962}
4963
Chris Wilsonea5b2132010-08-04 13:50:23 +01004964void intel_encoder_destroy(struct drm_encoder *encoder)
4965{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004966 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004967
Chris Wilsonea5b2132010-08-04 13:50:23 +01004968 drm_encoder_cleanup(encoder);
4969 kfree(intel_encoder);
4970}
4971
Damien Lespiau92373292013-08-08 22:28:57 +01004972/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004973 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4974 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004975static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004976{
4977 if (mode == DRM_MODE_DPMS_ON) {
4978 encoder->connectors_active = true;
4979
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004980 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004981 } else {
4982 encoder->connectors_active = false;
4983
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004984 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004985 }
4986}
4987
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004988/* Cross check the actual hw state with our own modeset state tracking (and it's
4989 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004990static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004991{
4992 if (connector->get_hw_state(connector)) {
4993 struct intel_encoder *encoder = connector->encoder;
4994 struct drm_crtc *crtc;
4995 bool encoder_enabled;
4996 enum pipe pipe;
4997
4998 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4999 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005000 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005001
5002 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5003 "wrong connector dpms state\n");
5004 WARN(connector->base.encoder != &encoder->base,
5005 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005006
Dave Airlie36cd7442014-05-02 13:44:18 +10005007 if (encoder) {
5008 WARN(!encoder->connectors_active,
5009 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005010
Dave Airlie36cd7442014-05-02 13:44:18 +10005011 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5012 WARN(!encoder_enabled, "encoder not enabled\n");
5013 if (WARN_ON(!encoder->base.crtc))
5014 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005015
Dave Airlie36cd7442014-05-02 13:44:18 +10005016 crtc = encoder->base.crtc;
5017
5018 WARN(!crtc->enabled, "crtc not enabled\n");
5019 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5020 WARN(pipe != to_intel_crtc(crtc)->pipe,
5021 "encoder active on the wrong pipe\n");
5022 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005023 }
5024}
5025
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005026/* Even simpler default implementation, if there's really no special case to
5027 * consider. */
5028void intel_connector_dpms(struct drm_connector *connector, int mode)
5029{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005030 /* All the simple cases only support two dpms states. */
5031 if (mode != DRM_MODE_DPMS_ON)
5032 mode = DRM_MODE_DPMS_OFF;
5033
5034 if (mode == connector->dpms)
5035 return;
5036
5037 connector->dpms = mode;
5038
5039 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005040 if (connector->encoder)
5041 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005042
Daniel Vetterb9805142012-08-31 17:37:33 +02005043 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005044}
5045
Daniel Vetterf0947c32012-07-02 13:10:34 +02005046/* Simple connector->get_hw_state implementation for encoders that support only
5047 * one connector and no cloning and hence the encoder state determines the state
5048 * of the connector. */
5049bool intel_connector_get_hw_state(struct intel_connector *connector)
5050{
Daniel Vetter24929352012-07-02 20:28:59 +02005051 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005052 struct intel_encoder *encoder = connector->encoder;
5053
5054 return encoder->get_hw_state(encoder, &pipe);
5055}
5056
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005057static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5058 struct intel_crtc_config *pipe_config)
5059{
5060 struct drm_i915_private *dev_priv = dev->dev_private;
5061 struct intel_crtc *pipe_B_crtc =
5062 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5063
5064 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5065 pipe_name(pipe), pipe_config->fdi_lanes);
5066 if (pipe_config->fdi_lanes > 4) {
5067 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5068 pipe_name(pipe), pipe_config->fdi_lanes);
5069 return false;
5070 }
5071
Paulo Zanonibafb6552013-11-02 21:07:44 -07005072 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005073 if (pipe_config->fdi_lanes > 2) {
5074 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5075 pipe_config->fdi_lanes);
5076 return false;
5077 } else {
5078 return true;
5079 }
5080 }
5081
5082 if (INTEL_INFO(dev)->num_pipes == 2)
5083 return true;
5084
5085 /* Ivybridge 3 pipe is really complicated */
5086 switch (pipe) {
5087 case PIPE_A:
5088 return true;
5089 case PIPE_B:
5090 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5091 pipe_config->fdi_lanes > 2) {
5092 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5093 pipe_name(pipe), pipe_config->fdi_lanes);
5094 return false;
5095 }
5096 return true;
5097 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005098 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005099 pipe_B_crtc->config.fdi_lanes <= 2) {
5100 if (pipe_config->fdi_lanes > 2) {
5101 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5102 pipe_name(pipe), pipe_config->fdi_lanes);
5103 return false;
5104 }
5105 } else {
5106 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5107 return false;
5108 }
5109 return true;
5110 default:
5111 BUG();
5112 }
5113}
5114
Daniel Vettere29c22c2013-02-21 00:00:16 +01005115#define RETRY 1
5116static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5117 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005118{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005119 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005120 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005121 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005122 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005123
Daniel Vettere29c22c2013-02-21 00:00:16 +01005124retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005125 /* FDI is a binary signal running at ~2.7GHz, encoding
5126 * each output octet as 10 bits. The actual frequency
5127 * is stored as a divider into a 100MHz clock, and the
5128 * mode pixel clock is stored in units of 1KHz.
5129 * Hence the bw of each lane in terms of the mode signal
5130 * is:
5131 */
5132 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5133
Damien Lespiau241bfc32013-09-25 16:45:37 +01005134 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005135
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005136 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005137 pipe_config->pipe_bpp);
5138
5139 pipe_config->fdi_lanes = lane;
5140
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005141 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005142 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005143
Daniel Vettere29c22c2013-02-21 00:00:16 +01005144 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5145 intel_crtc->pipe, pipe_config);
5146 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5147 pipe_config->pipe_bpp -= 2*3;
5148 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5149 pipe_config->pipe_bpp);
5150 needs_recompute = true;
5151 pipe_config->bw_constrained = true;
5152
5153 goto retry;
5154 }
5155
5156 if (needs_recompute)
5157 return RETRY;
5158
5159 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005160}
5161
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005162static void hsw_compute_ips_config(struct intel_crtc *crtc,
5163 struct intel_crtc_config *pipe_config)
5164{
Jani Nikulad330a952014-01-21 11:24:25 +02005165 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005166 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005167 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005168}
5169
Daniel Vettera43f6e02013-06-07 23:10:32 +02005170static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005171 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005172{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005173 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005174 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005175
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005176 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005177 if (INTEL_INFO(dev)->gen < 4) {
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179 int clock_limit =
5180 dev_priv->display.get_display_clock_speed(dev);
5181
5182 /*
5183 * Enable pixel doubling when the dot clock
5184 * is > 90% of the (display) core speed.
5185 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005186 * GDG double wide on either pipe,
5187 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005188 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005189 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005190 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005191 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005192 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005193 }
5194
Damien Lespiau241bfc32013-09-25 16:45:37 +01005195 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005196 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005197 }
Chris Wilson89749352010-09-12 18:25:19 +01005198
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005199 /*
5200 * Pipe horizontal size must be even in:
5201 * - DVO ganged mode
5202 * - LVDS dual channel mode
5203 * - Double wide pipe
5204 */
5205 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5206 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5207 pipe_config->pipe_src_w &= ~1;
5208
Damien Lespiau8693a822013-05-03 18:48:11 +01005209 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5210 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005211 */
5212 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5213 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005214 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005215
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005216 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005217 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005218 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005219 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5220 * for lvds. */
5221 pipe_config->pipe_bpp = 8*3;
5222 }
5223
Damien Lespiauf5adf942013-06-24 18:29:34 +01005224 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005225 hsw_compute_ips_config(crtc, pipe_config);
5226
Daniel Vetter12030432014-06-25 22:02:00 +03005227 /*
5228 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5229 * old clock survives for now.
5230 */
5231 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005232 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005233
Daniel Vetter877d48d2013-04-19 11:24:43 +02005234 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005235 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005236
Daniel Vettere29c22c2013-02-21 00:00:16 +01005237 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005238}
5239
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005240static int valleyview_get_display_clock_speed(struct drm_device *dev)
5241{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005242 struct drm_i915_private *dev_priv = dev->dev_private;
5243 int vco = valleyview_get_vco(dev_priv);
5244 u32 val;
5245 int divider;
5246
5247 mutex_lock(&dev_priv->dpio_lock);
5248 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5249 mutex_unlock(&dev_priv->dpio_lock);
5250
5251 divider = val & DISPLAY_FREQUENCY_VALUES;
5252
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005253 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5254 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5255 "cdclk change in progress\n");
5256
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005257 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005258}
5259
Jesse Barnese70236a2009-09-21 10:42:27 -07005260static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005261{
Jesse Barnese70236a2009-09-21 10:42:27 -07005262 return 400000;
5263}
Jesse Barnes79e53942008-11-07 14:24:08 -08005264
Jesse Barnese70236a2009-09-21 10:42:27 -07005265static int i915_get_display_clock_speed(struct drm_device *dev)
5266{
5267 return 333000;
5268}
Jesse Barnes79e53942008-11-07 14:24:08 -08005269
Jesse Barnese70236a2009-09-21 10:42:27 -07005270static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5271{
5272 return 200000;
5273}
Jesse Barnes79e53942008-11-07 14:24:08 -08005274
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005275static int pnv_get_display_clock_speed(struct drm_device *dev)
5276{
5277 u16 gcfgc = 0;
5278
5279 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5280
5281 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5282 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5283 return 267000;
5284 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5285 return 333000;
5286 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5287 return 444000;
5288 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5289 return 200000;
5290 default:
5291 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5292 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5293 return 133000;
5294 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5295 return 167000;
5296 }
5297}
5298
Jesse Barnese70236a2009-09-21 10:42:27 -07005299static int i915gm_get_display_clock_speed(struct drm_device *dev)
5300{
5301 u16 gcfgc = 0;
5302
5303 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5304
5305 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005306 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005307 else {
5308 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5309 case GC_DISPLAY_CLOCK_333_MHZ:
5310 return 333000;
5311 default:
5312 case GC_DISPLAY_CLOCK_190_200_MHZ:
5313 return 190000;
5314 }
5315 }
5316}
Jesse Barnes79e53942008-11-07 14:24:08 -08005317
Jesse Barnese70236a2009-09-21 10:42:27 -07005318static int i865_get_display_clock_speed(struct drm_device *dev)
5319{
5320 return 266000;
5321}
5322
5323static int i855_get_display_clock_speed(struct drm_device *dev)
5324{
5325 u16 hpllcc = 0;
5326 /* Assume that the hardware is in the high speed state. This
5327 * should be the default.
5328 */
5329 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5330 case GC_CLOCK_133_200:
5331 case GC_CLOCK_100_200:
5332 return 200000;
5333 case GC_CLOCK_166_250:
5334 return 250000;
5335 case GC_CLOCK_100_133:
5336 return 133000;
5337 }
5338
5339 /* Shouldn't happen */
5340 return 0;
5341}
5342
5343static int i830_get_display_clock_speed(struct drm_device *dev)
5344{
5345 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005346}
5347
Zhenyu Wang2c072452009-06-05 15:38:42 +08005348static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005349intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005350{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005351 while (*num > DATA_LINK_M_N_MASK ||
5352 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005353 *num >>= 1;
5354 *den >>= 1;
5355 }
5356}
5357
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005358static void compute_m_n(unsigned int m, unsigned int n,
5359 uint32_t *ret_m, uint32_t *ret_n)
5360{
5361 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5362 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5363 intel_reduce_m_n_ratio(ret_m, ret_n);
5364}
5365
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005366void
5367intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5368 int pixel_clock, int link_clock,
5369 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005370{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005371 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005372
5373 compute_m_n(bits_per_pixel * pixel_clock,
5374 link_clock * nlanes * 8,
5375 &m_n->gmch_m, &m_n->gmch_n);
5376
5377 compute_m_n(pixel_clock, link_clock,
5378 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005379}
5380
Chris Wilsona7615032011-01-12 17:04:08 +00005381static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5382{
Jani Nikulad330a952014-01-21 11:24:25 +02005383 if (i915.panel_use_ssc >= 0)
5384 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005385 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005386 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005387}
5388
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005389static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5390{
5391 struct drm_device *dev = crtc->dev;
5392 struct drm_i915_private *dev_priv = dev->dev_private;
5393 int refclk;
5394
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005395 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005396 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005397 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005398 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005399 refclk = dev_priv->vbt.lvds_ssc_freq;
5400 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005401 } else if (!IS_GEN2(dev)) {
5402 refclk = 96000;
5403 } else {
5404 refclk = 48000;
5405 }
5406
5407 return refclk;
5408}
5409
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005410static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005411{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005412 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005413}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005414
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005415static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5416{
5417 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005418}
5419
Daniel Vetterf47709a2013-03-28 10:42:02 +01005420static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005421 intel_clock_t *reduced_clock)
5422{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005423 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005424 u32 fp, fp2 = 0;
5425
5426 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005427 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005428 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005429 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005430 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005431 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005432 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005433 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005434 }
5435
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005436 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005437
Daniel Vetterf47709a2013-03-28 10:42:02 +01005438 crtc->lowfreq_avail = false;
5439 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005440 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005441 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005442 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005443 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005444 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005445 }
5446}
5447
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005448static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5449 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005450{
5451 u32 reg_val;
5452
5453 /*
5454 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5455 * and set it to a reasonable value instead.
5456 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005457 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005458 reg_val &= 0xffffff00;
5459 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005460 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005461
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005462 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005463 reg_val &= 0x8cffffff;
5464 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005465 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005466
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005467 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005468 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005469 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005470
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005471 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005472 reg_val &= 0x00ffffff;
5473 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005474 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005475}
5476
Daniel Vetterb5518422013-05-03 11:49:48 +02005477static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5478 struct intel_link_m_n *m_n)
5479{
5480 struct drm_device *dev = crtc->base.dev;
5481 struct drm_i915_private *dev_priv = dev->dev_private;
5482 int pipe = crtc->pipe;
5483
Daniel Vettere3b95f12013-05-03 11:49:49 +02005484 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5485 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5486 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5487 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005488}
5489
5490static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5491 struct intel_link_m_n *m_n)
5492{
5493 struct drm_device *dev = crtc->base.dev;
5494 struct drm_i915_private *dev_priv = dev->dev_private;
5495 int pipe = crtc->pipe;
5496 enum transcoder transcoder = crtc->config.cpu_transcoder;
5497
5498 if (INTEL_INFO(dev)->gen >= 5) {
5499 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5500 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5501 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5502 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5503 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005504 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5505 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5506 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5507 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005508 }
5509}
5510
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005511static void intel_dp_set_m_n(struct intel_crtc *crtc)
5512{
5513 if (crtc->config.has_pch_encoder)
5514 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5515 else
5516 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5517}
5518
Daniel Vetterf47709a2013-03-28 10:42:02 +01005519static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005520{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005521 u32 dpll, dpll_md;
5522
5523 /*
5524 * Enable DPIO clock input. We should never disable the reference
5525 * clock for pipe B, since VGA hotplug / manual detection depends
5526 * on it.
5527 */
5528 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5529 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5530 /* We should never disable this, set it here for state tracking */
5531 if (crtc->pipe == PIPE_B)
5532 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5533 dpll |= DPLL_VCO_ENABLE;
5534 crtc->config.dpll_hw_state.dpll = dpll;
5535
5536 dpll_md = (crtc->config.pixel_multiplier - 1)
5537 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5538 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5539}
5540
5541static void vlv_prepare_pll(struct intel_crtc *crtc)
5542{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005543 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005544 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005545 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005546 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005547 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005548 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005549
Daniel Vetter09153002012-12-12 14:06:44 +01005550 mutex_lock(&dev_priv->dpio_lock);
5551
Daniel Vetterf47709a2013-03-28 10:42:02 +01005552 bestn = crtc->config.dpll.n;
5553 bestm1 = crtc->config.dpll.m1;
5554 bestm2 = crtc->config.dpll.m2;
5555 bestp1 = crtc->config.dpll.p1;
5556 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005557
Jesse Barnes89b667f2013-04-18 14:51:36 -07005558 /* See eDP HDMI DPIO driver vbios notes doc */
5559
5560 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005561 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005562 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005563
5564 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005565 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005566
5567 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005568 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005569 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005570 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005571
5572 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005573 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005574
5575 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005576 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5577 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5578 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005579 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005580
5581 /*
5582 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5583 * but we don't support that).
5584 * Note: don't use the DAC post divider as it seems unstable.
5585 */
5586 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005587 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005588
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005589 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005590 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005591
Jesse Barnes89b667f2013-04-18 14:51:36 -07005592 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005593 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005594 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005595 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005596 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005597 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005598 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005599 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005600 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005601
Jesse Barnes89b667f2013-04-18 14:51:36 -07005602 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5603 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5604 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005605 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005606 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005607 0x0df40000);
5608 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005609 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005610 0x0df70000);
5611 } else { /* HDMI or VGA */
5612 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005613 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005614 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005615 0x0df70000);
5616 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005617 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005618 0x0df40000);
5619 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005620
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005621 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005622 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5623 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5624 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5625 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005626 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005627
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005628 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005629 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005630}
5631
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005632static void chv_update_pll(struct intel_crtc *crtc)
5633{
5634 struct drm_device *dev = crtc->base.dev;
5635 struct drm_i915_private *dev_priv = dev->dev_private;
5636 int pipe = crtc->pipe;
5637 int dpll_reg = DPLL(crtc->pipe);
5638 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005639 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005640 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5641 int refclk;
5642
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005643 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5644 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5645 DPLL_VCO_ENABLE;
5646 if (pipe != PIPE_A)
5647 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5648
5649 crtc->config.dpll_hw_state.dpll_md =
5650 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005651
5652 bestn = crtc->config.dpll.n;
5653 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5654 bestm1 = crtc->config.dpll.m1;
5655 bestm2 = crtc->config.dpll.m2 >> 22;
5656 bestp1 = crtc->config.dpll.p1;
5657 bestp2 = crtc->config.dpll.p2;
5658
5659 /*
5660 * Enable Refclk and SSC
5661 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005662 I915_WRITE(dpll_reg,
5663 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5664
5665 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005666
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005667 /* p1 and p2 divider */
5668 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5669 5 << DPIO_CHV_S1_DIV_SHIFT |
5670 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5671 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5672 1 << DPIO_CHV_K_DIV_SHIFT);
5673
5674 /* Feedback post-divider - m2 */
5675 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5676
5677 /* Feedback refclk divider - n and m1 */
5678 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5679 DPIO_CHV_M1_DIV_BY_2 |
5680 1 << DPIO_CHV_N_DIV_SHIFT);
5681
5682 /* M2 fraction division */
5683 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5684
5685 /* M2 fraction division enable */
5686 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5687 DPIO_CHV_FRAC_DIV_EN |
5688 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5689
5690 /* Loop filter */
5691 refclk = i9xx_get_refclk(&crtc->base, 0);
5692 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5693 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5694 if (refclk == 100000)
5695 intcoeff = 11;
5696 else if (refclk == 38400)
5697 intcoeff = 10;
5698 else
5699 intcoeff = 9;
5700 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5701 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5702
5703 /* AFC Recal */
5704 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5705 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5706 DPIO_AFC_RECAL);
5707
5708 mutex_unlock(&dev_priv->dpio_lock);
5709}
5710
Daniel Vetterf47709a2013-03-28 10:42:02 +01005711static void i9xx_update_pll(struct intel_crtc *crtc,
5712 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005713 int num_connectors)
5714{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005715 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005716 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005717 u32 dpll;
5718 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005719 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005720
Daniel Vetterf47709a2013-03-28 10:42:02 +01005721 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305722
Daniel Vetterf47709a2013-03-28 10:42:02 +01005723 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5724 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005725
5726 dpll = DPLL_VGA_MODE_DIS;
5727
Daniel Vetterf47709a2013-03-28 10:42:02 +01005728 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005729 dpll |= DPLLB_MODE_LVDS;
5730 else
5731 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005732
Daniel Vetteref1b4602013-06-01 17:17:04 +02005733 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005734 dpll |= (crtc->config.pixel_multiplier - 1)
5735 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005736 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005737
5738 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005739 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005740
Daniel Vetterf47709a2013-03-28 10:42:02 +01005741 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005742 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005743
5744 /* compute bitmask from p1 value */
5745 if (IS_PINEVIEW(dev))
5746 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5747 else {
5748 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5749 if (IS_G4X(dev) && reduced_clock)
5750 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5751 }
5752 switch (clock->p2) {
5753 case 5:
5754 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5755 break;
5756 case 7:
5757 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5758 break;
5759 case 10:
5760 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5761 break;
5762 case 14:
5763 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5764 break;
5765 }
5766 if (INTEL_INFO(dev)->gen >= 4)
5767 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5768
Daniel Vetter09ede542013-04-30 14:01:45 +02005769 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005770 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005771 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005772 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5773 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5774 else
5775 dpll |= PLL_REF_INPUT_DREFCLK;
5776
5777 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005778 crtc->config.dpll_hw_state.dpll = dpll;
5779
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005780 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005781 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5782 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005783 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005784 }
5785}
5786
Daniel Vetterf47709a2013-03-28 10:42:02 +01005787static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005788 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005789 int num_connectors)
5790{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005791 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005792 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005793 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005794 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005795
Daniel Vetterf47709a2013-03-28 10:42:02 +01005796 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305797
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005798 dpll = DPLL_VGA_MODE_DIS;
5799
Daniel Vetterf47709a2013-03-28 10:42:02 +01005800 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005801 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5802 } else {
5803 if (clock->p1 == 2)
5804 dpll |= PLL_P1_DIVIDE_BY_TWO;
5805 else
5806 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5807 if (clock->p2 == 4)
5808 dpll |= PLL_P2_DIVIDE_BY_4;
5809 }
5810
Daniel Vetter4a33e482013-07-06 12:52:05 +02005811 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5812 dpll |= DPLL_DVO_2X_MODE;
5813
Daniel Vetterf47709a2013-03-28 10:42:02 +01005814 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005815 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5816 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5817 else
5818 dpll |= PLL_REF_INPUT_DREFCLK;
5819
5820 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005821 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005822}
5823
Daniel Vetter8a654f32013-06-01 17:16:22 +02005824static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005825{
5826 struct drm_device *dev = intel_crtc->base.dev;
5827 struct drm_i915_private *dev_priv = dev->dev_private;
5828 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005829 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005830 struct drm_display_mode *adjusted_mode =
5831 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005832 uint32_t crtc_vtotal, crtc_vblank_end;
5833 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005834
5835 /* We need to be careful not to changed the adjusted mode, for otherwise
5836 * the hw state checker will get angry at the mismatch. */
5837 crtc_vtotal = adjusted_mode->crtc_vtotal;
5838 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005839
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005840 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005841 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005842 crtc_vtotal -= 1;
5843 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005844
5845 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5846 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5847 else
5848 vsyncshift = adjusted_mode->crtc_hsync_start -
5849 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005850 if (vsyncshift < 0)
5851 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005852 }
5853
5854 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005855 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005856
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005857 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005858 (adjusted_mode->crtc_hdisplay - 1) |
5859 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005860 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005861 (adjusted_mode->crtc_hblank_start - 1) |
5862 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005863 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005864 (adjusted_mode->crtc_hsync_start - 1) |
5865 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5866
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005867 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005868 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005869 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005870 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005871 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005872 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005873 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005874 (adjusted_mode->crtc_vsync_start - 1) |
5875 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5876
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005877 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5878 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5879 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5880 * bits. */
5881 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5882 (pipe == PIPE_B || pipe == PIPE_C))
5883 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5884
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005885 /* pipesrc controls the size that is scaled from, which should
5886 * always be the user's requested size.
5887 */
5888 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005889 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5890 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005891}
5892
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005893static void intel_get_pipe_timings(struct intel_crtc *crtc,
5894 struct intel_crtc_config *pipe_config)
5895{
5896 struct drm_device *dev = crtc->base.dev;
5897 struct drm_i915_private *dev_priv = dev->dev_private;
5898 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5899 uint32_t tmp;
5900
5901 tmp = I915_READ(HTOTAL(cpu_transcoder));
5902 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5903 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5904 tmp = I915_READ(HBLANK(cpu_transcoder));
5905 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5906 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5907 tmp = I915_READ(HSYNC(cpu_transcoder));
5908 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5909 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5910
5911 tmp = I915_READ(VTOTAL(cpu_transcoder));
5912 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5913 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5914 tmp = I915_READ(VBLANK(cpu_transcoder));
5915 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5916 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5917 tmp = I915_READ(VSYNC(cpu_transcoder));
5918 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5919 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5920
5921 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5922 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5923 pipe_config->adjusted_mode.crtc_vtotal += 1;
5924 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5925 }
5926
5927 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005928 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5929 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5930
5931 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5932 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005933}
5934
Daniel Vetterf6a83282014-02-11 15:28:57 -08005935void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5936 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005937{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005938 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5939 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5940 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5941 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005942
Daniel Vetterf6a83282014-02-11 15:28:57 -08005943 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5944 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5945 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5946 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005947
Daniel Vetterf6a83282014-02-11 15:28:57 -08005948 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005949
Daniel Vetterf6a83282014-02-11 15:28:57 -08005950 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5951 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005952}
5953
Daniel Vetter84b046f2013-02-19 18:48:54 +01005954static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5955{
5956 struct drm_device *dev = intel_crtc->base.dev;
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 uint32_t pipeconf;
5959
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005960 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005961
Daniel Vetter67c72a12013-09-24 11:46:14 +02005962 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5963 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5964 pipeconf |= PIPECONF_ENABLE;
5965
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005966 if (intel_crtc->config.double_wide)
5967 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005968
Daniel Vetterff9ce462013-04-24 14:57:17 +02005969 /* only g4x and later have fancy bpc/dither controls */
5970 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005971 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5972 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5973 pipeconf |= PIPECONF_DITHER_EN |
5974 PIPECONF_DITHER_TYPE_SP;
5975
5976 switch (intel_crtc->config.pipe_bpp) {
5977 case 18:
5978 pipeconf |= PIPECONF_6BPC;
5979 break;
5980 case 24:
5981 pipeconf |= PIPECONF_8BPC;
5982 break;
5983 case 30:
5984 pipeconf |= PIPECONF_10BPC;
5985 break;
5986 default:
5987 /* Case prevented by intel_choose_pipe_bpp_dither. */
5988 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005989 }
5990 }
5991
5992 if (HAS_PIPE_CXSR(dev)) {
5993 if (intel_crtc->lowfreq_avail) {
5994 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5995 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5996 } else {
5997 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005998 }
5999 }
6000
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006001 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6002 if (INTEL_INFO(dev)->gen < 4 ||
6003 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6004 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6005 else
6006 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6007 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006008 pipeconf |= PIPECONF_PROGRESSIVE;
6009
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006010 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6011 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006012
Daniel Vetter84b046f2013-02-19 18:48:54 +01006013 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6014 POSTING_READ(PIPECONF(intel_crtc->pipe));
6015}
6016
Eric Anholtf564048e2011-03-30 13:01:02 -07006017static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006018 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006019 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006020{
6021 struct drm_device *dev = crtc->dev;
6022 struct drm_i915_private *dev_priv = dev->dev_private;
6023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006024 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006025 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006026 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006027 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006028 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006029 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006030
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006031 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006032 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006033 case INTEL_OUTPUT_LVDS:
6034 is_lvds = true;
6035 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006036 case INTEL_OUTPUT_DSI:
6037 is_dsi = true;
6038 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006039 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006040
Eric Anholtc751ce42010-03-25 11:48:48 -07006041 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006042 }
6043
Jani Nikulaf2335332013-09-13 11:03:09 +03006044 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006045 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006046
Jani Nikulaf2335332013-09-13 11:03:09 +03006047 if (!intel_crtc->config.clock_set) {
6048 refclk = i9xx_get_refclk(crtc, num_connectors);
6049
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006050 /*
6051 * Returns a set of divisors for the desired target clock with
6052 * the given refclk, or FALSE. The returned values represent
6053 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6054 * 2) / p1 / p2.
6055 */
6056 limit = intel_limit(crtc, refclk);
6057 ok = dev_priv->display.find_dpll(limit, crtc,
6058 intel_crtc->config.port_clock,
6059 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006060 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006061 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6062 return -EINVAL;
6063 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006064
Jani Nikulaf2335332013-09-13 11:03:09 +03006065 if (is_lvds && dev_priv->lvds_downclock_avail) {
6066 /*
6067 * Ensure we match the reduced clock's P to the target
6068 * clock. If the clocks don't match, we can't switch
6069 * the display clock by using the FP0/FP1. In such case
6070 * we will disable the LVDS downclock feature.
6071 */
6072 has_reduced_clock =
6073 dev_priv->display.find_dpll(limit, crtc,
6074 dev_priv->lvds_downclock,
6075 refclk, &clock,
6076 &reduced_clock);
6077 }
6078 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006079 intel_crtc->config.dpll.n = clock.n;
6080 intel_crtc->config.dpll.m1 = clock.m1;
6081 intel_crtc->config.dpll.m2 = clock.m2;
6082 intel_crtc->config.dpll.p1 = clock.p1;
6083 intel_crtc->config.dpll.p2 = clock.p2;
6084 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006085
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006086 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006087 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306088 has_reduced_clock ? &reduced_clock : NULL,
6089 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006090 } else if (IS_CHERRYVIEW(dev)) {
6091 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006092 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006093 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006094 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006095 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006096 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006097 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006098 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006099
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006100 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006101}
6102
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006103static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6104 struct intel_crtc_config *pipe_config)
6105{
6106 struct drm_device *dev = crtc->base.dev;
6107 struct drm_i915_private *dev_priv = dev->dev_private;
6108 uint32_t tmp;
6109
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006110 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6111 return;
6112
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006113 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006114 if (!(tmp & PFIT_ENABLE))
6115 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006116
Daniel Vetter06922822013-07-11 13:35:40 +02006117 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006118 if (INTEL_INFO(dev)->gen < 4) {
6119 if (crtc->pipe != PIPE_B)
6120 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006121 } else {
6122 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6123 return;
6124 }
6125
Daniel Vetter06922822013-07-11 13:35:40 +02006126 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006127 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6128 if (INTEL_INFO(dev)->gen < 5)
6129 pipe_config->gmch_pfit.lvds_border_bits =
6130 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6131}
6132
Jesse Barnesacbec812013-09-20 11:29:32 -07006133static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6134 struct intel_crtc_config *pipe_config)
6135{
6136 struct drm_device *dev = crtc->base.dev;
6137 struct drm_i915_private *dev_priv = dev->dev_private;
6138 int pipe = pipe_config->cpu_transcoder;
6139 intel_clock_t clock;
6140 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006141 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006142
6143 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006144 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006145 mutex_unlock(&dev_priv->dpio_lock);
6146
6147 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6148 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6149 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6150 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6151 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6152
Ville Syrjäläf6466282013-10-14 14:50:31 +03006153 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006154
Ville Syrjäläf6466282013-10-14 14:50:31 +03006155 /* clock.dot is the fast clock */
6156 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006157}
6158
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006159static void i9xx_get_plane_config(struct intel_crtc *crtc,
6160 struct intel_plane_config *plane_config)
6161{
6162 struct drm_device *dev = crtc->base.dev;
6163 struct drm_i915_private *dev_priv = dev->dev_private;
6164 u32 val, base, offset;
6165 int pipe = crtc->pipe, plane = crtc->plane;
6166 int fourcc, pixel_format;
6167 int aligned_height;
6168
Dave Airlie66e514c2014-04-03 07:51:54 +10006169 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6170 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006171 DRM_DEBUG_KMS("failed to alloc fb\n");
6172 return;
6173 }
6174
6175 val = I915_READ(DSPCNTR(plane));
6176
6177 if (INTEL_INFO(dev)->gen >= 4)
6178 if (val & DISPPLANE_TILED)
6179 plane_config->tiled = true;
6180
6181 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6182 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006183 crtc->base.primary->fb->pixel_format = fourcc;
6184 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006185 drm_format_plane_cpp(fourcc, 0) * 8;
6186
6187 if (INTEL_INFO(dev)->gen >= 4) {
6188 if (plane_config->tiled)
6189 offset = I915_READ(DSPTILEOFF(plane));
6190 else
6191 offset = I915_READ(DSPLINOFF(plane));
6192 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6193 } else {
6194 base = I915_READ(DSPADDR(plane));
6195 }
6196 plane_config->base = base;
6197
6198 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006199 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6200 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006201
6202 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006203 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006204
Dave Airlie66e514c2014-04-03 07:51:54 +10006205 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006206 plane_config->tiled);
6207
Fabian Frederick1267a262014-07-01 20:39:41 +02006208 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6209 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006210
6211 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006212 pipe, plane, crtc->base.primary->fb->width,
6213 crtc->base.primary->fb->height,
6214 crtc->base.primary->fb->bits_per_pixel, base,
6215 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006216 plane_config->size);
6217
6218}
6219
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006220static void chv_crtc_clock_get(struct intel_crtc *crtc,
6221 struct intel_crtc_config *pipe_config)
6222{
6223 struct drm_device *dev = crtc->base.dev;
6224 struct drm_i915_private *dev_priv = dev->dev_private;
6225 int pipe = pipe_config->cpu_transcoder;
6226 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6227 intel_clock_t clock;
6228 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6229 int refclk = 100000;
6230
6231 mutex_lock(&dev_priv->dpio_lock);
6232 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6233 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6234 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6235 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6236 mutex_unlock(&dev_priv->dpio_lock);
6237
6238 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6239 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6240 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6241 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6242 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6243
6244 chv_clock(refclk, &clock);
6245
6246 /* clock.dot is the fast clock */
6247 pipe_config->port_clock = clock.dot / 5;
6248}
6249
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006250static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6251 struct intel_crtc_config *pipe_config)
6252{
6253 struct drm_device *dev = crtc->base.dev;
6254 struct drm_i915_private *dev_priv = dev->dev_private;
6255 uint32_t tmp;
6256
Imre Deakb5482bd2014-03-05 16:20:55 +02006257 if (!intel_display_power_enabled(dev_priv,
6258 POWER_DOMAIN_PIPE(crtc->pipe)))
6259 return false;
6260
Daniel Vettere143a212013-07-04 12:01:15 +02006261 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006262 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006263
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006264 tmp = I915_READ(PIPECONF(crtc->pipe));
6265 if (!(tmp & PIPECONF_ENABLE))
6266 return false;
6267
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006268 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6269 switch (tmp & PIPECONF_BPC_MASK) {
6270 case PIPECONF_6BPC:
6271 pipe_config->pipe_bpp = 18;
6272 break;
6273 case PIPECONF_8BPC:
6274 pipe_config->pipe_bpp = 24;
6275 break;
6276 case PIPECONF_10BPC:
6277 pipe_config->pipe_bpp = 30;
6278 break;
6279 default:
6280 break;
6281 }
6282 }
6283
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006284 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6285 pipe_config->limited_color_range = true;
6286
Ville Syrjälä282740f2013-09-04 18:30:03 +03006287 if (INTEL_INFO(dev)->gen < 4)
6288 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6289
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006290 intel_get_pipe_timings(crtc, pipe_config);
6291
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006292 i9xx_get_pfit_config(crtc, pipe_config);
6293
Daniel Vetter6c49f242013-06-06 12:45:25 +02006294 if (INTEL_INFO(dev)->gen >= 4) {
6295 tmp = I915_READ(DPLL_MD(crtc->pipe));
6296 pipe_config->pixel_multiplier =
6297 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6298 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006299 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006300 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6301 tmp = I915_READ(DPLL(crtc->pipe));
6302 pipe_config->pixel_multiplier =
6303 ((tmp & SDVO_MULTIPLIER_MASK)
6304 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6305 } else {
6306 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6307 * port and will be fixed up in the encoder->get_config
6308 * function. */
6309 pipe_config->pixel_multiplier = 1;
6310 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006311 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6312 if (!IS_VALLEYVIEW(dev)) {
6313 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6314 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006315 } else {
6316 /* Mask out read-only status bits. */
6317 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6318 DPLL_PORTC_READY_MASK |
6319 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006320 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006321
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006322 if (IS_CHERRYVIEW(dev))
6323 chv_crtc_clock_get(crtc, pipe_config);
6324 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006325 vlv_crtc_clock_get(crtc, pipe_config);
6326 else
6327 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006328
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006329 return true;
6330}
6331
Paulo Zanonidde86e22012-12-01 12:04:25 -02006332static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006333{
6334 struct drm_i915_private *dev_priv = dev->dev_private;
6335 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006336 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006337 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006338 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006339 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006340 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006341 bool has_ck505 = false;
6342 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006343
6344 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006345 list_for_each_entry(encoder, &mode_config->encoder_list,
6346 base.head) {
6347 switch (encoder->type) {
6348 case INTEL_OUTPUT_LVDS:
6349 has_panel = true;
6350 has_lvds = true;
6351 break;
6352 case INTEL_OUTPUT_EDP:
6353 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006354 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006355 has_cpu_edp = true;
6356 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006357 }
6358 }
6359
Keith Packard99eb6a02011-09-26 14:29:12 -07006360 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006361 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006362 can_ssc = has_ck505;
6363 } else {
6364 has_ck505 = false;
6365 can_ssc = true;
6366 }
6367
Imre Deak2de69052013-05-08 13:14:04 +03006368 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6369 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006370
6371 /* Ironlake: try to setup display ref clock before DPLL
6372 * enabling. This is only under driver's control after
6373 * PCH B stepping, previous chipset stepping should be
6374 * ignoring this setting.
6375 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006376 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006377
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006378 /* As we must carefully and slowly disable/enable each source in turn,
6379 * compute the final state we want first and check if we need to
6380 * make any changes at all.
6381 */
6382 final = val;
6383 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006384 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006385 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006386 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006387 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6388
6389 final &= ~DREF_SSC_SOURCE_MASK;
6390 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6391 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006392
Keith Packard199e5d72011-09-22 12:01:57 -07006393 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006394 final |= DREF_SSC_SOURCE_ENABLE;
6395
6396 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6397 final |= DREF_SSC1_ENABLE;
6398
6399 if (has_cpu_edp) {
6400 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6401 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6402 else
6403 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6404 } else
6405 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6406 } else {
6407 final |= DREF_SSC_SOURCE_DISABLE;
6408 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6409 }
6410
6411 if (final == val)
6412 return;
6413
6414 /* Always enable nonspread source */
6415 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6416
6417 if (has_ck505)
6418 val |= DREF_NONSPREAD_CK505_ENABLE;
6419 else
6420 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6421
6422 if (has_panel) {
6423 val &= ~DREF_SSC_SOURCE_MASK;
6424 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006425
Keith Packard199e5d72011-09-22 12:01:57 -07006426 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006427 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006428 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006429 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006430 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006431 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006432
6433 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006434 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006435 POSTING_READ(PCH_DREF_CONTROL);
6436 udelay(200);
6437
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006438 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006439
6440 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006441 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006442 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006443 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006444 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006445 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006446 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006447 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006448 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006449
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006450 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006451 POSTING_READ(PCH_DREF_CONTROL);
6452 udelay(200);
6453 } else {
6454 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6455
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006456 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006457
6458 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006459 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006460
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006461 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006462 POSTING_READ(PCH_DREF_CONTROL);
6463 udelay(200);
6464
6465 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006466 val &= ~DREF_SSC_SOURCE_MASK;
6467 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006468
6469 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006470 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006471
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006472 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006473 POSTING_READ(PCH_DREF_CONTROL);
6474 udelay(200);
6475 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006476
6477 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006478}
6479
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006480static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006481{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006482 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006483
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006484 tmp = I915_READ(SOUTH_CHICKEN2);
6485 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6486 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006487
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006488 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6489 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6490 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006491
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006492 tmp = I915_READ(SOUTH_CHICKEN2);
6493 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6494 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006495
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006496 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6497 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6498 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006499}
6500
6501/* WaMPhyProgramming:hsw */
6502static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6503{
6504 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006505
6506 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6507 tmp &= ~(0xFF << 24);
6508 tmp |= (0x12 << 24);
6509 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6510
Paulo Zanonidde86e22012-12-01 12:04:25 -02006511 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6512 tmp |= (1 << 11);
6513 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6514
6515 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6516 tmp |= (1 << 11);
6517 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6518
Paulo Zanonidde86e22012-12-01 12:04:25 -02006519 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6520 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6521 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6522
6523 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6524 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6525 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6526
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006527 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6528 tmp &= ~(7 << 13);
6529 tmp |= (5 << 13);
6530 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006531
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006532 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6533 tmp &= ~(7 << 13);
6534 tmp |= (5 << 13);
6535 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006536
6537 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6538 tmp &= ~0xFF;
6539 tmp |= 0x1C;
6540 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6541
6542 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6543 tmp &= ~0xFF;
6544 tmp |= 0x1C;
6545 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6546
6547 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6548 tmp &= ~(0xFF << 16);
6549 tmp |= (0x1C << 16);
6550 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6551
6552 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6553 tmp &= ~(0xFF << 16);
6554 tmp |= (0x1C << 16);
6555 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6556
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006557 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6558 tmp |= (1 << 27);
6559 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006560
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006561 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6562 tmp |= (1 << 27);
6563 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006564
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006565 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6566 tmp &= ~(0xF << 28);
6567 tmp |= (4 << 28);
6568 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006569
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006570 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6571 tmp &= ~(0xF << 28);
6572 tmp |= (4 << 28);
6573 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006574}
6575
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006576/* Implements 3 different sequences from BSpec chapter "Display iCLK
6577 * Programming" based on the parameters passed:
6578 * - Sequence to enable CLKOUT_DP
6579 * - Sequence to enable CLKOUT_DP without spread
6580 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6581 */
6582static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6583 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006584{
6585 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006586 uint32_t reg, tmp;
6587
6588 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6589 with_spread = true;
6590 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6591 with_fdi, "LP PCH doesn't have FDI\n"))
6592 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006593
6594 mutex_lock(&dev_priv->dpio_lock);
6595
6596 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6597 tmp &= ~SBI_SSCCTL_DISABLE;
6598 tmp |= SBI_SSCCTL_PATHALT;
6599 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6600
6601 udelay(24);
6602
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006603 if (with_spread) {
6604 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6605 tmp &= ~SBI_SSCCTL_PATHALT;
6606 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006607
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006608 if (with_fdi) {
6609 lpt_reset_fdi_mphy(dev_priv);
6610 lpt_program_fdi_mphy(dev_priv);
6611 }
6612 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006613
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006614 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6615 SBI_GEN0 : SBI_DBUFF0;
6616 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6617 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6618 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006619
6620 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006621}
6622
Paulo Zanoni47701c32013-07-23 11:19:25 -03006623/* Sequence to disable CLKOUT_DP */
6624static void lpt_disable_clkout_dp(struct drm_device *dev)
6625{
6626 struct drm_i915_private *dev_priv = dev->dev_private;
6627 uint32_t reg, tmp;
6628
6629 mutex_lock(&dev_priv->dpio_lock);
6630
6631 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6632 SBI_GEN0 : SBI_DBUFF0;
6633 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6634 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6635 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6636
6637 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6638 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6639 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6640 tmp |= SBI_SSCCTL_PATHALT;
6641 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6642 udelay(32);
6643 }
6644 tmp |= SBI_SSCCTL_DISABLE;
6645 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6646 }
6647
6648 mutex_unlock(&dev_priv->dpio_lock);
6649}
6650
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006651static void lpt_init_pch_refclk(struct drm_device *dev)
6652{
6653 struct drm_mode_config *mode_config = &dev->mode_config;
6654 struct intel_encoder *encoder;
6655 bool has_vga = false;
6656
6657 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6658 switch (encoder->type) {
6659 case INTEL_OUTPUT_ANALOG:
6660 has_vga = true;
6661 break;
6662 }
6663 }
6664
Paulo Zanoni47701c32013-07-23 11:19:25 -03006665 if (has_vga)
6666 lpt_enable_clkout_dp(dev, true, true);
6667 else
6668 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006669}
6670
Paulo Zanonidde86e22012-12-01 12:04:25 -02006671/*
6672 * Initialize reference clocks when the driver loads
6673 */
6674void intel_init_pch_refclk(struct drm_device *dev)
6675{
6676 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6677 ironlake_init_pch_refclk(dev);
6678 else if (HAS_PCH_LPT(dev))
6679 lpt_init_pch_refclk(dev);
6680}
6681
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006682static int ironlake_get_refclk(struct drm_crtc *crtc)
6683{
6684 struct drm_device *dev = crtc->dev;
6685 struct drm_i915_private *dev_priv = dev->dev_private;
6686 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006687 int num_connectors = 0;
6688 bool is_lvds = false;
6689
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006690 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006691 switch (encoder->type) {
6692 case INTEL_OUTPUT_LVDS:
6693 is_lvds = true;
6694 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006695 }
6696 num_connectors++;
6697 }
6698
6699 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006700 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006701 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006702 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006703 }
6704
6705 return 120000;
6706}
6707
Daniel Vetter6ff93602013-04-19 11:24:36 +02006708static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006709{
6710 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6712 int pipe = intel_crtc->pipe;
6713 uint32_t val;
6714
Daniel Vetter78114072013-06-13 00:54:57 +02006715 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006716
Daniel Vetter965e0c42013-03-27 00:44:57 +01006717 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006718 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006719 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006720 break;
6721 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006722 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006723 break;
6724 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006725 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006726 break;
6727 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006728 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006729 break;
6730 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006731 /* Case prevented by intel_choose_pipe_bpp_dither. */
6732 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006733 }
6734
Daniel Vetterd8b32242013-04-25 17:54:44 +02006735 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006736 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6737
Daniel Vetter6ff93602013-04-19 11:24:36 +02006738 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006739 val |= PIPECONF_INTERLACED_ILK;
6740 else
6741 val |= PIPECONF_PROGRESSIVE;
6742
Daniel Vetter50f3b012013-03-27 00:44:56 +01006743 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006744 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006745
Paulo Zanonic8203562012-09-12 10:06:29 -03006746 I915_WRITE(PIPECONF(pipe), val);
6747 POSTING_READ(PIPECONF(pipe));
6748}
6749
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006750/*
6751 * Set up the pipe CSC unit.
6752 *
6753 * Currently only full range RGB to limited range RGB conversion
6754 * is supported, but eventually this should handle various
6755 * RGB<->YCbCr scenarios as well.
6756 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006757static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006758{
6759 struct drm_device *dev = crtc->dev;
6760 struct drm_i915_private *dev_priv = dev->dev_private;
6761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6762 int pipe = intel_crtc->pipe;
6763 uint16_t coeff = 0x7800; /* 1.0 */
6764
6765 /*
6766 * TODO: Check what kind of values actually come out of the pipe
6767 * with these coeff/postoff values and adjust to get the best
6768 * accuracy. Perhaps we even need to take the bpc value into
6769 * consideration.
6770 */
6771
Daniel Vetter50f3b012013-03-27 00:44:56 +01006772 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006773 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6774
6775 /*
6776 * GY/GU and RY/RU should be the other way around according
6777 * to BSpec, but reality doesn't agree. Just set them up in
6778 * a way that results in the correct picture.
6779 */
6780 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6781 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6782
6783 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6784 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6785
6786 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6787 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6788
6789 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6790 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6791 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6792
6793 if (INTEL_INFO(dev)->gen > 6) {
6794 uint16_t postoff = 0;
6795
Daniel Vetter50f3b012013-03-27 00:44:56 +01006796 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006797 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006798
6799 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6800 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6801 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6802
6803 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6804 } else {
6805 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6806
Daniel Vetter50f3b012013-03-27 00:44:56 +01006807 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006808 mode |= CSC_BLACK_SCREEN_OFFSET;
6809
6810 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6811 }
6812}
6813
Daniel Vetter6ff93602013-04-19 11:24:36 +02006814static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006815{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006816 struct drm_device *dev = crtc->dev;
6817 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006819 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006820 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006821 uint32_t val;
6822
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006823 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006824
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006825 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006826 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6827
Daniel Vetter6ff93602013-04-19 11:24:36 +02006828 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006829 val |= PIPECONF_INTERLACED_ILK;
6830 else
6831 val |= PIPECONF_PROGRESSIVE;
6832
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006833 I915_WRITE(PIPECONF(cpu_transcoder), val);
6834 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006835
6836 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6837 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006838
6839 if (IS_BROADWELL(dev)) {
6840 val = 0;
6841
6842 switch (intel_crtc->config.pipe_bpp) {
6843 case 18:
6844 val |= PIPEMISC_DITHER_6_BPC;
6845 break;
6846 case 24:
6847 val |= PIPEMISC_DITHER_8_BPC;
6848 break;
6849 case 30:
6850 val |= PIPEMISC_DITHER_10_BPC;
6851 break;
6852 case 36:
6853 val |= PIPEMISC_DITHER_12_BPC;
6854 break;
6855 default:
6856 /* Case prevented by pipe_config_set_bpp. */
6857 BUG();
6858 }
6859
6860 if (intel_crtc->config.dither)
6861 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6862
6863 I915_WRITE(PIPEMISC(pipe), val);
6864 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006865}
6866
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006867static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006868 intel_clock_t *clock,
6869 bool *has_reduced_clock,
6870 intel_clock_t *reduced_clock)
6871{
6872 struct drm_device *dev = crtc->dev;
6873 struct drm_i915_private *dev_priv = dev->dev_private;
6874 struct intel_encoder *intel_encoder;
6875 int refclk;
6876 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006877 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006878
6879 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6880 switch (intel_encoder->type) {
6881 case INTEL_OUTPUT_LVDS:
6882 is_lvds = true;
6883 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006884 }
6885 }
6886
6887 refclk = ironlake_get_refclk(crtc);
6888
6889 /*
6890 * Returns a set of divisors for the desired target clock with the given
6891 * refclk, or FALSE. The returned values represent the clock equation:
6892 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6893 */
6894 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006895 ret = dev_priv->display.find_dpll(limit, crtc,
6896 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006897 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006898 if (!ret)
6899 return false;
6900
6901 if (is_lvds && dev_priv->lvds_downclock_avail) {
6902 /*
6903 * Ensure we match the reduced clock's P to the target clock.
6904 * If the clocks don't match, we can't switch the display clock
6905 * by using the FP0/FP1. In such case we will disable the LVDS
6906 * downclock feature.
6907 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006908 *has_reduced_clock =
6909 dev_priv->display.find_dpll(limit, crtc,
6910 dev_priv->lvds_downclock,
6911 refclk, clock,
6912 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006913 }
6914
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006915 return true;
6916}
6917
Paulo Zanonid4b19312012-11-29 11:29:32 -02006918int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6919{
6920 /*
6921 * Account for spread spectrum to avoid
6922 * oversubscribing the link. Max center spread
6923 * is 2.5%; use 5% for safety's sake.
6924 */
6925 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006926 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006927}
6928
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006929static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006930{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006931 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006932}
6933
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006934static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006935 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006936 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006937{
6938 struct drm_crtc *crtc = &intel_crtc->base;
6939 struct drm_device *dev = crtc->dev;
6940 struct drm_i915_private *dev_priv = dev->dev_private;
6941 struct intel_encoder *intel_encoder;
6942 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006943 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006944 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006945
6946 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6947 switch (intel_encoder->type) {
6948 case INTEL_OUTPUT_LVDS:
6949 is_lvds = true;
6950 break;
6951 case INTEL_OUTPUT_SDVO:
6952 case INTEL_OUTPUT_HDMI:
6953 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006954 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006955 }
6956
6957 num_connectors++;
6958 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006959
Chris Wilsonc1858122010-12-03 21:35:48 +00006960 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006961 factor = 21;
6962 if (is_lvds) {
6963 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006964 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006965 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006966 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006967 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006968 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006969
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006970 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006971 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006972
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006973 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6974 *fp2 |= FP_CB_TUNE;
6975
Chris Wilson5eddb702010-09-11 13:48:45 +01006976 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006977
Eric Anholta07d6782011-03-30 13:01:08 -07006978 if (is_lvds)
6979 dpll |= DPLLB_MODE_LVDS;
6980 else
6981 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006982
Daniel Vetteref1b4602013-06-01 17:17:04 +02006983 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6984 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006985
6986 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006987 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006988 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006989 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006990
Eric Anholta07d6782011-03-30 13:01:08 -07006991 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006992 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006993 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006994 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006995
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006996 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006997 case 5:
6998 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6999 break;
7000 case 7:
7001 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7002 break;
7003 case 10:
7004 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7005 break;
7006 case 14:
7007 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7008 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007009 }
7010
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007011 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007012 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007013 else
7014 dpll |= PLL_REF_INPUT_DREFCLK;
7015
Daniel Vetter959e16d2013-06-05 13:34:21 +02007016 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007017}
7018
Jesse Barnes79e53942008-11-07 14:24:08 -08007019static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007020 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007021 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007022{
7023 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007025 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007026 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007027 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007028 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007029 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007030 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007031 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007032
7033 for_each_encoder_on_crtc(dev, crtc, encoder) {
7034 switch (encoder->type) {
7035 case INTEL_OUTPUT_LVDS:
7036 is_lvds = true;
7037 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007038 }
7039
7040 num_connectors++;
7041 }
7042
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007043 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7044 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7045
Daniel Vetterff9a6752013-06-01 17:16:21 +02007046 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007047 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007048 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007049 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7050 return -EINVAL;
7051 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007052 /* Compat-code for transition, will disappear. */
7053 if (!intel_crtc->config.clock_set) {
7054 intel_crtc->config.dpll.n = clock.n;
7055 intel_crtc->config.dpll.m1 = clock.m1;
7056 intel_crtc->config.dpll.m2 = clock.m2;
7057 intel_crtc->config.dpll.p1 = clock.p1;
7058 intel_crtc->config.dpll.p2 = clock.p2;
7059 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007060
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007061 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007062 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007063 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007064 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007065 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007066
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007067 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007068 &fp, &reduced_clock,
7069 has_reduced_clock ? &fp2 : NULL);
7070
Daniel Vetter959e16d2013-06-05 13:34:21 +02007071 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007072 intel_crtc->config.dpll_hw_state.fp0 = fp;
7073 if (has_reduced_clock)
7074 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7075 else
7076 intel_crtc->config.dpll_hw_state.fp1 = fp;
7077
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007078 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007079 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007080 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007081 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007082 return -EINVAL;
7083 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007084 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007085 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007086
Jani Nikulad330a952014-01-21 11:24:25 +02007087 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007088 intel_crtc->lowfreq_avail = true;
7089 else
7090 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007091
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007092 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007093}
7094
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007095static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7096 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007097{
7098 struct drm_device *dev = crtc->base.dev;
7099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007100 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007101
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007102 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7103 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7104 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7105 & ~TU_SIZE_MASK;
7106 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7107 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7108 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7109}
7110
7111static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7112 enum transcoder transcoder,
7113 struct intel_link_m_n *m_n)
7114{
7115 struct drm_device *dev = crtc->base.dev;
7116 struct drm_i915_private *dev_priv = dev->dev_private;
7117 enum pipe pipe = crtc->pipe;
7118
7119 if (INTEL_INFO(dev)->gen >= 5) {
7120 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7121 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7122 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7123 & ~TU_SIZE_MASK;
7124 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7125 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7126 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7127 } else {
7128 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7129 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7130 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7131 & ~TU_SIZE_MASK;
7132 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7133 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7134 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7135 }
7136}
7137
7138void intel_dp_get_m_n(struct intel_crtc *crtc,
7139 struct intel_crtc_config *pipe_config)
7140{
7141 if (crtc->config.has_pch_encoder)
7142 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7143 else
7144 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7145 &pipe_config->dp_m_n);
7146}
7147
Daniel Vetter72419202013-04-04 13:28:53 +02007148static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7149 struct intel_crtc_config *pipe_config)
7150{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007151 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7152 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007153}
7154
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007155static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7156 struct intel_crtc_config *pipe_config)
7157{
7158 struct drm_device *dev = crtc->base.dev;
7159 struct drm_i915_private *dev_priv = dev->dev_private;
7160 uint32_t tmp;
7161
7162 tmp = I915_READ(PF_CTL(crtc->pipe));
7163
7164 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007165 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007166 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7167 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007168
7169 /* We currently do not free assignements of panel fitters on
7170 * ivb/hsw (since we don't use the higher upscaling modes which
7171 * differentiates them) so just WARN about this case for now. */
7172 if (IS_GEN7(dev)) {
7173 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7174 PF_PIPE_SEL_IVB(crtc->pipe));
7175 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007176 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007177}
7178
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007179static void ironlake_get_plane_config(struct intel_crtc *crtc,
7180 struct intel_plane_config *plane_config)
7181{
7182 struct drm_device *dev = crtc->base.dev;
7183 struct drm_i915_private *dev_priv = dev->dev_private;
7184 u32 val, base, offset;
7185 int pipe = crtc->pipe, plane = crtc->plane;
7186 int fourcc, pixel_format;
7187 int aligned_height;
7188
Dave Airlie66e514c2014-04-03 07:51:54 +10007189 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7190 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007191 DRM_DEBUG_KMS("failed to alloc fb\n");
7192 return;
7193 }
7194
7195 val = I915_READ(DSPCNTR(plane));
7196
7197 if (INTEL_INFO(dev)->gen >= 4)
7198 if (val & DISPPLANE_TILED)
7199 plane_config->tiled = true;
7200
7201 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7202 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007203 crtc->base.primary->fb->pixel_format = fourcc;
7204 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007205 drm_format_plane_cpp(fourcc, 0) * 8;
7206
7207 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7208 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7209 offset = I915_READ(DSPOFFSET(plane));
7210 } else {
7211 if (plane_config->tiled)
7212 offset = I915_READ(DSPTILEOFF(plane));
7213 else
7214 offset = I915_READ(DSPLINOFF(plane));
7215 }
7216 plane_config->base = base;
7217
7218 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007219 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7220 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007221
7222 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007223 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007224
Dave Airlie66e514c2014-04-03 07:51:54 +10007225 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007226 plane_config->tiled);
7227
Fabian Frederick1267a262014-07-01 20:39:41 +02007228 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7229 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007230
7231 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007232 pipe, plane, crtc->base.primary->fb->width,
7233 crtc->base.primary->fb->height,
7234 crtc->base.primary->fb->bits_per_pixel, base,
7235 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007236 plane_config->size);
7237}
7238
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007239static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7240 struct intel_crtc_config *pipe_config)
7241{
7242 struct drm_device *dev = crtc->base.dev;
7243 struct drm_i915_private *dev_priv = dev->dev_private;
7244 uint32_t tmp;
7245
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007246 if (!intel_display_power_enabled(dev_priv,
7247 POWER_DOMAIN_PIPE(crtc->pipe)))
7248 return false;
7249
Daniel Vettere143a212013-07-04 12:01:15 +02007250 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007251 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007252
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007253 tmp = I915_READ(PIPECONF(crtc->pipe));
7254 if (!(tmp & PIPECONF_ENABLE))
7255 return false;
7256
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007257 switch (tmp & PIPECONF_BPC_MASK) {
7258 case PIPECONF_6BPC:
7259 pipe_config->pipe_bpp = 18;
7260 break;
7261 case PIPECONF_8BPC:
7262 pipe_config->pipe_bpp = 24;
7263 break;
7264 case PIPECONF_10BPC:
7265 pipe_config->pipe_bpp = 30;
7266 break;
7267 case PIPECONF_12BPC:
7268 pipe_config->pipe_bpp = 36;
7269 break;
7270 default:
7271 break;
7272 }
7273
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007274 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7275 pipe_config->limited_color_range = true;
7276
Daniel Vetterab9412b2013-05-03 11:49:46 +02007277 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007278 struct intel_shared_dpll *pll;
7279
Daniel Vetter88adfff2013-03-28 10:42:01 +01007280 pipe_config->has_pch_encoder = true;
7281
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007282 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7283 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7284 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007285
7286 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007287
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007288 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007289 pipe_config->shared_dpll =
7290 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007291 } else {
7292 tmp = I915_READ(PCH_DPLL_SEL);
7293 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7294 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7295 else
7296 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7297 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007298
7299 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7300
7301 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7302 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007303
7304 tmp = pipe_config->dpll_hw_state.dpll;
7305 pipe_config->pixel_multiplier =
7306 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7307 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007308
7309 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007310 } else {
7311 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007312 }
7313
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007314 intel_get_pipe_timings(crtc, pipe_config);
7315
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007316 ironlake_get_pfit_config(crtc, pipe_config);
7317
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007318 return true;
7319}
7320
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007321static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7322{
7323 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007324 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007325
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007326 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007327 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007328 pipe_name(crtc->pipe));
7329
7330 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007331 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7332 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7333 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007334 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7335 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7336 "CPU PWM1 enabled\n");
7337 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7338 "CPU PWM2 enabled\n");
7339 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7340 "PCH PWM1 enabled\n");
7341 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7342 "Utility pin enabled\n");
7343 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7344
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007345 /*
7346 * In theory we can still leave IRQs enabled, as long as only the HPD
7347 * interrupts remain enabled. We used to check for that, but since it's
7348 * gen-specific and since we only disable LCPLL after we fully disable
7349 * the interrupts, the check below should be enough.
7350 */
7351 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007352}
7353
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007354static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7355{
7356 struct drm_device *dev = dev_priv->dev;
7357
7358 if (IS_HASWELL(dev))
7359 return I915_READ(D_COMP_HSW);
7360 else
7361 return I915_READ(D_COMP_BDW);
7362}
7363
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007364static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7365{
7366 struct drm_device *dev = dev_priv->dev;
7367
7368 if (IS_HASWELL(dev)) {
7369 mutex_lock(&dev_priv->rps.hw_lock);
7370 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7371 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007372 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007373 mutex_unlock(&dev_priv->rps.hw_lock);
7374 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007375 I915_WRITE(D_COMP_BDW, val);
7376 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007377 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007378}
7379
7380/*
7381 * This function implements pieces of two sequences from BSpec:
7382 * - Sequence for display software to disable LCPLL
7383 * - Sequence for display software to allow package C8+
7384 * The steps implemented here are just the steps that actually touch the LCPLL
7385 * register. Callers should take care of disabling all the display engine
7386 * functions, doing the mode unset, fixing interrupts, etc.
7387 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007388static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7389 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007390{
7391 uint32_t val;
7392
7393 assert_can_disable_lcpll(dev_priv);
7394
7395 val = I915_READ(LCPLL_CTL);
7396
7397 if (switch_to_fclk) {
7398 val |= LCPLL_CD_SOURCE_FCLK;
7399 I915_WRITE(LCPLL_CTL, val);
7400
7401 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7402 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7403 DRM_ERROR("Switching to FCLK failed\n");
7404
7405 val = I915_READ(LCPLL_CTL);
7406 }
7407
7408 val |= LCPLL_PLL_DISABLE;
7409 I915_WRITE(LCPLL_CTL, val);
7410 POSTING_READ(LCPLL_CTL);
7411
7412 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7413 DRM_ERROR("LCPLL still locked\n");
7414
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007415 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007416 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007417 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007418 ndelay(100);
7419
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007420 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7421 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007422 DRM_ERROR("D_COMP RCOMP still in progress\n");
7423
7424 if (allow_power_down) {
7425 val = I915_READ(LCPLL_CTL);
7426 val |= LCPLL_POWER_DOWN_ALLOW;
7427 I915_WRITE(LCPLL_CTL, val);
7428 POSTING_READ(LCPLL_CTL);
7429 }
7430}
7431
7432/*
7433 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7434 * source.
7435 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007436static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007437{
7438 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007439 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007440
7441 val = I915_READ(LCPLL_CTL);
7442
7443 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7444 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7445 return;
7446
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007447 /*
7448 * Make sure we're not on PC8 state before disabling PC8, otherwise
7449 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7450 *
7451 * The other problem is that hsw_restore_lcpll() is called as part of
7452 * the runtime PM resume sequence, so we can't just call
7453 * gen6_gt_force_wake_get() because that function calls
7454 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7455 * while we are on the resume sequence. So to solve this problem we have
7456 * to call special forcewake code that doesn't touch runtime PM and
7457 * doesn't enable the forcewake delayed work.
7458 */
7459 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7460 if (dev_priv->uncore.forcewake_count++ == 0)
7461 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7462 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007463
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007464 if (val & LCPLL_POWER_DOWN_ALLOW) {
7465 val &= ~LCPLL_POWER_DOWN_ALLOW;
7466 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007467 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007468 }
7469
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007470 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007471 val |= D_COMP_COMP_FORCE;
7472 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007473 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007474
7475 val = I915_READ(LCPLL_CTL);
7476 val &= ~LCPLL_PLL_DISABLE;
7477 I915_WRITE(LCPLL_CTL, val);
7478
7479 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7480 DRM_ERROR("LCPLL not locked yet\n");
7481
7482 if (val & LCPLL_CD_SOURCE_FCLK) {
7483 val = I915_READ(LCPLL_CTL);
7484 val &= ~LCPLL_CD_SOURCE_FCLK;
7485 I915_WRITE(LCPLL_CTL, val);
7486
7487 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7488 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7489 DRM_ERROR("Switching back to LCPLL failed\n");
7490 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007491
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007492 /* See the big comment above. */
7493 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7494 if (--dev_priv->uncore.forcewake_count == 0)
7495 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7496 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007497}
7498
Paulo Zanoni765dab672014-03-07 20:08:18 -03007499/*
7500 * Package states C8 and deeper are really deep PC states that can only be
7501 * reached when all the devices on the system allow it, so even if the graphics
7502 * device allows PC8+, it doesn't mean the system will actually get to these
7503 * states. Our driver only allows PC8+ when going into runtime PM.
7504 *
7505 * The requirements for PC8+ are that all the outputs are disabled, the power
7506 * well is disabled and most interrupts are disabled, and these are also
7507 * requirements for runtime PM. When these conditions are met, we manually do
7508 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7509 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7510 * hang the machine.
7511 *
7512 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7513 * the state of some registers, so when we come back from PC8+ we need to
7514 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7515 * need to take care of the registers kept by RC6. Notice that this happens even
7516 * if we don't put the device in PCI D3 state (which is what currently happens
7517 * because of the runtime PM support).
7518 *
7519 * For more, read "Display Sequences for Package C8" on the hardware
7520 * documentation.
7521 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007522void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007523{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007524 struct drm_device *dev = dev_priv->dev;
7525 uint32_t val;
7526
Paulo Zanonic67a4702013-08-19 13:18:09 -03007527 DRM_DEBUG_KMS("Enabling package C8+\n");
7528
Paulo Zanonic67a4702013-08-19 13:18:09 -03007529 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7530 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7531 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7532 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7533 }
7534
7535 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007536 hsw_disable_lcpll(dev_priv, true, true);
7537}
7538
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007539void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007540{
7541 struct drm_device *dev = dev_priv->dev;
7542 uint32_t val;
7543
Paulo Zanonic67a4702013-08-19 13:18:09 -03007544 DRM_DEBUG_KMS("Disabling package C8+\n");
7545
7546 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007547 lpt_init_pch_refclk(dev);
7548
7549 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7550 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7551 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7552 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7553 }
7554
7555 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007556}
7557
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007558static void snb_modeset_global_resources(struct drm_device *dev)
7559{
7560 modeset_update_crtc_power_domains(dev);
7561}
7562
Imre Deak4f074122013-10-16 17:25:51 +03007563static void haswell_modeset_global_resources(struct drm_device *dev)
7564{
Paulo Zanonida723562013-12-19 11:54:51 -02007565 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007566}
7567
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007568static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007569 int x, int y,
7570 struct drm_framebuffer *fb)
7571{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007573
Paulo Zanoni566b7342013-11-25 15:27:08 -02007574 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007575 return -EINVAL;
7576
Daniel Vetter644cef32014-04-24 23:55:07 +02007577 intel_crtc->lowfreq_avail = false;
7578
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007579 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007580}
7581
Daniel Vetter26804af2014-06-25 22:01:55 +03007582static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7583 struct intel_crtc_config *pipe_config)
7584{
7585 struct drm_device *dev = crtc->base.dev;
7586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007587 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007588 enum port port;
7589 uint32_t tmp;
7590
7591 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7592
7593 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7594
7595 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Daniel Vetter9cd86932014-06-25 22:01:57 +03007596
7597 switch (pipe_config->ddi_pll_sel) {
7598 case PORT_CLK_SEL_WRPLL1:
7599 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7600 break;
7601 case PORT_CLK_SEL_WRPLL2:
7602 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7603 break;
7604 }
7605
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007606 if (pipe_config->shared_dpll >= 0) {
7607 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7608
7609 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7610 &pipe_config->dpll_hw_state));
7611 }
7612
Daniel Vetter26804af2014-06-25 22:01:55 +03007613 /*
7614 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7615 * DDI E. So just check whether this pipe is wired to DDI E and whether
7616 * the PCH transcoder is on.
7617 */
7618 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7619 pipe_config->has_pch_encoder = true;
7620
7621 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7622 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7623 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7624
7625 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7626 }
7627}
7628
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007629static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7630 struct intel_crtc_config *pipe_config)
7631{
7632 struct drm_device *dev = crtc->base.dev;
7633 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007634 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007635 uint32_t tmp;
7636
Imre Deakb5482bd2014-03-05 16:20:55 +02007637 if (!intel_display_power_enabled(dev_priv,
7638 POWER_DOMAIN_PIPE(crtc->pipe)))
7639 return false;
7640
Daniel Vettere143a212013-07-04 12:01:15 +02007641 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007642 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7643
Daniel Vettereccb1402013-05-22 00:50:22 +02007644 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7645 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7646 enum pipe trans_edp_pipe;
7647 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7648 default:
7649 WARN(1, "unknown pipe linked to edp transcoder\n");
7650 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7651 case TRANS_DDI_EDP_INPUT_A_ON:
7652 trans_edp_pipe = PIPE_A;
7653 break;
7654 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7655 trans_edp_pipe = PIPE_B;
7656 break;
7657 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7658 trans_edp_pipe = PIPE_C;
7659 break;
7660 }
7661
7662 if (trans_edp_pipe == crtc->pipe)
7663 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7664 }
7665
Imre Deakda7e29b2014-02-18 00:02:02 +02007666 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007667 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007668 return false;
7669
Daniel Vettereccb1402013-05-22 00:50:22 +02007670 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007671 if (!(tmp & PIPECONF_ENABLE))
7672 return false;
7673
Daniel Vetter26804af2014-06-25 22:01:55 +03007674 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007675
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007676 intel_get_pipe_timings(crtc, pipe_config);
7677
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007678 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007679 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007680 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007681
Jesse Barnese59150d2014-01-07 13:30:45 -08007682 if (IS_HASWELL(dev))
7683 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7684 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007685
Daniel Vetter6c49f242013-06-06 12:45:25 +02007686 pipe_config->pixel_multiplier = 1;
7687
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007688 return true;
7689}
7690
Jani Nikula1a915102013-10-16 12:34:48 +03007691static struct {
7692 int clock;
7693 u32 config;
7694} hdmi_audio_clock[] = {
7695 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7696 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7697 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7698 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7699 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7700 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7701 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7702 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7703 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7704 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7705};
7706
7707/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7708static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7709{
7710 int i;
7711
7712 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7713 if (mode->clock == hdmi_audio_clock[i].clock)
7714 break;
7715 }
7716
7717 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7718 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7719 i = 1;
7720 }
7721
7722 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7723 hdmi_audio_clock[i].clock,
7724 hdmi_audio_clock[i].config);
7725
7726 return hdmi_audio_clock[i].config;
7727}
7728
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007729static bool intel_eld_uptodate(struct drm_connector *connector,
7730 int reg_eldv, uint32_t bits_eldv,
7731 int reg_elda, uint32_t bits_elda,
7732 int reg_edid)
7733{
7734 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7735 uint8_t *eld = connector->eld;
7736 uint32_t i;
7737
7738 i = I915_READ(reg_eldv);
7739 i &= bits_eldv;
7740
7741 if (!eld[0])
7742 return !i;
7743
7744 if (!i)
7745 return false;
7746
7747 i = I915_READ(reg_elda);
7748 i &= ~bits_elda;
7749 I915_WRITE(reg_elda, i);
7750
7751 for (i = 0; i < eld[2]; i++)
7752 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7753 return false;
7754
7755 return true;
7756}
7757
Wu Fengguange0dac652011-09-05 14:25:34 +08007758static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007759 struct drm_crtc *crtc,
7760 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007761{
7762 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7763 uint8_t *eld = connector->eld;
7764 uint32_t eldv;
7765 uint32_t len;
7766 uint32_t i;
7767
7768 i = I915_READ(G4X_AUD_VID_DID);
7769
7770 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7771 eldv = G4X_ELDV_DEVCL_DEVBLC;
7772 else
7773 eldv = G4X_ELDV_DEVCTG;
7774
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007775 if (intel_eld_uptodate(connector,
7776 G4X_AUD_CNTL_ST, eldv,
7777 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7778 G4X_HDMIW_HDMIEDID))
7779 return;
7780
Wu Fengguange0dac652011-09-05 14:25:34 +08007781 i = I915_READ(G4X_AUD_CNTL_ST);
7782 i &= ~(eldv | G4X_ELD_ADDR);
7783 len = (i >> 9) & 0x1f; /* ELD buffer size */
7784 I915_WRITE(G4X_AUD_CNTL_ST, i);
7785
7786 if (!eld[0])
7787 return;
7788
7789 len = min_t(uint8_t, eld[2], len);
7790 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7791 for (i = 0; i < len; i++)
7792 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7793
7794 i = I915_READ(G4X_AUD_CNTL_ST);
7795 i |= eldv;
7796 I915_WRITE(G4X_AUD_CNTL_ST, i);
7797}
7798
Wang Xingchao83358c852012-08-16 22:43:37 +08007799static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007800 struct drm_crtc *crtc,
7801 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007802{
7803 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7804 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007805 uint32_t eldv;
7806 uint32_t i;
7807 int len;
7808 int pipe = to_intel_crtc(crtc)->pipe;
7809 int tmp;
7810
7811 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7812 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7813 int aud_config = HSW_AUD_CFG(pipe);
7814 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7815
Wang Xingchao83358c852012-08-16 22:43:37 +08007816 /* Audio output enable */
7817 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7818 tmp = I915_READ(aud_cntrl_st2);
7819 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7820 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007821 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007822
Daniel Vetterc7905792014-04-16 16:56:09 +02007823 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007824
7825 /* Set ELD valid state */
7826 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007827 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007828 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7829 I915_WRITE(aud_cntrl_st2, tmp);
7830 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007831 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007832
7833 /* Enable HDMI mode */
7834 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007835 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007836 /* clear N_programing_enable and N_value_index */
7837 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7838 I915_WRITE(aud_config, tmp);
7839
7840 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7841
7842 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7843
7844 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7845 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7846 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7847 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007848 } else {
7849 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7850 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007851
7852 if (intel_eld_uptodate(connector,
7853 aud_cntrl_st2, eldv,
7854 aud_cntl_st, IBX_ELD_ADDRESS,
7855 hdmiw_hdmiedid))
7856 return;
7857
7858 i = I915_READ(aud_cntrl_st2);
7859 i &= ~eldv;
7860 I915_WRITE(aud_cntrl_st2, i);
7861
7862 if (!eld[0])
7863 return;
7864
7865 i = I915_READ(aud_cntl_st);
7866 i &= ~IBX_ELD_ADDRESS;
7867 I915_WRITE(aud_cntl_st, i);
7868 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7869 DRM_DEBUG_DRIVER("port num:%d\n", i);
7870
7871 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7872 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7873 for (i = 0; i < len; i++)
7874 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7875
7876 i = I915_READ(aud_cntrl_st2);
7877 i |= eldv;
7878 I915_WRITE(aud_cntrl_st2, i);
7879
7880}
7881
Wu Fengguange0dac652011-09-05 14:25:34 +08007882static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007883 struct drm_crtc *crtc,
7884 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007885{
7886 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7887 uint8_t *eld = connector->eld;
7888 uint32_t eldv;
7889 uint32_t i;
7890 int len;
7891 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007892 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007893 int aud_cntl_st;
7894 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007895 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007896
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007897 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007898 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7899 aud_config = IBX_AUD_CFG(pipe);
7900 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007901 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007902 } else if (IS_VALLEYVIEW(connector->dev)) {
7903 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7904 aud_config = VLV_AUD_CFG(pipe);
7905 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7906 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007907 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007908 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7909 aud_config = CPT_AUD_CFG(pipe);
7910 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007911 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007912 }
7913
Wang Xingchao9b138a82012-08-09 16:52:18 +08007914 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007915
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007916 if (IS_VALLEYVIEW(connector->dev)) {
7917 struct intel_encoder *intel_encoder;
7918 struct intel_digital_port *intel_dig_port;
7919
7920 intel_encoder = intel_attached_encoder(connector);
7921 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7922 i = intel_dig_port->port;
7923 } else {
7924 i = I915_READ(aud_cntl_st);
7925 i = (i >> 29) & DIP_PORT_SEL_MASK;
7926 /* DIP_Port_Select, 0x1 = PortB */
7927 }
7928
Wu Fengguange0dac652011-09-05 14:25:34 +08007929 if (!i) {
7930 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7931 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007932 eldv = IBX_ELD_VALIDB;
7933 eldv |= IBX_ELD_VALIDB << 4;
7934 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007935 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007936 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007937 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007938 }
7939
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007940 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7941 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7942 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007943 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007944 } else {
7945 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7946 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007947
7948 if (intel_eld_uptodate(connector,
7949 aud_cntrl_st2, eldv,
7950 aud_cntl_st, IBX_ELD_ADDRESS,
7951 hdmiw_hdmiedid))
7952 return;
7953
Wu Fengguange0dac652011-09-05 14:25:34 +08007954 i = I915_READ(aud_cntrl_st2);
7955 i &= ~eldv;
7956 I915_WRITE(aud_cntrl_st2, i);
7957
7958 if (!eld[0])
7959 return;
7960
Wu Fengguange0dac652011-09-05 14:25:34 +08007961 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007962 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007963 I915_WRITE(aud_cntl_st, i);
7964
7965 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7966 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7967 for (i = 0; i < len; i++)
7968 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7969
7970 i = I915_READ(aud_cntrl_st2);
7971 i |= eldv;
7972 I915_WRITE(aud_cntrl_st2, i);
7973}
7974
7975void intel_write_eld(struct drm_encoder *encoder,
7976 struct drm_display_mode *mode)
7977{
7978 struct drm_crtc *crtc = encoder->crtc;
7979 struct drm_connector *connector;
7980 struct drm_device *dev = encoder->dev;
7981 struct drm_i915_private *dev_priv = dev->dev_private;
7982
7983 connector = drm_select_eld(encoder, mode);
7984 if (!connector)
7985 return;
7986
7987 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7988 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03007989 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08007990 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03007991 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08007992
7993 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7994
7995 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007996 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007997}
7998
Chris Wilson560b85b2010-08-07 11:01:38 +01007999static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8000{
8001 struct drm_device *dev = crtc->dev;
8002 struct drm_i915_private *dev_priv = dev->dev_private;
8003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008004 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008005
Chris Wilson4b0e3332014-05-30 16:35:26 +03008006 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01008007 /* On these chipsets we can only modify the base whilst
8008 * the cursor is disabled.
8009 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03008010 if (intel_crtc->cursor_cntl) {
8011 I915_WRITE(_CURACNTR, 0);
8012 POSTING_READ(_CURACNTR);
8013 intel_crtc->cursor_cntl = 0;
8014 }
8015
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008016 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008017 POSTING_READ(_CURABASE);
8018 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008019
Chris Wilson4b0e3332014-05-30 16:35:26 +03008020 /* XXX width must be 64, stride 256 => 0x00 << 28 */
8021 cntl = 0;
8022 if (base)
8023 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01008024 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03008025 CURSOR_FORMAT_ARGB);
8026 if (intel_crtc->cursor_cntl != cntl) {
8027 I915_WRITE(_CURACNTR, cntl);
8028 POSTING_READ(_CURACNTR);
8029 intel_crtc->cursor_cntl = cntl;
8030 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008031}
8032
8033static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8034{
8035 struct drm_device *dev = crtc->dev;
8036 struct drm_i915_private *dev_priv = dev->dev_private;
8037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8038 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008039 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008040
Chris Wilson4b0e3332014-05-30 16:35:26 +03008041 cntl = 0;
8042 if (base) {
8043 cntl = MCURSOR_GAMMA_ENABLE;
8044 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308045 case 64:
8046 cntl |= CURSOR_MODE_64_ARGB_AX;
8047 break;
8048 case 128:
8049 cntl |= CURSOR_MODE_128_ARGB_AX;
8050 break;
8051 case 256:
8052 cntl |= CURSOR_MODE_256_ARGB_AX;
8053 break;
8054 default:
8055 WARN_ON(1);
8056 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008057 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008058 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008059 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008060 if (intel_crtc->cursor_cntl != cntl) {
8061 I915_WRITE(CURCNTR(pipe), cntl);
8062 POSTING_READ(CURCNTR(pipe));
8063 intel_crtc->cursor_cntl = cntl;
8064 }
8065
Chris Wilson560b85b2010-08-07 11:01:38 +01008066 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008067 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008068 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008069}
8070
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008071static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8072{
8073 struct drm_device *dev = crtc->dev;
8074 struct drm_i915_private *dev_priv = dev->dev_private;
8075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8076 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008077 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008078
Chris Wilson4b0e3332014-05-30 16:35:26 +03008079 cntl = 0;
8080 if (base) {
8081 cntl = MCURSOR_GAMMA_ENABLE;
8082 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308083 case 64:
8084 cntl |= CURSOR_MODE_64_ARGB_AX;
8085 break;
8086 case 128:
8087 cntl |= CURSOR_MODE_128_ARGB_AX;
8088 break;
8089 case 256:
8090 cntl |= CURSOR_MODE_256_ARGB_AX;
8091 break;
8092 default:
8093 WARN_ON(1);
8094 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008095 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008096 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008097 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8098 cntl |= CURSOR_PIPE_CSC_ENABLE;
8099
8100 if (intel_crtc->cursor_cntl != cntl) {
8101 I915_WRITE(CURCNTR(pipe), cntl);
8102 POSTING_READ(CURCNTR(pipe));
8103 intel_crtc->cursor_cntl = cntl;
8104 }
8105
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008106 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008107 I915_WRITE(CURBASE(pipe), base);
8108 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008109}
8110
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008111/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008112static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8113 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008114{
8115 struct drm_device *dev = crtc->dev;
8116 struct drm_i915_private *dev_priv = dev->dev_private;
8117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8118 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008119 int x = crtc->cursor_x;
8120 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008121 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008122
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008123 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008124 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008125
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008126 if (x >= intel_crtc->config.pipe_src_w)
8127 base = 0;
8128
8129 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008130 base = 0;
8131
8132 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008133 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008134 base = 0;
8135
8136 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8137 x = -x;
8138 }
8139 pos |= x << CURSOR_X_SHIFT;
8140
8141 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008142 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008143 base = 0;
8144
8145 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8146 y = -y;
8147 }
8148 pos |= y << CURSOR_Y_SHIFT;
8149
Chris Wilson4b0e3332014-05-30 16:35:26 +03008150 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008151 return;
8152
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008153 I915_WRITE(CURPOS(pipe), pos);
8154
8155 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008156 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008157 else if (IS_845G(dev) || IS_I865G(dev))
8158 i845_update_cursor(crtc, base);
8159 else
8160 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008161 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008162}
8163
Matt Ropere3287952014-06-10 08:28:12 -07008164/*
8165 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8166 *
8167 * Note that the object's reference will be consumed if the update fails. If
8168 * the update succeeds, the reference of the old object (if any) will be
8169 * consumed.
8170 */
8171static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8172 struct drm_i915_gem_object *obj,
8173 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008174{
8175 struct drm_device *dev = crtc->dev;
8176 struct drm_i915_private *dev_priv = dev->dev_private;
8177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008178 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008179 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008180 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008181 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008182
Jesse Barnes79e53942008-11-07 14:24:08 -08008183 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008184 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008185 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008186 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008187 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008188 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008189 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008190 }
8191
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308192 /* Check for which cursor types we support */
8193 if (!((width == 64 && height == 64) ||
8194 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8195 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8196 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008197 return -EINVAL;
8198 }
8199
Chris Wilson05394f32010-11-08 19:18:58 +00008200 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008201 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008202 ret = -ENOMEM;
8203 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008204 }
8205
Dave Airlie71acb5e2008-12-30 20:31:46 +10008206 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008207 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008208 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008209 unsigned alignment;
8210
Chris Wilsond9e86c02010-11-10 16:40:20 +00008211 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008212 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008213 ret = -EINVAL;
8214 goto fail_locked;
8215 }
8216
Chris Wilson693db182013-03-05 14:52:39 +00008217 /* Note that the w/a also requires 2 PTE of padding following
8218 * the bo. We currently fill all unused PTE with the shadow
8219 * page and so we should always have valid PTE following the
8220 * cursor preventing the VT-d warning.
8221 */
8222 alignment = 0;
8223 if (need_vtd_wa(dev))
8224 alignment = 64*1024;
8225
8226 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008227 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008228 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008229 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008230 }
8231
Chris Wilsond9e86c02010-11-10 16:40:20 +00008232 ret = i915_gem_object_put_fence(obj);
8233 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008234 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008235 goto fail_unpin;
8236 }
8237
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008238 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008239 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008240 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008241 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008242 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008243 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008244 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008245 }
Chris Wilson00731152014-05-21 12:42:56 +01008246 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008247 }
8248
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008249 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04008250 I915_WRITE(CURSIZE, (height << 12) | width);
8251
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008252 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008253 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008254 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008255 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008256 }
Jesse Barnes80824002009-09-10 15:28:06 -07008257
Daniel Vettera071fa02014-06-18 23:28:09 +02008258 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8259 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008260 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008261
Chris Wilson64f962e2014-03-26 12:38:15 +00008262 old_width = intel_crtc->cursor_width;
8263
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008264 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008265 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008266 intel_crtc->cursor_width = width;
8267 intel_crtc->cursor_height = height;
8268
Chris Wilson64f962e2014-03-26 12:38:15 +00008269 if (intel_crtc->active) {
8270 if (old_width != width)
8271 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008272 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008273 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008274
Daniel Vetterf99d7062014-06-19 16:01:59 +02008275 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8276
Jesse Barnes79e53942008-11-07 14:24:08 -08008277 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008278fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008279 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008280fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008281 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008282fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008283 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008284 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008285}
8286
Jesse Barnes79e53942008-11-07 14:24:08 -08008287static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008288 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008289{
James Simmons72034252010-08-03 01:33:19 +01008290 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008292
James Simmons72034252010-08-03 01:33:19 +01008293 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008294 intel_crtc->lut_r[i] = red[i] >> 8;
8295 intel_crtc->lut_g[i] = green[i] >> 8;
8296 intel_crtc->lut_b[i] = blue[i] >> 8;
8297 }
8298
8299 intel_crtc_load_lut(crtc);
8300}
8301
Jesse Barnes79e53942008-11-07 14:24:08 -08008302/* VESA 640x480x72Hz mode to set on the pipe */
8303static struct drm_display_mode load_detect_mode = {
8304 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8305 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8306};
8307
Daniel Vettera8bb6812014-02-10 18:00:39 +01008308struct drm_framebuffer *
8309__intel_framebuffer_create(struct drm_device *dev,
8310 struct drm_mode_fb_cmd2 *mode_cmd,
8311 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008312{
8313 struct intel_framebuffer *intel_fb;
8314 int ret;
8315
8316 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8317 if (!intel_fb) {
8318 drm_gem_object_unreference_unlocked(&obj->base);
8319 return ERR_PTR(-ENOMEM);
8320 }
8321
8322 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008323 if (ret)
8324 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008325
8326 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008327err:
8328 drm_gem_object_unreference_unlocked(&obj->base);
8329 kfree(intel_fb);
8330
8331 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008332}
8333
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008334static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008335intel_framebuffer_create(struct drm_device *dev,
8336 struct drm_mode_fb_cmd2 *mode_cmd,
8337 struct drm_i915_gem_object *obj)
8338{
8339 struct drm_framebuffer *fb;
8340 int ret;
8341
8342 ret = i915_mutex_lock_interruptible(dev);
8343 if (ret)
8344 return ERR_PTR(ret);
8345 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8346 mutex_unlock(&dev->struct_mutex);
8347
8348 return fb;
8349}
8350
Chris Wilsond2dff872011-04-19 08:36:26 +01008351static u32
8352intel_framebuffer_pitch_for_width(int width, int bpp)
8353{
8354 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8355 return ALIGN(pitch, 64);
8356}
8357
8358static u32
8359intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8360{
8361 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008362 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008363}
8364
8365static struct drm_framebuffer *
8366intel_framebuffer_create_for_mode(struct drm_device *dev,
8367 struct drm_display_mode *mode,
8368 int depth, int bpp)
8369{
8370 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008371 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008372
8373 obj = i915_gem_alloc_object(dev,
8374 intel_framebuffer_size_for_mode(mode, bpp));
8375 if (obj == NULL)
8376 return ERR_PTR(-ENOMEM);
8377
8378 mode_cmd.width = mode->hdisplay;
8379 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008380 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8381 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008382 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008383
8384 return intel_framebuffer_create(dev, &mode_cmd, obj);
8385}
8386
8387static struct drm_framebuffer *
8388mode_fits_in_fbdev(struct drm_device *dev,
8389 struct drm_display_mode *mode)
8390{
Daniel Vetter4520f532013-10-09 09:18:51 +02008391#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008392 struct drm_i915_private *dev_priv = dev->dev_private;
8393 struct drm_i915_gem_object *obj;
8394 struct drm_framebuffer *fb;
8395
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008396 if (!dev_priv->fbdev)
8397 return NULL;
8398
8399 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008400 return NULL;
8401
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008402 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008403 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008404
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008405 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008406 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8407 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008408 return NULL;
8409
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008410 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008411 return NULL;
8412
8413 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008414#else
8415 return NULL;
8416#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008417}
8418
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008419bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008420 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008421 struct intel_load_detect_pipe *old,
8422 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008423{
8424 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008425 struct intel_encoder *intel_encoder =
8426 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008427 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008428 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008429 struct drm_crtc *crtc = NULL;
8430 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008431 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008432 struct drm_mode_config *config = &dev->mode_config;
8433 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008434
Chris Wilsond2dff872011-04-19 08:36:26 +01008435 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008436 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008437 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008438
Rob Clark51fd3712013-11-19 12:10:12 -05008439 drm_modeset_acquire_init(ctx, 0);
8440
8441retry:
8442 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8443 if (ret)
8444 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008445
Jesse Barnes79e53942008-11-07 14:24:08 -08008446 /*
8447 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008448 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008449 * - if the connector already has an assigned crtc, use it (but make
8450 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008451 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008452 * - try to find the first unused crtc that can drive this connector,
8453 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008454 */
8455
8456 /* See if we already have a CRTC for this connector */
8457 if (encoder->crtc) {
8458 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008459
Rob Clark51fd3712013-11-19 12:10:12 -05008460 ret = drm_modeset_lock(&crtc->mutex, ctx);
8461 if (ret)
8462 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008463
Daniel Vetter24218aa2012-08-12 19:27:11 +02008464 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008465 old->load_detect_temp = false;
8466
8467 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008468 if (connector->dpms != DRM_MODE_DPMS_ON)
8469 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008470
Chris Wilson71731882011-04-19 23:10:58 +01008471 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008472 }
8473
8474 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008475 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008476 i++;
8477 if (!(encoder->possible_crtcs & (1 << i)))
8478 continue;
8479 if (!possible_crtc->enabled) {
8480 crtc = possible_crtc;
8481 break;
8482 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008483 }
8484
8485 /*
8486 * If we didn't find an unused CRTC, don't use any.
8487 */
8488 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008489 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008490 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008491 }
8492
Rob Clark51fd3712013-11-19 12:10:12 -05008493 ret = drm_modeset_lock(&crtc->mutex, ctx);
8494 if (ret)
8495 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008496 intel_encoder->new_crtc = to_intel_crtc(crtc);
8497 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008498
8499 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008500 intel_crtc->new_enabled = true;
8501 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008502 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008503 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008504 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008505
Chris Wilson64927112011-04-20 07:25:26 +01008506 if (!mode)
8507 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008508
Chris Wilsond2dff872011-04-19 08:36:26 +01008509 /* We need a framebuffer large enough to accommodate all accesses
8510 * that the plane may generate whilst we perform load detection.
8511 * We can not rely on the fbcon either being present (we get called
8512 * during its initialisation to detect all boot displays, or it may
8513 * not even exist) or that it is large enough to satisfy the
8514 * requested mode.
8515 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008516 fb = mode_fits_in_fbdev(dev, mode);
8517 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008518 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008519 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8520 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008521 } else
8522 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008523 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008524 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008525 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008526 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008527
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008528 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008529 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008530 if (old->release_fb)
8531 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008532 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008533 }
Chris Wilson71731882011-04-19 23:10:58 +01008534
Jesse Barnes79e53942008-11-07 14:24:08 -08008535 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008536 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008537 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008538
8539 fail:
8540 intel_crtc->new_enabled = crtc->enabled;
8541 if (intel_crtc->new_enabled)
8542 intel_crtc->new_config = &intel_crtc->config;
8543 else
8544 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008545fail_unlock:
8546 if (ret == -EDEADLK) {
8547 drm_modeset_backoff(ctx);
8548 goto retry;
8549 }
8550
8551 drm_modeset_drop_locks(ctx);
8552 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008553
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008554 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008555}
8556
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008557void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008558 struct intel_load_detect_pipe *old,
8559 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008560{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008561 struct intel_encoder *intel_encoder =
8562 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008563 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008564 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008566
Chris Wilsond2dff872011-04-19 08:36:26 +01008567 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008568 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008569 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008570
Chris Wilson8261b192011-04-19 23:18:09 +01008571 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008572 to_intel_connector(connector)->new_encoder = NULL;
8573 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008574 intel_crtc->new_enabled = false;
8575 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008576 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008577
Daniel Vetter36206362012-12-10 20:42:17 +01008578 if (old->release_fb) {
8579 drm_framebuffer_unregister_private(old->release_fb);
8580 drm_framebuffer_unreference(old->release_fb);
8581 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008582
Rob Clark51fd3712013-11-19 12:10:12 -05008583 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008584 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008585 }
8586
Eric Anholtc751ce42010-03-25 11:48:48 -07008587 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008588 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8589 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008590
Rob Clark51fd3712013-11-19 12:10:12 -05008591unlock:
8592 drm_modeset_drop_locks(ctx);
8593 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008594}
8595
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008596static int i9xx_pll_refclk(struct drm_device *dev,
8597 const struct intel_crtc_config *pipe_config)
8598{
8599 struct drm_i915_private *dev_priv = dev->dev_private;
8600 u32 dpll = pipe_config->dpll_hw_state.dpll;
8601
8602 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008603 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008604 else if (HAS_PCH_SPLIT(dev))
8605 return 120000;
8606 else if (!IS_GEN2(dev))
8607 return 96000;
8608 else
8609 return 48000;
8610}
8611
Jesse Barnes79e53942008-11-07 14:24:08 -08008612/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008613static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8614 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008615{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008616 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008617 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008618 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008619 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008620 u32 fp;
8621 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008622 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008623
8624 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008625 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008626 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008627 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008628
8629 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008630 if (IS_PINEVIEW(dev)) {
8631 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8632 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008633 } else {
8634 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8635 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8636 }
8637
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008638 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008639 if (IS_PINEVIEW(dev))
8640 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8641 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008642 else
8643 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008644 DPLL_FPA01_P1_POST_DIV_SHIFT);
8645
8646 switch (dpll & DPLL_MODE_MASK) {
8647 case DPLLB_MODE_DAC_SERIAL:
8648 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8649 5 : 10;
8650 break;
8651 case DPLLB_MODE_LVDS:
8652 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8653 7 : 14;
8654 break;
8655 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008656 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008657 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008658 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008659 }
8660
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008661 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008662 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008663 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008664 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008665 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008666 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008667 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008668
8669 if (is_lvds) {
8670 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8671 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008672
8673 if (lvds & LVDS_CLKB_POWER_UP)
8674 clock.p2 = 7;
8675 else
8676 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008677 } else {
8678 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8679 clock.p1 = 2;
8680 else {
8681 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8682 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8683 }
8684 if (dpll & PLL_P2_DIVIDE_BY_4)
8685 clock.p2 = 4;
8686 else
8687 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008688 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008689
8690 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008691 }
8692
Ville Syrjälä18442d02013-09-13 16:00:08 +03008693 /*
8694 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008695 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008696 * encoder's get_config() function.
8697 */
8698 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008699}
8700
Ville Syrjälä6878da02013-09-13 15:59:11 +03008701int intel_dotclock_calculate(int link_freq,
8702 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008703{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008704 /*
8705 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008706 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008707 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008708 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008709 *
8710 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008711 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008712 */
8713
Ville Syrjälä6878da02013-09-13 15:59:11 +03008714 if (!m_n->link_n)
8715 return 0;
8716
8717 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8718}
8719
Ville Syrjälä18442d02013-09-13 16:00:08 +03008720static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8721 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008722{
8723 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008724
8725 /* read out port_clock from the DPLL */
8726 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008727
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008728 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008729 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008730 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008731 * agree once we know their relationship in the encoder's
8732 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008733 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008734 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008735 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8736 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008737}
8738
8739/** Returns the currently programmed mode of the given pipe. */
8740struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8741 struct drm_crtc *crtc)
8742{
Jesse Barnes548f2452011-02-17 10:40:53 -08008743 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008745 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008746 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008747 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008748 int htot = I915_READ(HTOTAL(cpu_transcoder));
8749 int hsync = I915_READ(HSYNC(cpu_transcoder));
8750 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8751 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008752 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008753
8754 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8755 if (!mode)
8756 return NULL;
8757
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008758 /*
8759 * Construct a pipe_config sufficient for getting the clock info
8760 * back out of crtc_clock_get.
8761 *
8762 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8763 * to use a real value here instead.
8764 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008765 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008766 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008767 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8768 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8769 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008770 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8771
Ville Syrjälä773ae032013-09-23 17:48:20 +03008772 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008773 mode->hdisplay = (htot & 0xffff) + 1;
8774 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8775 mode->hsync_start = (hsync & 0xffff) + 1;
8776 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8777 mode->vdisplay = (vtot & 0xffff) + 1;
8778 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8779 mode->vsync_start = (vsync & 0xffff) + 1;
8780 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8781
8782 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008783
8784 return mode;
8785}
8786
Daniel Vettercc365132014-06-18 13:59:13 +02008787static void intel_increase_pllclock(struct drm_device *dev,
8788 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008789{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008790 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008791 int dpll_reg = DPLL(pipe);
8792 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008793
Eric Anholtbad720f2009-10-22 16:11:14 -07008794 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008795 return;
8796
8797 if (!dev_priv->lvds_downclock_avail)
8798 return;
8799
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008800 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008801 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008802 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008803
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008804 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008805
8806 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8807 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008808 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008809
Jesse Barnes652c3932009-08-17 13:31:43 -07008810 dpll = I915_READ(dpll_reg);
8811 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008812 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008813 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008814}
8815
8816static void intel_decrease_pllclock(struct drm_crtc *crtc)
8817{
8818 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008819 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008821
Eric Anholtbad720f2009-10-22 16:11:14 -07008822 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008823 return;
8824
8825 if (!dev_priv->lvds_downclock_avail)
8826 return;
8827
8828 /*
8829 * Since this is called by a timer, we should never get here in
8830 * the manual case.
8831 */
8832 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008833 int pipe = intel_crtc->pipe;
8834 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008835 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008836
Zhao Yakui44d98a62009-10-09 11:39:40 +08008837 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008838
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008839 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008840
Chris Wilson074b5e12012-05-02 12:07:06 +01008841 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008842 dpll |= DISPLAY_RATE_SELECT_FPA1;
8843 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008844 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008845 dpll = I915_READ(dpll_reg);
8846 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008847 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008848 }
8849
8850}
8851
Chris Wilsonf047e392012-07-21 12:31:41 +01008852void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008853{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008854 struct drm_i915_private *dev_priv = dev->dev_private;
8855
Chris Wilsonf62a0072014-02-21 17:55:39 +00008856 if (dev_priv->mm.busy)
8857 return;
8858
Paulo Zanoni43694d62014-03-07 20:08:08 -03008859 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008860 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008861 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008862}
8863
8864void intel_mark_idle(struct drm_device *dev)
8865{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008866 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008867 struct drm_crtc *crtc;
8868
Chris Wilsonf62a0072014-02-21 17:55:39 +00008869 if (!dev_priv->mm.busy)
8870 return;
8871
8872 dev_priv->mm.busy = false;
8873
Jani Nikulad330a952014-01-21 11:24:25 +02008874 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008875 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008876
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008877 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008878 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008879 continue;
8880
8881 intel_decrease_pllclock(crtc);
8882 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008883
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008884 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008885 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008886
8887out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008888 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008889}
8890
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008891
Daniel Vetterf99d7062014-06-19 16:01:59 +02008892/**
8893 * intel_mark_fb_busy - mark given planes as busy
8894 * @dev: DRM device
8895 * @frontbuffer_bits: bits for the affected planes
8896 * @ring: optional ring for asynchronous commands
8897 *
8898 * This function gets called every time the screen contents change. It can be
8899 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8900 */
8901static void intel_mark_fb_busy(struct drm_device *dev,
8902 unsigned frontbuffer_bits,
8903 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008904{
Daniel Vettercc365132014-06-18 13:59:13 +02008905 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008906
Jani Nikulad330a952014-01-21 11:24:25 +02008907 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008908 return;
8909
Daniel Vettercc365132014-06-18 13:59:13 +02008910 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008911 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008912 continue;
8913
Daniel Vettercc365132014-06-18 13:59:13 +02008914 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008915 if (ring && intel_fbc_enabled(dev))
8916 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008917 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008918}
8919
Daniel Vetterf99d7062014-06-19 16:01:59 +02008920/**
8921 * intel_fb_obj_invalidate - invalidate frontbuffer object
8922 * @obj: GEM object to invalidate
8923 * @ring: set for asynchronous rendering
8924 *
8925 * This function gets called every time rendering on the given object starts and
8926 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8927 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8928 * until the rendering completes or a flip on this frontbuffer plane is
8929 * scheduled.
8930 */
8931void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8932 struct intel_engine_cs *ring)
8933{
8934 struct drm_device *dev = obj->base.dev;
8935 struct drm_i915_private *dev_priv = dev->dev_private;
8936
8937 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8938
8939 if (!obj->frontbuffer_bits)
8940 return;
8941
8942 if (ring) {
8943 mutex_lock(&dev_priv->fb_tracking.lock);
8944 dev_priv->fb_tracking.busy_bits
8945 |= obj->frontbuffer_bits;
8946 dev_priv->fb_tracking.flip_bits
8947 &= ~obj->frontbuffer_bits;
8948 mutex_unlock(&dev_priv->fb_tracking.lock);
8949 }
8950
8951 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8952
8953 intel_edp_psr_exit(dev);
8954}
8955
8956/**
8957 * intel_frontbuffer_flush - flush frontbuffer
8958 * @dev: DRM device
8959 * @frontbuffer_bits: frontbuffer plane tracking bits
8960 *
8961 * This function gets called every time rendering on the given planes has
8962 * completed and frontbuffer caching can be started again. Flushes will get
8963 * delayed if they're blocked by some oustanding asynchronous rendering.
8964 *
8965 * Can be called without any locks held.
8966 */
8967void intel_frontbuffer_flush(struct drm_device *dev,
8968 unsigned frontbuffer_bits)
8969{
8970 struct drm_i915_private *dev_priv = dev->dev_private;
8971
8972 /* Delay flushing when rings are still busy.*/
8973 mutex_lock(&dev_priv->fb_tracking.lock);
8974 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
8975 mutex_unlock(&dev_priv->fb_tracking.lock);
8976
8977 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
8978
8979 intel_edp_psr_exit(dev);
8980}
8981
8982/**
8983 * intel_fb_obj_flush - flush frontbuffer object
8984 * @obj: GEM object to flush
8985 * @retire: set when retiring asynchronous rendering
8986 *
8987 * This function gets called every time rendering on the given object has
8988 * completed and frontbuffer caching can be started again. If @retire is true
8989 * then any delayed flushes will be unblocked.
8990 */
8991void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
8992 bool retire)
8993{
8994 struct drm_device *dev = obj->base.dev;
8995 struct drm_i915_private *dev_priv = dev->dev_private;
8996 unsigned frontbuffer_bits;
8997
8998 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8999
9000 if (!obj->frontbuffer_bits)
9001 return;
9002
9003 frontbuffer_bits = obj->frontbuffer_bits;
9004
9005 if (retire) {
9006 mutex_lock(&dev_priv->fb_tracking.lock);
9007 /* Filter out new bits since rendering started. */
9008 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9009
9010 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9011 mutex_unlock(&dev_priv->fb_tracking.lock);
9012 }
9013
9014 intel_frontbuffer_flush(dev, frontbuffer_bits);
9015}
9016
9017/**
9018 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9019 * @dev: DRM device
9020 * @frontbuffer_bits: frontbuffer plane tracking bits
9021 *
9022 * This function gets called after scheduling a flip on @obj. The actual
9023 * frontbuffer flushing will be delayed until completion is signalled with
9024 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9025 * flush will be cancelled.
9026 *
9027 * Can be called without any locks held.
9028 */
9029void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9030 unsigned frontbuffer_bits)
9031{
9032 struct drm_i915_private *dev_priv = dev->dev_private;
9033
9034 mutex_lock(&dev_priv->fb_tracking.lock);
9035 dev_priv->fb_tracking.flip_bits
9036 |= frontbuffer_bits;
9037 mutex_unlock(&dev_priv->fb_tracking.lock);
9038}
9039
9040/**
9041 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9042 * @dev: DRM device
9043 * @frontbuffer_bits: frontbuffer plane tracking bits
9044 *
9045 * This function gets called after the flip has been latched and will complete
9046 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9047 *
9048 * Can be called without any locks held.
9049 */
9050void intel_frontbuffer_flip_complete(struct drm_device *dev,
9051 unsigned frontbuffer_bits)
9052{
9053 struct drm_i915_private *dev_priv = dev->dev_private;
9054
9055 mutex_lock(&dev_priv->fb_tracking.lock);
9056 /* Mask any cancelled flips. */
9057 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9058 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9059 mutex_unlock(&dev_priv->fb_tracking.lock);
9060
9061 intel_frontbuffer_flush(dev, frontbuffer_bits);
9062}
9063
Jesse Barnes79e53942008-11-07 14:24:08 -08009064static void intel_crtc_destroy(struct drm_crtc *crtc)
9065{
9066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009067 struct drm_device *dev = crtc->dev;
9068 struct intel_unpin_work *work;
9069 unsigned long flags;
9070
9071 spin_lock_irqsave(&dev->event_lock, flags);
9072 work = intel_crtc->unpin_work;
9073 intel_crtc->unpin_work = NULL;
9074 spin_unlock_irqrestore(&dev->event_lock, flags);
9075
9076 if (work) {
9077 cancel_work_sync(&work->work);
9078 kfree(work);
9079 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009080
9081 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009082
Jesse Barnes79e53942008-11-07 14:24:08 -08009083 kfree(intel_crtc);
9084}
9085
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009086static void intel_unpin_work_fn(struct work_struct *__work)
9087{
9088 struct intel_unpin_work *work =
9089 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009090 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009091 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009092
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009093 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009094 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009095 drm_gem_object_unreference(&work->pending_flip_obj->base);
9096 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009097
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009098 intel_update_fbc(dev);
9099 mutex_unlock(&dev->struct_mutex);
9100
Daniel Vetterf99d7062014-06-19 16:01:59 +02009101 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9102
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009103 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9104 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9105
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009106 kfree(work);
9107}
9108
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009109static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009110 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009111{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009112 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9114 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009115 unsigned long flags;
9116
9117 /* Ignore early vblank irqs */
9118 if (intel_crtc == NULL)
9119 return;
9120
9121 spin_lock_irqsave(&dev->event_lock, flags);
9122 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009123
9124 /* Ensure we don't miss a work->pending update ... */
9125 smp_rmb();
9126
9127 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009128 spin_unlock_irqrestore(&dev->event_lock, flags);
9129 return;
9130 }
9131
Chris Wilsone7d841c2012-12-03 11:36:30 +00009132 /* and that the unpin work is consistent wrt ->pending. */
9133 smp_rmb();
9134
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009135 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009136
Rob Clark45a066e2012-10-08 14:50:40 -05009137 if (work->event)
9138 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009139
Daniel Vetter87b6b102014-05-15 15:33:46 +02009140 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009141
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009142 spin_unlock_irqrestore(&dev->event_lock, flags);
9143
Daniel Vetter2c10d572012-12-20 21:24:07 +01009144 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009145
9146 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009147
9148 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009149}
9150
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009151void intel_finish_page_flip(struct drm_device *dev, int pipe)
9152{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009153 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009154 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9155
Mario Kleiner49b14a52010-12-09 07:00:07 +01009156 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009157}
9158
9159void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9160{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009161 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009162 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9163
Mario Kleiner49b14a52010-12-09 07:00:07 +01009164 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009165}
9166
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009167/* Is 'a' after or equal to 'b'? */
9168static bool g4x_flip_count_after_eq(u32 a, u32 b)
9169{
9170 return !((a - b) & 0x80000000);
9171}
9172
9173static bool page_flip_finished(struct intel_crtc *crtc)
9174{
9175 struct drm_device *dev = crtc->base.dev;
9176 struct drm_i915_private *dev_priv = dev->dev_private;
9177
9178 /*
9179 * The relevant registers doen't exist on pre-ctg.
9180 * As the flip done interrupt doesn't trigger for mmio
9181 * flips on gmch platforms, a flip count check isn't
9182 * really needed there. But since ctg has the registers,
9183 * include it in the check anyway.
9184 */
9185 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9186 return true;
9187
9188 /*
9189 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9190 * used the same base address. In that case the mmio flip might
9191 * have completed, but the CS hasn't even executed the flip yet.
9192 *
9193 * A flip count check isn't enough as the CS might have updated
9194 * the base address just after start of vblank, but before we
9195 * managed to process the interrupt. This means we'd complete the
9196 * CS flip too soon.
9197 *
9198 * Combining both checks should get us a good enough result. It may
9199 * still happen that the CS flip has been executed, but has not
9200 * yet actually completed. But in case the base address is the same
9201 * anyway, we don't really care.
9202 */
9203 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9204 crtc->unpin_work->gtt_offset &&
9205 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9206 crtc->unpin_work->flip_count);
9207}
9208
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009209void intel_prepare_page_flip(struct drm_device *dev, int plane)
9210{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009211 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009212 struct intel_crtc *intel_crtc =
9213 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9214 unsigned long flags;
9215
Chris Wilsone7d841c2012-12-03 11:36:30 +00009216 /* NB: An MMIO update of the plane base pointer will also
9217 * generate a page-flip completion irq, i.e. every modeset
9218 * is also accompanied by a spurious intel_prepare_page_flip().
9219 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009220 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009221 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009222 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009223 spin_unlock_irqrestore(&dev->event_lock, flags);
9224}
9225
Robin Schroereba905b2014-05-18 02:24:50 +02009226static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009227{
9228 /* Ensure that the work item is consistent when activating it ... */
9229 smp_wmb();
9230 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9231 /* and that it is marked active as soon as the irq could fire. */
9232 smp_wmb();
9233}
9234
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009235static int intel_gen2_queue_flip(struct drm_device *dev,
9236 struct drm_crtc *crtc,
9237 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009238 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009239 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009240 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009241{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009243 u32 flip_mask;
9244 int ret;
9245
Daniel Vetter6d90c952012-04-26 23:28:05 +02009246 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009247 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009248 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009249
9250 /* Can't queue multiple flips, so wait for the previous
9251 * one to finish before executing the next.
9252 */
9253 if (intel_crtc->plane)
9254 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9255 else
9256 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009257 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9258 intel_ring_emit(ring, MI_NOOP);
9259 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9260 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9261 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009262 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009263 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009264
9265 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009266 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009267 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009268}
9269
9270static int intel_gen3_queue_flip(struct drm_device *dev,
9271 struct drm_crtc *crtc,
9272 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009273 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009274 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009275 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009276{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009278 u32 flip_mask;
9279 int ret;
9280
Daniel Vetter6d90c952012-04-26 23:28:05 +02009281 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009282 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009283 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009284
9285 if (intel_crtc->plane)
9286 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9287 else
9288 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009289 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9290 intel_ring_emit(ring, MI_NOOP);
9291 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9292 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9293 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009294 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009295 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009296
Chris Wilsone7d841c2012-12-03 11:36:30 +00009297 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009298 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009299 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009300}
9301
9302static int intel_gen4_queue_flip(struct drm_device *dev,
9303 struct drm_crtc *crtc,
9304 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009305 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009306 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009307 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009308{
9309 struct drm_i915_private *dev_priv = dev->dev_private;
9310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9311 uint32_t pf, pipesrc;
9312 int ret;
9313
Daniel Vetter6d90c952012-04-26 23:28:05 +02009314 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009316 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009317
9318 /* i965+ uses the linear or tiled offsets from the
9319 * Display Registers (which do not change across a page-flip)
9320 * so we need only reprogram the base address.
9321 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009322 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9323 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9324 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009325 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009326 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009327
9328 /* XXX Enabling the panel-fitter across page-flip is so far
9329 * untested on non-native modes, so ignore it for now.
9330 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9331 */
9332 pf = 0;
9333 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009334 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009335
9336 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009337 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009338 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009339}
9340
9341static int intel_gen6_queue_flip(struct drm_device *dev,
9342 struct drm_crtc *crtc,
9343 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009344 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009345 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009346 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009347{
9348 struct drm_i915_private *dev_priv = dev->dev_private;
9349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9350 uint32_t pf, pipesrc;
9351 int ret;
9352
Daniel Vetter6d90c952012-04-26 23:28:05 +02009353 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009354 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009355 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009356
Daniel Vetter6d90c952012-04-26 23:28:05 +02009357 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9358 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9359 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009360 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009361
Chris Wilson99d9acd2012-04-17 20:37:00 +01009362 /* Contrary to the suggestions in the documentation,
9363 * "Enable Panel Fitter" does not seem to be required when page
9364 * flipping with a non-native mode, and worse causes a normal
9365 * modeset to fail.
9366 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9367 */
9368 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009369 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009370 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009371
9372 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009373 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009374 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009375}
9376
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009377static int intel_gen7_queue_flip(struct drm_device *dev,
9378 struct drm_crtc *crtc,
9379 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009380 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009381 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009382 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009383{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009385 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009386 int len, ret;
9387
Robin Schroereba905b2014-05-18 02:24:50 +02009388 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009389 case PLANE_A:
9390 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9391 break;
9392 case PLANE_B:
9393 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9394 break;
9395 case PLANE_C:
9396 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9397 break;
9398 default:
9399 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009400 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009401 }
9402
Chris Wilsonffe74d72013-08-26 20:58:12 +01009403 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009404 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009405 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009406 /*
9407 * On Gen 8, SRM is now taking an extra dword to accommodate
9408 * 48bits addresses, and we need a NOOP for the batch size to
9409 * stay even.
9410 */
9411 if (IS_GEN8(dev))
9412 len += 2;
9413 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009414
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009415 /*
9416 * BSpec MI_DISPLAY_FLIP for IVB:
9417 * "The full packet must be contained within the same cache line."
9418 *
9419 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9420 * cacheline, if we ever start emitting more commands before
9421 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9422 * then do the cacheline alignment, and finally emit the
9423 * MI_DISPLAY_FLIP.
9424 */
9425 ret = intel_ring_cacheline_align(ring);
9426 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009427 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009428
Chris Wilsonffe74d72013-08-26 20:58:12 +01009429 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009430 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009431 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009432
Chris Wilsonffe74d72013-08-26 20:58:12 +01009433 /* Unmask the flip-done completion message. Note that the bspec says that
9434 * we should do this for both the BCS and RCS, and that we must not unmask
9435 * more than one flip event at any time (or ensure that one flip message
9436 * can be sent by waiting for flip-done prior to queueing new flips).
9437 * Experimentation says that BCS works despite DERRMR masking all
9438 * flip-done completion events and that unmasking all planes at once
9439 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9440 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9441 */
9442 if (ring->id == RCS) {
9443 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9444 intel_ring_emit(ring, DERRMR);
9445 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9446 DERRMR_PIPEB_PRI_FLIP_DONE |
9447 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009448 if (IS_GEN8(dev))
9449 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9450 MI_SRM_LRM_GLOBAL_GTT);
9451 else
9452 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9453 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009454 intel_ring_emit(ring, DERRMR);
9455 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009456 if (IS_GEN8(dev)) {
9457 intel_ring_emit(ring, 0);
9458 intel_ring_emit(ring, MI_NOOP);
9459 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009460 }
9461
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009462 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009463 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009464 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009465 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009466
9467 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009468 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009469 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009470}
9471
Sourab Gupta84c33a62014-06-02 16:47:17 +05309472static bool use_mmio_flip(struct intel_engine_cs *ring,
9473 struct drm_i915_gem_object *obj)
9474{
9475 /*
9476 * This is not being used for older platforms, because
9477 * non-availability of flip done interrupt forces us to use
9478 * CS flips. Older platforms derive flip done using some clever
9479 * tricks involving the flip_pending status bits and vblank irqs.
9480 * So using MMIO flips there would disrupt this mechanism.
9481 */
9482
Chris Wilson8e09bf82014-07-08 10:40:30 +01009483 if (ring == NULL)
9484 return true;
9485
Sourab Gupta84c33a62014-06-02 16:47:17 +05309486 if (INTEL_INFO(ring->dev)->gen < 5)
9487 return false;
9488
9489 if (i915.use_mmio_flip < 0)
9490 return false;
9491 else if (i915.use_mmio_flip > 0)
9492 return true;
9493 else
9494 return ring != obj->ring;
9495}
9496
9497static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9498{
9499 struct drm_device *dev = intel_crtc->base.dev;
9500 struct drm_i915_private *dev_priv = dev->dev_private;
9501 struct intel_framebuffer *intel_fb =
9502 to_intel_framebuffer(intel_crtc->base.primary->fb);
9503 struct drm_i915_gem_object *obj = intel_fb->obj;
9504 u32 dspcntr;
9505 u32 reg;
9506
9507 intel_mark_page_flip_active(intel_crtc);
9508
9509 reg = DSPCNTR(intel_crtc->plane);
9510 dspcntr = I915_READ(reg);
9511
9512 if (INTEL_INFO(dev)->gen >= 4) {
9513 if (obj->tiling_mode != I915_TILING_NONE)
9514 dspcntr |= DISPPLANE_TILED;
9515 else
9516 dspcntr &= ~DISPPLANE_TILED;
9517 }
9518 I915_WRITE(reg, dspcntr);
9519
9520 I915_WRITE(DSPSURF(intel_crtc->plane),
9521 intel_crtc->unpin_work->gtt_offset);
9522 POSTING_READ(DSPSURF(intel_crtc->plane));
9523}
9524
9525static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9526{
9527 struct intel_engine_cs *ring;
9528 int ret;
9529
9530 lockdep_assert_held(&obj->base.dev->struct_mutex);
9531
9532 if (!obj->last_write_seqno)
9533 return 0;
9534
9535 ring = obj->ring;
9536
9537 if (i915_seqno_passed(ring->get_seqno(ring, true),
9538 obj->last_write_seqno))
9539 return 0;
9540
9541 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9542 if (ret)
9543 return ret;
9544
9545 if (WARN_ON(!ring->irq_get(ring)))
9546 return 0;
9547
9548 return 1;
9549}
9550
9551void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9552{
9553 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9554 struct intel_crtc *intel_crtc;
9555 unsigned long irq_flags;
9556 u32 seqno;
9557
9558 seqno = ring->get_seqno(ring, false);
9559
9560 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9561 for_each_intel_crtc(ring->dev, intel_crtc) {
9562 struct intel_mmio_flip *mmio_flip;
9563
9564 mmio_flip = &intel_crtc->mmio_flip;
9565 if (mmio_flip->seqno == 0)
9566 continue;
9567
9568 if (ring->id != mmio_flip->ring_id)
9569 continue;
9570
9571 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9572 intel_do_mmio_flip(intel_crtc);
9573 mmio_flip->seqno = 0;
9574 ring->irq_put(ring);
9575 }
9576 }
9577 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9578}
9579
9580static int intel_queue_mmio_flip(struct drm_device *dev,
9581 struct drm_crtc *crtc,
9582 struct drm_framebuffer *fb,
9583 struct drm_i915_gem_object *obj,
9584 struct intel_engine_cs *ring,
9585 uint32_t flags)
9586{
9587 struct drm_i915_private *dev_priv = dev->dev_private;
9588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9589 unsigned long irq_flags;
9590 int ret;
9591
9592 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9593 return -EBUSY;
9594
9595 ret = intel_postpone_flip(obj);
9596 if (ret < 0)
9597 return ret;
9598 if (ret == 0) {
9599 intel_do_mmio_flip(intel_crtc);
9600 return 0;
9601 }
9602
9603 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9604 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9605 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9606 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9607
9608 /*
9609 * Double check to catch cases where irq fired before
9610 * mmio flip data was ready
9611 */
9612 intel_notify_mmio_flip(obj->ring);
9613 return 0;
9614}
9615
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009616static int intel_default_queue_flip(struct drm_device *dev,
9617 struct drm_crtc *crtc,
9618 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009619 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009620 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009621 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009622{
9623 return -ENODEV;
9624}
9625
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009626static int intel_crtc_page_flip(struct drm_crtc *crtc,
9627 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009628 struct drm_pending_vblank_event *event,
9629 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009630{
9631 struct drm_device *dev = crtc->dev;
9632 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009633 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009634 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009636 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009637 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009638 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009639 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009640 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009641
Matt Roper2ff8fde2014-07-08 07:50:07 -07009642 /*
9643 * drm_mode_page_flip_ioctl() should already catch this, but double
9644 * check to be safe. In the future we may enable pageflipping from
9645 * a disabled primary plane.
9646 */
9647 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9648 return -EBUSY;
9649
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009650 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009651 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009652 return -EINVAL;
9653
9654 /*
9655 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9656 * Note that pitch changes could also affect these register.
9657 */
9658 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009659 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9660 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009661 return -EINVAL;
9662
Chris Wilsonf900db42014-02-20 09:26:13 +00009663 if (i915_terminally_wedged(&dev_priv->gpu_error))
9664 goto out_hang;
9665
Daniel Vetterb14c5672013-09-19 12:18:32 +02009666 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009667 if (work == NULL)
9668 return -ENOMEM;
9669
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009670 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009671 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009672 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009673 INIT_WORK(&work->work, intel_unpin_work_fn);
9674
Daniel Vetter87b6b102014-05-15 15:33:46 +02009675 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009676 if (ret)
9677 goto free_work;
9678
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009679 /* We borrow the event spin lock for protecting unpin_work */
9680 spin_lock_irqsave(&dev->event_lock, flags);
9681 if (intel_crtc->unpin_work) {
9682 spin_unlock_irqrestore(&dev->event_lock, flags);
9683 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009684 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009685
9686 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009687 return -EBUSY;
9688 }
9689 intel_crtc->unpin_work = work;
9690 spin_unlock_irqrestore(&dev->event_lock, flags);
9691
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009692 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9693 flush_workqueue(dev_priv->wq);
9694
Chris Wilson79158102012-05-23 11:13:58 +01009695 ret = i915_mutex_lock_interruptible(dev);
9696 if (ret)
9697 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009698
Jesse Barnes75dfca82010-02-10 15:09:44 -08009699 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009700 drm_gem_object_reference(&work->old_fb_obj->base);
9701 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009702
Matt Roperf4510a22014-04-01 15:22:40 -07009703 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009704
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009705 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009706
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009707 work->enable_stall_check = true;
9708
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009709 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009710 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009711
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009712 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009713 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009714
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009715 if (IS_VALLEYVIEW(dev)) {
9716 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009717 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9718 /* vlv: DISPLAY_FLIP fails to change tiling */
9719 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009720 } else if (IS_IVYBRIDGE(dev)) {
9721 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009722 } else if (INTEL_INFO(dev)->gen >= 7) {
9723 ring = obj->ring;
9724 if (ring == NULL || ring->id != RCS)
9725 ring = &dev_priv->ring[BCS];
9726 } else {
9727 ring = &dev_priv->ring[RCS];
9728 }
9729
9730 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009731 if (ret)
9732 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009733
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009734 work->gtt_offset =
9735 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9736
Sourab Gupta84c33a62014-06-02 16:47:17 +05309737 if (use_mmio_flip(ring, obj))
9738 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9739 page_flip_flags);
9740 else
9741 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9742 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009743 if (ret)
9744 goto cleanup_unpin;
9745
Daniel Vettera071fa02014-06-18 23:28:09 +02009746 i915_gem_track_fb(work->old_fb_obj, obj,
9747 INTEL_FRONTBUFFER_PRIMARY(pipe));
9748
Chris Wilson7782de32011-07-08 12:22:41 +01009749 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009750 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009751 mutex_unlock(&dev->struct_mutex);
9752
Jesse Barnese5510fa2010-07-01 16:48:37 -07009753 trace_i915_flip_request(intel_crtc->plane, obj);
9754
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009755 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009756
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009757cleanup_unpin:
9758 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009759cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009760 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009761 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009762 drm_gem_object_unreference(&work->old_fb_obj->base);
9763 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009764 mutex_unlock(&dev->struct_mutex);
9765
Chris Wilson79158102012-05-23 11:13:58 +01009766cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009767 spin_lock_irqsave(&dev->event_lock, flags);
9768 intel_crtc->unpin_work = NULL;
9769 spin_unlock_irqrestore(&dev->event_lock, flags);
9770
Daniel Vetter87b6b102014-05-15 15:33:46 +02009771 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009772free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009773 kfree(work);
9774
Chris Wilsonf900db42014-02-20 09:26:13 +00009775 if (ret == -EIO) {
9776out_hang:
9777 intel_crtc_wait_for_pending_flips(crtc);
9778 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9779 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009780 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009781 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009782 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009783}
9784
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009785static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009786 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9787 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009788};
9789
Daniel Vetter9a935852012-07-05 22:34:27 +02009790/**
9791 * intel_modeset_update_staged_output_state
9792 *
9793 * Updates the staged output configuration state, e.g. after we've read out the
9794 * current hw state.
9795 */
9796static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9797{
Ville Syrjälä76688512014-01-10 11:28:06 +02009798 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009799 struct intel_encoder *encoder;
9800 struct intel_connector *connector;
9801
9802 list_for_each_entry(connector, &dev->mode_config.connector_list,
9803 base.head) {
9804 connector->new_encoder =
9805 to_intel_encoder(connector->base.encoder);
9806 }
9807
9808 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9809 base.head) {
9810 encoder->new_crtc =
9811 to_intel_crtc(encoder->base.crtc);
9812 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009813
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009814 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009815 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009816
9817 if (crtc->new_enabled)
9818 crtc->new_config = &crtc->config;
9819 else
9820 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009821 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009822}
9823
9824/**
9825 * intel_modeset_commit_output_state
9826 *
9827 * This function copies the stage display pipe configuration to the real one.
9828 */
9829static void intel_modeset_commit_output_state(struct drm_device *dev)
9830{
Ville Syrjälä76688512014-01-10 11:28:06 +02009831 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009832 struct intel_encoder *encoder;
9833 struct intel_connector *connector;
9834
9835 list_for_each_entry(connector, &dev->mode_config.connector_list,
9836 base.head) {
9837 connector->base.encoder = &connector->new_encoder->base;
9838 }
9839
9840 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9841 base.head) {
9842 encoder->base.crtc = &encoder->new_crtc->base;
9843 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009844
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009845 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009846 crtc->base.enabled = crtc->new_enabled;
9847 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009848}
9849
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009850static void
Robin Schroereba905b2014-05-18 02:24:50 +02009851connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009852 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009853{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009854 int bpp = pipe_config->pipe_bpp;
9855
9856 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9857 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009858 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009859
9860 /* Don't use an invalid EDID bpc value */
9861 if (connector->base.display_info.bpc &&
9862 connector->base.display_info.bpc * 3 < bpp) {
9863 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9864 bpp, connector->base.display_info.bpc*3);
9865 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9866 }
9867
9868 /* Clamp bpp to 8 on screens without EDID 1.4 */
9869 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9870 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9871 bpp);
9872 pipe_config->pipe_bpp = 24;
9873 }
9874}
9875
9876static int
9877compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9878 struct drm_framebuffer *fb,
9879 struct intel_crtc_config *pipe_config)
9880{
9881 struct drm_device *dev = crtc->base.dev;
9882 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009883 int bpp;
9884
Daniel Vetterd42264b2013-03-28 16:38:08 +01009885 switch (fb->pixel_format) {
9886 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009887 bpp = 8*3; /* since we go through a colormap */
9888 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009889 case DRM_FORMAT_XRGB1555:
9890 case DRM_FORMAT_ARGB1555:
9891 /* checked in intel_framebuffer_init already */
9892 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9893 return -EINVAL;
9894 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009895 bpp = 6*3; /* min is 18bpp */
9896 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009897 case DRM_FORMAT_XBGR8888:
9898 case DRM_FORMAT_ABGR8888:
9899 /* checked in intel_framebuffer_init already */
9900 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9901 return -EINVAL;
9902 case DRM_FORMAT_XRGB8888:
9903 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009904 bpp = 8*3;
9905 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009906 case DRM_FORMAT_XRGB2101010:
9907 case DRM_FORMAT_ARGB2101010:
9908 case DRM_FORMAT_XBGR2101010:
9909 case DRM_FORMAT_ABGR2101010:
9910 /* checked in intel_framebuffer_init already */
9911 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009912 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009913 bpp = 10*3;
9914 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009915 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009916 default:
9917 DRM_DEBUG_KMS("unsupported depth\n");
9918 return -EINVAL;
9919 }
9920
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009921 pipe_config->pipe_bpp = bpp;
9922
9923 /* Clamp display bpp to EDID value */
9924 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009925 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009926 if (!connector->new_encoder ||
9927 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009928 continue;
9929
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009930 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009931 }
9932
9933 return bpp;
9934}
9935
Daniel Vetter644db712013-09-19 14:53:58 +02009936static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9937{
9938 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9939 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009940 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009941 mode->crtc_hdisplay, mode->crtc_hsync_start,
9942 mode->crtc_hsync_end, mode->crtc_htotal,
9943 mode->crtc_vdisplay, mode->crtc_vsync_start,
9944 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9945}
9946
Daniel Vetterc0b03412013-05-28 12:05:54 +02009947static void intel_dump_pipe_config(struct intel_crtc *crtc,
9948 struct intel_crtc_config *pipe_config,
9949 const char *context)
9950{
9951 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9952 context, pipe_name(crtc->pipe));
9953
9954 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9955 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9956 pipe_config->pipe_bpp, pipe_config->dither);
9957 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9958 pipe_config->has_pch_encoder,
9959 pipe_config->fdi_lanes,
9960 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9961 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9962 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009963 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9964 pipe_config->has_dp_encoder,
9965 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9966 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9967 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009968 DRM_DEBUG_KMS("requested mode:\n");
9969 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9970 DRM_DEBUG_KMS("adjusted mode:\n");
9971 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009972 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009973 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009974 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9975 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009976 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9977 pipe_config->gmch_pfit.control,
9978 pipe_config->gmch_pfit.pgm_ratios,
9979 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009980 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009981 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009982 pipe_config->pch_pfit.size,
9983 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009984 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009985 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009986}
9987
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009988static bool encoders_cloneable(const struct intel_encoder *a,
9989 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009990{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009991 /* masks could be asymmetric, so check both ways */
9992 return a == b || (a->cloneable & (1 << b->type) &&
9993 b->cloneable & (1 << a->type));
9994}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009995
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009996static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9997 struct intel_encoder *encoder)
9998{
9999 struct drm_device *dev = crtc->base.dev;
10000 struct intel_encoder *source_encoder;
10001
10002 list_for_each_entry(source_encoder,
10003 &dev->mode_config.encoder_list, base.head) {
10004 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010005 continue;
10006
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010007 if (!encoders_cloneable(encoder, source_encoder))
10008 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010009 }
10010
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010011 return true;
10012}
10013
10014static bool check_encoder_cloning(struct intel_crtc *crtc)
10015{
10016 struct drm_device *dev = crtc->base.dev;
10017 struct intel_encoder *encoder;
10018
10019 list_for_each_entry(encoder,
10020 &dev->mode_config.encoder_list, base.head) {
10021 if (encoder->new_crtc != crtc)
10022 continue;
10023
10024 if (!check_single_encoder_cloning(crtc, encoder))
10025 return false;
10026 }
10027
10028 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010029}
10030
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010031static struct intel_crtc_config *
10032intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010033 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010034 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010035{
10036 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010037 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010038 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010039 int plane_bpp, ret = -EINVAL;
10040 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010041
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010042 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010043 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10044 return ERR_PTR(-EINVAL);
10045 }
10046
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010047 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10048 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010049 return ERR_PTR(-ENOMEM);
10050
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010051 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10052 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010053
Daniel Vettere143a212013-07-04 12:01:15 +020010054 pipe_config->cpu_transcoder =
10055 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010056 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010057
Imre Deak2960bc92013-07-30 13:36:32 +030010058 /*
10059 * Sanitize sync polarity flags based on requested ones. If neither
10060 * positive or negative polarity is requested, treat this as meaning
10061 * negative polarity.
10062 */
10063 if (!(pipe_config->adjusted_mode.flags &
10064 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10065 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10066
10067 if (!(pipe_config->adjusted_mode.flags &
10068 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10069 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10070
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010071 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10072 * plane pixel format and any sink constraints into account. Returns the
10073 * source plane bpp so that dithering can be selected on mismatches
10074 * after encoders and crtc also have had their say. */
10075 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10076 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010077 if (plane_bpp < 0)
10078 goto fail;
10079
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010080 /*
10081 * Determine the real pipe dimensions. Note that stereo modes can
10082 * increase the actual pipe size due to the frame doubling and
10083 * insertion of additional space for blanks between the frame. This
10084 * is stored in the crtc timings. We use the requested mode to do this
10085 * computation to clearly distinguish it from the adjusted mode, which
10086 * can be changed by the connectors in the below retry loop.
10087 */
10088 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10089 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10090 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10091
Daniel Vettere29c22c2013-02-21 00:00:16 +010010092encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010093 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010094 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010095 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010096
Daniel Vetter135c81b2013-07-21 21:37:09 +020010097 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010098 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010099
Daniel Vetter7758a112012-07-08 19:40:39 +020010100 /* Pass our mode to the connectors and the CRTC to give them a chance to
10101 * adjust it according to limitations or connector properties, and also
10102 * a chance to reject the mode entirely.
10103 */
10104 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10105 base.head) {
10106
10107 if (&encoder->new_crtc->base != crtc)
10108 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010109
Daniel Vetterefea6e82013-07-21 21:36:59 +020010110 if (!(encoder->compute_config(encoder, pipe_config))) {
10111 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010112 goto fail;
10113 }
10114 }
10115
Daniel Vetterff9a6752013-06-01 17:16:21 +020010116 /* Set default port clock if not overwritten by the encoder. Needs to be
10117 * done afterwards in case the encoder adjusts the mode. */
10118 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010119 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10120 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010121
Daniel Vettera43f6e02013-06-07 23:10:32 +020010122 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010123 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010124 DRM_DEBUG_KMS("CRTC fixup failed\n");
10125 goto fail;
10126 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010127
10128 if (ret == RETRY) {
10129 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10130 ret = -EINVAL;
10131 goto fail;
10132 }
10133
10134 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10135 retry = false;
10136 goto encoder_retry;
10137 }
10138
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010139 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10140 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10141 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10142
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010143 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010144fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010145 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010146 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010147}
10148
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010149/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10150 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10151static void
10152intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10153 unsigned *prepare_pipes, unsigned *disable_pipes)
10154{
10155 struct intel_crtc *intel_crtc;
10156 struct drm_device *dev = crtc->dev;
10157 struct intel_encoder *encoder;
10158 struct intel_connector *connector;
10159 struct drm_crtc *tmp_crtc;
10160
10161 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10162
10163 /* Check which crtcs have changed outputs connected to them, these need
10164 * to be part of the prepare_pipes mask. We don't (yet) support global
10165 * modeset across multiple crtcs, so modeset_pipes will only have one
10166 * bit set at most. */
10167 list_for_each_entry(connector, &dev->mode_config.connector_list,
10168 base.head) {
10169 if (connector->base.encoder == &connector->new_encoder->base)
10170 continue;
10171
10172 if (connector->base.encoder) {
10173 tmp_crtc = connector->base.encoder->crtc;
10174
10175 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10176 }
10177
10178 if (connector->new_encoder)
10179 *prepare_pipes |=
10180 1 << connector->new_encoder->new_crtc->pipe;
10181 }
10182
10183 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10184 base.head) {
10185 if (encoder->base.crtc == &encoder->new_crtc->base)
10186 continue;
10187
10188 if (encoder->base.crtc) {
10189 tmp_crtc = encoder->base.crtc;
10190
10191 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10192 }
10193
10194 if (encoder->new_crtc)
10195 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10196 }
10197
Ville Syrjälä76688512014-01-10 11:28:06 +020010198 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010199 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010200 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010201 continue;
10202
Ville Syrjälä76688512014-01-10 11:28:06 +020010203 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010204 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010205 else
10206 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010207 }
10208
10209
10210 /* set_mode is also used to update properties on life display pipes. */
10211 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010212 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010213 *prepare_pipes |= 1 << intel_crtc->pipe;
10214
Daniel Vetterb6c51642013-04-12 18:48:43 +020010215 /*
10216 * For simplicity do a full modeset on any pipe where the output routing
10217 * changed. We could be more clever, but that would require us to be
10218 * more careful with calling the relevant encoder->mode_set functions.
10219 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010220 if (*prepare_pipes)
10221 *modeset_pipes = *prepare_pipes;
10222
10223 /* ... and mask these out. */
10224 *modeset_pipes &= ~(*disable_pipes);
10225 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010226
10227 /*
10228 * HACK: We don't (yet) fully support global modesets. intel_set_config
10229 * obies this rule, but the modeset restore mode of
10230 * intel_modeset_setup_hw_state does not.
10231 */
10232 *modeset_pipes &= 1 << intel_crtc->pipe;
10233 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010234
10235 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10236 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010237}
10238
Daniel Vetterea9d7582012-07-10 10:42:52 +020010239static bool intel_crtc_in_use(struct drm_crtc *crtc)
10240{
10241 struct drm_encoder *encoder;
10242 struct drm_device *dev = crtc->dev;
10243
10244 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10245 if (encoder->crtc == crtc)
10246 return true;
10247
10248 return false;
10249}
10250
10251static void
10252intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10253{
10254 struct intel_encoder *intel_encoder;
10255 struct intel_crtc *intel_crtc;
10256 struct drm_connector *connector;
10257
10258 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10259 base.head) {
10260 if (!intel_encoder->base.crtc)
10261 continue;
10262
10263 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10264
10265 if (prepare_pipes & (1 << intel_crtc->pipe))
10266 intel_encoder->connectors_active = false;
10267 }
10268
10269 intel_modeset_commit_output_state(dev);
10270
Ville Syrjälä76688512014-01-10 11:28:06 +020010271 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010272 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010273 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010274 WARN_ON(intel_crtc->new_config &&
10275 intel_crtc->new_config != &intel_crtc->config);
10276 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010277 }
10278
10279 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10280 if (!connector->encoder || !connector->encoder->crtc)
10281 continue;
10282
10283 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10284
10285 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010286 struct drm_property *dpms_property =
10287 dev->mode_config.dpms_property;
10288
Daniel Vetterea9d7582012-07-10 10:42:52 +020010289 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010290 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010291 dpms_property,
10292 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010293
10294 intel_encoder = to_intel_encoder(connector->encoder);
10295 intel_encoder->connectors_active = true;
10296 }
10297 }
10298
10299}
10300
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010301static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010302{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010303 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010304
10305 if (clock1 == clock2)
10306 return true;
10307
10308 if (!clock1 || !clock2)
10309 return false;
10310
10311 diff = abs(clock1 - clock2);
10312
10313 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10314 return true;
10315
10316 return false;
10317}
10318
Daniel Vetter25c5b262012-07-08 22:08:04 +020010319#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10320 list_for_each_entry((intel_crtc), \
10321 &(dev)->mode_config.crtc_list, \
10322 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010323 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010324
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010325static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010326intel_pipe_config_compare(struct drm_device *dev,
10327 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010328 struct intel_crtc_config *pipe_config)
10329{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010330#define PIPE_CONF_CHECK_X(name) \
10331 if (current_config->name != pipe_config->name) { \
10332 DRM_ERROR("mismatch in " #name " " \
10333 "(expected 0x%08x, found 0x%08x)\n", \
10334 current_config->name, \
10335 pipe_config->name); \
10336 return false; \
10337 }
10338
Daniel Vetter08a24032013-04-19 11:25:34 +020010339#define PIPE_CONF_CHECK_I(name) \
10340 if (current_config->name != pipe_config->name) { \
10341 DRM_ERROR("mismatch in " #name " " \
10342 "(expected %i, found %i)\n", \
10343 current_config->name, \
10344 pipe_config->name); \
10345 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010346 }
10347
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010348#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10349 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010350 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010351 "(expected %i, found %i)\n", \
10352 current_config->name & (mask), \
10353 pipe_config->name & (mask)); \
10354 return false; \
10355 }
10356
Ville Syrjälä5e550652013-09-06 23:29:07 +030010357#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10358 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10359 DRM_ERROR("mismatch in " #name " " \
10360 "(expected %i, found %i)\n", \
10361 current_config->name, \
10362 pipe_config->name); \
10363 return false; \
10364 }
10365
Daniel Vetterbb760062013-06-06 14:55:52 +020010366#define PIPE_CONF_QUIRK(quirk) \
10367 ((current_config->quirks | pipe_config->quirks) & (quirk))
10368
Daniel Vettereccb1402013-05-22 00:50:22 +020010369 PIPE_CONF_CHECK_I(cpu_transcoder);
10370
Daniel Vetter08a24032013-04-19 11:25:34 +020010371 PIPE_CONF_CHECK_I(has_pch_encoder);
10372 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010373 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10374 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10375 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10376 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10377 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010378
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010379 PIPE_CONF_CHECK_I(has_dp_encoder);
10380 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10381 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10382 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10383 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10384 PIPE_CONF_CHECK_I(dp_m_n.tu);
10385
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010386 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10387 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10388 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10389 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10390 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10391 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10392
10393 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10394 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10395 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10396 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10397 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10398 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10399
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010400 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010401 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010402 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10403 IS_VALLEYVIEW(dev))
10404 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010405
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010406 PIPE_CONF_CHECK_I(has_audio);
10407
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010408 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10409 DRM_MODE_FLAG_INTERLACE);
10410
Daniel Vetterbb760062013-06-06 14:55:52 +020010411 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10412 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10413 DRM_MODE_FLAG_PHSYNC);
10414 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10415 DRM_MODE_FLAG_NHSYNC);
10416 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10417 DRM_MODE_FLAG_PVSYNC);
10418 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10419 DRM_MODE_FLAG_NVSYNC);
10420 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010421
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010422 PIPE_CONF_CHECK_I(pipe_src_w);
10423 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010424
Daniel Vetter99535992014-04-13 12:00:33 +020010425 /*
10426 * FIXME: BIOS likes to set up a cloned config with lvds+external
10427 * screen. Since we don't yet re-compute the pipe config when moving
10428 * just the lvds port away to another pipe the sw tracking won't match.
10429 *
10430 * Proper atomic modesets with recomputed global state will fix this.
10431 * Until then just don't check gmch state for inherited modes.
10432 */
10433 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10434 PIPE_CONF_CHECK_I(gmch_pfit.control);
10435 /* pfit ratios are autocomputed by the hw on gen4+ */
10436 if (INTEL_INFO(dev)->gen < 4)
10437 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10438 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10439 }
10440
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010441 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10442 if (current_config->pch_pfit.enabled) {
10443 PIPE_CONF_CHECK_I(pch_pfit.pos);
10444 PIPE_CONF_CHECK_I(pch_pfit.size);
10445 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010446
Jesse Barnese59150d2014-01-07 13:30:45 -080010447 /* BDW+ don't expose a synchronous way to read the state */
10448 if (IS_HASWELL(dev))
10449 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010450
Ville Syrjälä282740f2013-09-04 18:30:03 +030010451 PIPE_CONF_CHECK_I(double_wide);
10452
Daniel Vetter26804af2014-06-25 22:01:55 +030010453 PIPE_CONF_CHECK_X(ddi_pll_sel);
10454
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010455 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010456 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010457 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010458 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10459 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010460 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010461
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010462 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10463 PIPE_CONF_CHECK_I(pipe_bpp);
10464
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010465 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10466 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010467
Daniel Vetter66e985c2013-06-05 13:34:20 +020010468#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010469#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010470#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010471#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010472#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010473
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010474 return true;
10475}
10476
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010477static void
10478check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010479{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010480 struct intel_connector *connector;
10481
10482 list_for_each_entry(connector, &dev->mode_config.connector_list,
10483 base.head) {
10484 /* This also checks the encoder/connector hw state with the
10485 * ->get_hw_state callbacks. */
10486 intel_connector_check_state(connector);
10487
10488 WARN(&connector->new_encoder->base != connector->base.encoder,
10489 "connector's staged encoder doesn't match current encoder\n");
10490 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010491}
10492
10493static void
10494check_encoder_state(struct drm_device *dev)
10495{
10496 struct intel_encoder *encoder;
10497 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010498
10499 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10500 base.head) {
10501 bool enabled = false;
10502 bool active = false;
10503 enum pipe pipe, tracked_pipe;
10504
10505 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10506 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010507 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010508
10509 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10510 "encoder's stage crtc doesn't match current crtc\n");
10511 WARN(encoder->connectors_active && !encoder->base.crtc,
10512 "encoder's active_connectors set, but no crtc\n");
10513
10514 list_for_each_entry(connector, &dev->mode_config.connector_list,
10515 base.head) {
10516 if (connector->base.encoder != &encoder->base)
10517 continue;
10518 enabled = true;
10519 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10520 active = true;
10521 }
10522 WARN(!!encoder->base.crtc != enabled,
10523 "encoder's enabled state mismatch "
10524 "(expected %i, found %i)\n",
10525 !!encoder->base.crtc, enabled);
10526 WARN(active && !encoder->base.crtc,
10527 "active encoder with no crtc\n");
10528
10529 WARN(encoder->connectors_active != active,
10530 "encoder's computed active state doesn't match tracked active state "
10531 "(expected %i, found %i)\n", active, encoder->connectors_active);
10532
10533 active = encoder->get_hw_state(encoder, &pipe);
10534 WARN(active != encoder->connectors_active,
10535 "encoder's hw state doesn't match sw tracking "
10536 "(expected %i, found %i)\n",
10537 encoder->connectors_active, active);
10538
10539 if (!encoder->base.crtc)
10540 continue;
10541
10542 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10543 WARN(active && pipe != tracked_pipe,
10544 "active encoder's pipe doesn't match"
10545 "(expected %i, found %i)\n",
10546 tracked_pipe, pipe);
10547
10548 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010549}
10550
10551static void
10552check_crtc_state(struct drm_device *dev)
10553{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010555 struct intel_crtc *crtc;
10556 struct intel_encoder *encoder;
10557 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010558
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010559 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010560 bool enabled = false;
10561 bool active = false;
10562
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010563 memset(&pipe_config, 0, sizeof(pipe_config));
10564
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010565 DRM_DEBUG_KMS("[CRTC:%d]\n",
10566 crtc->base.base.id);
10567
10568 WARN(crtc->active && !crtc->base.enabled,
10569 "active crtc, but not enabled in sw tracking\n");
10570
10571 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10572 base.head) {
10573 if (encoder->base.crtc != &crtc->base)
10574 continue;
10575 enabled = true;
10576 if (encoder->connectors_active)
10577 active = true;
10578 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010579
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010580 WARN(active != crtc->active,
10581 "crtc's computed active state doesn't match tracked active state "
10582 "(expected %i, found %i)\n", active, crtc->active);
10583 WARN(enabled != crtc->base.enabled,
10584 "crtc's computed enabled state doesn't match tracked enabled state "
10585 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10586
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010587 active = dev_priv->display.get_pipe_config(crtc,
10588 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010589
10590 /* hw state is inconsistent with the pipe A quirk */
10591 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10592 active = crtc->active;
10593
Daniel Vetter6c49f242013-06-06 12:45:25 +020010594 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10595 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010596 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010597 if (encoder->base.crtc != &crtc->base)
10598 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010599 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010600 encoder->get_config(encoder, &pipe_config);
10601 }
10602
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010603 WARN(crtc->active != active,
10604 "crtc active state doesn't match with hw state "
10605 "(expected %i, found %i)\n", crtc->active, active);
10606
Daniel Vetterc0b03412013-05-28 12:05:54 +020010607 if (active &&
10608 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10609 WARN(1, "pipe state doesn't match!\n");
10610 intel_dump_pipe_config(crtc, &pipe_config,
10611 "[hw state]");
10612 intel_dump_pipe_config(crtc, &crtc->config,
10613 "[sw state]");
10614 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010615 }
10616}
10617
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010618static void
10619check_shared_dpll_state(struct drm_device *dev)
10620{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010621 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010622 struct intel_crtc *crtc;
10623 struct intel_dpll_hw_state dpll_hw_state;
10624 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010625
10626 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10627 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10628 int enabled_crtcs = 0, active_crtcs = 0;
10629 bool active;
10630
10631 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10632
10633 DRM_DEBUG_KMS("%s\n", pll->name);
10634
10635 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10636
10637 WARN(pll->active > pll->refcount,
10638 "more active pll users than references: %i vs %i\n",
10639 pll->active, pll->refcount);
10640 WARN(pll->active && !pll->on,
10641 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010642 WARN(pll->on && !pll->active,
10643 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010644 WARN(pll->on != active,
10645 "pll on state mismatch (expected %i, found %i)\n",
10646 pll->on, active);
10647
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010648 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010649 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10650 enabled_crtcs++;
10651 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10652 active_crtcs++;
10653 }
10654 WARN(pll->active != active_crtcs,
10655 "pll active crtcs mismatch (expected %i, found %i)\n",
10656 pll->active, active_crtcs);
10657 WARN(pll->refcount != enabled_crtcs,
10658 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10659 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010660
10661 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10662 sizeof(dpll_hw_state)),
10663 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010664 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010665}
10666
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010667void
10668intel_modeset_check_state(struct drm_device *dev)
10669{
10670 check_connector_state(dev);
10671 check_encoder_state(dev);
10672 check_crtc_state(dev);
10673 check_shared_dpll_state(dev);
10674}
10675
Ville Syrjälä18442d02013-09-13 16:00:08 +030010676void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10677 int dotclock)
10678{
10679 /*
10680 * FDI already provided one idea for the dotclock.
10681 * Yell if the encoder disagrees.
10682 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010683 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010684 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010685 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010686}
10687
Ville Syrjälä80715b22014-05-15 20:23:23 +030010688static void update_scanline_offset(struct intel_crtc *crtc)
10689{
10690 struct drm_device *dev = crtc->base.dev;
10691
10692 /*
10693 * The scanline counter increments at the leading edge of hsync.
10694 *
10695 * On most platforms it starts counting from vtotal-1 on the
10696 * first active line. That means the scanline counter value is
10697 * always one less than what we would expect. Ie. just after
10698 * start of vblank, which also occurs at start of hsync (on the
10699 * last active line), the scanline counter will read vblank_start-1.
10700 *
10701 * On gen2 the scanline counter starts counting from 1 instead
10702 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10703 * to keep the value positive), instead of adding one.
10704 *
10705 * On HSW+ the behaviour of the scanline counter depends on the output
10706 * type. For DP ports it behaves like most other platforms, but on HDMI
10707 * there's an extra 1 line difference. So we need to add two instead of
10708 * one to the value.
10709 */
10710 if (IS_GEN2(dev)) {
10711 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10712 int vtotal;
10713
10714 vtotal = mode->crtc_vtotal;
10715 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10716 vtotal /= 2;
10717
10718 crtc->scanline_offset = vtotal - 1;
10719 } else if (HAS_DDI(dev) &&
10720 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10721 crtc->scanline_offset = 2;
10722 } else
10723 crtc->scanline_offset = 1;
10724}
10725
Daniel Vetterf30da182013-04-11 20:22:50 +020010726static int __intel_set_mode(struct drm_crtc *crtc,
10727 struct drm_display_mode *mode,
10728 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010729{
10730 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010731 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010732 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010733 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010734 struct intel_crtc *intel_crtc;
10735 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010736 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010737
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010738 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010739 if (!saved_mode)
10740 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010741
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010742 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010743 &prepare_pipes, &disable_pipes);
10744
Tim Gardner3ac18232012-12-07 07:54:26 -070010745 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010746
Daniel Vetter25c5b262012-07-08 22:08:04 +020010747 /* Hack: Because we don't (yet) support global modeset on multiple
10748 * crtcs, we don't keep track of the new mode for more than one crtc.
10749 * Hence simply check whether any bit is set in modeset_pipes in all the
10750 * pieces of code that are not yet converted to deal with mutliple crtcs
10751 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010752 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010753 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010754 if (IS_ERR(pipe_config)) {
10755 ret = PTR_ERR(pipe_config);
10756 pipe_config = NULL;
10757
Tim Gardner3ac18232012-12-07 07:54:26 -070010758 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010759 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010760 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10761 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010762 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010763 }
10764
Jesse Barnes30a970c2013-11-04 13:48:12 -080010765 /*
10766 * See if the config requires any additional preparation, e.g.
10767 * to adjust global state with pipes off. We need to do this
10768 * here so we can get the modeset_pipe updated config for the new
10769 * mode set on this crtc. For other crtcs we need to use the
10770 * adjusted_mode bits in the crtc directly.
10771 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010772 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010773 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010774
Ville Syrjäläc164f832013-11-05 22:34:12 +020010775 /* may have added more to prepare_pipes than we should */
10776 prepare_pipes &= ~disable_pipes;
10777 }
10778
Daniel Vetter460da9162013-03-27 00:44:51 +010010779 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10780 intel_crtc_disable(&intel_crtc->base);
10781
Daniel Vetterea9d7582012-07-10 10:42:52 +020010782 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10783 if (intel_crtc->base.enabled)
10784 dev_priv->display.crtc_disable(&intel_crtc->base);
10785 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010786
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010787 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10788 * to set it here already despite that we pass it down the callchain.
10789 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010790 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010791 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010792 /* mode_set/enable/disable functions rely on a correct pipe
10793 * config. */
10794 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010795 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010796
10797 /*
10798 * Calculate and store various constants which
10799 * are later needed by vblank and swap-completion
10800 * timestamping. They are derived from true hwmode.
10801 */
10802 drm_calc_timestamping_constants(crtc,
10803 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010804 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010805
Daniel Vetterea9d7582012-07-10 10:42:52 +020010806 /* Only after disabling all output pipelines that will be changed can we
10807 * update the the output configuration. */
10808 intel_modeset_update_state(dev, prepare_pipes);
10809
Daniel Vetter47fab732012-10-26 10:58:18 +020010810 if (dev_priv->display.modeset_global_resources)
10811 dev_priv->display.modeset_global_resources(dev);
10812
Daniel Vettera6778b32012-07-02 09:56:42 +020010813 /* Set up the DPLL and any encoders state that needs to adjust or depend
10814 * on the DPLL.
10815 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010816 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010817 struct drm_framebuffer *old_fb = crtc->primary->fb;
10818 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10819 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010820
10821 mutex_lock(&dev->struct_mutex);
10822 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010823 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010824 NULL);
10825 if (ret != 0) {
10826 DRM_ERROR("pin & fence failed\n");
10827 mutex_unlock(&dev->struct_mutex);
10828 goto done;
10829 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010830 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010831 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010832 i915_gem_track_fb(old_obj, obj,
10833 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010834 mutex_unlock(&dev->struct_mutex);
10835
10836 crtc->primary->fb = fb;
10837 crtc->x = x;
10838 crtc->y = y;
10839
Daniel Vetter4271b752014-04-24 23:55:00 +020010840 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10841 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010842 if (ret)
10843 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010844 }
10845
10846 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010847 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10848 update_scanline_offset(intel_crtc);
10849
Daniel Vetter25c5b262012-07-08 22:08:04 +020010850 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010851 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010852
Daniel Vettera6778b32012-07-02 09:56:42 +020010853 /* FIXME: add subpixel order */
10854done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010855 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010856 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010857
Tim Gardner3ac18232012-12-07 07:54:26 -070010858out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010859 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010860 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010861 return ret;
10862}
10863
Damien Lespiaue7457a92013-08-08 22:28:59 +010010864static int intel_set_mode(struct drm_crtc *crtc,
10865 struct drm_display_mode *mode,
10866 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010867{
10868 int ret;
10869
10870 ret = __intel_set_mode(crtc, mode, x, y, fb);
10871
10872 if (ret == 0)
10873 intel_modeset_check_state(crtc->dev);
10874
10875 return ret;
10876}
10877
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010878void intel_crtc_restore_mode(struct drm_crtc *crtc)
10879{
Matt Roperf4510a22014-04-01 15:22:40 -070010880 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010881}
10882
Daniel Vetter25c5b262012-07-08 22:08:04 +020010883#undef for_each_intel_crtc_masked
10884
Daniel Vetterd9e55602012-07-04 22:16:09 +020010885static void intel_set_config_free(struct intel_set_config *config)
10886{
10887 if (!config)
10888 return;
10889
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010890 kfree(config->save_connector_encoders);
10891 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010892 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010893 kfree(config);
10894}
10895
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010896static int intel_set_config_save_state(struct drm_device *dev,
10897 struct intel_set_config *config)
10898{
Ville Syrjälä76688512014-01-10 11:28:06 +020010899 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010900 struct drm_encoder *encoder;
10901 struct drm_connector *connector;
10902 int count;
10903
Ville Syrjälä76688512014-01-10 11:28:06 +020010904 config->save_crtc_enabled =
10905 kcalloc(dev->mode_config.num_crtc,
10906 sizeof(bool), GFP_KERNEL);
10907 if (!config->save_crtc_enabled)
10908 return -ENOMEM;
10909
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010910 config->save_encoder_crtcs =
10911 kcalloc(dev->mode_config.num_encoder,
10912 sizeof(struct drm_crtc *), GFP_KERNEL);
10913 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010914 return -ENOMEM;
10915
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010916 config->save_connector_encoders =
10917 kcalloc(dev->mode_config.num_connector,
10918 sizeof(struct drm_encoder *), GFP_KERNEL);
10919 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010920 return -ENOMEM;
10921
10922 /* Copy data. Note that driver private data is not affected.
10923 * Should anything bad happen only the expected state is
10924 * restored, not the drivers personal bookkeeping.
10925 */
10926 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010927 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010928 config->save_crtc_enabled[count++] = crtc->enabled;
10929 }
10930
10931 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010932 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010933 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010934 }
10935
10936 count = 0;
10937 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010938 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010939 }
10940
10941 return 0;
10942}
10943
10944static void intel_set_config_restore_state(struct drm_device *dev,
10945 struct intel_set_config *config)
10946{
Ville Syrjälä76688512014-01-10 11:28:06 +020010947 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010948 struct intel_encoder *encoder;
10949 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010950 int count;
10951
10952 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010953 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010954 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010955
10956 if (crtc->new_enabled)
10957 crtc->new_config = &crtc->config;
10958 else
10959 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010960 }
10961
10962 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010963 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10964 encoder->new_crtc =
10965 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010966 }
10967
10968 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010969 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10970 connector->new_encoder =
10971 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010972 }
10973}
10974
Imre Deake3de42b2013-05-03 19:44:07 +020010975static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010976is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010977{
10978 int i;
10979
Chris Wilson2e57f472013-07-17 12:14:40 +010010980 if (set->num_connectors == 0)
10981 return false;
10982
10983 if (WARN_ON(set->connectors == NULL))
10984 return false;
10985
10986 for (i = 0; i < set->num_connectors; i++)
10987 if (set->connectors[i]->encoder &&
10988 set->connectors[i]->encoder->crtc == set->crtc &&
10989 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010990 return true;
10991
10992 return false;
10993}
10994
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010995static void
10996intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10997 struct intel_set_config *config)
10998{
10999
11000 /* We should be able to check here if the fb has the same properties
11001 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011002 if (is_crtc_connector_off(set)) {
11003 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011004 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011005 /*
11006 * If we have no fb, we can only flip as long as the crtc is
11007 * active, otherwise we need a full mode set. The crtc may
11008 * be active if we've only disabled the primary plane, or
11009 * in fastboot situations.
11010 */
Matt Roperf4510a22014-04-01 15:22:40 -070011011 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011012 struct intel_crtc *intel_crtc =
11013 to_intel_crtc(set->crtc);
11014
Matt Roper3b150f02014-05-29 08:06:53 -070011015 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011016 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11017 config->fb_changed = true;
11018 } else {
11019 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11020 config->mode_changed = true;
11021 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011022 } else if (set->fb == NULL) {
11023 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011024 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011025 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011026 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011027 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011028 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011029 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011030 }
11031
Daniel Vetter835c5872012-07-10 18:11:08 +020011032 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011033 config->fb_changed = true;
11034
11035 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11036 DRM_DEBUG_KMS("modes are different, full mode set\n");
11037 drm_mode_debug_printmodeline(&set->crtc->mode);
11038 drm_mode_debug_printmodeline(set->mode);
11039 config->mode_changed = true;
11040 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011041
11042 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11043 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011044}
11045
Daniel Vetter2e431052012-07-04 22:42:15 +020011046static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011047intel_modeset_stage_output_state(struct drm_device *dev,
11048 struct drm_mode_set *set,
11049 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011050{
Daniel Vetter9a935852012-07-05 22:34:27 +020011051 struct intel_connector *connector;
11052 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011053 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011054 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011055
Damien Lespiau9abdda72013-02-13 13:29:23 +000011056 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011057 * of connectors. For paranoia, double-check this. */
11058 WARN_ON(!set->fb && (set->num_connectors != 0));
11059 WARN_ON(set->fb && (set->num_connectors == 0));
11060
Daniel Vetter9a935852012-07-05 22:34:27 +020011061 list_for_each_entry(connector, &dev->mode_config.connector_list,
11062 base.head) {
11063 /* Otherwise traverse passed in connector list and get encoders
11064 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011065 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011066 if (set->connectors[ro] == &connector->base) {
11067 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020011068 break;
11069 }
11070 }
11071
Daniel Vetter9a935852012-07-05 22:34:27 +020011072 /* If we disable the crtc, disable all its connectors. Also, if
11073 * the connector is on the changing crtc but not on the new
11074 * connector list, disable it. */
11075 if ((!set->fb || ro == set->num_connectors) &&
11076 connector->base.encoder &&
11077 connector->base.encoder->crtc == set->crtc) {
11078 connector->new_encoder = NULL;
11079
11080 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11081 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011082 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011083 }
11084
11085
11086 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011087 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011088 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011089 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011090 }
11091 /* connector->new_encoder is now updated for all connectors. */
11092
11093 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011094 list_for_each_entry(connector, &dev->mode_config.connector_list,
11095 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011096 struct drm_crtc *new_crtc;
11097
Daniel Vetter9a935852012-07-05 22:34:27 +020011098 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011099 continue;
11100
Daniel Vetter9a935852012-07-05 22:34:27 +020011101 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011102
11103 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011104 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011105 new_crtc = set->crtc;
11106 }
11107
11108 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011109 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11110 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011111 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011112 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011113 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
11114
11115 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11116 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011117 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011118 new_crtc->base.id);
11119 }
11120
11121 /* Check for any encoders that needs to be disabled. */
11122 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11123 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011124 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011125 list_for_each_entry(connector,
11126 &dev->mode_config.connector_list,
11127 base.head) {
11128 if (connector->new_encoder == encoder) {
11129 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011130 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011131 }
11132 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011133
11134 if (num_connectors == 0)
11135 encoder->new_crtc = NULL;
11136 else if (num_connectors > 1)
11137 return -EINVAL;
11138
Daniel Vetter9a935852012-07-05 22:34:27 +020011139 /* Only now check for crtc changes so we don't miss encoders
11140 * that will be disabled. */
11141 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011142 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011143 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011144 }
11145 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011146 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011147
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011148 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011149 crtc->new_enabled = false;
11150
11151 list_for_each_entry(encoder,
11152 &dev->mode_config.encoder_list,
11153 base.head) {
11154 if (encoder->new_crtc == crtc) {
11155 crtc->new_enabled = true;
11156 break;
11157 }
11158 }
11159
11160 if (crtc->new_enabled != crtc->base.enabled) {
11161 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11162 crtc->new_enabled ? "en" : "dis");
11163 config->mode_changed = true;
11164 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011165
11166 if (crtc->new_enabled)
11167 crtc->new_config = &crtc->config;
11168 else
11169 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011170 }
11171
Daniel Vetter2e431052012-07-04 22:42:15 +020011172 return 0;
11173}
11174
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011175static void disable_crtc_nofb(struct intel_crtc *crtc)
11176{
11177 struct drm_device *dev = crtc->base.dev;
11178 struct intel_encoder *encoder;
11179 struct intel_connector *connector;
11180
11181 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11182 pipe_name(crtc->pipe));
11183
11184 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11185 if (connector->new_encoder &&
11186 connector->new_encoder->new_crtc == crtc)
11187 connector->new_encoder = NULL;
11188 }
11189
11190 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11191 if (encoder->new_crtc == crtc)
11192 encoder->new_crtc = NULL;
11193 }
11194
11195 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011196 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011197}
11198
Daniel Vetter2e431052012-07-04 22:42:15 +020011199static int intel_crtc_set_config(struct drm_mode_set *set)
11200{
11201 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011202 struct drm_mode_set save_set;
11203 struct intel_set_config *config;
11204 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011205
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011206 BUG_ON(!set);
11207 BUG_ON(!set->crtc);
11208 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011209
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011210 /* Enforce sane interface api - has been abused by the fb helper. */
11211 BUG_ON(!set->mode && set->fb);
11212 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011213
Daniel Vetter2e431052012-07-04 22:42:15 +020011214 if (set->fb) {
11215 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11216 set->crtc->base.id, set->fb->base.id,
11217 (int)set->num_connectors, set->x, set->y);
11218 } else {
11219 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011220 }
11221
11222 dev = set->crtc->dev;
11223
11224 ret = -ENOMEM;
11225 config = kzalloc(sizeof(*config), GFP_KERNEL);
11226 if (!config)
11227 goto out_config;
11228
11229 ret = intel_set_config_save_state(dev, config);
11230 if (ret)
11231 goto out_config;
11232
11233 save_set.crtc = set->crtc;
11234 save_set.mode = &set->crtc->mode;
11235 save_set.x = set->crtc->x;
11236 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011237 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011238
11239 /* Compute whether we need a full modeset, only an fb base update or no
11240 * change at all. In the future we might also check whether only the
11241 * mode changed, e.g. for LVDS where we only change the panel fitter in
11242 * such cases. */
11243 intel_set_config_compute_mode_changes(set, config);
11244
Daniel Vetter9a935852012-07-05 22:34:27 +020011245 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011246 if (ret)
11247 goto fail;
11248
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011249 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011250 ret = intel_set_mode(set->crtc, set->mode,
11251 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011252 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011253 struct drm_i915_private *dev_priv = dev->dev_private;
11254 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11255
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011256 intel_crtc_wait_for_pending_flips(set->crtc);
11257
Daniel Vetter4f660f42012-07-02 09:47:37 +020011258 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011259 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011260
11261 /*
11262 * We need to make sure the primary plane is re-enabled if it
11263 * has previously been turned off.
11264 */
11265 if (!intel_crtc->primary_enabled && ret == 0) {
11266 WARN_ON(!intel_crtc->active);
11267 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11268 intel_crtc->pipe);
11269 }
11270
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011271 /*
11272 * In the fastboot case this may be our only check of the
11273 * state after boot. It would be better to only do it on
11274 * the first update, but we don't have a nice way of doing that
11275 * (and really, set_config isn't used much for high freq page
11276 * flipping, so increasing its cost here shouldn't be a big
11277 * deal).
11278 */
Jani Nikulad330a952014-01-21 11:24:25 +020011279 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011280 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011281 }
11282
Chris Wilson2d05eae2013-05-03 17:36:25 +010011283 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011284 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11285 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011286fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011287 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011288
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011289 /*
11290 * HACK: if the pipe was on, but we didn't have a framebuffer,
11291 * force the pipe off to avoid oopsing in the modeset code
11292 * due to fb==NULL. This should only happen during boot since
11293 * we don't yet reconstruct the FB from the hardware state.
11294 */
11295 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11296 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11297
Chris Wilson2d05eae2013-05-03 17:36:25 +010011298 /* Try to restore the config */
11299 if (config->mode_changed &&
11300 intel_set_mode(save_set.crtc, save_set.mode,
11301 save_set.x, save_set.y, save_set.fb))
11302 DRM_ERROR("failed to restore config after modeset failure\n");
11303 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011304
Daniel Vetterd9e55602012-07-04 22:16:09 +020011305out_config:
11306 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011307 return ret;
11308}
11309
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011310static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011311 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011312 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011313 .destroy = intel_crtc_destroy,
11314 .page_flip = intel_crtc_page_flip,
11315};
11316
Daniel Vetter53589012013-06-05 13:34:16 +020011317static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11318 struct intel_shared_dpll *pll,
11319 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011320{
Daniel Vetter53589012013-06-05 13:34:16 +020011321 uint32_t val;
11322
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011323 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11324 return false;
11325
Daniel Vetter53589012013-06-05 13:34:16 +020011326 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011327 hw_state->dpll = val;
11328 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11329 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011330
11331 return val & DPLL_VCO_ENABLE;
11332}
11333
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011334static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11335 struct intel_shared_dpll *pll)
11336{
11337 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11338 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11339}
11340
Daniel Vettere7b903d2013-06-05 13:34:14 +020011341static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11342 struct intel_shared_dpll *pll)
11343{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011344 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011345 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011346
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011347 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11348
11349 /* Wait for the clocks to stabilize. */
11350 POSTING_READ(PCH_DPLL(pll->id));
11351 udelay(150);
11352
11353 /* The pixel multiplier can only be updated once the
11354 * DPLL is enabled and the clocks are stable.
11355 *
11356 * So write it again.
11357 */
11358 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11359 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011360 udelay(200);
11361}
11362
11363static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11364 struct intel_shared_dpll *pll)
11365{
11366 struct drm_device *dev = dev_priv->dev;
11367 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011368
11369 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011370 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011371 if (intel_crtc_to_shared_dpll(crtc) == pll)
11372 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11373 }
11374
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011375 I915_WRITE(PCH_DPLL(pll->id), 0);
11376 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011377 udelay(200);
11378}
11379
Daniel Vetter46edb022013-06-05 13:34:12 +020011380static char *ibx_pch_dpll_names[] = {
11381 "PCH DPLL A",
11382 "PCH DPLL B",
11383};
11384
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011385static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011386{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011387 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011388 int i;
11389
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011390 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011391
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011392 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011393 dev_priv->shared_dplls[i].id = i;
11394 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011395 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011396 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11397 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011398 dev_priv->shared_dplls[i].get_hw_state =
11399 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011400 }
11401}
11402
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011403static void intel_shared_dpll_init(struct drm_device *dev)
11404{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011405 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011406
Daniel Vetter9cd86932014-06-25 22:01:57 +030011407 if (HAS_DDI(dev))
11408 intel_ddi_pll_init(dev);
11409 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011410 ibx_pch_dpll_init(dev);
11411 else
11412 dev_priv->num_shared_dpll = 0;
11413
11414 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011415}
11416
Matt Roper465c1202014-05-29 08:06:54 -070011417static int
11418intel_primary_plane_disable(struct drm_plane *plane)
11419{
11420 struct drm_device *dev = plane->dev;
11421 struct drm_i915_private *dev_priv = dev->dev_private;
11422 struct intel_plane *intel_plane = to_intel_plane(plane);
11423 struct intel_crtc *intel_crtc;
11424
11425 if (!plane->fb)
11426 return 0;
11427
11428 BUG_ON(!plane->crtc);
11429
11430 intel_crtc = to_intel_crtc(plane->crtc);
11431
11432 /*
11433 * Even though we checked plane->fb above, it's still possible that
11434 * the primary plane has been implicitly disabled because the crtc
11435 * coordinates given weren't visible, or because we detected
11436 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11437 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11438 * In either case, we need to unpin the FB and let the fb pointer get
11439 * updated, but otherwise we don't need to touch the hardware.
11440 */
11441 if (!intel_crtc->primary_enabled)
11442 goto disable_unpin;
11443
11444 intel_crtc_wait_for_pending_flips(plane->crtc);
11445 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11446 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011447disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011448 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011449 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011450 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011451 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011452 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011453 plane->fb = NULL;
11454
11455 return 0;
11456}
11457
11458static int
11459intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11460 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11461 unsigned int crtc_w, unsigned int crtc_h,
11462 uint32_t src_x, uint32_t src_y,
11463 uint32_t src_w, uint32_t src_h)
11464{
11465 struct drm_device *dev = crtc->dev;
11466 struct drm_i915_private *dev_priv = dev->dev_private;
11467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11468 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011469 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11470 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011471 struct drm_rect dest = {
11472 /* integer pixels */
11473 .x1 = crtc_x,
11474 .y1 = crtc_y,
11475 .x2 = crtc_x + crtc_w,
11476 .y2 = crtc_y + crtc_h,
11477 };
11478 struct drm_rect src = {
11479 /* 16.16 fixed point */
11480 .x1 = src_x,
11481 .y1 = src_y,
11482 .x2 = src_x + src_w,
11483 .y2 = src_y + src_h,
11484 };
11485 const struct drm_rect clip = {
11486 /* integer pixels */
11487 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11488 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11489 };
11490 bool visible;
11491 int ret;
11492
11493 ret = drm_plane_helper_check_update(plane, crtc, fb,
11494 &src, &dest, &clip,
11495 DRM_PLANE_HELPER_NO_SCALING,
11496 DRM_PLANE_HELPER_NO_SCALING,
11497 false, true, &visible);
11498
11499 if (ret)
11500 return ret;
11501
11502 /*
11503 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11504 * updating the fb pointer, and returning without touching the
11505 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11506 * turn on the display with all planes setup as desired.
11507 */
11508 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011509 mutex_lock(&dev->struct_mutex);
11510
Matt Roper465c1202014-05-29 08:06:54 -070011511 /*
11512 * If we already called setplane while the crtc was disabled,
11513 * we may have an fb pinned; unpin it.
11514 */
11515 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011516 intel_unpin_fb_obj(old_obj);
11517
11518 i915_gem_track_fb(old_obj, obj,
11519 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011520
11521 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011522 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11523 mutex_unlock(&dev->struct_mutex);
11524
11525 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011526 }
11527
11528 intel_crtc_wait_for_pending_flips(crtc);
11529
11530 /*
11531 * If clipping results in a non-visible primary plane, we'll disable
11532 * the primary plane. Note that this is a bit different than what
11533 * happens if userspace explicitly disables the plane by passing fb=0
11534 * because plane->fb still gets set and pinned.
11535 */
11536 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011537 mutex_lock(&dev->struct_mutex);
11538
Matt Roper465c1202014-05-29 08:06:54 -070011539 /*
11540 * Try to pin the new fb first so that we can bail out if we
11541 * fail.
11542 */
11543 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011544 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011545 if (ret) {
11546 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011547 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011548 }
Matt Roper465c1202014-05-29 08:06:54 -070011549 }
11550
Daniel Vettera071fa02014-06-18 23:28:09 +020011551 i915_gem_track_fb(old_obj, obj,
11552 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11553
Matt Roper465c1202014-05-29 08:06:54 -070011554 if (intel_crtc->primary_enabled)
11555 intel_disable_primary_hw_plane(dev_priv,
11556 intel_plane->plane,
11557 intel_plane->pipe);
11558
11559
11560 if (plane->fb != fb)
11561 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011562 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011563
Matt Roper4c345742014-07-09 16:22:10 -070011564 mutex_unlock(&dev->struct_mutex);
11565
Matt Roper465c1202014-05-29 08:06:54 -070011566 return 0;
11567 }
11568
11569 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11570 if (ret)
11571 return ret;
11572
11573 if (!intel_crtc->primary_enabled)
11574 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11575 intel_crtc->pipe);
11576
11577 return 0;
11578}
11579
Matt Roper3d7d6512014-06-10 08:28:13 -070011580/* Common destruction function for both primary and cursor planes */
11581static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011582{
11583 struct intel_plane *intel_plane = to_intel_plane(plane);
11584 drm_plane_cleanup(plane);
11585 kfree(intel_plane);
11586}
11587
11588static const struct drm_plane_funcs intel_primary_plane_funcs = {
11589 .update_plane = intel_primary_plane_setplane,
11590 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011591 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011592};
11593
11594static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11595 int pipe)
11596{
11597 struct intel_plane *primary;
11598 const uint32_t *intel_primary_formats;
11599 int num_formats;
11600
11601 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11602 if (primary == NULL)
11603 return NULL;
11604
11605 primary->can_scale = false;
11606 primary->max_downscale = 1;
11607 primary->pipe = pipe;
11608 primary->plane = pipe;
11609 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11610 primary->plane = !pipe;
11611
11612 if (INTEL_INFO(dev)->gen <= 3) {
11613 intel_primary_formats = intel_primary_formats_gen2;
11614 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11615 } else {
11616 intel_primary_formats = intel_primary_formats_gen4;
11617 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11618 }
11619
11620 drm_universal_plane_init(dev, &primary->base, 0,
11621 &intel_primary_plane_funcs,
11622 intel_primary_formats, num_formats,
11623 DRM_PLANE_TYPE_PRIMARY);
11624 return &primary->base;
11625}
11626
Matt Roper3d7d6512014-06-10 08:28:13 -070011627static int
11628intel_cursor_plane_disable(struct drm_plane *plane)
11629{
11630 if (!plane->fb)
11631 return 0;
11632
11633 BUG_ON(!plane->crtc);
11634
11635 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11636}
11637
11638static int
11639intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11640 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11641 unsigned int crtc_w, unsigned int crtc_h,
11642 uint32_t src_x, uint32_t src_y,
11643 uint32_t src_w, uint32_t src_h)
11644{
11645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11646 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11647 struct drm_i915_gem_object *obj = intel_fb->obj;
11648 struct drm_rect dest = {
11649 /* integer pixels */
11650 .x1 = crtc_x,
11651 .y1 = crtc_y,
11652 .x2 = crtc_x + crtc_w,
11653 .y2 = crtc_y + crtc_h,
11654 };
11655 struct drm_rect src = {
11656 /* 16.16 fixed point */
11657 .x1 = src_x,
11658 .y1 = src_y,
11659 .x2 = src_x + src_w,
11660 .y2 = src_y + src_h,
11661 };
11662 const struct drm_rect clip = {
11663 /* integer pixels */
11664 .x2 = intel_crtc->config.pipe_src_w,
11665 .y2 = intel_crtc->config.pipe_src_h,
11666 };
11667 bool visible;
11668 int ret;
11669
11670 ret = drm_plane_helper_check_update(plane, crtc, fb,
11671 &src, &dest, &clip,
11672 DRM_PLANE_HELPER_NO_SCALING,
11673 DRM_PLANE_HELPER_NO_SCALING,
11674 true, true, &visible);
11675 if (ret)
11676 return ret;
11677
11678 crtc->cursor_x = crtc_x;
11679 crtc->cursor_y = crtc_y;
11680 if (fb != crtc->cursor->fb) {
11681 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11682 } else {
11683 intel_crtc_update_cursor(crtc, visible);
11684 return 0;
11685 }
11686}
11687static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11688 .update_plane = intel_cursor_plane_update,
11689 .disable_plane = intel_cursor_plane_disable,
11690 .destroy = intel_plane_destroy,
11691};
11692
11693static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11694 int pipe)
11695{
11696 struct intel_plane *cursor;
11697
11698 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11699 if (cursor == NULL)
11700 return NULL;
11701
11702 cursor->can_scale = false;
11703 cursor->max_downscale = 1;
11704 cursor->pipe = pipe;
11705 cursor->plane = pipe;
11706
11707 drm_universal_plane_init(dev, &cursor->base, 0,
11708 &intel_cursor_plane_funcs,
11709 intel_cursor_formats,
11710 ARRAY_SIZE(intel_cursor_formats),
11711 DRM_PLANE_TYPE_CURSOR);
11712 return &cursor->base;
11713}
11714
Hannes Ederb358d0a2008-12-18 21:18:47 +010011715static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011716{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011717 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011718 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011719 struct drm_plane *primary = NULL;
11720 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011721 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011722
Daniel Vetter955382f2013-09-19 14:05:45 +020011723 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011724 if (intel_crtc == NULL)
11725 return;
11726
Matt Roper465c1202014-05-29 08:06:54 -070011727 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011728 if (!primary)
11729 goto fail;
11730
11731 cursor = intel_cursor_plane_create(dev, pipe);
11732 if (!cursor)
11733 goto fail;
11734
Matt Roper465c1202014-05-29 08:06:54 -070011735 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011736 cursor, &intel_crtc_funcs);
11737 if (ret)
11738 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011739
11740 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011741 for (i = 0; i < 256; i++) {
11742 intel_crtc->lut_r[i] = i;
11743 intel_crtc->lut_g[i] = i;
11744 intel_crtc->lut_b[i] = i;
11745 }
11746
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011747 /*
11748 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011749 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011750 */
Jesse Barnes80824002009-09-10 15:28:06 -070011751 intel_crtc->pipe = pipe;
11752 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011753 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011754 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011755 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011756 }
11757
Chris Wilson4b0e3332014-05-30 16:35:26 +030011758 intel_crtc->cursor_base = ~0;
11759 intel_crtc->cursor_cntl = ~0;
11760
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011761 init_waitqueue_head(&intel_crtc->vbl_wait);
11762
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011763 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11764 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11765 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11766 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11767
Jesse Barnes79e53942008-11-07 14:24:08 -080011768 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011769
11770 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011771 return;
11772
11773fail:
11774 if (primary)
11775 drm_plane_cleanup(primary);
11776 if (cursor)
11777 drm_plane_cleanup(cursor);
11778 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011779}
11780
Jesse Barnes752aa882013-10-31 18:55:49 +020011781enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11782{
11783 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011784 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011785
Rob Clark51fd3712013-11-19 12:10:12 -050011786 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011787
11788 if (!encoder)
11789 return INVALID_PIPE;
11790
11791 return to_intel_crtc(encoder->crtc)->pipe;
11792}
11793
Carl Worth08d7b3d2009-04-29 14:43:54 -070011794int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011795 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011796{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011797 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040011798 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011799 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011800
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011801 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11802 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011803
Rob Clark7707e652014-07-17 23:30:04 -040011804 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011805
Rob Clark7707e652014-07-17 23:30:04 -040011806 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011807 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011808 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011809 }
11810
Rob Clark7707e652014-07-17 23:30:04 -040011811 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020011812 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011813
Daniel Vetterc05422d2009-08-11 16:05:30 +020011814 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011815}
11816
Daniel Vetter66a92782012-07-12 20:08:18 +020011817static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011818{
Daniel Vetter66a92782012-07-12 20:08:18 +020011819 struct drm_device *dev = encoder->base.dev;
11820 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011821 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011822 int entry = 0;
11823
Daniel Vetter66a92782012-07-12 20:08:18 +020011824 list_for_each_entry(source_encoder,
11825 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011826 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011827 index_mask |= (1 << entry);
11828
Jesse Barnes79e53942008-11-07 14:24:08 -080011829 entry++;
11830 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011831
Jesse Barnes79e53942008-11-07 14:24:08 -080011832 return index_mask;
11833}
11834
Chris Wilson4d302442010-12-14 19:21:29 +000011835static bool has_edp_a(struct drm_device *dev)
11836{
11837 struct drm_i915_private *dev_priv = dev->dev_private;
11838
11839 if (!IS_MOBILE(dev))
11840 return false;
11841
11842 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11843 return false;
11844
Damien Lespiaue3589902014-02-07 19:12:50 +000011845 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011846 return false;
11847
11848 return true;
11849}
11850
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011851const char *intel_output_name(int output)
11852{
11853 static const char *names[] = {
11854 [INTEL_OUTPUT_UNUSED] = "Unused",
11855 [INTEL_OUTPUT_ANALOG] = "Analog",
11856 [INTEL_OUTPUT_DVO] = "DVO",
11857 [INTEL_OUTPUT_SDVO] = "SDVO",
11858 [INTEL_OUTPUT_LVDS] = "LVDS",
11859 [INTEL_OUTPUT_TVOUT] = "TV",
11860 [INTEL_OUTPUT_HDMI] = "HDMI",
11861 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11862 [INTEL_OUTPUT_EDP] = "eDP",
11863 [INTEL_OUTPUT_DSI] = "DSI",
11864 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11865 };
11866
11867 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11868 return "Invalid";
11869
11870 return names[output];
11871}
11872
Jesse Barnes84b4e042014-06-25 08:24:29 -070011873static bool intel_crt_present(struct drm_device *dev)
11874{
11875 struct drm_i915_private *dev_priv = dev->dev_private;
11876
11877 if (IS_ULT(dev))
11878 return false;
11879
11880 if (IS_CHERRYVIEW(dev))
11881 return false;
11882
11883 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11884 return false;
11885
11886 return true;
11887}
11888
Jesse Barnes79e53942008-11-07 14:24:08 -080011889static void intel_setup_outputs(struct drm_device *dev)
11890{
Eric Anholt725e30a2009-01-22 13:01:02 -080011891 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011892 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011893 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011894
Daniel Vetterc9093352013-06-06 22:22:47 +020011895 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011896
Jesse Barnes84b4e042014-06-25 08:24:29 -070011897 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011898 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011899
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011900 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011901 int found;
11902
11903 /* Haswell uses DDI functions to detect digital outputs */
11904 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11905 /* DDI A only supports eDP */
11906 if (found)
11907 intel_ddi_init(dev, PORT_A);
11908
11909 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11910 * register */
11911 found = I915_READ(SFUSE_STRAP);
11912
11913 if (found & SFUSE_STRAP_DDIB_DETECTED)
11914 intel_ddi_init(dev, PORT_B);
11915 if (found & SFUSE_STRAP_DDIC_DETECTED)
11916 intel_ddi_init(dev, PORT_C);
11917 if (found & SFUSE_STRAP_DDID_DETECTED)
11918 intel_ddi_init(dev, PORT_D);
11919 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011920 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011921 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011922
11923 if (has_edp_a(dev))
11924 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011925
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011926 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011927 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011928 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011929 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011930 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011931 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011932 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011933 }
11934
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011935 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011936 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011937
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011938 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011939 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011940
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011941 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011942 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011943
Daniel Vetter270b3042012-10-27 15:52:05 +020011944 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011945 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011946 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011947 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11948 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11949 PORT_B);
11950 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11951 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11952 }
11953
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011954 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11955 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11956 PORT_C);
11957 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011958 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011959 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011960
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011961 if (IS_CHERRYVIEW(dev)) {
11962 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11963 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11964 PORT_D);
11965 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11966 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11967 }
11968 }
11969
Jani Nikula3cfca972013-08-27 15:12:26 +030011970 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011971 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011972 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011973
Paulo Zanonie2debe92013-02-18 19:00:27 -030011974 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011975 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011976 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011977 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11978 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011979 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011980 }
Ma Ling27185ae2009-08-24 13:50:23 +080011981
Imre Deake7281ea2013-05-08 13:14:08 +030011982 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011983 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011984 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011985
11986 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011987
Paulo Zanonie2debe92013-02-18 19:00:27 -030011988 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011989 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011990 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011991 }
Ma Ling27185ae2009-08-24 13:50:23 +080011992
Paulo Zanonie2debe92013-02-18 19:00:27 -030011993 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011994
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011995 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11996 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011997 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011998 }
Imre Deake7281ea2013-05-08 13:14:08 +030011999 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012000 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012001 }
Ma Ling27185ae2009-08-24 13:50:23 +080012002
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012003 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012004 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012005 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012006 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012007 intel_dvo_init(dev);
12008
Zhenyu Wang103a1962009-11-27 11:44:36 +080012009 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012010 intel_tv_init(dev);
12011
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012012 intel_edp_psr_init(dev);
12013
Chris Wilson4ef69c72010-09-09 15:14:28 +010012014 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
12015 encoder->base.possible_crtcs = encoder->crtc_mask;
12016 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012017 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012018 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012019
Paulo Zanonidde86e22012-12-01 12:04:25 -020012020 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012021
12022 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012023}
12024
12025static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12026{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012027 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012028 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012029
Daniel Vetteref2d6332014-02-10 18:00:38 +010012030 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012031 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012032 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012033 drm_gem_object_unreference(&intel_fb->obj->base);
12034 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012035 kfree(intel_fb);
12036}
12037
12038static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012039 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012040 unsigned int *handle)
12041{
12042 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012043 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012044
Chris Wilson05394f32010-11-08 19:18:58 +000012045 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012046}
12047
12048static const struct drm_framebuffer_funcs intel_fb_funcs = {
12049 .destroy = intel_user_framebuffer_destroy,
12050 .create_handle = intel_user_framebuffer_create_handle,
12051};
12052
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012053static int intel_framebuffer_init(struct drm_device *dev,
12054 struct intel_framebuffer *intel_fb,
12055 struct drm_mode_fb_cmd2 *mode_cmd,
12056 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012057{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012058 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012059 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012060 int ret;
12061
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012062 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12063
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012064 if (obj->tiling_mode == I915_TILING_Y) {
12065 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012066 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012067 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012068
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012069 if (mode_cmd->pitches[0] & 63) {
12070 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12071 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012072 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012073 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012074
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012075 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12076 pitch_limit = 32*1024;
12077 } else if (INTEL_INFO(dev)->gen >= 4) {
12078 if (obj->tiling_mode)
12079 pitch_limit = 16*1024;
12080 else
12081 pitch_limit = 32*1024;
12082 } else if (INTEL_INFO(dev)->gen >= 3) {
12083 if (obj->tiling_mode)
12084 pitch_limit = 8*1024;
12085 else
12086 pitch_limit = 16*1024;
12087 } else
12088 /* XXX DSPC is limited to 4k tiled */
12089 pitch_limit = 8*1024;
12090
12091 if (mode_cmd->pitches[0] > pitch_limit) {
12092 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12093 obj->tiling_mode ? "tiled" : "linear",
12094 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012095 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012096 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012097
12098 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012099 mode_cmd->pitches[0] != obj->stride) {
12100 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12101 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012102 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012103 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012104
Ville Syrjälä57779d02012-10-31 17:50:14 +020012105 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012106 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012107 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012108 case DRM_FORMAT_RGB565:
12109 case DRM_FORMAT_XRGB8888:
12110 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012111 break;
12112 case DRM_FORMAT_XRGB1555:
12113 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012114 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012115 DRM_DEBUG("unsupported pixel format: %s\n",
12116 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012117 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012118 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012119 break;
12120 case DRM_FORMAT_XBGR8888:
12121 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012122 case DRM_FORMAT_XRGB2101010:
12123 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012124 case DRM_FORMAT_XBGR2101010:
12125 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012126 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012127 DRM_DEBUG("unsupported pixel format: %s\n",
12128 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012129 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012130 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012131 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012132 case DRM_FORMAT_YUYV:
12133 case DRM_FORMAT_UYVY:
12134 case DRM_FORMAT_YVYU:
12135 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012136 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012137 DRM_DEBUG("unsupported pixel format: %s\n",
12138 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012139 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012140 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012141 break;
12142 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012143 DRM_DEBUG("unsupported pixel format: %s\n",
12144 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012145 return -EINVAL;
12146 }
12147
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012148 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12149 if (mode_cmd->offsets[0] != 0)
12150 return -EINVAL;
12151
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012152 aligned_height = intel_align_height(dev, mode_cmd->height,
12153 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012154 /* FIXME drm helper for size checks (especially planar formats)? */
12155 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12156 return -EINVAL;
12157
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012158 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12159 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012160 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012161
Jesse Barnes79e53942008-11-07 14:24:08 -080012162 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12163 if (ret) {
12164 DRM_ERROR("framebuffer init failed %d\n", ret);
12165 return ret;
12166 }
12167
Jesse Barnes79e53942008-11-07 14:24:08 -080012168 return 0;
12169}
12170
Jesse Barnes79e53942008-11-07 14:24:08 -080012171static struct drm_framebuffer *
12172intel_user_framebuffer_create(struct drm_device *dev,
12173 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012174 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012175{
Chris Wilson05394f32010-11-08 19:18:58 +000012176 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012177
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012178 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12179 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012180 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012181 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012182
Chris Wilsond2dff872011-04-19 08:36:26 +010012183 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012184}
12185
Daniel Vetter4520f532013-10-09 09:18:51 +020012186#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012187static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012188{
12189}
12190#endif
12191
Jesse Barnes79e53942008-11-07 14:24:08 -080012192static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012193 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012194 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012195};
12196
Jesse Barnese70236a2009-09-21 10:42:27 -070012197/* Set up chip specific display functions */
12198static void intel_init_display(struct drm_device *dev)
12199{
12200 struct drm_i915_private *dev_priv = dev->dev_private;
12201
Daniel Vetteree9300b2013-06-03 22:40:22 +020012202 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12203 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012204 else if (IS_CHERRYVIEW(dev))
12205 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012206 else if (IS_VALLEYVIEW(dev))
12207 dev_priv->display.find_dpll = vlv_find_best_dpll;
12208 else if (IS_PINEVIEW(dev))
12209 dev_priv->display.find_dpll = pnv_find_best_dpll;
12210 else
12211 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12212
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012213 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012214 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012215 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012216 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012217 dev_priv->display.crtc_enable = haswell_crtc_enable;
12218 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012219 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012220 dev_priv->display.update_primary_plane =
12221 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012222 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012223 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012224 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012225 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012226 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12227 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012228 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012229 dev_priv->display.update_primary_plane =
12230 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012231 } else if (IS_VALLEYVIEW(dev)) {
12232 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012233 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012234 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12235 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12236 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12237 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012238 dev_priv->display.update_primary_plane =
12239 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012240 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012241 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012242 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012243 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012244 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12245 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012246 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012247 dev_priv->display.update_primary_plane =
12248 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012249 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012250
Jesse Barnese70236a2009-09-21 10:42:27 -070012251 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012252 if (IS_VALLEYVIEW(dev))
12253 dev_priv->display.get_display_clock_speed =
12254 valleyview_get_display_clock_speed;
12255 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012256 dev_priv->display.get_display_clock_speed =
12257 i945_get_display_clock_speed;
12258 else if (IS_I915G(dev))
12259 dev_priv->display.get_display_clock_speed =
12260 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012261 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012262 dev_priv->display.get_display_clock_speed =
12263 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012264 else if (IS_PINEVIEW(dev))
12265 dev_priv->display.get_display_clock_speed =
12266 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012267 else if (IS_I915GM(dev))
12268 dev_priv->display.get_display_clock_speed =
12269 i915gm_get_display_clock_speed;
12270 else if (IS_I865G(dev))
12271 dev_priv->display.get_display_clock_speed =
12272 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012273 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012274 dev_priv->display.get_display_clock_speed =
12275 i855_get_display_clock_speed;
12276 else /* 852, 830 */
12277 dev_priv->display.get_display_clock_speed =
12278 i830_get_display_clock_speed;
12279
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012280 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012281 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012282 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012283 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012284 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012285 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012286 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012287 dev_priv->display.modeset_global_resources =
12288 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012289 } else if (IS_IVYBRIDGE(dev)) {
12290 /* FIXME: detect B0+ stepping and use auto training */
12291 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012292 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012293 dev_priv->display.modeset_global_resources =
12294 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012295 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012296 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012297 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012298 dev_priv->display.modeset_global_resources =
12299 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012300 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012301 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012302 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012303 } else if (IS_VALLEYVIEW(dev)) {
12304 dev_priv->display.modeset_global_resources =
12305 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012306 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012307 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012308
12309 /* Default just returns -ENODEV to indicate unsupported */
12310 dev_priv->display.queue_flip = intel_default_queue_flip;
12311
12312 switch (INTEL_INFO(dev)->gen) {
12313 case 2:
12314 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12315 break;
12316
12317 case 3:
12318 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12319 break;
12320
12321 case 4:
12322 case 5:
12323 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12324 break;
12325
12326 case 6:
12327 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12328 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012329 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012330 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012331 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12332 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012333 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012334
12335 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012336}
12337
Jesse Barnesb690e962010-07-19 13:53:12 -070012338/*
12339 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12340 * resume, or other times. This quirk makes sure that's the case for
12341 * affected systems.
12342 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012343static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012344{
12345 struct drm_i915_private *dev_priv = dev->dev_private;
12346
12347 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012348 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012349}
12350
Keith Packard435793d2011-07-12 14:56:22 -070012351/*
12352 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12353 */
12354static void quirk_ssc_force_disable(struct drm_device *dev)
12355{
12356 struct drm_i915_private *dev_priv = dev->dev_private;
12357 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012358 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012359}
12360
Carsten Emde4dca20e2012-03-15 15:56:26 +010012361/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012362 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12363 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012364 */
12365static void quirk_invert_brightness(struct drm_device *dev)
12366{
12367 struct drm_i915_private *dev_priv = dev->dev_private;
12368 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012369 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012370}
12371
12372struct intel_quirk {
12373 int device;
12374 int subsystem_vendor;
12375 int subsystem_device;
12376 void (*hook)(struct drm_device *dev);
12377};
12378
Egbert Eich5f85f172012-10-14 15:46:38 +020012379/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12380struct intel_dmi_quirk {
12381 void (*hook)(struct drm_device *dev);
12382 const struct dmi_system_id (*dmi_id_list)[];
12383};
12384
12385static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12386{
12387 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12388 return 1;
12389}
12390
12391static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12392 {
12393 .dmi_id_list = &(const struct dmi_system_id[]) {
12394 {
12395 .callback = intel_dmi_reverse_brightness,
12396 .ident = "NCR Corporation",
12397 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12398 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12399 },
12400 },
12401 { } /* terminating entry */
12402 },
12403 .hook = quirk_invert_brightness,
12404 },
12405};
12406
Ben Widawskyc43b5632012-04-16 14:07:40 -070012407static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012408 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012409 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012410
Jesse Barnesb690e962010-07-19 13:53:12 -070012411 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12412 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12413
Jesse Barnesb690e962010-07-19 13:53:12 -070012414 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12415 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12416
Keith Packard435793d2011-07-12 14:56:22 -070012417 /* Lenovo U160 cannot use SSC on LVDS */
12418 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012419
12420 /* Sony Vaio Y cannot use SSC on LVDS */
12421 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012422
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012423 /* Acer Aspire 5734Z must invert backlight brightness */
12424 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12425
12426 /* Acer/eMachines G725 */
12427 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12428
12429 /* Acer/eMachines e725 */
12430 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12431
12432 /* Acer/Packard Bell NCL20 */
12433 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12434
12435 /* Acer Aspire 4736Z */
12436 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012437
12438 /* Acer Aspire 5336 */
12439 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070012440};
12441
12442static void intel_init_quirks(struct drm_device *dev)
12443{
12444 struct pci_dev *d = dev->pdev;
12445 int i;
12446
12447 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12448 struct intel_quirk *q = &intel_quirks[i];
12449
12450 if (d->device == q->device &&
12451 (d->subsystem_vendor == q->subsystem_vendor ||
12452 q->subsystem_vendor == PCI_ANY_ID) &&
12453 (d->subsystem_device == q->subsystem_device ||
12454 q->subsystem_device == PCI_ANY_ID))
12455 q->hook(dev);
12456 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012457 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12458 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12459 intel_dmi_quirks[i].hook(dev);
12460 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012461}
12462
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012463/* Disable the VGA plane that we never use */
12464static void i915_disable_vga(struct drm_device *dev)
12465{
12466 struct drm_i915_private *dev_priv = dev->dev_private;
12467 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012468 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012469
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012470 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012471 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012472 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012473 sr1 = inb(VGA_SR_DATA);
12474 outb(sr1 | 1<<5, VGA_SR_DATA);
12475 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12476 udelay(300);
12477
12478 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12479 POSTING_READ(vga_reg);
12480}
12481
Daniel Vetterf8175862012-04-10 15:50:11 +020012482void intel_modeset_init_hw(struct drm_device *dev)
12483{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012484 intel_prepare_ddi(dev);
12485
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012486 if (IS_VALLEYVIEW(dev))
12487 vlv_update_cdclk(dev);
12488
Daniel Vetterf8175862012-04-10 15:50:11 +020012489 intel_init_clock_gating(dev);
12490
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012491 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012492
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012493 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012494}
12495
Imre Deak7d708ee2013-04-17 14:04:50 +030012496void intel_modeset_suspend_hw(struct drm_device *dev)
12497{
12498 intel_suspend_hw(dev);
12499}
12500
Jesse Barnes79e53942008-11-07 14:24:08 -080012501void intel_modeset_init(struct drm_device *dev)
12502{
Jesse Barnes652c3932009-08-17 13:31:43 -070012503 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012504 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012505 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012506 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012507
12508 drm_mode_config_init(dev);
12509
12510 dev->mode_config.min_width = 0;
12511 dev->mode_config.min_height = 0;
12512
Dave Airlie019d96c2011-09-29 16:20:42 +010012513 dev->mode_config.preferred_depth = 24;
12514 dev->mode_config.prefer_shadow = 1;
12515
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012516 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012517
Jesse Barnesb690e962010-07-19 13:53:12 -070012518 intel_init_quirks(dev);
12519
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012520 intel_init_pm(dev);
12521
Ben Widawskye3c74752013-04-05 13:12:39 -070012522 if (INTEL_INFO(dev)->num_pipes == 0)
12523 return;
12524
Jesse Barnese70236a2009-09-21 10:42:27 -070012525 intel_init_display(dev);
12526
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012527 if (IS_GEN2(dev)) {
12528 dev->mode_config.max_width = 2048;
12529 dev->mode_config.max_height = 2048;
12530 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012531 dev->mode_config.max_width = 4096;
12532 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012533 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012534 dev->mode_config.max_width = 8192;
12535 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012536 }
Damien Lespiau068be562014-03-28 14:17:49 +000012537
12538 if (IS_GEN2(dev)) {
12539 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12540 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12541 } else {
12542 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12543 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12544 }
12545
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012546 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012547
Zhao Yakui28c97732009-10-09 11:39:41 +080012548 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012549 INTEL_INFO(dev)->num_pipes,
12550 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012551
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012552 for_each_pipe(pipe) {
12553 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012554 for_each_sprite(pipe, sprite) {
12555 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012556 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012557 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012558 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012559 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012560 }
12561
Jesse Barnesf42bb702013-12-16 16:34:23 -080012562 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012563 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012564
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012565 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012566
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012567 /* Just disable it once at startup */
12568 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012569 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012570
12571 /* Just in case the BIOS is doing something questionable. */
12572 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012573
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012574 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012575 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012576 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012577
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012578 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012579 if (!crtc->active)
12580 continue;
12581
Jesse Barnes46f297f2014-03-07 08:57:48 -080012582 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012583 * Note that reserving the BIOS fb up front prevents us
12584 * from stuffing other stolen allocations like the ring
12585 * on top. This prevents some ugliness at boot time, and
12586 * can even allow for smooth boot transitions if the BIOS
12587 * fb is large enough for the active pipe configuration.
12588 */
12589 if (dev_priv->display.get_plane_config) {
12590 dev_priv->display.get_plane_config(crtc,
12591 &crtc->plane_config);
12592 /*
12593 * If the fb is shared between multiple heads, we'll
12594 * just get the first one.
12595 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012596 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012597 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012598 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012599}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012600
Daniel Vetter7fad7982012-07-04 17:51:47 +020012601static void intel_enable_pipe_a(struct drm_device *dev)
12602{
12603 struct intel_connector *connector;
12604 struct drm_connector *crt = NULL;
12605 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012606 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012607
12608 /* We can't just switch on the pipe A, we need to set things up with a
12609 * proper mode and output configuration. As a gross hack, enable pipe A
12610 * by enabling the load detect pipe once. */
12611 list_for_each_entry(connector,
12612 &dev->mode_config.connector_list,
12613 base.head) {
12614 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12615 crt = &connector->base;
12616 break;
12617 }
12618 }
12619
12620 if (!crt)
12621 return;
12622
Rob Clark51fd3712013-11-19 12:10:12 -050012623 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12624 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012625
12626
12627}
12628
Daniel Vetterfa555832012-10-10 23:14:00 +020012629static bool
12630intel_check_plane_mapping(struct intel_crtc *crtc)
12631{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012632 struct drm_device *dev = crtc->base.dev;
12633 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012634 u32 reg, val;
12635
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012636 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012637 return true;
12638
12639 reg = DSPCNTR(!crtc->plane);
12640 val = I915_READ(reg);
12641
12642 if ((val & DISPLAY_PLANE_ENABLE) &&
12643 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12644 return false;
12645
12646 return true;
12647}
12648
Daniel Vetter24929352012-07-02 20:28:59 +020012649static void intel_sanitize_crtc(struct intel_crtc *crtc)
12650{
12651 struct drm_device *dev = crtc->base.dev;
12652 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012653 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012654
Daniel Vetter24929352012-07-02 20:28:59 +020012655 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012656 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012657 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12658
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012659 /* restore vblank interrupts to correct state */
12660 if (crtc->active)
12661 drm_vblank_on(dev, crtc->pipe);
12662 else
12663 drm_vblank_off(dev, crtc->pipe);
12664
Daniel Vetter24929352012-07-02 20:28:59 +020012665 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012666 * disable the crtc (and hence change the state) if it is wrong. Note
12667 * that gen4+ has a fixed plane -> pipe mapping. */
12668 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012669 struct intel_connector *connector;
12670 bool plane;
12671
Daniel Vetter24929352012-07-02 20:28:59 +020012672 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12673 crtc->base.base.id);
12674
12675 /* Pipe has the wrong plane attached and the plane is active.
12676 * Temporarily change the plane mapping and disable everything
12677 * ... */
12678 plane = crtc->plane;
12679 crtc->plane = !plane;
12680 dev_priv->display.crtc_disable(&crtc->base);
12681 crtc->plane = plane;
12682
12683 /* ... and break all links. */
12684 list_for_each_entry(connector, &dev->mode_config.connector_list,
12685 base.head) {
12686 if (connector->encoder->base.crtc != &crtc->base)
12687 continue;
12688
Egbert Eich7f1950f2014-04-25 10:56:22 +020012689 connector->base.dpms = DRM_MODE_DPMS_OFF;
12690 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012691 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012692 /* multiple connectors may have the same encoder:
12693 * handle them and break crtc link separately */
12694 list_for_each_entry(connector, &dev->mode_config.connector_list,
12695 base.head)
12696 if (connector->encoder->base.crtc == &crtc->base) {
12697 connector->encoder->base.crtc = NULL;
12698 connector->encoder->connectors_active = false;
12699 }
Daniel Vetter24929352012-07-02 20:28:59 +020012700
12701 WARN_ON(crtc->active);
12702 crtc->base.enabled = false;
12703 }
Daniel Vetter24929352012-07-02 20:28:59 +020012704
Daniel Vetter7fad7982012-07-04 17:51:47 +020012705 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12706 crtc->pipe == PIPE_A && !crtc->active) {
12707 /* BIOS forgot to enable pipe A, this mostly happens after
12708 * resume. Force-enable the pipe to fix this, the update_dpms
12709 * call below we restore the pipe to the right state, but leave
12710 * the required bits on. */
12711 intel_enable_pipe_a(dev);
12712 }
12713
Daniel Vetter24929352012-07-02 20:28:59 +020012714 /* Adjust the state of the output pipe according to whether we
12715 * have active connectors/encoders. */
12716 intel_crtc_update_dpms(&crtc->base);
12717
12718 if (crtc->active != crtc->base.enabled) {
12719 struct intel_encoder *encoder;
12720
12721 /* This can happen either due to bugs in the get_hw_state
12722 * functions or because the pipe is force-enabled due to the
12723 * pipe A quirk. */
12724 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12725 crtc->base.base.id,
12726 crtc->base.enabled ? "enabled" : "disabled",
12727 crtc->active ? "enabled" : "disabled");
12728
12729 crtc->base.enabled = crtc->active;
12730
12731 /* Because we only establish the connector -> encoder ->
12732 * crtc links if something is active, this means the
12733 * crtc is now deactivated. Break the links. connector
12734 * -> encoder links are only establish when things are
12735 * actually up, hence no need to break them. */
12736 WARN_ON(crtc->active);
12737
12738 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12739 WARN_ON(encoder->connectors_active);
12740 encoder->base.crtc = NULL;
12741 }
12742 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012743
12744 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012745 /*
12746 * We start out with underrun reporting disabled to avoid races.
12747 * For correct bookkeeping mark this on active crtcs.
12748 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012749 * Also on gmch platforms we dont have any hardware bits to
12750 * disable the underrun reporting. Which means we need to start
12751 * out with underrun reporting disabled also on inactive pipes,
12752 * since otherwise we'll complain about the garbage we read when
12753 * e.g. coming up after runtime pm.
12754 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012755 * No protection against concurrent access is required - at
12756 * worst a fifo underrun happens which also sets this to false.
12757 */
12758 crtc->cpu_fifo_underrun_disabled = true;
12759 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012760
12761 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012762 }
Daniel Vetter24929352012-07-02 20:28:59 +020012763}
12764
12765static void intel_sanitize_encoder(struct intel_encoder *encoder)
12766{
12767 struct intel_connector *connector;
12768 struct drm_device *dev = encoder->base.dev;
12769
12770 /* We need to check both for a crtc link (meaning that the
12771 * encoder is active and trying to read from a pipe) and the
12772 * pipe itself being active. */
12773 bool has_active_crtc = encoder->base.crtc &&
12774 to_intel_crtc(encoder->base.crtc)->active;
12775
12776 if (encoder->connectors_active && !has_active_crtc) {
12777 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12778 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012779 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012780
12781 /* Connector is active, but has no active pipe. This is
12782 * fallout from our resume register restoring. Disable
12783 * the encoder manually again. */
12784 if (encoder->base.crtc) {
12785 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12786 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012787 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012788 encoder->disable(encoder);
12789 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012790 encoder->base.crtc = NULL;
12791 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012792
12793 /* Inconsistent output/port/pipe state happens presumably due to
12794 * a bug in one of the get_hw_state functions. Or someplace else
12795 * in our code, like the register restore mess on resume. Clamp
12796 * things to off as a safer default. */
12797 list_for_each_entry(connector,
12798 &dev->mode_config.connector_list,
12799 base.head) {
12800 if (connector->encoder != encoder)
12801 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012802 connector->base.dpms = DRM_MODE_DPMS_OFF;
12803 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012804 }
12805 }
12806 /* Enabled encoders without active connectors will be fixed in
12807 * the crtc fixup. */
12808}
12809
Imre Deak04098752014-02-18 00:02:16 +020012810void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012811{
12812 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012813 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012814
Imre Deak04098752014-02-18 00:02:16 +020012815 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12816 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12817 i915_disable_vga(dev);
12818 }
12819}
12820
12821void i915_redisable_vga(struct drm_device *dev)
12822{
12823 struct drm_i915_private *dev_priv = dev->dev_private;
12824
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012825 /* This function can be called both from intel_modeset_setup_hw_state or
12826 * at a very early point in our resume sequence, where the power well
12827 * structures are not yet restored. Since this function is at a very
12828 * paranoid "someone might have enabled VGA while we were not looking"
12829 * level, just check if the power well is enabled instead of trying to
12830 * follow the "don't touch the power well if we don't need it" policy
12831 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012832 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012833 return;
12834
Imre Deak04098752014-02-18 00:02:16 +020012835 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012836}
12837
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012838static bool primary_get_hw_state(struct intel_crtc *crtc)
12839{
12840 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12841
12842 if (!crtc->active)
12843 return false;
12844
12845 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12846}
12847
Daniel Vetter30e984d2013-06-05 13:34:17 +020012848static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012849{
12850 struct drm_i915_private *dev_priv = dev->dev_private;
12851 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012852 struct intel_crtc *crtc;
12853 struct intel_encoder *encoder;
12854 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012855 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012856
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012857 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012858 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012859
Daniel Vetter99535992014-04-13 12:00:33 +020012860 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12861
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012862 crtc->active = dev_priv->display.get_pipe_config(crtc,
12863 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012864
12865 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012866 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012867
12868 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12869 crtc->base.base.id,
12870 crtc->active ? "enabled" : "disabled");
12871 }
12872
Daniel Vetter53589012013-06-05 13:34:16 +020012873 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12874 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12875
12876 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12877 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012878 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012879 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12880 pll->active++;
12881 }
12882 pll->refcount = pll->active;
12883
Daniel Vetter35c95372013-07-17 06:55:04 +020012884 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12885 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030012886
12887 if (pll->refcount)
12888 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020012889 }
12890
Daniel Vetter24929352012-07-02 20:28:59 +020012891 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12892 base.head) {
12893 pipe = 0;
12894
12895 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012896 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12897 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012898 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012899 } else {
12900 encoder->base.crtc = NULL;
12901 }
12902
12903 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012904 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012905 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012906 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012907 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012908 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012909 }
12910
12911 list_for_each_entry(connector, &dev->mode_config.connector_list,
12912 base.head) {
12913 if (connector->get_hw_state(connector)) {
12914 connector->base.dpms = DRM_MODE_DPMS_ON;
12915 connector->encoder->connectors_active = true;
12916 connector->base.encoder = &connector->encoder->base;
12917 } else {
12918 connector->base.dpms = DRM_MODE_DPMS_OFF;
12919 connector->base.encoder = NULL;
12920 }
12921 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12922 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012923 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012924 connector->base.encoder ? "enabled" : "disabled");
12925 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012926}
12927
12928/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12929 * and i915 state tracking structures. */
12930void intel_modeset_setup_hw_state(struct drm_device *dev,
12931 bool force_restore)
12932{
12933 struct drm_i915_private *dev_priv = dev->dev_private;
12934 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012935 struct intel_crtc *crtc;
12936 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012937 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012938
12939 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012940
Jesse Barnesbabea612013-06-26 18:57:38 +030012941 /*
12942 * Now that we have the config, copy it to each CRTC struct
12943 * Note that this could go away if we move to using crtc_config
12944 * checking everywhere.
12945 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012946 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012947 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012948 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012949 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12950 crtc->base.base.id);
12951 drm_mode_debug_printmodeline(&crtc->base.mode);
12952 }
12953 }
12954
Daniel Vetter24929352012-07-02 20:28:59 +020012955 /* HW state is read out, now we need to sanitize this mess. */
12956 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12957 base.head) {
12958 intel_sanitize_encoder(encoder);
12959 }
12960
12961 for_each_pipe(pipe) {
12962 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12963 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012964 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012965 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012966
Daniel Vetter35c95372013-07-17 06:55:04 +020012967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12968 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12969
12970 if (!pll->on || pll->active)
12971 continue;
12972
12973 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12974
12975 pll->disable(dev_priv, pll);
12976 pll->on = false;
12977 }
12978
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012979 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012980 ilk_wm_get_hw_state(dev);
12981
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012982 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012983 i915_redisable_vga(dev);
12984
Daniel Vetterf30da182013-04-11 20:22:50 +020012985 /*
12986 * We need to use raw interfaces for restoring state to avoid
12987 * checking (bogus) intermediate states.
12988 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012989 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012990 struct drm_crtc *crtc =
12991 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012992
12993 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012994 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012995 }
12996 } else {
12997 intel_modeset_update_staged_output_state(dev);
12998 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012999
13000 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013001}
13002
13003void intel_modeset_gem_init(struct drm_device *dev)
13004{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013005 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013006 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013007
Imre Deakae484342014-03-31 15:10:44 +030013008 mutex_lock(&dev->struct_mutex);
13009 intel_init_gt_powersave(dev);
13010 mutex_unlock(&dev->struct_mutex);
13011
Chris Wilson1833b132012-05-09 11:56:28 +010013012 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013013
13014 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013015
13016 /*
13017 * Make sure any fbs we allocated at startup are properly
13018 * pinned & fenced. When we do the allocation it's too early
13019 * for this.
13020 */
13021 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013022 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013023 obj = intel_fb_obj(c->primary->fb);
13024 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013025 continue;
13026
Matt Roper2ff8fde2014-07-08 07:50:07 -070013027 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013028 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13029 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013030 drm_framebuffer_unreference(c->primary->fb);
13031 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013032 }
13033 }
13034 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013035}
13036
Imre Deak4932e2c2014-02-11 17:12:48 +020013037void intel_connector_unregister(struct intel_connector *intel_connector)
13038{
13039 struct drm_connector *connector = &intel_connector->base;
13040
13041 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013042 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013043}
13044
Jesse Barnes79e53942008-11-07 14:24:08 -080013045void intel_modeset_cleanup(struct drm_device *dev)
13046{
Jesse Barnes652c3932009-08-17 13:31:43 -070013047 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013048 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013049
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013050 /*
13051 * Interrupts and polling as the first thing to avoid creating havoc.
13052 * Too much stuff here (turning of rps, connectors, ...) would
13053 * experience fancy races otherwise.
13054 */
13055 drm_irq_uninstall(dev);
13056 cancel_work_sync(&dev_priv->hotplug_work);
13057 /*
13058 * Due to the hpd irq storm handling the hotplug work can re-arm the
13059 * poll handlers. Hence disable polling after hpd handling is shut down.
13060 */
Keith Packardf87ea762010-10-03 19:36:26 -070013061 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013062
Jesse Barnes652c3932009-08-17 13:31:43 -070013063 mutex_lock(&dev->struct_mutex);
13064
Jesse Barnes723bfd72010-10-07 16:01:13 -070013065 intel_unregister_dsm_handler();
13066
Chris Wilson973d04f2011-07-08 12:22:37 +010013067 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013068
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013069 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013070
Daniel Vetter930ebb42012-06-29 23:32:16 +020013071 ironlake_teardown_rc6(dev);
13072
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013073 mutex_unlock(&dev->struct_mutex);
13074
Chris Wilson1630fe72011-07-08 12:22:42 +010013075 /* flush any delayed tasks or pending work */
13076 flush_scheduled_work();
13077
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013078 /* destroy the backlight and sysfs files before encoders/connectors */
13079 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013080 struct intel_connector *intel_connector;
13081
13082 intel_connector = to_intel_connector(connector);
13083 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013084 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013085
Jesse Barnes79e53942008-11-07 14:24:08 -080013086 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013087
13088 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013089
13090 mutex_lock(&dev->struct_mutex);
13091 intel_cleanup_gt_powersave(dev);
13092 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013093}
13094
Dave Airlie28d52042009-09-21 14:33:58 +100013095/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013096 * Return which encoder is currently attached for connector.
13097 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013098struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013099{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013100 return &intel_attached_encoder(connector)->base;
13101}
Jesse Barnes79e53942008-11-07 14:24:08 -080013102
Chris Wilsondf0e9242010-09-09 16:20:55 +010013103void intel_connector_attach_encoder(struct intel_connector *connector,
13104 struct intel_encoder *encoder)
13105{
13106 connector->encoder = encoder;
13107 drm_mode_connector_attach_encoder(&connector->base,
13108 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013109}
Dave Airlie28d52042009-09-21 14:33:58 +100013110
13111/*
13112 * set vga decode state - true == enable VGA decode
13113 */
13114int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13115{
13116 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013117 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013118 u16 gmch_ctrl;
13119
Chris Wilson75fa0412014-02-07 18:37:02 -020013120 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13121 DRM_ERROR("failed to read control word\n");
13122 return -EIO;
13123 }
13124
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013125 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13126 return 0;
13127
Dave Airlie28d52042009-09-21 14:33:58 +100013128 if (state)
13129 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13130 else
13131 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013132
13133 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13134 DRM_ERROR("failed to write control word\n");
13135 return -EIO;
13136 }
13137
Dave Airlie28d52042009-09-21 14:33:58 +100013138 return 0;
13139}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013140
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013141struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013142
13143 u32 power_well_driver;
13144
Chris Wilson63b66e52013-08-08 15:12:06 +020013145 int num_transcoders;
13146
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013147 struct intel_cursor_error_state {
13148 u32 control;
13149 u32 position;
13150 u32 base;
13151 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013152 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013153
13154 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013155 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013156 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013157 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013158 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013159
13160 struct intel_plane_error_state {
13161 u32 control;
13162 u32 stride;
13163 u32 size;
13164 u32 pos;
13165 u32 addr;
13166 u32 surface;
13167 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013168 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013169
13170 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013171 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013172 enum transcoder cpu_transcoder;
13173
13174 u32 conf;
13175
13176 u32 htotal;
13177 u32 hblank;
13178 u32 hsync;
13179 u32 vtotal;
13180 u32 vblank;
13181 u32 vsync;
13182 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013183};
13184
13185struct intel_display_error_state *
13186intel_display_capture_error_state(struct drm_device *dev)
13187{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013188 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013189 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013190 int transcoders[] = {
13191 TRANSCODER_A,
13192 TRANSCODER_B,
13193 TRANSCODER_C,
13194 TRANSCODER_EDP,
13195 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013196 int i;
13197
Chris Wilson63b66e52013-08-08 15:12:06 +020013198 if (INTEL_INFO(dev)->num_pipes == 0)
13199 return NULL;
13200
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013201 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013202 if (error == NULL)
13203 return NULL;
13204
Imre Deak190be112013-11-25 17:15:31 +020013205 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013206 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13207
Damien Lespiau52331302012-08-15 19:23:25 +010013208 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013209 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013210 intel_display_power_enabled_unlocked(dev_priv,
13211 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013212 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013213 continue;
13214
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013215 error->cursor[i].control = I915_READ(CURCNTR(i));
13216 error->cursor[i].position = I915_READ(CURPOS(i));
13217 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013218
13219 error->plane[i].control = I915_READ(DSPCNTR(i));
13220 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013221 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013222 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013223 error->plane[i].pos = I915_READ(DSPPOS(i));
13224 }
Paulo Zanonica291362013-03-06 20:03:14 -030013225 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13226 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013227 if (INTEL_INFO(dev)->gen >= 4) {
13228 error->plane[i].surface = I915_READ(DSPSURF(i));
13229 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13230 }
13231
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013232 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013233
13234 if (!HAS_PCH_SPLIT(dev))
13235 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013236 }
13237
13238 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13239 if (HAS_DDI(dev_priv->dev))
13240 error->num_transcoders++; /* Account for eDP. */
13241
13242 for (i = 0; i < error->num_transcoders; i++) {
13243 enum transcoder cpu_transcoder = transcoders[i];
13244
Imre Deakddf9c532013-11-27 22:02:02 +020013245 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013246 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013247 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013248 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013249 continue;
13250
Chris Wilson63b66e52013-08-08 15:12:06 +020013251 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13252
13253 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13254 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13255 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13256 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13257 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13258 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13259 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013260 }
13261
13262 return error;
13263}
13264
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013265#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13266
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013267void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013268intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013269 struct drm_device *dev,
13270 struct intel_display_error_state *error)
13271{
13272 int i;
13273
Chris Wilson63b66e52013-08-08 15:12:06 +020013274 if (!error)
13275 return;
13276
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013277 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013278 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013279 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013280 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013281 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013282 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013283 err_printf(m, " Power: %s\n",
13284 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013285 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013286 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013287
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013288 err_printf(m, "Plane [%d]:\n", i);
13289 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13290 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013291 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013292 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13293 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013294 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013295 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013296 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013297 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013298 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13299 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013300 }
13301
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013302 err_printf(m, "Cursor [%d]:\n", i);
13303 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13304 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13305 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013306 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013307
13308 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013309 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013310 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013311 err_printf(m, " Power: %s\n",
13312 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013313 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13314 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13315 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13316 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13317 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13318 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13319 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13320 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013321}