blob: 5a5a8c1c087f97b5a93e820e58815be917f7b187 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-integrator/integrator_cp.c
3 *
4 * Copyright (C) 2003 Deep Blue Solutions Ltd
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License.
9 */
10#include <linux/types.h>
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/list.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010014#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/dma-mapping.h>
16#include <linux/slab.h>
17#include <linux/string.h>
18#include <linux/sysdev.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000019#include <linux/amba/bus.h>
20#include <linux/amba/kmi.h>
21#include <linux/amba/clcd.h>
Linus Walleij6ef297f2009-09-22 14:29:36 +010022#include <linux/amba/mmci.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Russell Kingd72fbdf2008-11-08 20:08:08 +000025#include <asm/clkdev.h>
26#include <mach/clkdev.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/hardware.h>
Russell Kinga285edc2010-01-14 19:59:37 +000028#include <mach/platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/irq.h>
30#include <asm/setup.h>
31#include <asm/mach-types.h>
Russell King5a463342010-01-16 23:52:12 +000032#include <asm/hardware/arm_timer.h>
Russell Kingc5a0adb2010-01-16 20:16:10 +000033#include <asm/hardware/icst.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Russell Kinga09e64f2008-08-05 16:14:15 +010035#include <mach/cm.h>
36#include <mach/lm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#include <asm/mach/arch.h>
39#include <asm/mach/flash.h>
40#include <asm/mach/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/mach/map.h>
42#include <asm/mach/time.h>
43
Russell King5a463342010-01-16 23:52:12 +000044#include <plat/timer-sp.h>
45
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define INTCP_PA_FLASH_BASE 0x24000000
47#define INTCP_FLASH_SIZE SZ_32M
48
49#define INTCP_PA_CLCD_BASE 0xc0000000
50
Russell Kingb830b9b2010-01-17 20:45:12 +000051#define INTCP_VA_CIC_BASE IO_ADDRESS(INTEGRATOR_HDR_BASE + 0x40)
Catalin Marinas365f7a42009-07-24 12:34:57 +010052#define INTCP_VA_PIC_BASE IO_ADDRESS(INTEGRATOR_IC_BASE)
Russell Kingda7ba952010-01-17 19:59:58 +000053#define INTCP_VA_SIC_BASE IO_ADDRESS(INTEGRATOR_CP_SIC_BASE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#define INTCP_ETH_SIZE 0x10
56
Russell Kingda7ba952010-01-17 19:59:58 +000057#define INTCP_VA_CTRL_BASE IO_ADDRESS(INTEGRATOR_CP_CTL_BASE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#define INTCP_FLASHPROG 0x04
59#define CINTEGRATOR_FLASHPROG_FLVPPEN (1 << 0)
60#define CINTEGRATOR_FLASHPROG_FLWREN (1 << 1)
61
62/*
63 * Logical Physical
64 * f1000000 10000000 Core module registers
65 * f1100000 11000000 System controller registers
66 * f1200000 12000000 EBI registers
67 * f1300000 13000000 Counter/Timer
68 * f1400000 14000000 Interrupt controller
69 * f1600000 16000000 UART 0
70 * f1700000 17000000 UART 1
71 * f1a00000 1a000000 Debug LEDs
Russell Kingda7ba952010-01-17 19:59:58 +000072 * fc900000 c9000000 GPIO
73 * fca00000 ca000000 SIC
74 * fcb00000 cb000000 CP system control
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 */
76
77static struct map_desc intcp_io_desc[] __initdata = {
Deepak Saxenac8d27292005-10-28 15:19:10 +010078 {
79 .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
80 .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
81 .length = SZ_4K,
82 .type = MT_DEVICE
83 }, {
84 .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
85 .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
86 .length = SZ_4K,
87 .type = MT_DEVICE
88 }, {
89 .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
90 .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
91 .length = SZ_4K,
92 .type = MT_DEVICE
93 }, {
94 .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
95 .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
96 .length = SZ_4K,
97 .type = MT_DEVICE
98 }, {
99 .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
100 .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
101 .length = SZ_4K,
102 .type = MT_DEVICE
103 }, {
104 .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
105 .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
106 .length = SZ_4K,
107 .type = MT_DEVICE
108 }, {
109 .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
110 .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
111 .length = SZ_4K,
112 .type = MT_DEVICE
113 }, {
114 .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
115 .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
116 .length = SZ_4K,
117 .type = MT_DEVICE
118 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000119 .virtual = IO_ADDRESS(INTEGRATOR_CP_GPIO_BASE),
120 .pfn = __phys_to_pfn(INTEGRATOR_CP_GPIO_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100121 .length = SZ_4K,
122 .type = MT_DEVICE
123 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000124 .virtual = IO_ADDRESS(INTEGRATOR_CP_SIC_BASE),
125 .pfn = __phys_to_pfn(INTEGRATOR_CP_SIC_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100126 .length = SZ_4K,
127 .type = MT_DEVICE
128 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000129 .virtual = IO_ADDRESS(INTEGRATOR_CP_CTL_BASE),
130 .pfn = __phys_to_pfn(INTEGRATOR_CP_CTL_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100131 .length = SZ_4K,
132 .type = MT_DEVICE
133 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
136static void __init intcp_map_io(void)
137{
138 iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc));
139}
140
141#define cic_writel __raw_writel
142#define cic_readl __raw_readl
143#define pic_writel __raw_writel
144#define pic_readl __raw_readl
145#define sic_writel __raw_writel
146#define sic_readl __raw_readl
147
148static void cic_mask_irq(unsigned int irq)
149{
150 irq -= IRQ_CIC_START;
151 cic_writel(1 << irq, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
152}
153
154static void cic_unmask_irq(unsigned int irq)
155{
156 irq -= IRQ_CIC_START;
157 cic_writel(1 << irq, INTCP_VA_CIC_BASE + IRQ_ENABLE_SET);
158}
159
David Brownell38c677c2006-08-01 22:26:25 +0100160static struct irq_chip cic_chip = {
161 .name = "CIC",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 .ack = cic_mask_irq,
163 .mask = cic_mask_irq,
164 .unmask = cic_unmask_irq,
165};
166
167static void pic_mask_irq(unsigned int irq)
168{
169 irq -= IRQ_PIC_START;
170 pic_writel(1 << irq, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
171}
172
173static void pic_unmask_irq(unsigned int irq)
174{
175 irq -= IRQ_PIC_START;
176 pic_writel(1 << irq, INTCP_VA_PIC_BASE + IRQ_ENABLE_SET);
177}
178
David Brownell38c677c2006-08-01 22:26:25 +0100179static struct irq_chip pic_chip = {
180 .name = "PIC",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 .ack = pic_mask_irq,
182 .mask = pic_mask_irq,
183 .unmask = pic_unmask_irq,
184};
185
186static void sic_mask_irq(unsigned int irq)
187{
188 irq -= IRQ_SIC_START;
189 sic_writel(1 << irq, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
190}
191
192static void sic_unmask_irq(unsigned int irq)
193{
194 irq -= IRQ_SIC_START;
195 sic_writel(1 << irq, INTCP_VA_SIC_BASE + IRQ_ENABLE_SET);
196}
197
David Brownell38c677c2006-08-01 22:26:25 +0100198static struct irq_chip sic_chip = {
199 .name = "SIC",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 .ack = sic_mask_irq,
201 .mask = sic_mask_irq,
202 .unmask = sic_unmask_irq,
203};
204
205static void
Russell King10dd5ce2006-11-23 11:41:32 +0000206sic_handle_irq(unsigned int irq, struct irq_desc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207{
208 unsigned long status = sic_readl(INTCP_VA_SIC_BASE + IRQ_STATUS);
209
210 if (status == 0) {
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700211 do_bad_IRQ(irq, desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 return;
213 }
214
215 do {
216 irq = ffs(status) - 1;
217 status &= ~(1 << irq);
218
219 irq += IRQ_SIC_START;
220
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100221 generic_handle_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 } while (status);
223}
224
225static void __init intcp_init_irq(void)
226{
227 unsigned int i;
228
229 /*
230 * Disable all interrupt sources
231 */
232 pic_writel(0xffffffff, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
233 pic_writel(0xffffffff, INTCP_VA_PIC_BASE + FIQ_ENABLE_CLEAR);
234
235 for (i = IRQ_PIC_START; i <= IRQ_PIC_END; i++) {
236 if (i == 11)
237 i = 22;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 if (i == 29)
239 break;
240 set_irq_chip(i, &pic_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000241 set_irq_handler(i, handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
243 }
244
245 cic_writel(0xffffffff, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
246 cic_writel(0xffffffff, INTCP_VA_CIC_BASE + FIQ_ENABLE_CLEAR);
247
248 for (i = IRQ_CIC_START; i <= IRQ_CIC_END; i++) {
249 set_irq_chip(i, &cic_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000250 set_irq_handler(i, handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 set_irq_flags(i, IRQF_VALID);
252 }
253
254 sic_writel(0x00000fff, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
255 sic_writel(0x00000fff, INTCP_VA_SIC_BASE + FIQ_ENABLE_CLEAR);
256
257 for (i = IRQ_SIC_START; i <= IRQ_SIC_END; i++) {
258 set_irq_chip(i, &sic_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000259 set_irq_handler(i, handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
261 }
262
Russell King56f1319e2006-06-10 12:42:12 +0100263 set_irq_chained_handler(IRQ_CP_CPPLDINT, sic_handle_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
266/*
267 * Clock handling
268 */
Russell Kingb830b9b2010-01-17 20:45:12 +0000269#define CM_LOCK IO_ADDRESS(INTEGRATOR_HDR_LOCK)
270#define CM_AUXOSC IO_ADDRESS(INTEGRATOR_HDR_BASE + 0x1c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
Russell King39c0cb02010-01-16 16:27:28 +0000272static const struct icst_params cp_auxvco_params = {
Russell King64fceb12010-01-16 17:28:44 +0000273 .ref = 24000000,
Russell King4de2edb2010-01-16 18:08:47 +0000274 .vco_max = ICST525_VCO_MAX_5V,
Russell Kinge73a46a2010-01-16 19:49:39 +0000275 .vco_min = ICST525_VCO_MIN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 .vd_min = 8,
277 .vd_max = 263,
278 .rd_min = 3,
279 .rd_max = 65,
Russell King232eaf72010-01-16 19:46:19 +0000280 .s2div = icst525_s2div,
281 .idx2s = icst525_idx2s,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282};
283
Russell King39c0cb02010-01-16 16:27:28 +0000284static void cp_auxvco_set(struct clk *clk, struct icst_vco vco)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285{
286 u32 val;
287
288 val = readl(CM_AUXOSC) & ~0x7ffff;
289 val |= vco.v | (vco.r << 9) | (vco.s << 16);
290
291 writel(0xa05f, CM_LOCK);
292 writel(val, CM_AUXOSC);
293 writel(0, CM_LOCK);
294}
295
Russell Kingd72fbdf2008-11-08 20:08:08 +0000296static struct clk cp_auxclk = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 .params = &cp_auxvco_params,
298 .setvco = cp_auxvco_set,
299};
300
Russell Kingd72fbdf2008-11-08 20:08:08 +0000301static struct clk_lookup cp_lookups[] = {
302 { /* CLCD */
303 .dev_id = "mb:c0",
304 .clk = &cp_auxclk,
305 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306};
307
308/*
309 * Flash handling.
310 */
311static int intcp_flash_init(void)
312{
313 u32 val;
314
315 val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
316 val |= CINTEGRATOR_FLASHPROG_FLWREN;
317 writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
318
319 return 0;
320}
321
322static void intcp_flash_exit(void)
323{
324 u32 val;
325
326 val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
327 val &= ~(CINTEGRATOR_FLASHPROG_FLVPPEN|CINTEGRATOR_FLASHPROG_FLWREN);
328 writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
329}
330
331static void intcp_flash_set_vpp(int on)
332{
333 u32 val;
334
335 val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
336 if (on)
337 val |= CINTEGRATOR_FLASHPROG_FLVPPEN;
338 else
339 val &= ~CINTEGRATOR_FLASHPROG_FLVPPEN;
340 writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
341}
342
343static struct flash_platform_data intcp_flash_data = {
344 .map_name = "cfi_probe",
345 .width = 4,
346 .init = intcp_flash_init,
347 .exit = intcp_flash_exit,
348 .set_vpp = intcp_flash_set_vpp,
349};
350
351static struct resource intcp_flash_resource = {
352 .start = INTCP_PA_FLASH_BASE,
353 .end = INTCP_PA_FLASH_BASE + INTCP_FLASH_SIZE - 1,
354 .flags = IORESOURCE_MEM,
355};
356
357static struct platform_device intcp_flash_device = {
358 .name = "armflash",
359 .id = 0,
360 .dev = {
361 .platform_data = &intcp_flash_data,
362 },
363 .num_resources = 1,
364 .resource = &intcp_flash_resource,
365};
366
367static struct resource smc91x_resources[] = {
368 [0] = {
Russell Kingda7ba952010-01-17 19:59:58 +0000369 .start = INTEGRATOR_CP_ETH_BASE,
370 .end = INTEGRATOR_CP_ETH_BASE + INTCP_ETH_SIZE - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 .flags = IORESOURCE_MEM,
372 },
373 [1] = {
374 .start = IRQ_CP_ETHINT,
375 .end = IRQ_CP_ETHINT,
376 .flags = IORESOURCE_IRQ,
377 },
378};
379
380static struct platform_device smc91x_device = {
381 .name = "smc91x",
382 .id = 0,
383 .num_resources = ARRAY_SIZE(smc91x_resources),
384 .resource = smc91x_resources,
385};
386
387static struct platform_device *intcp_devs[] __initdata = {
388 &intcp_flash_device,
389 &smc91x_device,
390};
391
392/*
393 * It seems that the card insertion interrupt remains active after
394 * we've acknowledged it. We therefore ignore the interrupt, and
395 * rely on reading it from the SIC. This also means that we must
396 * clear the latched interrupt.
397 */
398static unsigned int mmc_status(struct device *dev)
399{
Russell Kingb830b9b2010-01-17 20:45:12 +0000400 unsigned int status = readl(IO_ADDRESS(0xca000000 + 4));
401 writel(8, IO_ADDRESS(INTEGRATOR_CP_CTL_BASE + 8));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 return status & 8;
404}
405
Linus Walleij6ef297f2009-09-22 14:29:36 +0100406static struct mmci_platform_data mmc_data = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
408 .status = mmc_status,
Russell King7fb2bbf2009-07-09 15:15:12 +0100409 .gpio_wp = -1,
410 .gpio_cd = -1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411};
412
413static struct amba_device mmc_device = {
414 .dev = {
Kay Sievers1d559e22009-01-06 10:44:43 -0800415 .init_name = "mb:1c",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 .platform_data = &mmc_data,
417 },
418 .res = {
Russell Kingda7ba952010-01-17 19:59:58 +0000419 .start = INTEGRATOR_CP_MMC_BASE,
420 .end = INTEGRATOR_CP_MMC_BASE + SZ_4K - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 .flags = IORESOURCE_MEM,
422 },
423 .irq = { IRQ_CP_MMCIINT0, IRQ_CP_MMCIINT1 },
424 .periphid = 0,
425};
426
427static struct amba_device aaci_device = {
428 .dev = {
Kay Sievers1d559e22009-01-06 10:44:43 -0800429 .init_name = "mb:1d",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 },
431 .res = {
Russell Kingda7ba952010-01-17 19:59:58 +0000432 .start = INTEGRATOR_CP_AACI_BASE,
433 .end = INTEGRATOR_CP_AACI_BASE + SZ_4K - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 .flags = IORESOURCE_MEM,
435 },
436 .irq = { IRQ_CP_AACIINT, NO_IRQ },
437 .periphid = 0,
438};
439
440
441/*
442 * CLCD support
443 */
444static struct clcd_panel vga = {
445 .mode = {
446 .name = "VGA",
447 .refresh = 60,
448 .xres = 640,
449 .yres = 480,
450 .pixclock = 39721,
451 .left_margin = 40,
452 .right_margin = 24,
453 .upper_margin = 32,
454 .lower_margin = 11,
455 .hsync_len = 96,
456 .vsync_len = 2,
457 .sync = 0,
458 .vmode = FB_VMODE_NONINTERLACED,
459 },
460 .width = -1,
461 .height = -1,
462 .tim2 = TIM2_BCD | TIM2_IPC,
463 .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
464 .bpp = 16,
465 .grayscale = 0,
466};
467
468/*
469 * Ensure VGA is selected.
470 */
471static void cp_clcd_enable(struct clcd_fb *fb)
472{
Russell King4774e222005-04-30 23:32:38 +0100473 u32 val;
474
475 if (fb->fb.var.bits_per_pixel <= 8)
476 val = CM_CTRL_LCDMUXSEL_VGA_8421BPP;
477 else if (fb->fb.var.bits_per_pixel <= 16)
Catalin Marinas14e54cc2006-01-28 20:54:50 +0000478 val = CM_CTRL_LCDMUXSEL_VGA_16BPP
479 | CM_CTRL_LCDEN0 | CM_CTRL_LCDEN1
480 | CM_CTRL_STATIC1 | CM_CTRL_STATIC2;
Russell King4774e222005-04-30 23:32:38 +0100481 else
482 val = 0; /* no idea for this, don't trust the docs */
483
484 cm_control(CM_CTRL_LCDMUXSEL_MASK|
485 CM_CTRL_LCDEN0|
486 CM_CTRL_LCDEN1|
487 CM_CTRL_STATIC1|
488 CM_CTRL_STATIC2|
489 CM_CTRL_STATIC|
490 CM_CTRL_n24BITEN, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491}
492
493static unsigned long framesize = SZ_1M;
494
495static int cp_clcd_setup(struct clcd_fb *fb)
496{
497 dma_addr_t dma;
498
499 fb->panel = &vga;
500
501 fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
502 &dma, GFP_KERNEL);
503 if (!fb->fb.screen_base) {
504 printk(KERN_ERR "CLCD: unable to map framebuffer\n");
505 return -ENOMEM;
506 }
507
508 fb->fb.fix.smem_start = dma;
509 fb->fb.fix.smem_len = framesize;
510
511 return 0;
512}
513
514static int cp_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
515{
516 return dma_mmap_writecombine(&fb->dev->dev, vma,
517 fb->fb.screen_base,
518 fb->fb.fix.smem_start,
519 fb->fb.fix.smem_len);
520}
521
522static void cp_clcd_remove(struct clcd_fb *fb)
523{
524 dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
525 fb->fb.screen_base, fb->fb.fix.smem_start);
526}
527
528static struct clcd_board clcd_data = {
529 .name = "Integrator/CP",
530 .check = clcdfb_check,
531 .decode = clcdfb_decode,
532 .enable = cp_clcd_enable,
533 .setup = cp_clcd_setup,
534 .mmap = cp_clcd_mmap,
535 .remove = cp_clcd_remove,
536};
537
538static struct amba_device clcd_device = {
539 .dev = {
Kay Sievers1d559e22009-01-06 10:44:43 -0800540 .init_name = "mb:c0",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 .coherent_dma_mask = ~0,
542 .platform_data = &clcd_data,
543 },
544 .res = {
545 .start = INTCP_PA_CLCD_BASE,
546 .end = INTCP_PA_CLCD_BASE + SZ_4K - 1,
547 .flags = IORESOURCE_MEM,
548 },
549 .dma_mask = ~0,
550 .irq = { IRQ_CP_CLCDCINT, NO_IRQ },
551 .periphid = 0,
552};
553
554static struct amba_device *amba_devs[] __initdata = {
555 &mmc_device,
556 &aaci_device,
557 &clcd_device,
558};
559
560static void __init intcp_init(void)
561{
562 int i;
563
Russell King0a0300d2010-01-12 12:28:00 +0000564 clkdev_add_table(cp_lookups, ARRAY_SIZE(cp_lookups));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 platform_add_devices(intcp_devs, ARRAY_SIZE(intcp_devs));
566
567 for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
568 struct amba_device *d = amba_devs[i];
569 amba_device_register(d, &iomem_resource);
570 }
571}
572
Russell King5a463342010-01-16 23:52:12 +0000573#define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE)
574#define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE)
575#define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577static void __init intcp_timer_init(void)
578{
Russell King5a463342010-01-16 23:52:12 +0000579 writel(0, TIMER0_VA_BASE + TIMER_CTRL);
580 writel(0, TIMER1_VA_BASE + TIMER_CTRL);
581 writel(0, TIMER2_VA_BASE + TIMER_CTRL);
582
583 sp804_clocksource_init(TIMER2_VA_BASE);
584 sp804_clockevents_init(TIMER1_VA_BASE, IRQ_TIMERINT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585}
586
587static struct sys_timer cp_timer = {
588 .init = intcp_timer_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589};
590
591MACHINE_START(CINTEGRATOR, "ARM-IntegratorCP")
Russell Kinge9dea0c2005-07-03 17:38:58 +0100592 /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
Russell Kinge9dea0c2005-07-03 17:38:58 +0100593 .phys_io = 0x16000000,
594 .io_pg_offst = ((0xf1600000) >> 18) & 0xfffc,
595 .boot_params = 0x00000100,
596 .map_io = intcp_map_io,
597 .init_irq = intcp_init_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 .timer = &cp_timer,
Russell Kinge9dea0c2005-07-03 17:38:58 +0100599 .init_machine = intcp_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600MACHINE_END