blob: f0dea2d1581e6ceb2d7edccd06c431a4fa3110b0 [file] [log] [blame]
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +00001/*
Lennert Buytenhek076d3e12009-03-20 09:50:39 +00002 * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
3 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
12#include <linux/jiffies.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000013#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000014#include <linux/module.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000015#include <linux/netdevice.h>
16#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000017#include <net/dsa.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000018#include "mv88e6xxx.h"
19
Alexander Duyckb4d23942014-09-15 13:00:27 -040020static char *mv88e6131_probe(struct device *host_dev, int sw_addr)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000021{
Alexander Duyckb4d23942014-09-15 13:00:27 -040022 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000023 int ret;
24
Alexander Duyckb4d23942014-09-15 13:00:27 -040025 if (bus == NULL)
26 return NULL;
27
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000028 ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
29 if (ret >= 0) {
Guenter Roecka93e4642014-10-29 10:44:55 -070030 int ret_masked = ret & 0xfff0;
31
32 if (ret_masked == ID_6085)
Peter Korsgaardec80bfc2011-04-05 03:03:56 +000033 return "Marvell 88E6085";
Guenter Roecka93e4642014-10-29 10:44:55 -070034 if (ret_masked == ID_6095)
Lennert Buytenhek076d3e12009-03-20 09:50:39 +000035 return "Marvell 88E6095/88E6095F";
Guenter Roecka93e4642014-10-29 10:44:55 -070036 if (ret == ID_6131_B2)
37 return "Marvell 88E6131 (B2)";
38 if (ret_masked == ID_6131)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000039 return "Marvell 88E6131";
40 }
41
42 return NULL;
43}
44
45static int mv88e6131_switch_reset(struct dsa_switch *ds)
46{
47 int i;
48 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +000049 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000050
Barry Grussling3675c8d2013-01-08 16:05:53 +000051 /* Set all ports to the disabled state. */
Lennert Buytenhek076d3e12009-03-20 09:50:39 +000052 for (i = 0; i < 11; i++) {
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000053 ret = REG_READ(REG_PORT(i), 0x04);
54 REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
55 }
56
Barry Grussling3675c8d2013-01-08 16:05:53 +000057 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +000058 usleep_range(2000, 4000);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000059
Barry Grussling3675c8d2013-01-08 16:05:53 +000060 /* Reset the switch. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000061 REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
62
Barry Grussling3675c8d2013-01-08 16:05:53 +000063 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +000064 timeout = jiffies + 1 * HZ;
65 while (time_before(jiffies, timeout)) {
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000066 ret = REG_READ(REG_GLOBAL, 0x00);
67 if ((ret & 0xc800) == 0xc800)
68 break;
69
Barry Grussling19b2f972013-01-08 16:05:54 +000070 usleep_range(1000, 2000);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000071 }
Barry Grussling19b2f972013-01-08 16:05:54 +000072 if (time_after(jiffies, timeout))
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000073 return -ETIMEDOUT;
74
75 return 0;
76}
77
78static int mv88e6131_setup_global(struct dsa_switch *ds)
79{
80 int ret;
81 int i;
82
Barry Grussling3675c8d2013-01-08 16:05:53 +000083 /* Enable the PHY polling unit, don't discard packets with
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000084 * excessive collisions, use a weighted fair queueing scheme
85 * to arbitrate between packet queues, set the maximum frame
86 * size to 1632, and mask all interrupt sources.
87 */
88 REG_WRITE(REG_GLOBAL, 0x04, 0x4400);
89
Barry Grussling3675c8d2013-01-08 16:05:53 +000090 /* Set the default address aging time to 5 minutes, and
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000091 * enable address learn messages to be sent to all message
92 * ports.
93 */
94 REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
95
Barry Grussling3675c8d2013-01-08 16:05:53 +000096 /* Configure the priority mapping registers. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000097 ret = mv88e6xxx_config_prio(ds);
98 if (ret < 0)
99 return ret;
100
Barry Grussling3675c8d2013-01-08 16:05:53 +0000101 /* Set the VLAN ethertype to 0x8100. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000102 REG_WRITE(REG_GLOBAL, 0x19, 0x8100);
103
Barry Grussling3675c8d2013-01-08 16:05:53 +0000104 /* Disable ARP mirroring, and configure the upstream port as
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000105 * the port to which ingress and egress monitor frames are to
106 * be sent.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000107 */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000108 REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1100) | 0x00f0);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000109
Barry Grussling3675c8d2013-01-08 16:05:53 +0000110 /* Disable cascade port functionality unless this device
Barry Grussling81399ec2011-06-24 19:53:51 +0000111 * is used in a cascade configuration, and set the switch's
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000112 * DSA device number.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000113 */
Barry Grussling81399ec2011-06-24 19:53:51 +0000114 if (ds->dst->pd->nr_chips > 1)
115 REG_WRITE(REG_GLOBAL, 0x1c, 0xf000 | (ds->index & 0x1f));
116 else
117 REG_WRITE(REG_GLOBAL, 0x1c, 0xe000 | (ds->index & 0x1f));
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000118
Barry Grussling3675c8d2013-01-08 16:05:53 +0000119 /* Send all frames with destination addresses matching
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000120 * 01:80:c2:00:00:0x to the CPU port.
121 */
122 REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
123
Barry Grussling3675c8d2013-01-08 16:05:53 +0000124 /* Ignore removed tag data on doubly tagged packets, disable
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000125 * flow control messages, force flow control priority to the
126 * highest, and send all special multicast frames to the CPU
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300127 * port at the highest priority.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000128 */
129 REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
130
Barry Grussling3675c8d2013-01-08 16:05:53 +0000131 /* Program the DSA routing table. */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000132 for (i = 0; i < 32; i++) {
133 int nexthop;
134
135 nexthop = 0x1f;
Tobias Waldekranz6e0ba472015-02-05 14:52:06 +0100136 if (ds->pd->rtable &&
137 i != ds->index && i < ds->dst->pd->nr_chips)
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000138 nexthop = ds->pd->rtable[i] & 0x1f;
139
140 REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
141 }
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000142
Barry Grussling3675c8d2013-01-08 16:05:53 +0000143 /* Clear all trunk masks. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000144 for (i = 0; i < 8; i++)
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000145 REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0x7ff);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000146
Barry Grussling3675c8d2013-01-08 16:05:53 +0000147 /* Clear all trunk mappings. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000148 for (i = 0; i < 16; i++)
149 REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
150
Barry Grussling3675c8d2013-01-08 16:05:53 +0000151 /* Force the priority of IGMP/MLD snoop frames and ARP frames
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000152 * to the highest setting.
153 */
154 REG_WRITE(REG_GLOBAL2, 0x0f, 0x00ff);
155
156 return 0;
157}
158
159static int mv88e6131_setup_port(struct dsa_switch *ds, int p)
160{
Florian Fainellia22adce2014-04-28 11:14:28 -0700161 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000162 int addr = REG_PORT(p);
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000163 u16 val;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000164
Barry Grussling3675c8d2013-01-08 16:05:53 +0000165 /* MAC Forcing register: don't force link, speed, duplex
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000166 * or flow control state to any particular values on physical
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000167 * ports, but force the CPU port and all DSA ports to 1000 Mb/s
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000168 * (100 Mb/s on 6085) full duplex.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000169 */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000170 if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000171 if (ps->id == ID_6085)
172 REG_WRITE(addr, 0x01, 0x003d); /* 100 Mb/s */
173 else
174 REG_WRITE(addr, 0x01, 0x003e); /* 1000 Mb/s */
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000175 else
176 REG_WRITE(addr, 0x01, 0x0003);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000177
Barry Grussling3675c8d2013-01-08 16:05:53 +0000178 /* Port Control: disable Core Tag, disable Drop-on-Lock,
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000179 * transmit frames unmodified, disable Header mode,
180 * enable IGMP/MLD snoop, disable DoubleTag, disable VLAN
181 * tunneling, determine priority by looking at 802.1p and
182 * IP priority fields (IP prio has precedence), and set STP
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000183 * state to Forwarding.
184 *
185 * If this is the upstream port for this switch, enable
186 * forwarding of unknown unicasts, and enable DSA tagging
187 * mode.
188 *
189 * If this is the link to another switch, use DSA tagging
190 * mode, but do not enable forwarding of unknown unicasts.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000191 */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000192 val = 0x0433;
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000193 if (p == dsa_upstream_port(ds)) {
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000194 val |= 0x0104;
Barry Grussling3675c8d2013-01-08 16:05:53 +0000195 /* On 6085, unknown multicast forward is controlled
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000196 * here rather than in Port Control 2 register.
197 */
198 if (ps->id == ID_6085)
199 val |= 0x0008;
200 }
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000201 if (ds->dsa_port_mask & (1 << p))
202 val |= 0x0100;
203 REG_WRITE(addr, 0x04, val);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000204
Barry Grussling3675c8d2013-01-08 16:05:53 +0000205 /* Port Control 2: don't force a good FCS, don't use
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000206 * VLAN-based, source address-based or destination
207 * address-based priority overrides, don't let the switch
208 * add or strip 802.1q tags, don't discard tagged or
209 * untagged frames on this port, do a destination address
210 * lookup on received packets as usual, don't send a copy
211 * of all transmitted/received frames on this port to the
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000212 * CPU, and configure the upstream port number.
213 *
214 * If this is the upstream port for this switch, enable
215 * forwarding of unknown multicast addresses.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000216 */
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000217 if (ps->id == ID_6085)
Barry Grussling3675c8d2013-01-08 16:05:53 +0000218 /* on 6085, bits 3:0 are reserved, bit 6 control ARP
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000219 * mirroring, and multicast forward is handled in
220 * Port Control register.
221 */
222 REG_WRITE(addr, 0x08, 0x0080);
223 else {
224 val = 0x0080 | dsa_upstream_port(ds);
225 if (p == dsa_upstream_port(ds))
226 val |= 0x0040;
227 REG_WRITE(addr, 0x08, val);
228 }
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000229
Barry Grussling3675c8d2013-01-08 16:05:53 +0000230 /* Rate Control: disable ingress rate limiting. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000231 REG_WRITE(addr, 0x09, 0x0000);
232
Barry Grussling3675c8d2013-01-08 16:05:53 +0000233 /* Rate Control 2: disable egress rate limiting. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000234 REG_WRITE(addr, 0x0a, 0x0000);
235
Barry Grussling3675c8d2013-01-08 16:05:53 +0000236 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000237 * of packets, add the address to the address database using
238 * a port bitmap that has only the bit for this port set and
239 * the other bits clear.
240 */
241 REG_WRITE(addr, 0x0b, 1 << p);
242
Barry Grussling3675c8d2013-01-08 16:05:53 +0000243 /* Tag Remap: use an identity 802.1p prio -> switch prio
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000244 * mapping.
245 */
246 REG_WRITE(addr, 0x18, 0x3210);
247
Barry Grussling3675c8d2013-01-08 16:05:53 +0000248 /* Tag Remap 2: use an identity 802.1p prio -> switch prio
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000249 * mapping.
250 */
251 REG_WRITE(addr, 0x19, 0x7654);
252
Guenter Roeck0d65da42015-04-02 04:06:29 +0200253 return mv88e6xxx_setup_port_common(ds, p);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000254}
255
256static int mv88e6131_setup(struct dsa_switch *ds)
257{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000258 int i;
259 int ret;
260
Guenter Roeck0d65da42015-04-02 04:06:29 +0200261 ret = mv88e6xxx_setup_common(ds);
262 if (ret < 0)
263 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000264
Guenter Roeck0d65da42015-04-02 04:06:29 +0200265 mv88e6xxx_ppu_state_init(ds);
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000266
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000267 ret = mv88e6131_switch_reset(ds);
268 if (ret < 0)
269 return ret;
270
271 /* @@@ initialise vtu and atu */
272
273 ret = mv88e6131_setup_global(ds);
274 if (ret < 0)
275 return ret;
276
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000277 for (i = 0; i < 11; i++) {
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000278 ret = mv88e6131_setup_port(ds, i);
279 if (ret < 0)
280 return ret;
281 }
282
283 return 0;
284}
285
286static int mv88e6131_port_to_phy_addr(int port)
287{
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000288 if (port >= 0 && port <= 11)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000289 return port;
290 return -1;
291}
292
293static int
294mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
295{
296 int addr = mv88e6131_port_to_phy_addr(port);
297 return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
298}
299
300static int
301mv88e6131_phy_write(struct dsa_switch *ds,
302 int port, int regnum, u16 val)
303{
304 int addr = mv88e6131_port_to_phy_addr(port);
305 return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
306}
307
308static struct mv88e6xxx_hw_stat mv88e6131_hw_stats[] = {
309 { "in_good_octets", 8, 0x00, },
310 { "in_bad_octets", 4, 0x02, },
311 { "in_unicast", 4, 0x04, },
312 { "in_broadcasts", 4, 0x06, },
313 { "in_multicasts", 4, 0x07, },
314 { "in_pause", 4, 0x16, },
315 { "in_undersize", 4, 0x18, },
316 { "in_fragments", 4, 0x19, },
317 { "in_oversize", 4, 0x1a, },
318 { "in_jabber", 4, 0x1b, },
319 { "in_rx_error", 4, 0x1c, },
320 { "in_fcs_error", 4, 0x1d, },
321 { "out_octets", 8, 0x0e, },
322 { "out_unicast", 4, 0x10, },
323 { "out_broadcasts", 4, 0x13, },
324 { "out_multicasts", 4, 0x12, },
325 { "out_pause", 4, 0x15, },
326 { "excessive", 4, 0x11, },
327 { "collisions", 4, 0x1e, },
328 { "deferred", 4, 0x05, },
329 { "single", 4, 0x14, },
330 { "multiple", 4, 0x17, },
331 { "out_fcs_error", 4, 0x03, },
332 { "late", 4, 0x1f, },
333 { "hist_64bytes", 4, 0x08, },
334 { "hist_65_127bytes", 4, 0x09, },
335 { "hist_128_255bytes", 4, 0x0a, },
336 { "hist_256_511bytes", 4, 0x0b, },
337 { "hist_512_1023bytes", 4, 0x0c, },
338 { "hist_1024_max_bytes", 4, 0x0d, },
339};
340
341static void
342mv88e6131_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
343{
344 mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6131_hw_stats),
345 mv88e6131_hw_stats, port, data);
346}
347
348static void
349mv88e6131_get_ethtool_stats(struct dsa_switch *ds,
350 int port, uint64_t *data)
351{
352 mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6131_hw_stats),
353 mv88e6131_hw_stats, port, data);
354}
355
356static int mv88e6131_get_sset_count(struct dsa_switch *ds)
357{
358 return ARRAY_SIZE(mv88e6131_hw_stats);
359}
360
Ben Hutchings98e67302011-11-25 14:36:19 +0000361struct dsa_switch_driver mv88e6131_switch_driver = {
Florian Fainelliac7a04c2014-09-11 21:18:09 -0700362 .tag_protocol = DSA_TAG_PROTO_DSA,
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000363 .priv_size = sizeof(struct mv88e6xxx_priv_state),
364 .probe = mv88e6131_probe,
365 .setup = mv88e6131_setup,
366 .set_addr = mv88e6xxx_set_addr_direct,
367 .phy_read = mv88e6131_phy_read,
368 .phy_write = mv88e6131_phy_write,
369 .poll_link = mv88e6xxx_poll_link,
370 .get_strings = mv88e6131_get_strings,
371 .get_ethtool_stats = mv88e6131_get_ethtool_stats,
372 .get_sset_count = mv88e6131_get_sset_count,
373};
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000374
375MODULE_ALIAS("platform:mv88e6085");
376MODULE_ALIAS("platform:mv88e6095");
377MODULE_ALIAS("platform:mv88e6095f");
378MODULE_ALIAS("platform:mv88e6131");