blob: 925ef805f9667c6c0ad4cffd05794a63a7176e5e [file] [log] [blame]
Rod Whitby3145d8a2006-01-04 17:17:11 +00001/*
2 * arch/arm/mach-ixp4xx/nas100d-pci.c
3 *
4 * NAS 100d board-level PCI initialization
5 *
6 * based on ixdp425-pci.c:
7 * Copyright (C) 2002 Intel Corporation.
8 * Copyright (C) 2003-2004 MontaVista Software, Inc.
9 *
10 * Maintainer: http://www.nslu2-linux.org/
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
Rod Whitby3145d8a2006-01-04 17:17:11 +000018#include <linux/pci.h>
19#include <linux/init.h>
Thomas Gleixner698dfe22006-07-01 23:01:49 +010020#include <linux/irq.h>
Rod Whitby3145d8a2006-01-04 17:17:11 +000021#include <asm/mach/pci.h>
22#include <asm/mach-types.h>
23
Linus Walleijdc8ef8cd2018-12-29 15:47:52 +010024#include "irqs.h"
25
Krzysztof Hałasa8d3fdf32009-11-17 18:48:23 +010026#define MAX_DEV 3
27#define IRQ_LINES 3
Krzysztof Hałasa23fa6842009-11-16 16:06:47 +010028
29/* PCI controller GPIO to IRQ pin mappings */
Krzysztof Hałasa8d3fdf32009-11-17 18:48:23 +010030#define INTA 11
31#define INTB 10
32#define INTC 9
33#define INTD 8
34#define INTE 7
Krzysztof Hałasa23fa6842009-11-16 16:06:47 +010035
Rod Whitby3145d8a2006-01-04 17:17:11 +000036void __init nas100d_pci_preinit(void)
37{
Thomas Gleixner6845664a2011-03-24 13:25:22 +010038 irq_set_irq_type(IXP4XX_GPIO_IRQ(INTA), IRQ_TYPE_LEVEL_LOW);
39 irq_set_irq_type(IXP4XX_GPIO_IRQ(INTB), IRQ_TYPE_LEVEL_LOW);
40 irq_set_irq_type(IXP4XX_GPIO_IRQ(INTC), IRQ_TYPE_LEVEL_LOW);
41 irq_set_irq_type(IXP4XX_GPIO_IRQ(INTD), IRQ_TYPE_LEVEL_LOW);
42 irq_set_irq_type(IXP4XX_GPIO_IRQ(INTE), IRQ_TYPE_LEVEL_LOW);
Rod Whitby3145d8a2006-01-04 17:17:11 +000043 ixp4xx_pci_preinit();
44}
45
Ralf Baechled5341942011-06-10 15:30:21 +010046static int __init nas100d_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Rod Whitby3145d8a2006-01-04 17:17:11 +000047{
Krzysztof Hałasa8d3fdf32009-11-17 18:48:23 +010048 static int pci_irq_table[MAX_DEV][IRQ_LINES] = {
49 { IXP4XX_GPIO_IRQ(INTA), -1, -1 },
50 { IXP4XX_GPIO_IRQ(INTB), -1, -1 },
51 { IXP4XX_GPIO_IRQ(INTC), IXP4XX_GPIO_IRQ(INTD),
52 IXP4XX_GPIO_IRQ(INTE) },
Rod Whitby3145d8a2006-01-04 17:17:11 +000053 };
54
Krzysztof Hałasa8d3fdf32009-11-17 18:48:23 +010055 if (slot >= 1 && slot <= MAX_DEV && pin >= 1 && pin <= IRQ_LINES)
56 return pci_irq_table[slot - 1][pin - 1];
Rod Whitby3145d8a2006-01-04 17:17:11 +000057
Krzysztof Hałasa8d3fdf32009-11-17 18:48:23 +010058 return -1;
Rod Whitby3145d8a2006-01-04 17:17:11 +000059}
60
61struct hw_pci __initdata nas100d_pci = {
62 .nr_controllers = 1,
Russell Kingc23bfc32012-03-10 12:49:16 +000063 .ops = &ixp4xx_ops,
Rod Whitby3145d8a2006-01-04 17:17:11 +000064 .preinit = nas100d_pci_preinit,
Rod Whitby3145d8a2006-01-04 17:17:11 +000065 .setup = ixp4xx_setup,
Rod Whitby3145d8a2006-01-04 17:17:11 +000066 .map_irq = nas100d_map_irq,
67};
68
69int __init nas100d_pci_init(void)
70{
71 if (machine_is_nas100d())
72 pci_common_init(&nas100d_pci);
73
74 return 0;
75}
76
77subsys_initcall(nas100d_pci_init);