blob: 97978227aa55812079aa94b07f84a0fec28dd2c8 [file] [log] [blame]
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -08001/*
2 * TXx9 NAND flash memory controller driver
3 * Based on RBTX49xx patch from CELF patch archive.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * (C) Copyright TOSHIBA CORPORATION 2004-2007
10 * All Rights Reserved.
11 */
Thierry Redingb0de7742013-01-21 11:09:12 +010012#include <linux/err.h>
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -080013#include <linux/init.h>
14#include <linux/slab.h>
15#include <linux/module.h>
16#include <linux/platform_device.h>
17#include <linux/delay.h>
18#include <linux/mtd/mtd.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020019#include <linux/mtd/rawnand.h>
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -080020#include <linux/mtd/nand_ecc.h>
21#include <linux/mtd/partitions.h>
22#include <linux/io.h>
Boris Brezillondc2865a2018-07-09 22:09:40 +020023#include <linux/platform_data/txx9/ndfmc.h>
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -080024
25/* TXX9 NDFMC Registers */
26#define TXX9_NDFDTR 0x00
27#define TXX9_NDFMCR 0x04
28#define TXX9_NDFSR 0x08
29#define TXX9_NDFISR 0x0c
30#define TXX9_NDFIMR 0x10
31#define TXX9_NDFSPR 0x14
32#define TXX9_NDFRSTR 0x18 /* not TX4939 */
33
34/* NDFMCR : NDFMC Mode Control */
35#define TXX9_NDFMCR_WE 0x80
36#define TXX9_NDFMCR_ECC_ALL 0x60
37#define TXX9_NDFMCR_ECC_RESET 0x60
38#define TXX9_NDFMCR_ECC_READ 0x40
39#define TXX9_NDFMCR_ECC_ON 0x20
40#define TXX9_NDFMCR_ECC_OFF 0x00
41#define TXX9_NDFMCR_CE 0x10
42#define TXX9_NDFMCR_BSPRT 0x04 /* TX4925/TX4926 only */
43#define TXX9_NDFMCR_ALE 0x02
44#define TXX9_NDFMCR_CLE 0x01
45/* TX4939 only */
46#define TXX9_NDFMCR_X16 0x0400
47#define TXX9_NDFMCR_DMAREQ_MASK 0x0300
48#define TXX9_NDFMCR_DMAREQ_NODMA 0x0000
49#define TXX9_NDFMCR_DMAREQ_128 0x0100
50#define TXX9_NDFMCR_DMAREQ_256 0x0200
51#define TXX9_NDFMCR_DMAREQ_512 0x0300
52#define TXX9_NDFMCR_CS_MASK 0x0c
53#define TXX9_NDFMCR_CS(ch) ((ch) << 2)
54
55/* NDFMCR : NDFMC Status */
56#define TXX9_NDFSR_BUSY 0x80
57/* TX4939 only */
58#define TXX9_NDFSR_DMARUN 0x40
59
60/* NDFMCR : NDFMC Reset */
61#define TXX9_NDFRSTR_RST 0x01
62
63struct txx9ndfmc_priv {
64 struct platform_device *dev;
65 struct nand_chip chip;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -080066 int cs;
David Woodhouse81933042009-05-29 14:26:23 +010067 const char *mtdname;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -080068};
69
70#define MAX_TXX9NDFMC_DEV 4
71struct txx9ndfmc_drvdata {
72 struct mtd_info *mtds[MAX_TXX9NDFMC_DEV];
73 void __iomem *base;
74 unsigned char hold; /* in gbusclock */
75 unsigned char spw; /* in gbusclock */
Miquel Raynala0010582018-07-20 17:15:15 +020076 struct nand_controller controller;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -080077};
78
79static struct platform_device *mtd_to_platdev(struct mtd_info *mtd)
80{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +010081 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +010082 struct txx9ndfmc_priv *txx9_priv = nand_get_controller_data(chip);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -080083 return txx9_priv->dev;
84}
85
86static void __iomem *ndregaddr(struct platform_device *dev, unsigned int reg)
87{
88 struct txx9ndfmc_drvdata *drvdata = platform_get_drvdata(dev);
Jingoo Han453810b2013-07-30 17:18:33 +090089 struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -080090
91 return drvdata->base + (reg << plat->shift);
92}
93
94static u32 txx9ndfmc_read(struct platform_device *dev, unsigned int reg)
95{
96 return __raw_readl(ndregaddr(dev, reg));
97}
98
99static void txx9ndfmc_write(struct platform_device *dev,
100 u32 val, unsigned int reg)
101{
102 __raw_writel(val, ndregaddr(dev, reg));
103}
104
Boris Brezillon7e534322018-09-06 14:05:22 +0200105static uint8_t txx9ndfmc_read_byte(struct nand_chip *chip)
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800106{
Boris Brezillon7e534322018-09-06 14:05:22 +0200107 struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800108
109 return txx9ndfmc_read(dev, TXX9_NDFDTR);
110}
111
Boris Brezillonc0739d82018-09-06 14:05:23 +0200112static void txx9ndfmc_write_buf(struct nand_chip *chip, const uint8_t *buf,
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800113 int len)
114{
Boris Brezillonc0739d82018-09-06 14:05:23 +0200115 struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800116 void __iomem *ndfdtr = ndregaddr(dev, TXX9_NDFDTR);
117 u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
118
119 txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_WE, TXX9_NDFMCR);
120 while (len--)
121 __raw_writel(*buf++, ndfdtr);
122 txx9ndfmc_write(dev, mcr, TXX9_NDFMCR);
123}
124
Boris Brezillon7e534322018-09-06 14:05:22 +0200125static void txx9ndfmc_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800126{
Boris Brezillon7e534322018-09-06 14:05:22 +0200127 struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800128 void __iomem *ndfdtr = ndregaddr(dev, TXX9_NDFDTR);
129
130 while (len--)
131 *buf++ = __raw_readl(ndfdtr);
132}
133
Boris Brezillon0f808c12018-09-06 14:05:26 +0200134static void txx9ndfmc_cmd_ctrl(struct nand_chip *chip, int cmd,
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800135 unsigned int ctrl)
136{
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100137 struct txx9ndfmc_priv *txx9_priv = nand_get_controller_data(chip);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800138 struct platform_device *dev = txx9_priv->dev;
Jingoo Han453810b2013-07-30 17:18:33 +0900139 struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800140
141 if (ctrl & NAND_CTRL_CHANGE) {
142 u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
143
144 mcr &= ~(TXX9_NDFMCR_CLE | TXX9_NDFMCR_ALE | TXX9_NDFMCR_CE);
145 mcr |= ctrl & NAND_CLE ? TXX9_NDFMCR_CLE : 0;
146 mcr |= ctrl & NAND_ALE ? TXX9_NDFMCR_ALE : 0;
147 /* TXX9_NDFMCR_CE bit is 0:high 1:low */
148 mcr |= ctrl & NAND_NCE ? TXX9_NDFMCR_CE : 0;
149 if (txx9_priv->cs >= 0 && (ctrl & NAND_NCE)) {
150 mcr &= ~TXX9_NDFMCR_CS_MASK;
151 mcr |= TXX9_NDFMCR_CS(txx9_priv->cs);
152 }
153 txx9ndfmc_write(dev, mcr, TXX9_NDFMCR);
154 }
155 if (cmd != NAND_CMD_NONE)
156 txx9ndfmc_write(dev, cmd & 0xff, TXX9_NDFDTR);
157 if (plat->flags & NDFMC_PLAT_FLAG_DUMMYWRITE) {
158 /* dummy write to update external latch */
159 if ((ctrl & NAND_CTRL_CHANGE) && cmd == NAND_CMD_NONE)
160 txx9ndfmc_write(dev, 0, TXX9_NDFDTR);
161 }
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800162}
163
Boris Brezillon50a487e2018-09-06 14:05:27 +0200164static int txx9ndfmc_dev_ready(struct nand_chip *chip)
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800165{
Boris Brezillon50a487e2018-09-06 14:05:27 +0200166 struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800167
168 return !(txx9ndfmc_read(dev, TXX9_NDFSR) & TXX9_NDFSR_BUSY);
169}
170
Boris Brezillonaf37d2c2018-09-06 14:05:18 +0200171static int txx9ndfmc_calculate_ecc(struct nand_chip *chip, const uint8_t *dat,
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800172 uint8_t *ecc_code)
173{
Boris Brezillonaf37d2c2018-09-06 14:05:18 +0200174 struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
Atsushi Nemotoc0cbfd02009-09-05 01:20:45 +0900175 int eccbytes;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800176 u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
177
178 mcr &= ~TXX9_NDFMCR_ECC_ALL;
179 txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_OFF, TXX9_NDFMCR);
180 txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_READ, TXX9_NDFMCR);
Atsushi Nemotoc0cbfd02009-09-05 01:20:45 +0900181 for (eccbytes = chip->ecc.bytes; eccbytes > 0; eccbytes -= 3) {
182 ecc_code[1] = txx9ndfmc_read(dev, TXX9_NDFDTR);
183 ecc_code[0] = txx9ndfmc_read(dev, TXX9_NDFDTR);
184 ecc_code[2] = txx9ndfmc_read(dev, TXX9_NDFDTR);
185 ecc_code += 3;
186 }
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800187 txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_OFF, TXX9_NDFMCR);
188 return 0;
189}
190
Boris Brezillon00da2ea2018-09-06 14:05:19 +0200191static int txx9ndfmc_correct_data(struct nand_chip *chip, unsigned char *buf,
192 unsigned char *read_ecc,
193 unsigned char *calc_ecc)
Atsushi Nemotoc0cbfd02009-09-05 01:20:45 +0900194{
Atsushi Nemotoc0cbfd02009-09-05 01:20:45 +0900195 int eccsize;
196 int corrected = 0;
197 int stat;
198
199 for (eccsize = chip->ecc.size; eccsize > 0; eccsize -= 256) {
Boris Brezillon309600c2018-09-04 16:23:28 +0200200 stat = __nand_correct_data(buf, read_ecc, calc_ecc, 256,
201 false);
Atsushi Nemotoc0cbfd02009-09-05 01:20:45 +0900202 if (stat < 0)
203 return stat;
204 corrected += stat;
205 buf += 256;
206 read_ecc += 3;
207 calc_ecc += 3;
208 }
209 return corrected;
210}
211
Boris Brezillonec476362018-09-06 14:05:17 +0200212static void txx9ndfmc_enable_hwecc(struct nand_chip *chip, int mode)
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800213{
Boris Brezillonec476362018-09-06 14:05:17 +0200214 struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800215 u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
216
217 mcr &= ~TXX9_NDFMCR_ECC_ALL;
218 txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_RESET, TXX9_NDFMCR);
219 txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_OFF, TXX9_NDFMCR);
220 txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_ON, TXX9_NDFMCR);
221}
222
223static void txx9ndfmc_initialize(struct platform_device *dev)
224{
Jingoo Han453810b2013-07-30 17:18:33 +0900225 struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800226 struct txx9ndfmc_drvdata *drvdata = platform_get_drvdata(dev);
227 int tmout = 100;
228
229 if (plat->flags & NDFMC_PLAT_FLAG_NO_RSTR)
230 ; /* no NDFRSTR. Write to NDFSPR resets the NDFMC. */
231 else {
232 /* reset NDFMC */
233 txx9ndfmc_write(dev,
234 txx9ndfmc_read(dev, TXX9_NDFRSTR) |
235 TXX9_NDFRSTR_RST,
236 TXX9_NDFRSTR);
237 while (txx9ndfmc_read(dev, TXX9_NDFRSTR) & TXX9_NDFRSTR_RST) {
238 if (--tmout == 0) {
239 dev_err(&dev->dev, "reset failed.\n");
240 break;
241 }
242 udelay(1);
243 }
244 }
245 /* setup Hold Time, Strobe Pulse Width */
246 txx9ndfmc_write(dev, (drvdata->hold << 4) | drvdata->spw, TXX9_NDFSPR);
247 txx9ndfmc_write(dev,
248 (plat->flags & NDFMC_PLAT_FLAG_USE_BSPRT) ?
249 TXX9_NDFMCR_BSPRT : 0, TXX9_NDFMCR);
250}
251
252#define TXX9NDFMC_NS_TO_CYC(gbusclk, ns) \
253 DIV_ROUND_UP((ns) * DIV_ROUND_UP(gbusclk, 1000), 1000000)
254
Miquel Raynalee1af822018-07-25 15:31:49 +0200255static int txx9ndfmc_attach_chip(struct nand_chip *chip)
Atsushi Nemotoc0cbfd02009-09-05 01:20:45 +0900256{
Miquel Raynalee1af822018-07-25 15:31:49 +0200257 struct mtd_info *mtd = nand_to_mtd(chip);
Atsushi Nemotoc0cbfd02009-09-05 01:20:45 +0900258
Miquel Raynalee1af822018-07-25 15:31:49 +0200259 if (mtd->writesize >= 512) {
260 chip->ecc.size = 512;
261 chip->ecc.bytes = 6;
262 } else {
263 chip->ecc.size = 256;
264 chip->ecc.bytes = 3;
Atsushi Nemotoc0cbfd02009-09-05 01:20:45 +0900265 }
Miquel Raynalee1af822018-07-25 15:31:49 +0200266
267 return 0;
Atsushi Nemotoc0cbfd02009-09-05 01:20:45 +0900268}
269
Miquel Raynalee1af822018-07-25 15:31:49 +0200270static const struct nand_controller_ops txx9ndfmc_controller_ops = {
271 .attach_chip = txx9ndfmc_attach_chip,
272};
273
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800274static int __init txx9ndfmc_probe(struct platform_device *dev)
275{
Jingoo Han453810b2013-07-30 17:18:33 +0900276 struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800277 int hold, spw;
278 int i;
279 struct txx9ndfmc_drvdata *drvdata;
280 unsigned long gbusclk = plat->gbus_clock;
281 struct resource *res;
282
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800283 drvdata = devm_kzalloc(&dev->dev, sizeof(*drvdata), GFP_KERNEL);
284 if (!drvdata)
285 return -ENOMEM;
Julia Lawall7a965412013-08-14 11:11:08 +0200286 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
Thierry Redingb0de7742013-01-21 11:09:12 +0100287 drvdata->base = devm_ioremap_resource(&dev->dev, res);
288 if (IS_ERR(drvdata->base))
289 return PTR_ERR(drvdata->base);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800290
291 hold = plat->hold ?: 20; /* tDH */
292 spw = plat->spw ?: 90; /* max(tREADID, tWP, tRP) */
293
294 hold = TXX9NDFMC_NS_TO_CYC(gbusclk, hold);
295 spw = TXX9NDFMC_NS_TO_CYC(gbusclk, spw);
296 if (plat->flags & NDFMC_PLAT_FLAG_HOLDADD)
297 hold -= 2; /* actual hold time : (HOLD + 2) BUSCLK */
298 spw -= 1; /* actual wait time : (SPW + 1) BUSCLK */
299 hold = clamp(hold, 1, 15);
300 drvdata->hold = hold;
301 spw = clamp(spw, 1, 15);
302 drvdata->spw = spw;
303 dev_info(&dev->dev, "CLK:%ldMHz HOLD:%d SPW:%d\n",
304 (gbusclk + 500000) / 1000000, hold, spw);
305
Miquel Raynala0010582018-07-20 17:15:15 +0200306 nand_controller_init(&drvdata->controller);
Miquel Raynalee1af822018-07-25 15:31:49 +0200307 drvdata->controller.ops = &txx9ndfmc_controller_ops;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800308
309 platform_set_drvdata(dev, drvdata);
310 txx9ndfmc_initialize(dev);
311
312 for (i = 0; i < MAX_TXX9NDFMC_DEV; i++) {
313 struct txx9ndfmc_priv *txx9_priv;
314 struct nand_chip *chip;
315 struct mtd_info *mtd;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800316
317 if (!(plat->ch_mask & (1 << i)))
318 continue;
319 txx9_priv = kzalloc(sizeof(struct txx9ndfmc_priv),
320 GFP_KERNEL);
Jingoo Han844a72c2013-12-26 12:12:03 +0900321 if (!txx9_priv)
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800322 continue;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800323 chip = &txx9_priv->chip;
Boris BREZILLONa3f54372015-12-10 09:00:28 +0100324 mtd = nand_to_mtd(chip);
Frans Klaver693ad872015-06-10 22:39:09 +0200325 mtd->dev.parent = &dev->dev;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800326
Boris Brezillon716bbba2018-09-07 00:38:35 +0200327 chip->legacy.read_byte = txx9ndfmc_read_byte;
328 chip->legacy.read_buf = txx9ndfmc_read_buf;
329 chip->legacy.write_buf = txx9ndfmc_write_buf;
Boris Brezillonbf6065c2018-09-07 00:38:36 +0200330 chip->legacy.cmd_ctrl = txx9ndfmc_cmd_ctrl;
Boris Brezillon8395b752018-09-07 00:38:37 +0200331 chip->legacy.dev_ready = txx9ndfmc_dev_ready;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800332 chip->ecc.calculate = txx9ndfmc_calculate_ecc;
Atsushi Nemotoc0cbfd02009-09-05 01:20:45 +0900333 chip->ecc.correct = txx9ndfmc_correct_data;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800334 chip->ecc.hwctl = txx9ndfmc_enable_hwecc;
335 chip->ecc.mode = NAND_ECC_HW;
Mike Dunn6a918ba2012-03-11 14:21:11 -0700336 chip->ecc.strength = 1;
Boris Brezillon3cece3a2018-09-07 00:38:41 +0200337 chip->legacy.chip_delay = 100;
Miquel Raynala0010582018-07-20 17:15:15 +0200338 chip->controller = &drvdata->controller;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800339
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100340 nand_set_controller_data(chip, txx9_priv);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800341 txx9_priv->dev = dev;
342
343 if (plat->ch_mask != 1) {
344 txx9_priv->cs = i;
David Woodhouse81933042009-05-29 14:26:23 +0100345 txx9_priv->mtdname = kasprintf(GFP_KERNEL, "%s.%u",
346 dev_name(&dev->dev), i);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800347 } else {
348 txx9_priv->cs = -1;
Atsushi Nemoto272023d2009-06-09 14:31:15 +0100349 txx9_priv->mtdname = kstrdup(dev_name(&dev->dev),
350 GFP_KERNEL);
351 }
352 if (!txx9_priv->mtdname) {
353 kfree(txx9_priv);
354 dev_err(&dev->dev, "Unable to allocate MTD name.\n");
355 continue;
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800356 }
357 if (plat->wide_mask & (1 << i))
358 chip->options |= NAND_BUSWIDTH_16;
359
Boris Brezillon00ad3782018-09-06 14:05:14 +0200360 if (nand_scan(chip, 1)) {
Atsushi Nemoto272023d2009-06-09 14:31:15 +0100361 kfree(txx9_priv->mtdname);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800362 kfree(txx9_priv);
363 continue;
364 }
365 mtd->name = txx9_priv->mtdname;
366
Rafał Miłecki29597ca2018-07-13 11:27:31 +0200367 mtd_device_register(mtd, NULL, 0);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800368 drvdata->mtds[i] = mtd;
369 }
370
371 return 0;
372}
373
374static int __exit txx9ndfmc_remove(struct platform_device *dev)
375{
376 struct txx9ndfmc_drvdata *drvdata = platform_get_drvdata(dev);
377 int i;
378
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800379 if (!drvdata)
380 return 0;
381 for (i = 0; i < MAX_TXX9NDFMC_DEV; i++) {
382 struct mtd_info *mtd = drvdata->mtds[i];
383 struct nand_chip *chip;
384 struct txx9ndfmc_priv *txx9_priv;
385
386 if (!mtd)
387 continue;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100388 chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100389 txx9_priv = nand_get_controller_data(chip);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800390
Boris Brezillon59ac2762018-09-06 14:05:15 +0200391 nand_release(chip);
Atsushi Nemoto272023d2009-06-09 14:31:15 +0100392 kfree(txx9_priv->mtdname);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800393 kfree(txx9_priv);
394 }
395 return 0;
396}
397
398#ifdef CONFIG_PM
399static int txx9ndfmc_resume(struct platform_device *dev)
400{
401 if (platform_get_drvdata(dev))
402 txx9ndfmc_initialize(dev);
403 return 0;
404}
405#else
406#define txx9ndfmc_resume NULL
407#endif
408
409static struct platform_driver txx9ndfmc_driver = {
410 .remove = __exit_p(txx9ndfmc_remove),
411 .resume = txx9ndfmc_resume,
412 .driver = {
413 .name = "txx9ndfmc",
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800414 },
415};
416
Jingoo Han3a2a13f2013-03-05 13:31:24 +0900417module_platform_driver_probe(txx9ndfmc_driver, txx9ndfmc_probe);
Atsushi Nemoto64fb65b2009-03-04 12:01:34 -0800418
419MODULE_LICENSE("GPL");
420MODULE_DESCRIPTION("TXx9 SoC NAND flash controller driver");
421MODULE_ALIAS("platform:txx9ndfmc");