blob: 28385b8279da301fbcffa9d4542b7ad4fcfd975b [file] [log] [blame]
Alex Deucheraaa36a92015-04-20 17:31:14 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
Alex Deucheraaa36a92015-04-20 17:31:14 -040023#include <linux/slab.h>
Alex Deucheraaa36a92015-04-20 17:31:14 -040024#include "drmP.h"
25#include "amdgpu.h"
26#include "amdgpu_atombios.h"
27#include "amdgpu_ih.h"
28#include "amdgpu_uvd.h"
29#include "amdgpu_vce.h"
30#include "amdgpu_ucode.h"
31#include "atom.h"
Alex Deucherd0dd7f02015-11-11 19:45:06 -050032#include "amd_pcie.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040033
34#include "gmc/gmc_8_1_d.h"
35#include "gmc/gmc_8_1_sh_mask.h"
36
37#include "oss/oss_3_0_d.h"
38#include "oss/oss_3_0_sh_mask.h"
39
40#include "bif/bif_5_0_d.h"
41#include "bif/bif_5_0_sh_mask.h"
42
43#include "gca/gfx_8_0_d.h"
44#include "gca/gfx_8_0_sh_mask.h"
45
46#include "smu/smu_7_1_1_d.h"
47#include "smu/smu_7_1_1_sh_mask.h"
48
49#include "uvd/uvd_5_0_d.h"
50#include "uvd/uvd_5_0_sh_mask.h"
51
52#include "vce/vce_3_0_d.h"
53#include "vce/vce_3_0_sh_mask.h"
54
55#include "dce/dce_10_0_d.h"
56#include "dce/dce_10_0_sh_mask.h"
57
58#include "vid.h"
59#include "vi.h"
60#include "vi_dpm.h"
61#include "gmc_v8_0.h"
Ken Wang429c45d2016-02-03 19:16:54 +080062#include "gmc_v7_0.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040063#include "gfx_v8_0.h"
64#include "sdma_v2_4.h"
65#include "sdma_v3_0.h"
66#include "dce_v10_0.h"
67#include "dce_v11_0.h"
68#include "iceland_ih.h"
69#include "tonga_ih.h"
70#include "cz_ih.h"
71#include "uvd_v5_0.h"
72#include "uvd_v6_0.h"
73#include "vce_v3_0.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050074#include "amdgpu_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040075#if defined(CONFIG_DRM_AMD_ACP)
76#include "amdgpu_acp.h"
77#endif
Emily Denge9ed3a62016-08-08 11:36:45 +080078#include "dce_virtual.h"
Xiangliang Yu99581cc2017-01-12 15:22:18 +080079#include "mxgpu_vi.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040080
81/*
82 * Indirect registers accessor
83 */
84static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
85{
86 unsigned long flags;
87 u32 r;
88
89 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
90 WREG32(mmPCIE_INDEX, reg);
91 (void)RREG32(mmPCIE_INDEX);
92 r = RREG32(mmPCIE_DATA);
93 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
94 return r;
95}
96
97static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
98{
99 unsigned long flags;
100
101 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
102 WREG32(mmPCIE_INDEX, reg);
103 (void)RREG32(mmPCIE_INDEX);
104 WREG32(mmPCIE_DATA, v);
105 (void)RREG32(mmPCIE_DATA);
106 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
107}
108
109static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
110{
111 unsigned long flags;
112 u32 r;
113
114 spin_lock_irqsave(&adev->smc_idx_lock, flags);
Monk Liu4bc10d12016-03-29 11:01:51 +0800115 WREG32(mmSMC_IND_INDEX_11, (reg));
116 r = RREG32(mmSMC_IND_DATA_11);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400117 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
118 return r;
119}
120
121static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
122{
123 unsigned long flags;
124
125 spin_lock_irqsave(&adev->smc_idx_lock, flags);
Monk Liu4bc10d12016-03-29 11:01:51 +0800126 WREG32(mmSMC_IND_INDEX_11, (reg));
127 WREG32(mmSMC_IND_DATA_11, (v));
Alex Deucheraaa36a92015-04-20 17:31:14 -0400128 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
129}
130
Alex Deucher7b92cdb2015-07-10 16:21:10 -0400131/* smu_8_0_d.h */
132#define mmMP0PUB_IND_INDEX 0x180
133#define mmMP0PUB_IND_DATA 0x181
134
135static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
136{
137 unsigned long flags;
138 u32 r;
139
140 spin_lock_irqsave(&adev->smc_idx_lock, flags);
141 WREG32(mmMP0PUB_IND_INDEX, (reg));
142 r = RREG32(mmMP0PUB_IND_DATA);
143 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
144 return r;
145}
146
147static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
148{
149 unsigned long flags;
150
151 spin_lock_irqsave(&adev->smc_idx_lock, flags);
152 WREG32(mmMP0PUB_IND_INDEX, (reg));
153 WREG32(mmMP0PUB_IND_DATA, (v));
154 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
155}
156
Alex Deucheraaa36a92015-04-20 17:31:14 -0400157static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
158{
159 unsigned long flags;
160 u32 r;
161
162 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
163 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
164 r = RREG32(mmUVD_CTX_DATA);
165 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
166 return r;
167}
168
169static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
170{
171 unsigned long flags;
172
173 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
174 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
175 WREG32(mmUVD_CTX_DATA, (v));
176 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
177}
178
179static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
180{
181 unsigned long flags;
182 u32 r;
183
184 spin_lock_irqsave(&adev->didt_idx_lock, flags);
185 WREG32(mmDIDT_IND_INDEX, (reg));
186 r = RREG32(mmDIDT_IND_DATA);
187 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
188 return r;
189}
190
191static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
192{
193 unsigned long flags;
194
195 spin_lock_irqsave(&adev->didt_idx_lock, flags);
196 WREG32(mmDIDT_IND_INDEX, (reg));
197 WREG32(mmDIDT_IND_DATA, (v));
198 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
199}
200
Rex Zhuccdbb202016-06-08 12:47:41 +0800201static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
202{
203 unsigned long flags;
204 u32 r;
205
206 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
207 WREG32(mmGC_CAC_IND_INDEX, (reg));
208 r = RREG32(mmGC_CAC_IND_DATA);
209 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
210 return r;
211}
212
213static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
214{
215 unsigned long flags;
216
217 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
218 WREG32(mmGC_CAC_IND_INDEX, (reg));
219 WREG32(mmGC_CAC_IND_DATA, (v));
220 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
221}
222
223
Alex Deucheraaa36a92015-04-20 17:31:14 -0400224static const u32 tonga_mgcg_cgcg_init[] =
225{
226 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
227 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
228 mmPCIE_DATA, 0x000f0000, 0x00000000,
229 mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
230 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400231 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
232 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
233};
234
David Zhang48299f92015-07-08 01:05:16 +0800235static const u32 fiji_mgcg_cgcg_init[] =
236{
237 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
238 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
239 mmPCIE_DATA, 0x000f0000, 0x00000000,
240 mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
241 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
242 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
243 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
244};
245
Alex Deucheraaa36a92015-04-20 17:31:14 -0400246static const u32 iceland_mgcg_cgcg_init[] =
247{
248 mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
249 mmPCIE_DATA, 0x000f0000, 0x00000000,
250 mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
251 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
252 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
253};
254
255static const u32 cz_mgcg_cgcg_init[] =
256{
257 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
258 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
259 mmPCIE_DATA, 0x000f0000, 0x00000000,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400260 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
261 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
262};
263
Samuel Li39bb0c92015-10-08 16:31:43 -0400264static const u32 stoney_mgcg_cgcg_init[] =
265{
266 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
267 mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
268 mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
269};
270
Alex Deucheraaa36a92015-04-20 17:31:14 -0400271static void vi_init_golden_registers(struct amdgpu_device *adev)
272{
273 /* Some of the registers might be dependent on GRBM_GFX_INDEX */
274 mutex_lock(&adev->grbm_idx_mutex);
275
Xiangliang Yu99581cc2017-01-12 15:22:18 +0800276 if (amdgpu_sriov_vf(adev)) {
277 xgpu_vi_init_golden_registers(adev);
278 mutex_unlock(&adev->grbm_idx_mutex);
279 return;
280 }
281
Alex Deucheraaa36a92015-04-20 17:31:14 -0400282 switch (adev->asic_type) {
283 case CHIP_TOPAZ:
284 amdgpu_program_register_sequence(adev,
285 iceland_mgcg_cgcg_init,
286 (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
287 break;
David Zhang48299f92015-07-08 01:05:16 +0800288 case CHIP_FIJI:
289 amdgpu_program_register_sequence(adev,
290 fiji_mgcg_cgcg_init,
291 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
292 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400293 case CHIP_TONGA:
294 amdgpu_program_register_sequence(adev,
295 tonga_mgcg_cgcg_init,
296 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
297 break;
298 case CHIP_CARRIZO:
299 amdgpu_program_register_sequence(adev,
300 cz_mgcg_cgcg_init,
301 (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
302 break;
Samuel Li39bb0c92015-10-08 16:31:43 -0400303 case CHIP_STONEY:
304 amdgpu_program_register_sequence(adev,
305 stoney_mgcg_cgcg_init,
306 (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
307 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400308 case CHIP_POLARIS11:
309 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -0500310 case CHIP_POLARIS12:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400311 default:
312 break;
313 }
314 mutex_unlock(&adev->grbm_idx_mutex);
315}
316
317/**
318 * vi_get_xclk - get the xclk
319 *
320 * @adev: amdgpu_device pointer
321 *
322 * Returns the reference clock used by the gfx engine
323 * (VI).
324 */
325static u32 vi_get_xclk(struct amdgpu_device *adev)
326{
327 u32 reference_clock = adev->clock.spll.reference_freq;
328 u32 tmp;
329
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800330 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400331 return reference_clock;
332
333 tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
334 if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
335 return 1000;
336
337 tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
338 if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
339 return reference_clock / 4;
340
341 return reference_clock;
342}
343
344/**
345 * vi_srbm_select - select specific register instances
346 *
347 * @adev: amdgpu_device pointer
348 * @me: selected ME (micro engine)
349 * @pipe: pipe
350 * @queue: queue
351 * @vmid: VMID
352 *
353 * Switches the currently active registers instances. Some
354 * registers are instanced per VMID, others are instanced per
355 * me/pipe/queue combination.
356 */
357void vi_srbm_select(struct amdgpu_device *adev,
358 u32 me, u32 pipe, u32 queue, u32 vmid)
359{
360 u32 srbm_gfx_cntl = 0;
361 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
362 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
363 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
364 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
365 WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
366}
367
368static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
369{
370 /* todo */
371}
372
373static bool vi_read_disabled_bios(struct amdgpu_device *adev)
374{
375 u32 bus_cntl;
376 u32 d1vga_control = 0;
377 u32 d2vga_control = 0;
378 u32 vga_render_control = 0;
379 u32 rom_cntl;
380 bool r;
381
382 bus_cntl = RREG32(mmBUS_CNTL);
383 if (adev->mode_info.num_crtc) {
384 d1vga_control = RREG32(mmD1VGA_CONTROL);
385 d2vga_control = RREG32(mmD2VGA_CONTROL);
386 vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
387 }
388 rom_cntl = RREG32_SMC(ixROM_CNTL);
389
390 /* enable the rom */
391 WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
392 if (adev->mode_info.num_crtc) {
393 /* Disable VGA mode */
394 WREG32(mmD1VGA_CONTROL,
395 (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
396 D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
397 WREG32(mmD2VGA_CONTROL,
398 (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
399 D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
400 WREG32(mmVGA_RENDER_CONTROL,
401 (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
402 }
403 WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
404
405 r = amdgpu_read_bios(adev);
406
407 /* restore regs */
408 WREG32(mmBUS_CNTL, bus_cntl);
409 if (adev->mode_info.num_crtc) {
410 WREG32(mmD1VGA_CONTROL, d1vga_control);
411 WREG32(mmD2VGA_CONTROL, d2vga_control);
412 WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
413 }
414 WREG32_SMC(ixROM_CNTL, rom_cntl);
415 return r;
416}
Alex Deucher95addb2a2015-11-24 10:37:54 -0500417
418static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
419 u8 *bios, u32 length_bytes)
420{
421 u32 *dw_ptr;
422 unsigned long flags;
423 u32 i, length_dw;
424
425 if (bios == NULL)
426 return false;
427 if (length_bytes == 0)
428 return false;
429 /* APU vbios image is part of sbios image */
430 if (adev->flags & AMD_IS_APU)
431 return false;
432
433 dw_ptr = (u32 *)bios;
434 length_dw = ALIGN(length_bytes, 4) / 4;
435 /* take the smc lock since we are using the smc index */
436 spin_lock_irqsave(&adev->smc_idx_lock, flags);
437 /* set rom index to 0 */
Monk Liu4bc10d12016-03-29 11:01:51 +0800438 WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
439 WREG32(mmSMC_IND_DATA_11, 0);
Alex Deucher95addb2a2015-11-24 10:37:54 -0500440 /* set index to data for continous read */
Monk Liu4bc10d12016-03-29 11:01:51 +0800441 WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
Alex Deucher95addb2a2015-11-24 10:37:54 -0500442 for (i = 0; i < length_dw; i++)
Monk Liu4bc10d12016-03-29 11:01:51 +0800443 dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
Alex Deucher95addb2a2015-11-24 10:37:54 -0500444 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
445
446 return true;
447}
448
Monk Liu4e99a442016-03-31 13:26:59 +0800449static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
Andres Rodriguez048765a2016-06-11 02:51:32 -0400450{
Monk Liu4e99a442016-03-31 13:26:59 +0800451 uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
452 /* bit0: 0 means pf and 1 means vf */
453 /* bit31: 0 means disable IOV and 1 means enable */
454 if (reg & 1)
Xiangliang Yu5a5099c2017-01-09 18:06:57 -0500455 adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
Andres Rodriguez048765a2016-06-11 02:51:32 -0400456
Monk Liu4e99a442016-03-31 13:26:59 +0800457 if (reg & 0x80000000)
Xiangliang Yu5a5099c2017-01-09 18:06:57 -0500458 adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
Andres Rodriguez048765a2016-06-11 02:51:32 -0400459
Monk Liu4e99a442016-03-31 13:26:59 +0800460 if (reg == 0) {
461 if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
Xiangliang Yu5a5099c2017-01-09 18:06:57 -0500462 adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
Monk Liu4e99a442016-03-31 13:26:59 +0800463 }
Andres Rodriguez048765a2016-06-11 02:51:32 -0400464}
465
Nils Wallméniuseca22402016-03-19 16:12:17 +0100466static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
Alex Deucheraaa36a92015-04-20 17:31:14 -0400467 {mmGB_MACROTILE_MODE7, true},
468};
469
Nils Wallméniuseca22402016-03-19 16:12:17 +0100470static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
Alex Deucheraaa36a92015-04-20 17:31:14 -0400471 {mmGB_TILE_MODE7, true},
472 {mmGB_TILE_MODE12, true},
473 {mmGB_TILE_MODE17, true},
474 {mmGB_TILE_MODE23, true},
475 {mmGB_MACROTILE_MODE7, true},
476};
477
Nils Wallméniuseca22402016-03-19 16:12:17 +0100478static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
Alex Deucheraaa36a92015-04-20 17:31:14 -0400479 {mmGRBM_STATUS, false},
Marek Olšákc7890fe2015-07-11 12:08:46 +0200480 {mmGRBM_STATUS2, false},
481 {mmGRBM_STATUS_SE0, false},
482 {mmGRBM_STATUS_SE1, false},
483 {mmGRBM_STATUS_SE2, false},
484 {mmGRBM_STATUS_SE3, false},
485 {mmSRBM_STATUS, false},
486 {mmSRBM_STATUS2, false},
487 {mmSRBM_STATUS3, false},
488 {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
489 {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
490 {mmCP_STAT, false},
491 {mmCP_STALLED_STAT1, false},
492 {mmCP_STALLED_STAT2, false},
493 {mmCP_STALLED_STAT3, false},
494 {mmCP_CPF_BUSY_STAT, false},
495 {mmCP_CPF_STALLED_STAT1, false},
496 {mmCP_CPF_STATUS, false},
497 {mmCP_CPC_BUSY_STAT, false},
498 {mmCP_CPC_STALLED_STAT1, false},
499 {mmCP_CPC_STATUS, false},
Alex Deucheraaa36a92015-04-20 17:31:14 -0400500 {mmGB_ADDR_CONFIG, false},
501 {mmMC_ARB_RAMCFG, false},
502 {mmGB_TILE_MODE0, false},
503 {mmGB_TILE_MODE1, false},
504 {mmGB_TILE_MODE2, false},
505 {mmGB_TILE_MODE3, false},
506 {mmGB_TILE_MODE4, false},
507 {mmGB_TILE_MODE5, false},
508 {mmGB_TILE_MODE6, false},
509 {mmGB_TILE_MODE7, false},
510 {mmGB_TILE_MODE8, false},
511 {mmGB_TILE_MODE9, false},
512 {mmGB_TILE_MODE10, false},
513 {mmGB_TILE_MODE11, false},
514 {mmGB_TILE_MODE12, false},
515 {mmGB_TILE_MODE13, false},
516 {mmGB_TILE_MODE14, false},
517 {mmGB_TILE_MODE15, false},
518 {mmGB_TILE_MODE16, false},
519 {mmGB_TILE_MODE17, false},
520 {mmGB_TILE_MODE18, false},
521 {mmGB_TILE_MODE19, false},
522 {mmGB_TILE_MODE20, false},
523 {mmGB_TILE_MODE21, false},
524 {mmGB_TILE_MODE22, false},
525 {mmGB_TILE_MODE23, false},
526 {mmGB_TILE_MODE24, false},
527 {mmGB_TILE_MODE25, false},
528 {mmGB_TILE_MODE26, false},
529 {mmGB_TILE_MODE27, false},
530 {mmGB_TILE_MODE28, false},
531 {mmGB_TILE_MODE29, false},
532 {mmGB_TILE_MODE30, false},
533 {mmGB_TILE_MODE31, false},
534 {mmGB_MACROTILE_MODE0, false},
535 {mmGB_MACROTILE_MODE1, false},
536 {mmGB_MACROTILE_MODE2, false},
537 {mmGB_MACROTILE_MODE3, false},
538 {mmGB_MACROTILE_MODE4, false},
539 {mmGB_MACROTILE_MODE5, false},
540 {mmGB_MACROTILE_MODE6, false},
541 {mmGB_MACROTILE_MODE7, false},
542 {mmGB_MACROTILE_MODE8, false},
543 {mmGB_MACROTILE_MODE9, false},
544 {mmGB_MACROTILE_MODE10, false},
545 {mmGB_MACROTILE_MODE11, false},
546 {mmGB_MACROTILE_MODE12, false},
547 {mmGB_MACROTILE_MODE13, false},
548 {mmGB_MACROTILE_MODE14, false},
549 {mmGB_MACROTILE_MODE15, false},
550 {mmCC_RB_BACKEND_DISABLE, false, true},
551 {mmGC_USER_RB_BACKEND_DISABLE, false, true},
552 {mmGB_BACKEND_MAP, false, false},
553 {mmPA_SC_RASTER_CONFIG, false, true},
554 {mmPA_SC_RASTER_CONFIG_1, false, true},
555};
556
Alex Deucherdb9635c2016-10-10 12:05:32 -0400557static uint32_t vi_get_register_value(struct amdgpu_device *adev,
558 bool indexed, u32 se_num,
559 u32 sh_num, u32 reg_offset)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400560{
Alex Deucherdb9635c2016-10-10 12:05:32 -0400561 if (indexed) {
562 uint32_t val;
563 unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
564 unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400565
Alex Deucherdb9635c2016-10-10 12:05:32 -0400566 switch (reg_offset) {
567 case mmCC_RB_BACKEND_DISABLE:
568 return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
569 case mmGC_USER_RB_BACKEND_DISABLE:
570 return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
571 case mmPA_SC_RASTER_CONFIG:
572 return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
573 case mmPA_SC_RASTER_CONFIG_1:
574 return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
575 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400576
Alex Deucherdb9635c2016-10-10 12:05:32 -0400577 mutex_lock(&adev->grbm_idx_mutex);
578 if (se_num != 0xffffffff || sh_num != 0xffffffff)
579 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400580
Alex Deucherdb9635c2016-10-10 12:05:32 -0400581 val = RREG32(reg_offset);
582
583 if (se_num != 0xffffffff || sh_num != 0xffffffff)
584 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
585 mutex_unlock(&adev->grbm_idx_mutex);
586 return val;
587 } else {
588 unsigned idx;
589
590 switch (reg_offset) {
591 case mmGB_ADDR_CONFIG:
592 return adev->gfx.config.gb_addr_config;
593 case mmMC_ARB_RAMCFG:
594 return adev->gfx.config.mc_arb_ramcfg;
595 case mmGB_TILE_MODE0:
596 case mmGB_TILE_MODE1:
597 case mmGB_TILE_MODE2:
598 case mmGB_TILE_MODE3:
599 case mmGB_TILE_MODE4:
600 case mmGB_TILE_MODE5:
601 case mmGB_TILE_MODE6:
602 case mmGB_TILE_MODE7:
603 case mmGB_TILE_MODE8:
604 case mmGB_TILE_MODE9:
605 case mmGB_TILE_MODE10:
606 case mmGB_TILE_MODE11:
607 case mmGB_TILE_MODE12:
608 case mmGB_TILE_MODE13:
609 case mmGB_TILE_MODE14:
610 case mmGB_TILE_MODE15:
611 case mmGB_TILE_MODE16:
612 case mmGB_TILE_MODE17:
613 case mmGB_TILE_MODE18:
614 case mmGB_TILE_MODE19:
615 case mmGB_TILE_MODE20:
616 case mmGB_TILE_MODE21:
617 case mmGB_TILE_MODE22:
618 case mmGB_TILE_MODE23:
619 case mmGB_TILE_MODE24:
620 case mmGB_TILE_MODE25:
621 case mmGB_TILE_MODE26:
622 case mmGB_TILE_MODE27:
623 case mmGB_TILE_MODE28:
624 case mmGB_TILE_MODE29:
625 case mmGB_TILE_MODE30:
626 case mmGB_TILE_MODE31:
627 idx = (reg_offset - mmGB_TILE_MODE0);
628 return adev->gfx.config.tile_mode_array[idx];
629 case mmGB_MACROTILE_MODE0:
630 case mmGB_MACROTILE_MODE1:
631 case mmGB_MACROTILE_MODE2:
632 case mmGB_MACROTILE_MODE3:
633 case mmGB_MACROTILE_MODE4:
634 case mmGB_MACROTILE_MODE5:
635 case mmGB_MACROTILE_MODE6:
636 case mmGB_MACROTILE_MODE7:
637 case mmGB_MACROTILE_MODE8:
638 case mmGB_MACROTILE_MODE9:
639 case mmGB_MACROTILE_MODE10:
640 case mmGB_MACROTILE_MODE11:
641 case mmGB_MACROTILE_MODE12:
642 case mmGB_MACROTILE_MODE13:
643 case mmGB_MACROTILE_MODE14:
644 case mmGB_MACROTILE_MODE15:
645 idx = (reg_offset - mmGB_MACROTILE_MODE0);
646 return adev->gfx.config.macrotile_mode_array[idx];
647 default:
648 return RREG32(reg_offset);
649 }
650 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400651}
652
653static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
654 u32 sh_num, u32 reg_offset, u32 *value)
655{
Nils Wallméniuseca22402016-03-19 16:12:17 +0100656 const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
657 const struct amdgpu_allowed_register_entry *asic_register_entry;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400658 uint32_t size, i;
659
660 *value = 0;
661 switch (adev->asic_type) {
662 case CHIP_TOPAZ:
663 asic_register_table = tonga_allowed_read_registers;
664 size = ARRAY_SIZE(tonga_allowed_read_registers);
665 break;
David Zhang48299f92015-07-08 01:05:16 +0800666 case CHIP_FIJI:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400667 case CHIP_TONGA:
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400668 case CHIP_POLARIS11:
669 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -0500670 case CHIP_POLARIS12:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400671 case CHIP_CARRIZO:
Samuel Li39bb0c92015-10-08 16:31:43 -0400672 case CHIP_STONEY:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400673 asic_register_table = cz_allowed_read_registers;
674 size = ARRAY_SIZE(cz_allowed_read_registers);
675 break;
676 default:
677 return -EINVAL;
678 }
679
680 if (asic_register_table) {
681 for (i = 0; i < size; i++) {
682 asic_register_entry = asic_register_table + i;
683 if (reg_offset != asic_register_entry->reg_offset)
684 continue;
685 if (!asic_register_entry->untouched)
Alex Deucherdb9635c2016-10-10 12:05:32 -0400686 *value = vi_get_register_value(adev,
687 asic_register_entry->grbm_indexed,
688 se_num, sh_num, reg_offset);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400689 return 0;
690 }
691 }
692
693 for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
694 if (reg_offset != vi_allowed_read_registers[i].reg_offset)
695 continue;
696
697 if (!vi_allowed_read_registers[i].untouched)
Alex Deucherdb9635c2016-10-10 12:05:32 -0400698 *value = vi_get_register_value(adev,
699 vi_allowed_read_registers[i].grbm_indexed,
700 se_num, sh_num, reg_offset);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400701 return 0;
702 }
703 return -EINVAL;
704}
705
Chunming Zhou89a31822016-06-06 13:06:45 +0800706static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400707{
Alex Deuchera2c5c692015-10-14 09:39:37 -0400708 u32 i;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400709
710 dev_info(adev->dev, "GPU pci config reset\n");
711
Alex Deucheraaa36a92015-04-20 17:31:14 -0400712 /* disable BM */
713 pci_clear_master(adev->pdev);
714 /* reset */
715 amdgpu_pci_config_reset(adev);
716
717 udelay(100);
718
719 /* wait for asic to come out of reset */
720 for (i = 0; i < adev->usec_timeout; i++) {
Chunming Zhoub314f9a2016-06-06 13:50:18 +0800721 if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
722 /* enable BM */
723 pci_set_master(adev->pdev);
Jim Quc836fec2017-02-10 15:59:59 +0800724 adev->has_hw_reset = true;
Chunming Zhou89a31822016-06-06 13:06:45 +0800725 return 0;
Chunming Zhoub314f9a2016-06-06 13:50:18 +0800726 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400727 udelay(1);
728 }
Chunming Zhou89a31822016-06-06 13:06:45 +0800729 return -EINVAL;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400730}
731
Alex Deucheraaa36a92015-04-20 17:31:14 -0400732/**
733 * vi_asic_reset - soft reset GPU
734 *
735 * @adev: amdgpu_device pointer
736 *
737 * Look up which blocks are hung and attempt
738 * to reset them.
739 * Returns 0 for success.
740 */
741static int vi_asic_reset(struct amdgpu_device *adev)
742{
Chunming Zhou89a31822016-06-06 13:06:45 +0800743 int r;
744
Alex Deucher72a57432016-10-21 15:45:22 -0400745 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400746
Chunming Zhou89a31822016-06-06 13:06:45 +0800747 r = vi_gpu_pci_config_reset(adev);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400748
Alex Deucher72a57432016-10-21 15:45:22 -0400749 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400750
Chunming Zhou89a31822016-06-06 13:06:45 +0800751 return r;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400752}
753
Alex Deucherbbf282d2017-03-03 17:26:10 -0500754static u32 vi_get_config_memsize(struct amdgpu_device *adev)
755{
756 return RREG32(mmCONFIG_MEMSIZE);
757}
758
Alex Deucheraaa36a92015-04-20 17:31:14 -0400759static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
760 u32 cntl_reg, u32 status_reg)
761{
762 int r, i;
763 struct atom_clock_dividers dividers;
764 uint32_t tmp;
765
766 r = amdgpu_atombios_get_clock_dividers(adev,
767 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
768 clock, false, &dividers);
769 if (r)
770 return r;
771
772 tmp = RREG32_SMC(cntl_reg);
773 tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
774 CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
775 tmp |= dividers.post_divider;
776 WREG32_SMC(cntl_reg, tmp);
777
778 for (i = 0; i < 100; i++) {
779 if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
780 break;
781 mdelay(10);
782 }
783 if (i == 100)
784 return -ETIMEDOUT;
785
786 return 0;
787}
788
789static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
790{
791 int r;
792
793 r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
794 if (r)
795 return r;
796
797 r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
798
799 return 0;
800}
801
802static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
803{
Rex Zhu714b1f52017-01-10 19:54:25 +0800804 int r, i;
805 struct atom_clock_dividers dividers;
806 u32 tmp;
807
808 r = amdgpu_atombios_get_clock_dividers(adev,
809 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
810 ecclk, false, &dividers);
811 if (r)
812 return r;
813
814 for (i = 0; i < 100; i++) {
815 if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
816 break;
817 mdelay(10);
818 }
819 if (i == 100)
820 return -ETIMEDOUT;
821
822 tmp = RREG32_SMC(ixCG_ECLK_CNTL);
823 tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
824 CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
825 tmp |= dividers.post_divider;
826 WREG32_SMC(ixCG_ECLK_CNTL, tmp);
827
828 for (i = 0; i < 100; i++) {
829 if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
830 break;
831 mdelay(10);
832 }
833 if (i == 100)
834 return -ETIMEDOUT;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400835
836 return 0;
837}
838
839static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
840{
Alex Deuchere79d5c02015-10-06 09:38:45 -0400841 if (pci_is_root_bus(adev->pdev->bus))
842 return;
843
Alex Deucheraaa36a92015-04-20 17:31:14 -0400844 if (amdgpu_pcie_gen2 == 0)
845 return;
846
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800847 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400848 return;
849
Alex Deucherd0dd7f02015-11-11 19:45:06 -0500850 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
851 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
Alex Deucheraaa36a92015-04-20 17:31:14 -0400852 return;
853
854 /* todo */
855}
856
857static void vi_program_aspm(struct amdgpu_device *adev)
858{
859
860 if (amdgpu_aspm == 0)
861 return;
862
863 /* todo */
864}
865
866static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
867 bool enable)
868{
869 u32 tmp;
870
871 /* not necessary on CZ */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800872 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400873 return;
874
875 tmp = RREG32(mmBIF_DOORBELL_APER_EN);
876 if (enable)
877 tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
878 else
879 tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
880
881 WREG32(mmBIF_DOORBELL_APER_EN, tmp);
882}
883
Samuel Li39bb0c92015-10-08 16:31:43 -0400884#define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
885#define ATI_REV_ID_FUSE_MACRO__SHIFT 9
886#define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
887
Alex Deucheraaa36a92015-04-20 17:31:14 -0400888static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
889{
Flora Cuiabdfb852015-11-20 11:40:53 +0800890 if (adev->flags & AMD_IS_APU)
Samuel Li39bb0c92015-10-08 16:31:43 -0400891 return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
892 >> ATI_REV_ID_FUSE_MACRO__SHIFT;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400893 else
Flora Cuiabdfb852015-11-20 11:40:53 +0800894 return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
895 >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400896}
897
898static const struct amdgpu_asic_funcs vi_asic_funcs =
899{
900 .read_disabled_bios = &vi_read_disabled_bios,
Alex Deucher95addb2a2015-11-24 10:37:54 -0500901 .read_bios_from_rom = &vi_read_bios_from_rom,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400902 .read_register = &vi_read_register,
903 .reset = &vi_asic_reset,
904 .set_vga_state = &vi_vga_set_state,
905 .get_xclk = &vi_get_xclk,
906 .set_uvd_clocks = &vi_set_uvd_clocks,
907 .set_vce_clocks = &vi_set_vce_clocks,
Alex Deucherbbf282d2017-03-03 17:26:10 -0500908 .get_config_memsize = &vi_get_config_memsize,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400909};
910
yanyang15fc3aee2015-05-22 14:39:35 -0400911static int vi_common_early_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400912{
913 bool smc_enabled = false;
yanyang15fc3aee2015-05-22 14:39:35 -0400914 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400915
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800916 if (adev->flags & AMD_IS_APU) {
Alex Deucher7b92cdb2015-07-10 16:21:10 -0400917 adev->smc_rreg = &cz_smc_rreg;
918 adev->smc_wreg = &cz_smc_wreg;
919 } else {
920 adev->smc_rreg = &vi_smc_rreg;
921 adev->smc_wreg = &vi_smc_wreg;
922 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400923 adev->pcie_rreg = &vi_pcie_rreg;
924 adev->pcie_wreg = &vi_pcie_wreg;
925 adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
926 adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
927 adev->didt_rreg = &vi_didt_rreg;
928 adev->didt_wreg = &vi_didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +0800929 adev->gc_cac_rreg = &vi_gc_cac_rreg;
930 adev->gc_cac_wreg = &vi_gc_cac_wreg;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400931
932 adev->asic_funcs = &vi_asic_funcs;
933
yanyang15fc3aee2015-05-22 14:39:35 -0400934 if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
935 (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
Alex Deucheraaa36a92015-04-20 17:31:14 -0400936 smc_enabled = true;
937
Xiangliang Yu99581cc2017-01-12 15:22:18 +0800938 if (amdgpu_sriov_vf(adev)) {
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800939 amdgpu_virt_init_setting(adev);
Xiangliang Yu99581cc2017-01-12 15:22:18 +0800940 xgpu_vi_mailbox_set_irq_funcs(adev);
941 }
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800942
Alex Deucheraaa36a92015-04-20 17:31:14 -0400943 adev->rev_id = vi_get_rev_id(adev);
944 adev->external_rev_id = 0xFF;
945 switch (adev->asic_type) {
946 case CHIP_TOPAZ:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400947 adev->cg_flags = 0;
948 adev->pg_flags = 0;
949 adev->external_rev_id = 0x1;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400950 break;
David Zhang48299f92015-07-08 01:05:16 +0800951 case CHIP_FIJI:
Alex Deucher14698b62016-04-07 18:38:00 -0400952 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
953 AMD_CG_SUPPORT_GFX_MGLS |
954 AMD_CG_SUPPORT_GFX_RLC_LS |
955 AMD_CG_SUPPORT_GFX_CP_LS |
956 AMD_CG_SUPPORT_GFX_CGTS |
957 AMD_CG_SUPPORT_GFX_CGTS_LS |
958 AMD_CG_SUPPORT_GFX_CGCG |
Alex Deuchere08d53c2016-04-08 00:42:51 -0400959 AMD_CG_SUPPORT_GFX_CGLS |
960 AMD_CG_SUPPORT_SDMA_MGCG |
Alex Deucherc90766c2016-04-08 00:52:58 -0400961 AMD_CG_SUPPORT_SDMA_LS |
962 AMD_CG_SUPPORT_BIF_LS |
963 AMD_CG_SUPPORT_HDP_MGCG |
964 AMD_CG_SUPPORT_HDP_LS |
Alex Deucher3fde56b2016-04-08 01:01:18 -0400965 AMD_CG_SUPPORT_ROM_MGCG |
966 AMD_CG_SUPPORT_MC_MGCG |
Rex Zhu79abf1a2016-11-09 14:30:25 +0800967 AMD_CG_SUPPORT_MC_LS |
968 AMD_CG_SUPPORT_UVD_MGCG;
Flora Cuib6bc28f2015-11-02 21:21:34 +0800969 adev->pg_flags = 0;
970 adev->external_rev_id = adev->rev_id + 0x3c;
971 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400972 case CHIP_TONGA:
Rex Zhuca18b842016-12-07 18:22:38 +0800973 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
974 AMD_CG_SUPPORT_GFX_CGCG |
975 AMD_CG_SUPPORT_GFX_CGLS |
976 AMD_CG_SUPPORT_SDMA_MGCG |
977 AMD_CG_SUPPORT_SDMA_LS |
978 AMD_CG_SUPPORT_BIF_LS |
979 AMD_CG_SUPPORT_HDP_MGCG |
980 AMD_CG_SUPPORT_HDP_LS |
981 AMD_CG_SUPPORT_ROM_MGCG |
982 AMD_CG_SUPPORT_MC_MGCG |
983 AMD_CG_SUPPORT_MC_LS |
984 AMD_CG_SUPPORT_DRM_LS |
985 AMD_CG_SUPPORT_UVD_MGCG;
Rex Zhu54971402016-12-07 16:06:38 +0800986 adev->pg_flags = 0;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400987 adev->external_rev_id = adev->rev_id + 0x14;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400988 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400989 case CHIP_POLARIS11:
Rex Zhuca18b842016-12-07 18:22:38 +0800990 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
991 AMD_CG_SUPPORT_GFX_RLC_LS |
992 AMD_CG_SUPPORT_GFX_CP_LS |
993 AMD_CG_SUPPORT_GFX_CGCG |
994 AMD_CG_SUPPORT_GFX_CGLS |
995 AMD_CG_SUPPORT_GFX_3D_CGCG |
996 AMD_CG_SUPPORT_GFX_3D_CGLS |
997 AMD_CG_SUPPORT_SDMA_MGCG |
998 AMD_CG_SUPPORT_SDMA_LS |
999 AMD_CG_SUPPORT_BIF_MGCG |
1000 AMD_CG_SUPPORT_BIF_LS |
1001 AMD_CG_SUPPORT_HDP_MGCG |
1002 AMD_CG_SUPPORT_HDP_LS |
1003 AMD_CG_SUPPORT_ROM_MGCG |
1004 AMD_CG_SUPPORT_MC_MGCG |
1005 AMD_CG_SUPPORT_MC_LS |
1006 AMD_CG_SUPPORT_DRM_LS |
1007 AMD_CG_SUPPORT_UVD_MGCG |
Maruthi Srinivas Bayyavarapuecc2cf72016-11-17 17:29:50 +05301008 AMD_CG_SUPPORT_VCE_MGCG;
Flora Cuic0c1f572015-12-07 18:33:10 +08001009 adev->pg_flags = 0;
1010 adev->external_rev_id = adev->rev_id + 0x5A;
1011 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001012 case CHIP_POLARIS10:
Rex Zhuca18b842016-12-07 18:22:38 +08001013 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1014 AMD_CG_SUPPORT_GFX_RLC_LS |
1015 AMD_CG_SUPPORT_GFX_CP_LS |
1016 AMD_CG_SUPPORT_GFX_CGCG |
1017 AMD_CG_SUPPORT_GFX_CGLS |
1018 AMD_CG_SUPPORT_GFX_3D_CGCG |
1019 AMD_CG_SUPPORT_GFX_3D_CGLS |
1020 AMD_CG_SUPPORT_SDMA_MGCG |
1021 AMD_CG_SUPPORT_SDMA_LS |
1022 AMD_CG_SUPPORT_BIF_MGCG |
1023 AMD_CG_SUPPORT_BIF_LS |
1024 AMD_CG_SUPPORT_HDP_MGCG |
1025 AMD_CG_SUPPORT_HDP_LS |
1026 AMD_CG_SUPPORT_ROM_MGCG |
1027 AMD_CG_SUPPORT_MC_MGCG |
1028 AMD_CG_SUPPORT_MC_LS |
1029 AMD_CG_SUPPORT_DRM_LS |
1030 AMD_CG_SUPPORT_UVD_MGCG |
Maruthi Srinivas Bayyavarapuecc2cf72016-11-17 17:29:50 +05301031 AMD_CG_SUPPORT_VCE_MGCG;
Flora Cuic0c1f572015-12-07 18:33:10 +08001032 adev->pg_flags = 0;
1033 adev->external_rev_id = adev->rev_id + 0x50;
1034 break;
Junwei Zhangc4642a42016-12-14 15:32:28 -05001035 case CHIP_POLARIS12:
1036 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
1037 adev->pg_flags = 0;
1038 adev->external_rev_id = adev->rev_id + 0x64;
1039 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001040 case CHIP_CARRIZO:
Tom St Denisf0f3a8f2016-05-03 10:36:28 -04001041 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
1042 AMD_CG_SUPPORT_GFX_MGCG |
Alex Deucher70eced92016-04-07 23:01:48 -04001043 AMD_CG_SUPPORT_GFX_MGLS |
1044 AMD_CG_SUPPORT_GFX_RLC_LS |
1045 AMD_CG_SUPPORT_GFX_CP_LS |
1046 AMD_CG_SUPPORT_GFX_CGTS |
Alex Deucher70eced92016-04-07 23:01:48 -04001047 AMD_CG_SUPPORT_GFX_CGTS_LS |
1048 AMD_CG_SUPPORT_GFX_CGCG |
Alex Deucher03c335d2016-04-08 00:26:46 -04001049 AMD_CG_SUPPORT_GFX_CGLS |
1050 AMD_CG_SUPPORT_BIF_LS |
1051 AMD_CG_SUPPORT_HDP_MGCG |
Alex Deucher6f17a252016-04-08 00:39:54 -04001052 AMD_CG_SUPPORT_HDP_LS |
1053 AMD_CG_SUPPORT_SDMA_MGCG |
Tom St Denis1af69a22016-08-03 10:16:17 -04001054 AMD_CG_SUPPORT_SDMA_LS |
1055 AMD_CG_SUPPORT_VCE_MGCG;
Tom St Denisf6ade302016-07-28 09:33:56 -04001056 /* rev0 hardware requires workarounds to support PG */
Alex Deucher0fd4af92016-02-04 23:31:32 -05001057 adev->pg_flags = 0;
Tom St Denisf6ade302016-07-28 09:33:56 -04001058 if (adev->rev_id != 0x00) {
Tom St Denisd8a8ed92017-03-09 13:21:07 -05001059 adev->pg_flags |=
Tom St Denisf6ade302016-07-28 09:33:56 -04001060 AMD_PG_SUPPORT_GFX_SMG |
Tom St Denis65b42622016-07-28 09:35:57 -04001061 AMD_PG_SUPPORT_GFX_PIPELINE |
Rex Zhu98fccc72016-12-07 17:48:48 +08001062 AMD_PG_SUPPORT_CP |
Tom St Denis2ed09362016-07-28 09:36:26 -04001063 AMD_PG_SUPPORT_UVD |
1064 AMD_PG_SUPPORT_VCE;
Tom St Denisf6ade302016-07-28 09:33:56 -04001065 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001066 adev->external_rev_id = adev->rev_id + 0x1;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001067 break;
Tom St Deniscde64932016-03-23 13:17:04 -04001068 case CHIP_STONEY:
Alex Deucher64694902016-04-07 23:17:15 -04001069 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
1070 AMD_CG_SUPPORT_GFX_MGCG |
Alex Deucherb6711d12016-04-13 12:41:50 -04001071 AMD_CG_SUPPORT_GFX_MGLS |
Tom St Denis413cf602016-06-02 08:52:39 -04001072 AMD_CG_SUPPORT_GFX_RLC_LS |
1073 AMD_CG_SUPPORT_GFX_CP_LS |
1074 AMD_CG_SUPPORT_GFX_CGTS |
Tom St Denis413cf602016-06-02 08:52:39 -04001075 AMD_CG_SUPPORT_GFX_CGTS_LS |
1076 AMD_CG_SUPPORT_GFX_CGCG |
1077 AMD_CG_SUPPORT_GFX_CGLS |
Alex Deucherb6711d12016-04-13 12:41:50 -04001078 AMD_CG_SUPPORT_BIF_LS |
1079 AMD_CG_SUPPORT_HDP_MGCG |
Alex Deucher1bf912f2016-04-08 00:40:49 -04001080 AMD_CG_SUPPORT_HDP_LS |
1081 AMD_CG_SUPPORT_SDMA_MGCG |
Tom St Denis8ef583e2016-08-03 11:34:35 -04001082 AMD_CG_SUPPORT_SDMA_LS |
1083 AMD_CG_SUPPORT_VCE_MGCG;
Alex Deuchere6b2a7d2016-10-19 13:06:14 -04001084 adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
Tom St Denis4e86be72016-07-28 09:38:13 -04001085 AMD_PG_SUPPORT_GFX_SMG |
Tom St Denisc2cdb04282016-07-28 09:38:29 -04001086 AMD_PG_SUPPORT_GFX_PIPELINE |
Rex Zhu98fccc72016-12-07 17:48:48 +08001087 AMD_PG_SUPPORT_CP |
Tom St Denis75419c42016-07-28 09:38:45 -04001088 AMD_PG_SUPPORT_UVD |
1089 AMD_PG_SUPPORT_VCE;
Jordan Lazarea47c78d2016-09-01 13:49:33 -04001090 adev->external_rev_id = adev->rev_id + 0x61;
Tom St Deniscde64932016-03-23 13:17:04 -04001091 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001092 default:
1093 /* FIXME: not supported yet */
1094 return -EINVAL;
1095 }
1096
Flora Cuia3d08fa2015-11-02 21:15:55 +08001097 if (amdgpu_smc_load_fw && smc_enabled)
1098 adev->firmware.smu_load = true;
1099
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001100 amdgpu_get_pcie_info(adev);
1101
Alex Deucheraaa36a92015-04-20 17:31:14 -04001102 return 0;
1103}
1104
Xiangliang Yu99581cc2017-01-12 15:22:18 +08001105static int vi_common_late_init(void *handle)
1106{
1107 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1108
1109 if (amdgpu_sriov_vf(adev))
1110 xgpu_vi_mailbox_get_irq(adev);
1111
1112 return 0;
1113}
1114
yanyang15fc3aee2015-05-22 14:39:35 -04001115static int vi_common_sw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001116{
Xiangliang Yu99581cc2017-01-12 15:22:18 +08001117 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1118
1119 if (amdgpu_sriov_vf(adev))
1120 xgpu_vi_mailbox_add_irq_id(adev);
1121
Alex Deucheraaa36a92015-04-20 17:31:14 -04001122 return 0;
1123}
1124
yanyang15fc3aee2015-05-22 14:39:35 -04001125static int vi_common_sw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001126{
1127 return 0;
1128}
1129
yanyang15fc3aee2015-05-22 14:39:35 -04001130static int vi_common_hw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001131{
yanyang15fc3aee2015-05-22 14:39:35 -04001132 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1133
Alex Deucheraaa36a92015-04-20 17:31:14 -04001134 /* move the golden regs per IP block */
1135 vi_init_golden_registers(adev);
1136 /* enable pcie gen2/3 link */
1137 vi_pcie_gen3_enable(adev);
1138 /* enable aspm */
1139 vi_program_aspm(adev);
1140 /* enable the doorbell aperture */
1141 vi_enable_doorbell_aperture(adev, true);
1142
1143 return 0;
1144}
1145
yanyang15fc3aee2015-05-22 14:39:35 -04001146static int vi_common_hw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001147{
yanyang15fc3aee2015-05-22 14:39:35 -04001148 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1149
Alex Deucheraaa36a92015-04-20 17:31:14 -04001150 /* enable the doorbell aperture */
1151 vi_enable_doorbell_aperture(adev, false);
1152
Xiangliang Yu63d24f82017-01-18 12:50:14 +08001153 if (amdgpu_sriov_vf(adev))
1154 xgpu_vi_mailbox_put_irq(adev);
1155
Alex Deucheraaa36a92015-04-20 17:31:14 -04001156 return 0;
1157}
1158
yanyang15fc3aee2015-05-22 14:39:35 -04001159static int vi_common_suspend(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001160{
yanyang15fc3aee2015-05-22 14:39:35 -04001161 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1162
Alex Deucheraaa36a92015-04-20 17:31:14 -04001163 return vi_common_hw_fini(adev);
1164}
1165
yanyang15fc3aee2015-05-22 14:39:35 -04001166static int vi_common_resume(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001167{
yanyang15fc3aee2015-05-22 14:39:35 -04001168 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1169
Alex Deucheraaa36a92015-04-20 17:31:14 -04001170 return vi_common_hw_init(adev);
1171}
1172
yanyang15fc3aee2015-05-22 14:39:35 -04001173static bool vi_common_is_idle(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001174{
1175 return true;
1176}
1177
yanyang15fc3aee2015-05-22 14:39:35 -04001178static int vi_common_wait_for_idle(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001179{
1180 return 0;
1181}
1182
yanyang15fc3aee2015-05-22 14:39:35 -04001183static int vi_common_soft_reset(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001184{
1185 return 0;
1186}
1187
Alex Deucher76f10b92016-04-08 01:37:44 -04001188static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
1189 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001190{
1191 uint32_t temp, data;
1192
1193 temp = data = RREG32_PCIE(ixPCIE_CNTL2);
1194
Alex Deucherc90766c2016-04-08 00:52:58 -04001195 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
Eric Huang6cec2652015-11-12 16:59:47 -05001196 data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
1197 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
1198 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
1199 else
1200 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
1201 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
1202 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
1203
1204 if (temp != data)
1205 WREG32_PCIE(ixPCIE_CNTL2, data);
1206}
1207
Alex Deucher76f10b92016-04-08 01:37:44 -04001208static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
1209 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001210{
1211 uint32_t temp, data;
1212
1213 temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
1214
Alex Deucherc90766c2016-04-08 00:52:58 -04001215 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
Eric Huang6cec2652015-11-12 16:59:47 -05001216 data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
1217 else
1218 data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
1219
1220 if (temp != data)
1221 WREG32(mmHDP_HOST_PATH_CNTL, data);
1222}
1223
Alex Deucher76f10b92016-04-08 01:37:44 -04001224static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
1225 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001226{
1227 uint32_t temp, data;
1228
1229 temp = data = RREG32(mmHDP_MEM_POWER_LS);
1230
Alex Deucherc90766c2016-04-08 00:52:58 -04001231 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
Eric Huang6cec2652015-11-12 16:59:47 -05001232 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1233 else
1234 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1235
1236 if (temp != data)
1237 WREG32(mmHDP_MEM_POWER_LS, data);
1238}
1239
Rex Zhuf6f534e2016-12-08 10:58:15 +08001240static void vi_update_drm_light_sleep(struct amdgpu_device *adev,
1241 bool enable)
1242{
1243 uint32_t temp, data;
1244
1245 temp = data = RREG32(0x157a);
1246
1247 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
1248 data |= 1;
1249 else
1250 data &= ~1;
1251
1252 if (temp != data)
1253 WREG32(0x157a, data);
1254}
1255
1256
Alex Deucher76f10b92016-04-08 01:37:44 -04001257static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
1258 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001259{
1260 uint32_t temp, data;
1261
1262 temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
1263
Alex Deucherc90766c2016-04-08 00:52:58 -04001264 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
Eric Huang6cec2652015-11-12 16:59:47 -05001265 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
1266 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
1267 else
1268 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
1269 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
1270
1271 if (temp != data)
1272 WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
1273}
1274
Rex Zhu1bb08f92016-09-18 16:54:00 +08001275static int vi_common_set_clockgating_state_by_smu(void *handle,
1276 enum amd_clockgating_state state)
1277{
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001278 uint32_t msg_id, pp_state = 0;
1279 uint32_t pp_support_state = 0;
Rex Zhu1bb08f92016-09-18 16:54:00 +08001280 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1281 void *pp_handle = adev->powerplay.pp_handle;
1282
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001283 if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
1284 if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
1285 pp_support_state = AMD_CG_SUPPORT_MC_LS;
1286 pp_state = PP_STATE_LS;
1287 }
1288 if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
1289 pp_support_state |= AMD_CG_SUPPORT_MC_MGCG;
1290 pp_state |= PP_STATE_CG;
1291 }
1292 if (state == AMD_CG_STATE_UNGATE)
1293 pp_state = 0;
1294 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1295 PP_BLOCK_SYS_MC,
1296 pp_support_state,
1297 pp_state);
1298 amd_set_clockgating_by_smu(pp_handle, msg_id);
1299 }
Rex Zhu1bb08f92016-09-18 16:54:00 +08001300
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001301 if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
1302 if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
1303 pp_support_state = AMD_CG_SUPPORT_SDMA_LS;
1304 pp_state = PP_STATE_LS;
1305 }
1306 if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
1307 pp_support_state |= AMD_CG_SUPPORT_SDMA_MGCG;
1308 pp_state |= PP_STATE_CG;
1309 }
1310 if (state == AMD_CG_STATE_UNGATE)
1311 pp_state = 0;
1312 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1313 PP_BLOCK_SYS_SDMA,
1314 pp_support_state,
1315 pp_state);
1316 amd_set_clockgating_by_smu(pp_handle, msg_id);
1317 }
Rex Zhu1bb08f92016-09-18 16:54:00 +08001318
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001319 if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
1320 if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
1321 pp_support_state = AMD_CG_SUPPORT_HDP_LS;
1322 pp_state = PP_STATE_LS;
1323 }
1324 if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
1325 pp_support_state |= AMD_CG_SUPPORT_HDP_MGCG;
1326 pp_state |= PP_STATE_CG;
1327 }
1328 if (state == AMD_CG_STATE_UNGATE)
1329 pp_state = 0;
1330 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1331 PP_BLOCK_SYS_HDP,
1332 pp_support_state,
1333 pp_state);
1334 amd_set_clockgating_by_smu(pp_handle, msg_id);
1335 }
Rex Zhu1bb08f92016-09-18 16:54:00 +08001336
Rex Zhu1bb08f92016-09-18 16:54:00 +08001337
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001338 if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
1339 if (state == AMD_CG_STATE_UNGATE)
1340 pp_state = 0;
1341 else
1342 pp_state = PP_STATE_LS;
Rex Zhu1bb08f92016-09-18 16:54:00 +08001343
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001344 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1345 PP_BLOCK_SYS_BIF,
1346 PP_STATE_SUPPORT_LS,
1347 pp_state);
1348 amd_set_clockgating_by_smu(pp_handle, msg_id);
1349 }
1350 if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
1351 if (state == AMD_CG_STATE_UNGATE)
1352 pp_state = 0;
1353 else
1354 pp_state = PP_STATE_CG;
Rex Zhu1bb08f92016-09-18 16:54:00 +08001355
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001356 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1357 PP_BLOCK_SYS_BIF,
1358 PP_STATE_SUPPORT_CG,
1359 pp_state);
1360 amd_set_clockgating_by_smu(pp_handle, msg_id);
1361 }
Rex Zhu1bb08f92016-09-18 16:54:00 +08001362
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001363 if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
Rex Zhu1bb08f92016-09-18 16:54:00 +08001364
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001365 if (state == AMD_CG_STATE_UNGATE)
1366 pp_state = 0;
1367 else
1368 pp_state = PP_STATE_LS;
1369
1370 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1371 PP_BLOCK_SYS_DRM,
1372 PP_STATE_SUPPORT_LS,
1373 pp_state);
1374 amd_set_clockgating_by_smu(pp_handle, msg_id);
1375 }
1376
1377 if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
1378
1379 if (state == AMD_CG_STATE_UNGATE)
1380 pp_state = 0;
1381 else
1382 pp_state = PP_STATE_CG;
1383
1384 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1385 PP_BLOCK_SYS_ROM,
1386 PP_STATE_SUPPORT_CG,
1387 pp_state);
1388 amd_set_clockgating_by_smu(pp_handle, msg_id);
1389 }
Rex Zhu1bb08f92016-09-18 16:54:00 +08001390 return 0;
1391}
1392
yanyang15fc3aee2015-05-22 14:39:35 -04001393static int vi_common_set_clockgating_state(void *handle,
Alex Deucherc90766c2016-04-08 00:52:58 -04001394 enum amd_clockgating_state state)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001395{
Eric Huang6cec2652015-11-12 16:59:47 -05001396 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1397
Monk Liuce137c02017-01-23 10:49:33 +08001398 if (amdgpu_sriov_vf(adev))
1399 return 0;
1400
Eric Huang6cec2652015-11-12 16:59:47 -05001401 switch (adev->asic_type) {
1402 case CHIP_FIJI:
Alex Deucher76f10b92016-04-08 01:37:44 -04001403 vi_update_bif_medium_grain_light_sleep(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001404 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001405 vi_update_hdp_medium_grain_clock_gating(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001406 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001407 vi_update_hdp_light_sleep(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001408 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001409 vi_update_rom_medium_grain_clock_gating(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001410 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001411 break;
1412 case CHIP_CARRIZO:
1413 case CHIP_STONEY:
1414 vi_update_bif_medium_grain_light_sleep(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001415 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001416 vi_update_hdp_medium_grain_clock_gating(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001417 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001418 vi_update_hdp_light_sleep(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001419 state == AMD_CG_STATE_GATE);
Rex Zhuf6f534e2016-12-08 10:58:15 +08001420 vi_update_drm_light_sleep(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001421 state == AMD_CG_STATE_GATE);
Eric Huang6cec2652015-11-12 16:59:47 -05001422 break;
Rex Zhu1bb08f92016-09-18 16:54:00 +08001423 case CHIP_TONGA:
1424 case CHIP_POLARIS10:
1425 case CHIP_POLARIS11:
Junwei Zhangc4642a42016-12-14 15:32:28 -05001426 case CHIP_POLARIS12:
Rex Zhu1bb08f92016-09-18 16:54:00 +08001427 vi_common_set_clockgating_state_by_smu(adev, state);
Eric Huang6cec2652015-11-12 16:59:47 -05001428 default:
1429 break;
1430 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001431 return 0;
1432}
1433
yanyang15fc3aee2015-05-22 14:39:35 -04001434static int vi_common_set_powergating_state(void *handle,
1435 enum amd_powergating_state state)
1436{
1437 return 0;
1438}
1439
Huang Ruiabd2c2f2017-01-05 20:48:06 +08001440static void vi_common_get_clockgating_state(void *handle, u32 *flags)
1441{
1442 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1443 int data;
1444
Monk Liuce137c02017-01-23 10:49:33 +08001445 if (amdgpu_sriov_vf(adev))
1446 *flags = 0;
1447
Huang Ruiabd2c2f2017-01-05 20:48:06 +08001448 /* AMD_CG_SUPPORT_BIF_LS */
1449 data = RREG32_PCIE(ixPCIE_CNTL2);
1450 if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
1451 *flags |= AMD_CG_SUPPORT_BIF_LS;
1452
1453 /* AMD_CG_SUPPORT_HDP_LS */
1454 data = RREG32(mmHDP_MEM_POWER_LS);
1455 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
1456 *flags |= AMD_CG_SUPPORT_HDP_LS;
1457
1458 /* AMD_CG_SUPPORT_HDP_MGCG */
1459 data = RREG32(mmHDP_HOST_PATH_CNTL);
1460 if (!(data & HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK))
1461 *flags |= AMD_CG_SUPPORT_HDP_MGCG;
1462
1463 /* AMD_CG_SUPPORT_ROM_MGCG */
1464 data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
1465 if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
1466 *flags |= AMD_CG_SUPPORT_ROM_MGCG;
1467}
1468
Alex Deuchera1255102016-10-13 17:41:13 -04001469static const struct amd_ip_funcs vi_common_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -04001470 .name = "vi_common",
Alex Deucheraaa36a92015-04-20 17:31:14 -04001471 .early_init = vi_common_early_init,
Xiangliang Yu99581cc2017-01-12 15:22:18 +08001472 .late_init = vi_common_late_init,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001473 .sw_init = vi_common_sw_init,
1474 .sw_fini = vi_common_sw_fini,
1475 .hw_init = vi_common_hw_init,
1476 .hw_fini = vi_common_hw_fini,
1477 .suspend = vi_common_suspend,
1478 .resume = vi_common_resume,
1479 .is_idle = vi_common_is_idle,
1480 .wait_for_idle = vi_common_wait_for_idle,
1481 .soft_reset = vi_common_soft_reset,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001482 .set_clockgating_state = vi_common_set_clockgating_state,
1483 .set_powergating_state = vi_common_set_powergating_state,
Huang Ruiabd2c2f2017-01-05 20:48:06 +08001484 .get_clockgating_state = vi_common_get_clockgating_state,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001485};
1486
Alex Deuchera1255102016-10-13 17:41:13 -04001487static const struct amdgpu_ip_block_version vi_common_ip_block =
1488{
1489 .type = AMD_IP_BLOCK_TYPE_COMMON,
1490 .major = 1,
1491 .minor = 0,
1492 .rev = 0,
1493 .funcs = &vi_common_ip_funcs,
1494};
1495
1496int vi_set_ip_blocks(struct amdgpu_device *adev)
1497{
Xiangliang Yu91caa082017-01-09 11:49:27 +08001498 /* in early init stage, vbios code won't work */
1499 vi_detect_hw_virtualization(adev);
1500
Xiangliang Yu99581cc2017-01-12 15:22:18 +08001501 if (amdgpu_sriov_vf(adev))
1502 adev->virt.ops = &xgpu_vi_virt_ops;
1503
Alex Deuchera1255102016-10-13 17:41:13 -04001504 switch (adev->asic_type) {
1505 case CHIP_TOPAZ:
1506 /* topaz has no DCE, UVD, VCE */
1507 amdgpu_ip_block_add(adev, &vi_common_ip_block);
1508 amdgpu_ip_block_add(adev, &gmc_v7_4_ip_block);
1509 amdgpu_ip_block_add(adev, &iceland_ih_ip_block);
1510 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
1511 if (adev->enable_virtual_display)
1512 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
1513 amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
1514 amdgpu_ip_block_add(adev, &sdma_v2_4_ip_block);
1515 break;
1516 case CHIP_FIJI:
1517 amdgpu_ip_block_add(adev, &vi_common_ip_block);
1518 amdgpu_ip_block_add(adev, &gmc_v8_5_ip_block);
1519 amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
1520 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
Xiangliang Yu91caa082017-01-09 11:49:27 +08001521 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deuchera1255102016-10-13 17:41:13 -04001522 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
1523 else
1524 amdgpu_ip_block_add(adev, &dce_v10_1_ip_block);
1525 amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
1526 amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
Xiangliang Yu91caa082017-01-09 11:49:27 +08001527 if (!amdgpu_sriov_vf(adev)) {
1528 amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
1529 amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
1530 }
Alex Deuchera1255102016-10-13 17:41:13 -04001531 break;
1532 case CHIP_TONGA:
1533 amdgpu_ip_block_add(adev, &vi_common_ip_block);
1534 amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
1535 amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
1536 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
Xiangliang Yu91caa082017-01-09 11:49:27 +08001537 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deuchera1255102016-10-13 17:41:13 -04001538 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
1539 else
1540 amdgpu_ip_block_add(adev, &dce_v10_0_ip_block);
1541 amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
1542 amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
Xiangliang Yu91caa082017-01-09 11:49:27 +08001543 if (!amdgpu_sriov_vf(adev)) {
1544 amdgpu_ip_block_add(adev, &uvd_v5_0_ip_block);
1545 amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
1546 }
Alex Deuchera1255102016-10-13 17:41:13 -04001547 break;
1548 case CHIP_POLARIS11:
1549 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -05001550 case CHIP_POLARIS12:
Alex Deuchera1255102016-10-13 17:41:13 -04001551 amdgpu_ip_block_add(adev, &vi_common_ip_block);
1552 amdgpu_ip_block_add(adev, &gmc_v8_1_ip_block);
1553 amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
1554 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
1555 if (adev->enable_virtual_display)
1556 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
1557 else
1558 amdgpu_ip_block_add(adev, &dce_v11_2_ip_block);
1559 amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
1560 amdgpu_ip_block_add(adev, &sdma_v3_1_ip_block);
1561 amdgpu_ip_block_add(adev, &uvd_v6_3_ip_block);
1562 amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
1563 break;
1564 case CHIP_CARRIZO:
1565 amdgpu_ip_block_add(adev, &vi_common_ip_block);
1566 amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
1567 amdgpu_ip_block_add(adev, &cz_ih_ip_block);
1568 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
1569 if (adev->enable_virtual_display)
1570 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
1571 else
1572 amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
1573 amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
1574 amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
1575 amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
1576 amdgpu_ip_block_add(adev, &vce_v3_1_ip_block);
1577#if defined(CONFIG_DRM_AMD_ACP)
1578 amdgpu_ip_block_add(adev, &acp_ip_block);
1579#endif
1580 break;
1581 case CHIP_STONEY:
1582 amdgpu_ip_block_add(adev, &vi_common_ip_block);
1583 amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
1584 amdgpu_ip_block_add(adev, &cz_ih_ip_block);
1585 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
1586 if (adev->enable_virtual_display)
1587 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
1588 else
1589 amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
1590 amdgpu_ip_block_add(adev, &gfx_v8_1_ip_block);
1591 amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
1592 amdgpu_ip_block_add(adev, &uvd_v6_2_ip_block);
1593 amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
1594#if defined(CONFIG_DRM_AMD_ACP)
1595 amdgpu_ip_block_add(adev, &acp_ip_block);
1596#endif
1597 break;
1598 default:
1599 /* FIXME: not supported yet */
1600 return -EINVAL;
1601 }
1602
1603 return 0;
1604}