blob: 8447987577bdcd19bce7c50374f2eb4a6836e750 [file] [log] [blame]
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001/*
2 * Faraday FTGMAC100 Gigabit Ethernet
3 *
4 * (C) Copyright 2009-2011 Faraday Technology
5 * Po-Yu Chuang <ratbert@faraday-tech.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
22#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23
24#include <linux/dma-mapping.h>
25#include <linux/etherdevice.h>
26#include <linux/ethtool.h>
Thomas Faber17f1bbc2012-01-18 13:45:44 +000027#include <linux/interrupt.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000028#include <linux/io.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Mark Brown3af887c2017-03-30 17:00:12 +010031#include <linux/of.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000032#include <linux/phy.h>
33#include <linux/platform_device.h>
Mark Brown3af887c2017-03-30 17:00:12 +010034#include <linux/property.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000035#include <net/ip.h>
Gavin Shanbd466c32016-07-19 11:54:23 +100036#include <net/ncsi.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000037
38#include "ftgmac100.h"
39
40#define DRV_NAME "ftgmac100"
41#define DRV_VERSION "0.7"
42
43#define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
44#define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
45
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100046#define MAX_PKT_SIZE 1536
47#define RX_BUF_SIZE MAX_PKT_SIZE /* must be smaller than 0x3fff */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000048
Po-Yu Chuang69785b72011-06-08 23:32:48 +000049struct ftgmac100_descs {
50 struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
51 struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
52};
53
54struct ftgmac100 {
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100055 /* Registers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000056 struct resource *res;
57 void __iomem *base;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000058
59 struct ftgmac100_descs *descs;
60 dma_addr_t descs_dma_addr;
61
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100062 /* Rx ring */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100063 struct sk_buff *rx_skbs[RX_QUEUE_ENTRIES];
Po-Yu Chuang69785b72011-06-08 23:32:48 +000064 unsigned int rx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100065 u32 rxdes0_edorr_mask;
66
67 /* Tx ring */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000068 unsigned int tx_clean_pointer;
69 unsigned int tx_pointer;
70 unsigned int tx_pending;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100071 u32 txdes0_edotr_mask;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000072 spinlock_t tx_lock;
73
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +100074 /* Scratch page to use when rx skb alloc fails */
75 void *rx_scratch;
76 dma_addr_t rx_scratch_dma;
77
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100078 /* Component structures */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000079 struct net_device *netdev;
80 struct device *dev;
Gavin Shanbd466c32016-07-19 11:54:23 +100081 struct ncsi_dev *ndev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000082 struct napi_struct napi;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +100083 struct work_struct reset_task;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000084 struct mii_bus *mii_bus;
Andrew Jeffery7906a4d2016-09-22 08:34:59 +093085
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100086 /* Link management */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +100087 int cur_speed;
88 int cur_duplex;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100089 bool use_ncsi;
90
91 /* Misc */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +100092 bool need_mac_restart;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000093};
94
Po-Yu Chuang69785b72011-06-08 23:32:48 +000095static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
96{
97 iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
98}
99
100static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
101 unsigned int size)
102{
103 size = FTGMAC100_RBSR_SIZE(size);
104 iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
105}
106
107static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
108 dma_addr_t addr)
109{
110 iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
111}
112
113static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
114{
115 iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
116}
117
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000118static int ftgmac100_reset_mac(struct ftgmac100 *priv, u32 maccr)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000119{
120 struct net_device *netdev = priv->netdev;
121 int i;
122
123 /* NOTE: reset clears all registers */
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000124 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
125 iowrite32(maccr | FTGMAC100_MACCR_SW_RST,
126 priv->base + FTGMAC100_OFFSET_MACCR);
127 for (i = 0; i < 50; i++) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000128 unsigned int maccr;
129
130 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
131 if (!(maccr & FTGMAC100_MACCR_SW_RST))
132 return 0;
133
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000134 udelay(1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000135 }
136
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000137 netdev_err(netdev, "Hardware reset failed\n");
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000138 return -EIO;
139}
140
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000141static int ftgmac100_reset_and_config_mac(struct ftgmac100 *priv)
142{
143 u32 maccr = 0;
144
145 switch (priv->cur_speed) {
146 case SPEED_10:
147 case 0: /* no link */
148 break;
149
150 case SPEED_100:
151 maccr |= FTGMAC100_MACCR_FAST_MODE;
152 break;
153
154 case SPEED_1000:
155 maccr |= FTGMAC100_MACCR_GIGA_MODE;
156 break;
157 default:
158 netdev_err(priv->netdev, "Unknown speed %d !\n",
159 priv->cur_speed);
160 break;
161 }
162
163 /* (Re)initialize the queue pointers */
164 priv->rx_pointer = 0;
165 priv->tx_clean_pointer = 0;
166 priv->tx_pointer = 0;
167 priv->tx_pending = 0;
168
169 /* The doc says reset twice with 10us interval */
170 if (ftgmac100_reset_mac(priv, maccr))
171 return -EIO;
172 usleep_range(10, 1000);
173 return ftgmac100_reset_mac(priv, maccr);
174}
175
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000176static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
177{
178 unsigned int maddr = mac[0] << 8 | mac[1];
179 unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
180
181 iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
182 iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
183}
184
Gavin Shan113ce102016-07-19 11:54:22 +1000185static void ftgmac100_setup_mac(struct ftgmac100 *priv)
186{
187 u8 mac[ETH_ALEN];
188 unsigned int m;
189 unsigned int l;
190 void *addr;
191
192 addr = device_get_mac_address(priv->dev, mac, ETH_ALEN);
193 if (addr) {
194 ether_addr_copy(priv->netdev->dev_addr, mac);
195 dev_info(priv->dev, "Read MAC address %pM from device tree\n",
196 mac);
197 return;
198 }
199
200 m = ioread32(priv->base + FTGMAC100_OFFSET_MAC_MADR);
201 l = ioread32(priv->base + FTGMAC100_OFFSET_MAC_LADR);
202
203 mac[0] = (m >> 8) & 0xff;
204 mac[1] = m & 0xff;
205 mac[2] = (l >> 24) & 0xff;
206 mac[3] = (l >> 16) & 0xff;
207 mac[4] = (l >> 8) & 0xff;
208 mac[5] = l & 0xff;
209
Gavin Shan113ce102016-07-19 11:54:22 +1000210 if (is_valid_ether_addr(mac)) {
211 ether_addr_copy(priv->netdev->dev_addr, mac);
212 dev_info(priv->dev, "Read MAC address %pM from chip\n", mac);
213 } else {
214 eth_hw_addr_random(priv->netdev);
215 dev_info(priv->dev, "Generated random MAC address %pM\n",
216 priv->netdev->dev_addr);
217 }
218}
219
220static int ftgmac100_set_mac_addr(struct net_device *dev, void *p)
221{
222 int ret;
223
224 ret = eth_prepare_mac_addr_change(dev, p);
225 if (ret < 0)
226 return ret;
227
228 eth_commit_mac_addr_change(dev, p);
229 ftgmac100_set_mac(netdev_priv(dev), dev->dev_addr);
230
231 return 0;
232}
233
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000234static void ftgmac100_init_hw(struct ftgmac100 *priv)
235{
236 /* setup ring buffer base registers */
237 ftgmac100_set_rx_ring_base(priv,
238 priv->descs_dma_addr +
239 offsetof(struct ftgmac100_descs, rxdes));
240 ftgmac100_set_normal_prio_tx_ring_base(priv,
241 priv->descs_dma_addr +
242 offsetof(struct ftgmac100_descs, txdes));
243
244 ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
245
246 iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
247
248 ftgmac100_set_mac(priv, priv->netdev->dev_addr);
249}
250
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000251static void ftgmac100_start_hw(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000252{
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000253 u32 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000254
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000255 /* Keep the original GMAC and FAST bits */
256 maccr &= (FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_GIGA_MODE);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000257
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000258 /* Add all the main enable bits */
259 maccr |= FTGMAC100_MACCR_TXDMA_EN |
260 FTGMAC100_MACCR_RXDMA_EN |
261 FTGMAC100_MACCR_TXMAC_EN |
262 FTGMAC100_MACCR_RXMAC_EN |
263 FTGMAC100_MACCR_CRC_APD |
264 FTGMAC100_MACCR_PHY_LINK_LEVEL |
265 FTGMAC100_MACCR_RX_RUNT |
266 FTGMAC100_MACCR_RX_BROADPKT;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000267
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000268 /* Add other bits as needed */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000269 if (priv->cur_duplex == DUPLEX_FULL)
270 maccr |= FTGMAC100_MACCR_FULLDUP;
271
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000272 /* Hit the HW */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000273 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
274}
275
276static void ftgmac100_stop_hw(struct ftgmac100 *priv)
277{
278 iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
279}
280
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000281static int ftgmac100_alloc_rx_buf(struct ftgmac100 *priv, unsigned int entry,
282 struct ftgmac100_rxdes *rxdes, gfp_t gfp)
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000283{
284 struct net_device *netdev = priv->netdev;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000285 struct sk_buff *skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000286 dma_addr_t map;
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000287 int err;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000288
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000289 skb = netdev_alloc_skb_ip_align(netdev, RX_BUF_SIZE);
290 if (unlikely(!skb)) {
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000291 if (net_ratelimit())
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000292 netdev_warn(netdev, "failed to allocate rx skb\n");
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000293 err = -ENOMEM;
294 map = priv->rx_scratch_dma;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000295 } else {
296 map = dma_map_single(priv->dev, skb->data, RX_BUF_SIZE,
297 DMA_FROM_DEVICE);
298 if (unlikely(dma_mapping_error(priv->dev, map))) {
299 if (net_ratelimit())
300 netdev_err(netdev, "failed to map rx page\n");
301 dev_kfree_skb_any(skb);
302 map = priv->rx_scratch_dma;
303 skb = NULL;
304 err = -ENOMEM;
305 }
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000306 }
307
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000308 /* Store skb */
309 priv->rx_skbs[entry] = skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000310
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000311 /* Store DMA address into RX desc */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000312 rxdes->rxdes3 = cpu_to_le32(map);
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000313
314 /* Ensure the above is ordered vs clearing the OWN bit */
315 dma_wmb();
316
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000317 /* Clean status (which resets own bit) */
318 if (entry == (RX_QUEUE_ENTRIES - 1))
319 rxdes->rxdes0 = cpu_to_le32(priv->rxdes0_edorr_mask);
320 else
321 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000322
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000323 return 0;
324}
325
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000326static int ftgmac100_next_rx_pointer(int pointer)
327{
328 return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
329}
330
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000331static void ftgmac100_rx_packet_error(struct ftgmac100 *priv, u32 status)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000332{
333 struct net_device *netdev = priv->netdev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000334
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000335 if (status & FTGMAC100_RXDES0_RX_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000336 netdev->stats.rx_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000337
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000338 if (status & FTGMAC100_RXDES0_CRC_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000339 netdev->stats.rx_crc_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000340
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000341 if (status & (FTGMAC100_RXDES0_FTL |
342 FTGMAC100_RXDES0_RUNT |
343 FTGMAC100_RXDES0_RX_ODD_NB))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000344 netdev->stats.rx_length_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000345}
346
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000347static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
348{
349 struct net_device *netdev = priv->netdev;
350 struct ftgmac100_rxdes *rxdes;
351 struct sk_buff *skb;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000352 unsigned int pointer, size;
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000353 u32 status, csum_vlan;
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000354 dma_addr_t map;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000355
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000356 /* Grab next RX descriptor */
357 pointer = priv->rx_pointer;
358 rxdes = &priv->descs->rxdes[pointer];
359
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000360 /* Grab descriptor status */
361 status = le32_to_cpu(rxdes->rxdes0);
362
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000363 /* Do we have a packet ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000364 if (!(status & FTGMAC100_RXDES0_RXPKT_RDY))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000365 return false;
366
Benjamin Herrenschmidt027f4262017-04-06 11:02:50 +1000367 /* Order subsequent reads with the test for the ready bit */
368 dma_rmb();
369
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000370 /* We don't cope with fragmented RX packets */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000371 if (unlikely(!(status & FTGMAC100_RXDES0_FRS) ||
372 !(status & FTGMAC100_RXDES0_LRS)))
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000373 goto drop;
374
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000375 /* Grab received size and csum vlan field in the descriptor */
376 size = status & FTGMAC100_RXDES0_VDBC;
377 csum_vlan = le32_to_cpu(rxdes->rxdes1);
378
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000379 /* Any error (other than csum offload) flagged ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000380 if (unlikely(status & RXDES0_ANY_ERROR)) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000381 /* Correct for incorrect flagging of runt packets
382 * with vlan tags... Just accept a runt packet that
383 * has been flagged as vlan and whose size is at
384 * least 60 bytes.
385 */
386 if ((status & FTGMAC100_RXDES0_RUNT) &&
387 (csum_vlan & FTGMAC100_RXDES1_VLANTAG_AVAIL) &&
388 (size >= 60))
389 status &= ~FTGMAC100_RXDES0_RUNT;
390
391 /* Any error still in there ? */
392 if (status & RXDES0_ANY_ERROR) {
393 ftgmac100_rx_packet_error(priv, status);
394 goto drop;
395 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000396 }
397
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000398 /* If the packet had no skb (failed to allocate earlier)
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000399 * then try to allocate one and skip
400 */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000401 skb = priv->rx_skbs[pointer];
402 if (!unlikely(skb)) {
403 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000404 goto drop;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000405 }
406
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000407 if (unlikely(status & FTGMAC100_RXDES0_MULTICAST))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000408 netdev->stats.multicast++;
409
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000410 /* If the HW found checksum errors, bounce it to software.
411 *
412 * If we didn't, we need to see if the packet was recognized
413 * by HW as one of the supported checksummed protocols before
414 * we accept the HW test results.
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000415 */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000416 if (netdev->features & NETIF_F_RXCSUM) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000417 u32 err_bits = FTGMAC100_RXDES1_TCP_CHKSUM_ERR |
418 FTGMAC100_RXDES1_UDP_CHKSUM_ERR |
419 FTGMAC100_RXDES1_IP_CHKSUM_ERR;
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000420 if ((csum_vlan & err_bits) ||
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000421 !(csum_vlan & FTGMAC100_RXDES1_PROT_MASK))
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000422 skb->ip_summed = CHECKSUM_NONE;
423 else
424 skb->ip_summed = CHECKSUM_UNNECESSARY;
425 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000426
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000427 /* Transfer received size to skb */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000428 skb_put(skb, size);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000429
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000430 /* Tear down DMA mapping, do necessary cache management */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000431 map = le32_to_cpu(rxdes->rxdes3);
432
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000433#if defined(CONFIG_ARM) && !defined(CONFIG_ARM_DMA_USE_IOMMU)
434 /* When we don't have an iommu, we can save cycles by not
435 * invalidating the cache for the part of the packet that
436 * wasn't received.
437 */
438 dma_unmap_single(priv->dev, map, size, DMA_FROM_DEVICE);
439#else
440 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
441#endif
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000442
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000443
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000444 /* Resplenish rx ring */
445 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000446 priv->rx_pointer = ftgmac100_next_rx_pointer(pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000447
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000448 skb->protocol = eth_type_trans(skb, netdev);
449
450 netdev->stats.rx_packets++;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000451 netdev->stats.rx_bytes += size;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000452
453 /* push packet to protocol stack */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000454 if (skb->ip_summed == CHECKSUM_NONE)
455 netif_receive_skb(skb);
456 else
457 napi_gro_receive(&priv->napi, skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000458
459 (*processed)++;
460 return true;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000461
462 drop:
463 /* Clean rxdes0 (which resets own bit) */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000464 rxdes->rxdes0 = cpu_to_le32(status & priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000465 priv->rx_pointer = ftgmac100_next_rx_pointer(pointer);
466 netdev->stats.rx_dropped++;
467 return true;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000468}
469
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930470static void ftgmac100_txdes_reset(const struct ftgmac100 *priv,
471 struct ftgmac100_txdes *txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000472{
473 /* clear all except end of ring bit */
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930474 txdes->txdes0 &= cpu_to_le32(priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000475 txdes->txdes1 = 0;
476 txdes->txdes2 = 0;
477 txdes->txdes3 = 0;
478}
479
480static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
481{
482 return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
483}
484
485static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
486{
487 /*
488 * Make sure dma own bit will not be set before any other
489 * descriptor fields.
490 */
491 wmb();
492 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
493}
494
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930495static void ftgmac100_txdes_set_end_of_ring(const struct ftgmac100 *priv,
496 struct ftgmac100_txdes *txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000497{
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930498 txdes->txdes0 |= cpu_to_le32(priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000499}
500
501static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
502{
503 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
504}
505
506static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
507{
508 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
509}
510
511static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
512 unsigned int len)
513{
514 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
515}
516
517static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes *txdes)
518{
519 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TXIC);
520}
521
522static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
523{
524 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
525}
526
527static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
528{
529 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
530}
531
532static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
533{
534 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
535}
536
537static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
538 dma_addr_t addr)
539{
540 txdes->txdes3 = cpu_to_le32(addr);
541}
542
543static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
544{
545 return le32_to_cpu(txdes->txdes3);
546}
547
548/*
549 * txdes2 is not used by hardware. We use it to keep track of socket buffer.
550 * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
551 */
552static void ftgmac100_txdes_set_skb(struct ftgmac100_txdes *txdes,
553 struct sk_buff *skb)
554{
555 txdes->txdes2 = (unsigned int)skb;
556}
557
558static struct sk_buff *ftgmac100_txdes_get_skb(struct ftgmac100_txdes *txdes)
559{
560 return (struct sk_buff *)txdes->txdes2;
561}
562
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000563static int ftgmac100_next_tx_pointer(int pointer)
564{
565 return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
566}
567
568static void ftgmac100_tx_pointer_advance(struct ftgmac100 *priv)
569{
570 priv->tx_pointer = ftgmac100_next_tx_pointer(priv->tx_pointer);
571}
572
573static void ftgmac100_tx_clean_pointer_advance(struct ftgmac100 *priv)
574{
575 priv->tx_clean_pointer = ftgmac100_next_tx_pointer(priv->tx_clean_pointer);
576}
577
578static struct ftgmac100_txdes *ftgmac100_current_txdes(struct ftgmac100 *priv)
579{
580 return &priv->descs->txdes[priv->tx_pointer];
581}
582
583static struct ftgmac100_txdes *
584ftgmac100_current_clean_txdes(struct ftgmac100 *priv)
585{
586 return &priv->descs->txdes[priv->tx_clean_pointer];
587}
588
589static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
590{
591 struct net_device *netdev = priv->netdev;
592 struct ftgmac100_txdes *txdes;
593 struct sk_buff *skb;
594 dma_addr_t map;
595
596 if (priv->tx_pending == 0)
597 return false;
598
599 txdes = ftgmac100_current_clean_txdes(priv);
600
601 if (ftgmac100_txdes_owned_by_dma(txdes))
602 return false;
603
604 skb = ftgmac100_txdes_get_skb(txdes);
605 map = ftgmac100_txdes_get_dma_addr(txdes);
606
607 netdev->stats.tx_packets++;
608 netdev->stats.tx_bytes += skb->len;
609
610 dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
611
612 dev_kfree_skb(skb);
613
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930614 ftgmac100_txdes_reset(priv, txdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000615
616 ftgmac100_tx_clean_pointer_advance(priv);
617
618 spin_lock(&priv->tx_lock);
619 priv->tx_pending--;
620 spin_unlock(&priv->tx_lock);
621 netif_wake_queue(netdev);
622
623 return true;
624}
625
626static void ftgmac100_tx_complete(struct ftgmac100 *priv)
627{
628 while (ftgmac100_tx_complete_packet(priv))
629 ;
630}
631
632static int ftgmac100_xmit(struct ftgmac100 *priv, struct sk_buff *skb,
633 dma_addr_t map)
634{
635 struct net_device *netdev = priv->netdev;
636 struct ftgmac100_txdes *txdes;
637 unsigned int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
638
639 txdes = ftgmac100_current_txdes(priv);
640 ftgmac100_tx_pointer_advance(priv);
641
642 /* setup TX descriptor */
643 ftgmac100_txdes_set_skb(txdes, skb);
644 ftgmac100_txdes_set_dma_addr(txdes, map);
645 ftgmac100_txdes_set_buffer_size(txdes, len);
646
647 ftgmac100_txdes_set_first_segment(txdes);
648 ftgmac100_txdes_set_last_segment(txdes);
649 ftgmac100_txdes_set_txint(txdes);
650 if (skb->ip_summed == CHECKSUM_PARTIAL) {
651 __be16 protocol = skb->protocol;
652
653 if (protocol == cpu_to_be16(ETH_P_IP)) {
654 u8 ip_proto = ip_hdr(skb)->protocol;
655
656 ftgmac100_txdes_set_ipcs(txdes);
657 if (ip_proto == IPPROTO_TCP)
658 ftgmac100_txdes_set_tcpcs(txdes);
659 else if (ip_proto == IPPROTO_UDP)
660 ftgmac100_txdes_set_udpcs(txdes);
661 }
662 }
663
664 spin_lock(&priv->tx_lock);
665 priv->tx_pending++;
666 if (priv->tx_pending == TX_QUEUE_ENTRIES)
667 netif_stop_queue(netdev);
668
669 /* start transmit */
670 ftgmac100_txdes_set_dma_own(txdes);
671 spin_unlock(&priv->tx_lock);
672
673 ftgmac100_txdma_normal_prio_start_polling(priv);
674
675 return NETDEV_TX_OK;
676}
677
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000678static void ftgmac100_free_buffers(struct ftgmac100 *priv)
679{
680 int i;
681
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000682 /* Free all RX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000683 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
684 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000685 struct sk_buff *skb = priv->rx_skbs[i];
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000686 dma_addr_t map = le32_to_cpu(rxdes->rxdes3);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000687
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000688 if (!skb)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000689 continue;
690
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000691 priv->rx_skbs[i] = NULL;
692 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
693 dev_kfree_skb_any(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000694 }
695
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000696 /* Free all TX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000697 for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
698 struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
699 struct sk_buff *skb = ftgmac100_txdes_get_skb(txdes);
700 dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
701
702 if (!skb)
703 continue;
704
705 dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
Eric Dumazet0113e342014-01-16 23:38:24 -0800706 kfree_skb(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000707 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000708}
709
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000710static void ftgmac100_free_rings(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000711{
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000712 /* Free descriptors */
713 if (priv->descs)
714 dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
715 priv->descs, priv->descs_dma_addr);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000716
717 /* Free scratch packet buffer */
718 if (priv->rx_scratch)
719 dma_free_coherent(priv->dev, RX_BUF_SIZE,
720 priv->rx_scratch, priv->rx_scratch_dma);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000721}
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000722
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000723static int ftgmac100_alloc_rings(struct ftgmac100 *priv)
724{
725 /* Allocate descriptors */
Joe Perchesede23fa82013-08-26 22:45:23 -0700726 priv->descs = dma_zalloc_coherent(priv->dev,
727 sizeof(struct ftgmac100_descs),
728 &priv->descs_dma_addr, GFP_KERNEL);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000729 if (!priv->descs)
730 return -ENOMEM;
731
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000732 /* Allocate scratch packet buffer */
733 priv->rx_scratch = dma_alloc_coherent(priv->dev,
734 RX_BUF_SIZE,
735 &priv->rx_scratch_dma,
736 GFP_KERNEL);
737 if (!priv->rx_scratch)
738 return -ENOMEM;
739
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000740 return 0;
741}
742
743static void ftgmac100_init_rings(struct ftgmac100 *priv)
744{
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000745 struct ftgmac100_rxdes *rxdes;
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000746 int i;
747
748 /* Initialize RX ring */
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000749 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000750 rxdes = &priv->descs->rxdes[i];
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000751 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000752 rxdes->rxdes3 = cpu_to_le32(priv->rx_scratch_dma);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000753 }
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000754 /* Mark the end of the ring */
755 rxdes->rxdes0 |= cpu_to_le32(priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000756
757 /* Initialize TX ring */
758 for (i = 0; i < TX_QUEUE_ENTRIES; i++)
759 priv->descs->txdes[i].txdes0 = 0;
760 ftgmac100_txdes_set_end_of_ring(priv, &priv->descs->txdes[i -1]);
761}
762
763static int ftgmac100_alloc_rx_buffers(struct ftgmac100 *priv)
764{
765 int i;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000766
767 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
768 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
769
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000770 if (ftgmac100_alloc_rx_buf(priv, i, rxdes, GFP_KERNEL))
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000771 return -ENOMEM;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000772 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000773 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000774}
775
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000776static void ftgmac100_adjust_link(struct net_device *netdev)
777{
778 struct ftgmac100 *priv = netdev_priv(netdev);
Philippe Reynesb3c40ad2016-05-16 01:35:13 +0200779 struct phy_device *phydev = netdev->phydev;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000780 int new_speed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000781
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000782 /* We store "no link" as speed 0 */
783 if (!phydev->link)
784 new_speed = 0;
785 else
786 new_speed = phydev->speed;
787
788 if (phydev->speed == priv->cur_speed &&
789 phydev->duplex == priv->cur_duplex)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000790 return;
791
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000792 /* Print status if we have a link or we had one and just lost it,
793 * don't print otherwise.
794 */
795 if (new_speed || priv->cur_speed)
796 phy_print_status(phydev);
797
798 priv->cur_speed = new_speed;
799 priv->cur_duplex = phydev->duplex;
800
801 /* Link is down, do nothing else */
802 if (!new_speed)
803 return;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000804
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000805 /* Disable all interrupts */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000806 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
807
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000808 /* Reset the adapter asynchronously */
809 schedule_work(&priv->reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000810}
811
812static int ftgmac100_mii_probe(struct ftgmac100 *priv)
813{
814 struct net_device *netdev = priv->netdev;
Guenter Roecke574f392016-01-10 12:04:32 -0800815 struct phy_device *phydev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000816
Guenter Roecke574f392016-01-10 12:04:32 -0800817 phydev = phy_find_first(priv->mii_bus);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000818 if (!phydev) {
819 netdev_info(netdev, "%s: no PHY found\n", netdev->name);
820 return -ENODEV;
821 }
822
Andrew Lunn84eff6d2016-01-06 20:11:10 +0100823 phydev = phy_connect(netdev, phydev_name(phydev),
Florian Fainellif9a8f832013-01-14 00:52:52 +0000824 &ftgmac100_adjust_link, PHY_INTERFACE_MODE_GMII);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000825
826 if (IS_ERR(phydev)) {
827 netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
828 return PTR_ERR(phydev);
829 }
830
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000831 return 0;
832}
833
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000834static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
835{
836 struct net_device *netdev = bus->priv;
837 struct ftgmac100 *priv = netdev_priv(netdev);
838 unsigned int phycr;
839 int i;
840
841 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
842
843 /* preserve MDC cycle threshold */
844 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
845
846 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
847 FTGMAC100_PHYCR_REGAD(regnum) |
848 FTGMAC100_PHYCR_MIIRD;
849
850 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
851
852 for (i = 0; i < 10; i++) {
853 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
854
855 if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
856 int data;
857
858 data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
859 return FTGMAC100_PHYDATA_MIIRDATA(data);
860 }
861
862 udelay(100);
863 }
864
865 netdev_err(netdev, "mdio read timed out\n");
866 return -EIO;
867}
868
869static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
870 int regnum, u16 value)
871{
872 struct net_device *netdev = bus->priv;
873 struct ftgmac100 *priv = netdev_priv(netdev);
874 unsigned int phycr;
875 int data;
876 int i;
877
878 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
879
880 /* preserve MDC cycle threshold */
881 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
882
883 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
884 FTGMAC100_PHYCR_REGAD(regnum) |
885 FTGMAC100_PHYCR_MIIWR;
886
887 data = FTGMAC100_PHYDATA_MIIWDATA(value);
888
889 iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
890 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
891
892 for (i = 0; i < 10; i++) {
893 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
894
895 if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
896 return 0;
897
898 udelay(100);
899 }
900
901 netdev_err(netdev, "mdio write timed out\n");
902 return -EIO;
903}
904
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000905static void ftgmac100_get_drvinfo(struct net_device *netdev,
906 struct ethtool_drvinfo *info)
907{
Jiri Pirko7826d432013-01-06 00:44:26 +0000908 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
909 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
910 strlcpy(info->bus_info, dev_name(&netdev->dev), sizeof(info->bus_info));
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000911}
912
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000913static const struct ethtool_ops ftgmac100_ethtool_ops = {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000914 .get_drvinfo = ftgmac100_get_drvinfo,
915 .get_link = ethtool_op_get_link,
Philippe Reynesfd24d722016-05-16 01:35:14 +0200916 .get_link_ksettings = phy_ethtool_get_link_ksettings,
917 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000918};
919
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000920static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
921{
922 struct net_device *netdev = dev_id;
923 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000924 unsigned int status, new_mask = FTGMAC100_INT_BAD;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000925
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000926 /* Fetch and clear interrupt bits, process abnormal ones */
927 status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
928 iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
929 if (unlikely(status & FTGMAC100_INT_BAD)) {
930
931 /* RX buffer unavailable */
932 if (status & FTGMAC100_INT_NO_RXBUF)
933 netdev->stats.rx_over_errors++;
934
935 /* received packet lost due to RX FIFO full */
936 if (status & FTGMAC100_INT_RPKT_LOST)
937 netdev->stats.rx_fifo_errors++;
938
939 /* sent packet lost due to excessive TX collision */
940 if (status & FTGMAC100_INT_XPKT_LOST)
941 netdev->stats.tx_fifo_errors++;
942
943 /* AHB error -> Reset the chip */
944 if (status & FTGMAC100_INT_AHB_ERR) {
945 if (net_ratelimit())
946 netdev_warn(netdev,
947 "AHB bus error ! Resetting chip.\n");
948 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
949 schedule_work(&priv->reset_task);
950 return IRQ_HANDLED;
951 }
952
953 /* We may need to restart the MAC after such errors, delay
954 * this until after we have freed some Rx buffers though
955 */
956 priv->need_mac_restart = true;
957
958 /* Disable those errors until we restart */
959 new_mask &= ~status;
960 }
961
962 /* Only enable "bad" interrupts while NAPI is on */
963 iowrite32(new_mask, priv->base + FTGMAC100_OFFSET_IER);
964
965 /* Schedule NAPI bh */
966 napi_schedule_irqoff(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000967
968 return IRQ_HANDLED;
969}
970
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000971static bool ftgmac100_check_rx(struct ftgmac100 *priv)
972{
973 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[priv->rx_pointer];
974
975 /* Do we have a packet ? */
976 return !!(rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY));
977}
978
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000979static int ftgmac100_poll(struct napi_struct *napi, int budget)
980{
981 struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000982 bool more, completed = true;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000983 int rx = 0;
984
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000985 ftgmac100_tx_complete(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000986
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000987 do {
988 more = ftgmac100_rx_packet(priv, &rx);
989 } while (more && rx < budget);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000990
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000991 if (more && rx == budget)
992 completed = false;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000993
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000994
995 /* The interrupt is telling us to kick the MAC back to life
996 * after an RX overflow
997 */
998 if (unlikely(priv->need_mac_restart)) {
999 ftgmac100_start_hw(priv);
1000
1001 /* Re-enable "bad" interrupts */
1002 iowrite32(FTGMAC100_INT_BAD,
1003 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001004 }
1005
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001006 /* Keep NAPI going if we have still packets to reclaim */
1007 if (priv->tx_pending)
1008 return budget;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001009
1010 if (completed) {
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001011 /* We are about to re-enable all interrupts. However
1012 * the HW has been latching RX/TX packet interrupts while
1013 * they were masked. So we clear them first, then we need
1014 * to re-check if there's something to process
1015 */
1016 iowrite32(FTGMAC100_INT_RXTX,
1017 priv->base + FTGMAC100_OFFSET_ISR);
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +10001018 if (ftgmac100_check_rx(priv) || priv->tx_pending)
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001019 return budget;
1020
1021 /* deschedule NAPI */
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001022 napi_complete(napi);
1023
1024 /* enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001025 iowrite32(FTGMAC100_INT_ALL,
Gavin Shanfc6061c2016-07-19 11:54:25 +10001026 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001027 }
1028
1029 return rx;
1030}
1031
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001032static int ftgmac100_init_all(struct ftgmac100 *priv, bool ignore_alloc_err)
1033{
1034 int err = 0;
1035
1036 /* Re-init descriptors (adjust queue sizes) */
1037 ftgmac100_init_rings(priv);
1038
1039 /* Realloc rx descriptors */
1040 err = ftgmac100_alloc_rx_buffers(priv);
1041 if (err && !ignore_alloc_err)
1042 return err;
1043
1044 /* Reinit and restart HW */
1045 ftgmac100_init_hw(priv);
1046 ftgmac100_start_hw(priv);
1047
1048 /* Re-enable the device */
1049 napi_enable(&priv->napi);
1050 netif_start_queue(priv->netdev);
1051
1052 /* Enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001053 iowrite32(FTGMAC100_INT_ALL, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001054
1055 return err;
1056}
1057
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001058static void ftgmac100_reset_task(struct work_struct *work)
1059{
1060 struct ftgmac100 *priv = container_of(work, struct ftgmac100,
1061 reset_task);
1062 struct net_device *netdev = priv->netdev;
1063 int err;
1064
1065 netdev_dbg(netdev, "Resetting NIC...\n");
1066
1067 /* Lock the world */
1068 rtnl_lock();
1069 if (netdev->phydev)
1070 mutex_lock(&netdev->phydev->lock);
1071 if (priv->mii_bus)
1072 mutex_lock(&priv->mii_bus->mdio_lock);
1073
1074
1075 /* Check if the interface is still up */
1076 if (!netif_running(netdev))
1077 goto bail;
1078
1079 /* Stop the network stack */
1080 netif_trans_update(netdev);
1081 napi_disable(&priv->napi);
1082 netif_tx_disable(netdev);
1083
1084 /* Stop and reset the MAC */
1085 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001086 err = ftgmac100_reset_and_config_mac(priv);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001087 if (err) {
1088 /* Not much we can do ... it might come back... */
1089 netdev_err(netdev, "attempting to continue...\n");
1090 }
1091
1092 /* Free all rx and tx buffers */
1093 ftgmac100_free_buffers(priv);
1094
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001095 /* Setup everything again and restart chip */
1096 ftgmac100_init_all(priv, true);
1097
1098 netdev_dbg(netdev, "Reset done !\n");
1099 bail:
1100 if (priv->mii_bus)
1101 mutex_unlock(&priv->mii_bus->mdio_lock);
1102 if (netdev->phydev)
1103 mutex_unlock(&netdev->phydev->lock);
1104 rtnl_unlock();
1105}
1106
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001107static int ftgmac100_open(struct net_device *netdev)
1108{
1109 struct ftgmac100 *priv = netdev_priv(netdev);
1110 int err;
1111
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001112 /* Allocate ring buffers */
1113 err = ftgmac100_alloc_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001114 if (err) {
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001115 netdev_err(netdev, "Failed to allocate descriptors\n");
1116 return err;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001117 }
1118
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001119 /* When using NC-SI we force the speed to 100Mbit/s full duplex,
1120 *
1121 * Otherwise we leave it set to 0 (no link), the link
1122 * message from the PHY layer will handle setting it up to
1123 * something else if needed.
1124 */
1125 if (priv->use_ncsi) {
1126 priv->cur_duplex = DUPLEX_FULL;
1127 priv->cur_speed = SPEED_100;
1128 } else {
1129 priv->cur_duplex = 0;
1130 priv->cur_speed = 0;
1131 }
1132
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001133 /* Reset the hardware */
1134 err = ftgmac100_reset_and_config_mac(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001135 if (err)
1136 goto err_hw;
1137
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001138 /* Initialize NAPI */
1139 netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
1140
Benjamin Herrenschmidt81f1eca2017-04-05 12:28:48 +10001141 /* Grab our interrupt */
1142 err = request_irq(netdev->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
1143 if (err) {
1144 netdev_err(netdev, "failed to request irq %d\n", netdev->irq);
1145 goto err_irq;
1146 }
1147
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001148 /* Start things up */
1149 err = ftgmac100_init_all(priv, false);
1150 if (err) {
1151 netdev_err(netdev, "Failed to allocate packet buffers\n");
1152 goto err_alloc;
1153 }
Gavin Shan08c9c122016-09-22 08:35:01 +09301154
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001155 if (netdev->phydev) {
1156 /* If we have a PHY, start polling */
Gavin Shanbd466c32016-07-19 11:54:23 +10001157 phy_start(netdev->phydev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001158 } else if (priv->use_ncsi) {
1159 /* If using NC-SI, set our carrier on and start the stack */
Gavin Shanbd466c32016-07-19 11:54:23 +10001160 netif_carrier_on(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001161
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001162 /* Start the NCSI device */
Gavin Shanbd466c32016-07-19 11:54:23 +10001163 err = ncsi_start_dev(priv->ndev);
1164 if (err)
1165 goto err_ncsi;
1166 }
1167
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001168 return 0;
1169
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001170 err_ncsi:
Gavin Shanbd466c32016-07-19 11:54:23 +10001171 napi_disable(&priv->napi);
1172 netif_stop_queue(netdev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001173 err_alloc:
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001174 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001175 free_irq(netdev->irq, netdev);
1176 err_irq:
1177 netif_napi_del(&priv->napi);
1178 err_hw:
1179 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001180 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001181 return err;
1182}
1183
1184static int ftgmac100_stop(struct net_device *netdev)
1185{
1186 struct ftgmac100 *priv = netdev_priv(netdev);
1187
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001188 /* Note about the reset task: We are called with the rtnl lock
1189 * held, so we are synchronized against the core of the reset
1190 * task. We must not try to synchronously cancel it otherwise
1191 * we can deadlock. But since it will test for netif_running()
1192 * which has already been cleared by the net core, we don't
1193 * anything special to do.
1194 */
1195
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001196 /* disable all interrupts */
1197 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1198
1199 netif_stop_queue(netdev);
1200 napi_disable(&priv->napi);
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001201 netif_napi_del(&priv->napi);
Gavin Shanbd466c32016-07-19 11:54:23 +10001202 if (netdev->phydev)
1203 phy_stop(netdev->phydev);
Gavin Shan2c15f252016-10-04 11:25:54 +11001204 else if (priv->use_ncsi)
1205 ncsi_stop_dev(priv->ndev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001206
1207 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001208 free_irq(netdev->irq, netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001209 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001210 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001211
1212 return 0;
1213}
1214
1215static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
1216 struct net_device *netdev)
1217{
1218 struct ftgmac100 *priv = netdev_priv(netdev);
1219 dma_addr_t map;
1220
1221 if (unlikely(skb->len > MAX_PKT_SIZE)) {
1222 if (net_ratelimit())
1223 netdev_dbg(netdev, "tx packet too big\n");
1224
1225 netdev->stats.tx_dropped++;
Eric Dumazet0113e342014-01-16 23:38:24 -08001226 kfree_skb(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001227 return NETDEV_TX_OK;
1228 }
1229
1230 map = dma_map_single(priv->dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
1231 if (unlikely(dma_mapping_error(priv->dev, map))) {
1232 /* drop packet */
1233 if (net_ratelimit())
1234 netdev_err(netdev, "map socket buffer failed\n");
1235
1236 netdev->stats.tx_dropped++;
Eric Dumazet0113e342014-01-16 23:38:24 -08001237 kfree_skb(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001238 return NETDEV_TX_OK;
1239 }
1240
1241 return ftgmac100_xmit(priv, skb, map);
1242}
1243
1244/* optional */
1245static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
1246{
Gavin Shanbd466c32016-07-19 11:54:23 +10001247 if (!netdev->phydev)
1248 return -ENXIO;
1249
Philippe Reynesb3c40ad2016-05-16 01:35:13 +02001250 return phy_mii_ioctl(netdev->phydev, ifr, cmd);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001251}
1252
1253static const struct net_device_ops ftgmac100_netdev_ops = {
1254 .ndo_open = ftgmac100_open,
1255 .ndo_stop = ftgmac100_stop,
1256 .ndo_start_xmit = ftgmac100_hard_start_xmit,
Gavin Shan113ce102016-07-19 11:54:22 +10001257 .ndo_set_mac_address = ftgmac100_set_mac_addr,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001258 .ndo_validate_addr = eth_validate_addr,
1259 .ndo_do_ioctl = ftgmac100_do_ioctl,
1260};
1261
Gavin Shaneb418182016-07-19 11:54:21 +10001262static int ftgmac100_setup_mdio(struct net_device *netdev)
1263{
1264 struct ftgmac100 *priv = netdev_priv(netdev);
1265 struct platform_device *pdev = to_platform_device(priv->dev);
1266 int i, err = 0;
Joel Stanleye07dc632016-09-22 08:35:02 +09301267 u32 reg;
Gavin Shaneb418182016-07-19 11:54:21 +10001268
1269 /* initialize mdio bus */
1270 priv->mii_bus = mdiobus_alloc();
1271 if (!priv->mii_bus)
1272 return -EIO;
1273
Joel Stanleye07dc632016-09-22 08:35:02 +09301274 if (of_machine_is_compatible("aspeed,ast2400") ||
1275 of_machine_is_compatible("aspeed,ast2500")) {
1276 /* This driver supports the old MDIO interface */
1277 reg = ioread32(priv->base + FTGMAC100_OFFSET_REVR);
1278 reg &= ~FTGMAC100_REVR_NEW_MDIO_INTERFACE;
1279 iowrite32(reg, priv->base + FTGMAC100_OFFSET_REVR);
1280 };
1281
Gavin Shaneb418182016-07-19 11:54:21 +10001282 priv->mii_bus->name = "ftgmac100_mdio";
1283 snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%d",
1284 pdev->name, pdev->id);
1285 priv->mii_bus->priv = priv->netdev;
1286 priv->mii_bus->read = ftgmac100_mdiobus_read;
1287 priv->mii_bus->write = ftgmac100_mdiobus_write;
1288
1289 for (i = 0; i < PHY_MAX_ADDR; i++)
1290 priv->mii_bus->irq[i] = PHY_POLL;
1291
1292 err = mdiobus_register(priv->mii_bus);
1293 if (err) {
1294 dev_err(priv->dev, "Cannot register MDIO bus!\n");
1295 goto err_register_mdiobus;
1296 }
1297
1298 err = ftgmac100_mii_probe(priv);
1299 if (err) {
1300 dev_err(priv->dev, "MII Probe failed!\n");
1301 goto err_mii_probe;
1302 }
1303
1304 return 0;
1305
1306err_mii_probe:
1307 mdiobus_unregister(priv->mii_bus);
1308err_register_mdiobus:
1309 mdiobus_free(priv->mii_bus);
1310 return err;
1311}
1312
1313static void ftgmac100_destroy_mdio(struct net_device *netdev)
1314{
1315 struct ftgmac100 *priv = netdev_priv(netdev);
1316
1317 if (!netdev->phydev)
1318 return;
1319
1320 phy_disconnect(netdev->phydev);
1321 mdiobus_unregister(priv->mii_bus);
1322 mdiobus_free(priv->mii_bus);
1323}
1324
Gavin Shanbd466c32016-07-19 11:54:23 +10001325static void ftgmac100_ncsi_handler(struct ncsi_dev *nd)
1326{
1327 if (unlikely(nd->state != ncsi_dev_state_functional))
1328 return;
1329
1330 netdev_info(nd->dev, "NCSI interface %s\n",
1331 nd->link_up ? "up" : "down");
1332}
1333
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001334static int ftgmac100_probe(struct platform_device *pdev)
1335{
1336 struct resource *res;
1337 int irq;
1338 struct net_device *netdev;
1339 struct ftgmac100 *priv;
Gavin Shanbd466c32016-07-19 11:54:23 +10001340 int err = 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001341
1342 if (!pdev)
1343 return -ENODEV;
1344
1345 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1346 if (!res)
1347 return -ENXIO;
1348
1349 irq = platform_get_irq(pdev, 0);
1350 if (irq < 0)
1351 return irq;
1352
1353 /* setup net_device */
1354 netdev = alloc_etherdev(sizeof(*priv));
1355 if (!netdev) {
1356 err = -ENOMEM;
1357 goto err_alloc_etherdev;
1358 }
1359
1360 SET_NETDEV_DEV(netdev, &pdev->dev);
1361
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001362 netdev->ethtool_ops = &ftgmac100_ethtool_ops;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001363 netdev->netdev_ops = &ftgmac100_netdev_ops;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001364
1365 platform_set_drvdata(pdev, netdev);
1366
1367 /* setup private data */
1368 priv = netdev_priv(netdev);
1369 priv->netdev = netdev;
1370 priv->dev = &pdev->dev;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001371 INIT_WORK(&priv->reset_task, ftgmac100_reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001372
1373 spin_lock_init(&priv->tx_lock);
1374
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001375 /* map io memory */
1376 priv->res = request_mem_region(res->start, resource_size(res),
1377 dev_name(&pdev->dev));
1378 if (!priv->res) {
1379 dev_err(&pdev->dev, "Could not reserve memory region\n");
1380 err = -ENOMEM;
1381 goto err_req_mem;
1382 }
1383
1384 priv->base = ioremap(res->start, resource_size(res));
1385 if (!priv->base) {
1386 dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
1387 err = -EIO;
1388 goto err_ioremap;
1389 }
1390
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001391 netdev->irq = irq;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001392
Gavin Shan113ce102016-07-19 11:54:22 +10001393 /* MAC address from chip or random one */
1394 ftgmac100_setup_mac(priv);
1395
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301396 if (of_machine_is_compatible("aspeed,ast2400") ||
1397 of_machine_is_compatible("aspeed,ast2500")) {
1398 priv->rxdes0_edorr_mask = BIT(30);
1399 priv->txdes0_edotr_mask = BIT(30);
1400 } else {
1401 priv->rxdes0_edorr_mask = BIT(15);
1402 priv->txdes0_edotr_mask = BIT(15);
1403 }
1404
Gavin Shanbd466c32016-07-19 11:54:23 +10001405 if (pdev->dev.of_node &&
1406 of_get_property(pdev->dev.of_node, "use-ncsi", NULL)) {
1407 if (!IS_ENABLED(CONFIG_NET_NCSI)) {
1408 dev_err(&pdev->dev, "NCSI stack not enabled\n");
1409 goto err_ncsi_dev;
1410 }
1411
1412 dev_info(&pdev->dev, "Using NCSI interface\n");
1413 priv->use_ncsi = true;
1414 priv->ndev = ncsi_register_dev(netdev, ftgmac100_ncsi_handler);
1415 if (!priv->ndev)
1416 goto err_ncsi_dev;
1417 } else {
1418 priv->use_ncsi = false;
1419 err = ftgmac100_setup_mdio(netdev);
1420 if (err)
1421 goto err_setup_mdio;
1422 }
1423
1424 /* We have to disable on-chip IP checksum functionality
1425 * when NCSI is enabled on the interface. It doesn't work
1426 * in that case.
1427 */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +10001428 netdev->features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_GRO;
Gavin Shanbd466c32016-07-19 11:54:23 +10001429 if (priv->use_ncsi &&
1430 of_get_property(pdev->dev.of_node, "no-hw-checksum", NULL))
1431 netdev->features &= ~NETIF_F_IP_CSUM;
1432
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001433
1434 /* register network device */
1435 err = register_netdev(netdev);
1436 if (err) {
1437 dev_err(&pdev->dev, "Failed to register netdev\n");
1438 goto err_register_netdev;
1439 }
1440
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001441 netdev_info(netdev, "irq %d, mapped at %p\n", netdev->irq, priv->base);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001442
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001443 return 0;
1444
Gavin Shanbd466c32016-07-19 11:54:23 +10001445err_ncsi_dev:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001446err_register_netdev:
Gavin Shaneb418182016-07-19 11:54:21 +10001447 ftgmac100_destroy_mdio(netdev);
1448err_setup_mdio:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001449 iounmap(priv->base);
1450err_ioremap:
1451 release_resource(priv->res);
1452err_req_mem:
1453 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001454 free_netdev(netdev);
1455err_alloc_etherdev:
1456 return err;
1457}
1458
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001459static int ftgmac100_remove(struct platform_device *pdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001460{
1461 struct net_device *netdev;
1462 struct ftgmac100 *priv;
1463
1464 netdev = platform_get_drvdata(pdev);
1465 priv = netdev_priv(netdev);
1466
1467 unregister_netdev(netdev);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001468
1469 /* There's a small chance the reset task will have been re-queued,
1470 * during stop, make sure it's gone before we free the structure.
1471 */
1472 cancel_work_sync(&priv->reset_task);
1473
Gavin Shaneb418182016-07-19 11:54:21 +10001474 ftgmac100_destroy_mdio(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001475
1476 iounmap(priv->base);
1477 release_resource(priv->res);
1478
1479 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001480 free_netdev(netdev);
1481 return 0;
1482}
1483
Gavin Shanbb168e22016-07-19 11:54:24 +10001484static const struct of_device_id ftgmac100_of_match[] = {
1485 { .compatible = "faraday,ftgmac100" },
1486 { }
1487};
1488MODULE_DEVICE_TABLE(of, ftgmac100_of_match);
1489
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001490static struct platform_driver ftgmac100_driver = {
Gavin Shanbb168e22016-07-19 11:54:24 +10001491 .probe = ftgmac100_probe,
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001492 .remove = ftgmac100_remove,
Gavin Shanbb168e22016-07-19 11:54:24 +10001493 .driver = {
1494 .name = DRV_NAME,
1495 .of_match_table = ftgmac100_of_match,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001496 },
1497};
Sachin Kamat14f645d2013-03-18 01:50:48 +00001498module_platform_driver(ftgmac100_driver);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001499
1500MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
1501MODULE_DESCRIPTION("FTGMAC100 driver");
1502MODULE_LICENSE("GPL");