blob: 453d48612f8380d2e515d3f3cac3f10cebac2e65 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070023#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000030#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sathya Perlaab1594e2011-07-25 19:10:15 +000032#include <linux/u64_stats_sync.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070033
34#include "be_hw.h"
35
Ajit Khapardec8883852011-03-16 08:21:00 +000036#define DRV_VER "4.0.100u"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070037#define DRV_NAME "be2net"
38#define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070039#define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
Ajit Khapardec4ca2372009-05-18 15:38:55 -070040#define OC_NAME "Emulex OneConnect 10Gbps NIC"
Sathya Perlafe6d2a32010-11-21 23:25:50 +000041#define OC_NAME_BE OC_NAME "(be3)"
42#define OC_NAME_LANCER OC_NAME "(Lancer)"
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000043#define OC_NAME_SH OC_NAME "(Skyhawk)"
Ajit Khaparde35ecf032010-02-09 01:38:06 +000044#define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070045
Ajit Khapardec4ca2372009-05-18 15:38:55 -070046#define BE_VENDOR_ID 0x19a2
Sathya Perlafe6d2a32010-11-21 23:25:50 +000047#define EMULEX_VENDOR_ID 0x10df
Ajit Khapardec4ca2372009-05-18 15:38:55 -070048#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070049#define BE_DEVICE_ID2 0x221
Sathya Perlafe6d2a32010-11-21 23:25:50 +000050#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
51#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
52#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000053#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000054#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
Ajit Khapardec4ca2372009-05-18 15:38:55 -070055
56static inline char *nic_name(struct pci_dev *pdev)
57{
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070058 switch (pdev->device) {
59 case OC_DEVICE_ID1:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070060 return OC_NAME;
Ajit Khapardee254f6e2010-02-09 01:28:35 +000061 case OC_DEVICE_ID2:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000062 return OC_NAME_BE;
63 case OC_DEVICE_ID3:
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000064 case OC_DEVICE_ID4:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000065 return OC_NAME_LANCER;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070066 case BE_DEVICE_ID2:
67 return BE3_NAME;
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000068 case OC_DEVICE_ID5:
69 return OC_NAME_SH;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070070 default:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070071 return BE_NAME;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070072 }
Ajit Khapardec4ca2372009-05-18 15:38:55 -070073}
74
Sathya Perla6b7c5b92009-03-11 23:32:03 -070075/* Number of bytes of an RX frame that are copied to skb->data */
Sathya Perla2e588f82011-03-11 02:49:26 +000076#define BE_HDR_LEN ((u16) 64)
Eric Dumazetbb349bb2012-01-25 03:56:30 +000077/* allocate extra space to allow tunneling decapsulation without head reallocation */
78#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
79
Sathya Perla6b7c5b92009-03-11 23:32:03 -070080#define BE_MAX_JUMBO_FRAME_SIZE 9018
81#define BE_MIN_MTU 256
82
83#define BE_NUM_VLANS_SUPPORTED 64
84#define BE_MAX_EQD 96
85#define BE_MAX_TX_FRAG_COUNT 30
86
87#define EVNT_Q_LEN 1024
88#define TX_Q_LEN 2048
89#define TX_CQ_LEN 1024
90#define RX_Q_LEN 1024 /* Does not support any other value */
91#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +000092#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070093#define MCC_CQ_LEN 256
94
Sathya Perla3abcded2010-10-03 22:12:27 -070095#define MAX_RSS_QS 4 /* BE limit is 4 queues/port */
Sathya Perlaac6a0c42011-03-21 20:49:25 +000096#define MAX_RX_QS (MAX_RSS_QS + 1) /* RSS qs + 1 def Rx */
Sathya Perla3c8def92011-06-12 20:01:58 +000097#define MAX_TX_QS 8
Sathya Perlaac6a0c42011-03-21 20:49:25 +000098#define BE_MAX_MSIX_VECTORS (MAX_RX_QS + 1)/* RX + TX */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070099#define BE_NAPI_WEIGHT 64
100#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
101#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
102
Sathya Perla8788fdc2009-07-27 22:52:03 +0000103#define FW_VER_LEN 32
104
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700105struct be_dma_mem {
106 void *va;
107 dma_addr_t dma;
108 u32 size;
109};
110
111struct be_queue_info {
112 struct be_dma_mem dma_mem;
113 u16 len;
114 u16 entry_size; /* Size of an element in the queue */
115 u16 id;
116 u16 tail, head;
117 bool created;
118 atomic_t used; /* Number of valid elements in the queue */
119};
120
Sathya Perla5fb379e2009-06-18 00:02:59 +0000121static inline u32 MODULO(u16 val, u16 limit)
122{
123 BUG_ON(limit & (limit - 1));
124 return val & (limit - 1);
125}
126
127static inline void index_adv(u16 *index, u16 val, u16 limit)
128{
129 *index = MODULO((*index + val), limit);
130}
131
132static inline void index_inc(u16 *index, u16 limit)
133{
134 *index = MODULO((*index + 1), limit);
135}
136
137static inline void *queue_head_node(struct be_queue_info *q)
138{
139 return q->dma_mem.va + q->head * q->entry_size;
140}
141
142static inline void *queue_tail_node(struct be_queue_info *q)
143{
144 return q->dma_mem.va + q->tail * q->entry_size;
145}
146
Somnath Kotur3de09452011-09-30 07:25:05 +0000147static inline void *queue_index_node(struct be_queue_info *q, u16 index)
148{
149 return q->dma_mem.va + index * q->entry_size;
150}
151
Sathya Perla5fb379e2009-06-18 00:02:59 +0000152static inline void queue_head_inc(struct be_queue_info *q)
153{
154 index_inc(&q->head, q->len);
155}
156
157static inline void queue_tail_inc(struct be_queue_info *q)
158{
159 index_inc(&q->tail, q->len);
160}
161
Sathya Perla5fb379e2009-06-18 00:02:59 +0000162struct be_eq_obj {
163 struct be_queue_info q;
164 char desc[32];
165
166 /* Adaptive interrupt coalescing (AIC) info */
167 bool enable_aic;
168 u16 min_eqd; /* in usecs */
169 u16 max_eqd; /* in usecs */
170 u16 cur_eqd; /* in usecs */
Padmanabh Ratnakarecd62102011-04-03 01:54:11 +0000171 u8 eq_idx;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000172
173 struct napi_struct napi;
174};
175
176struct be_mcc_obj {
177 struct be_queue_info q;
178 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000179 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000180};
181
Sathya Perla3abcded2010-10-03 22:12:27 -0700182struct be_tx_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000183 u64 tx_bytes;
184 u64 tx_pkts;
185 u64 tx_reqs;
186 u64 tx_wrbs;
187 u64 tx_compl;
188 ulong tx_jiffies;
189 u32 tx_stops;
Sathya Perlaab1594e2011-07-25 19:10:15 +0000190 struct u64_stats_sync sync;
191 struct u64_stats_sync sync_compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700192};
193
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700194struct be_tx_obj {
195 struct be_queue_info q;
196 struct be_queue_info cq;
197 /* Remember the skbs that were transmitted */
198 struct sk_buff *sent_skb_list[TX_Q_LEN];
Sathya Perla3c8def92011-06-12 20:01:58 +0000199 struct be_tx_stats stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700200};
201
202/* Struct to remember the pages posted for rx frags */
203struct be_rx_page_info {
204 struct page *page;
FUJITA Tomonorifac6da52010-04-01 16:53:22 +0000205 DEFINE_DMA_UNMAP_ADDR(bus);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700206 u16 page_offset;
207 bool last_page_user;
208};
209
Sathya Perla3abcded2010-10-03 22:12:27 -0700210struct be_rx_stats {
Sathya Perla3abcded2010-10-03 22:12:27 -0700211 u64 rx_bytes;
Sathya Perla3abcded2010-10-03 22:12:27 -0700212 u64 rx_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000213 u64 rx_pkts_prev;
214 ulong rx_jiffies;
215 u32 rx_drops_no_skbs; /* skb allocation errors */
216 u32 rx_drops_no_frags; /* HW has no fetched frags */
217 u32 rx_post_fail; /* page post alloc failures */
218 u32 rx_polls; /* NAPI calls */
219 u32 rx_events;
220 u32 rx_compl;
Sathya Perla3abcded2010-10-03 22:12:27 -0700221 u32 rx_mcast_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000222 u32 rx_compl_err; /* completions with err set */
223 u32 rx_pps; /* pkts per second */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000224 struct u64_stats_sync sync;
Sathya Perla3abcded2010-10-03 22:12:27 -0700225};
226
Sathya Perla2e588f82011-03-11 02:49:26 +0000227struct be_rx_compl_info {
228 u32 rss_hash;
Somnath Kotur6709d952011-05-04 22:40:46 +0000229 u16 vlan_tag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000230 u16 pkt_size;
231 u16 rxq_idx;
Sathya Perla12004ae2011-08-02 19:57:46 +0000232 u16 port;
Sathya Perla2e588f82011-03-11 02:49:26 +0000233 u8 vlanf;
234 u8 num_rcvd;
235 u8 err;
236 u8 ipf;
237 u8 tcpf;
238 u8 udpf;
239 u8 ip_csum;
240 u8 l4_csum;
241 u8 ipv6;
242 u8 vtm;
243 u8 pkt_type;
244};
245
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700246struct be_rx_obj {
Sathya Perla3abcded2010-10-03 22:12:27 -0700247 struct be_adapter *adapter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700248 struct be_queue_info q;
249 struct be_queue_info cq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000250 struct be_rx_compl_info rxcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700251 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla3abcded2010-10-03 22:12:27 -0700252 struct be_eq_obj rx_eq;
253 struct be_rx_stats stats;
254 u8 rss_id;
255 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Padmanabh Ratnakare80d9da2011-03-07 03:07:58 +0000256 u32 cache_line_barrier[16];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700257};
258
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000259struct be_drv_stats {
Somnath Kotur9ae081c2011-09-30 07:23:35 +0000260 u32 be_on_die_temperature;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000261 u32 tx_events;
262 u32 eth_red_drops;
263 u32 rx_drops_no_pbuf;
264 u32 rx_drops_no_txpb;
265 u32 rx_drops_no_erx_descr;
266 u32 rx_drops_no_tpre_descr;
267 u32 rx_drops_too_many_frags;
268 u32 rx_drops_invalid_ring;
269 u32 forwarded_packets;
270 u32 rx_drops_mtu;
271 u32 rx_crc_errors;
272 u32 rx_alignment_symbol_errors;
273 u32 rx_pause_frames;
274 u32 rx_priority_pause_frames;
275 u32 rx_control_frames;
276 u32 rx_in_range_errors;
277 u32 rx_out_range_errors;
278 u32 rx_frame_too_long;
279 u32 rx_address_match_errors;
280 u32 rx_dropped_too_small;
281 u32 rx_dropped_too_short;
282 u32 rx_dropped_header_too_small;
283 u32 rx_dropped_tcp_length;
284 u32 rx_dropped_runt;
285 u32 rx_ip_checksum_errs;
286 u32 rx_tcp_checksum_errs;
287 u32 rx_udp_checksum_errs;
288 u32 tx_pauseframes;
289 u32 tx_priority_pauseframes;
290 u32 tx_controlframes;
291 u32 rxpp_fifo_overflow_drop;
292 u32 rx_input_fifo_overflow_drop;
293 u32 pmem_fifo_overflow_drop;
294 u32 jabber_events;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000295};
296
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000297struct be_vf_cfg {
Sathya Perla11ac75e2011-12-13 00:58:50 +0000298 unsigned char mac_addr[ETH_ALEN];
299 int if_handle;
300 int pmac_id;
301 u16 vlan_tag;
302 u32 tx_rate;
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000303};
304
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000305#define BE_FLAGS_LINK_STATUS_INIT 1
306
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700307struct be_adapter {
308 struct pci_dev *pdev;
309 struct net_device *netdev;
310
Sathya Perla8788fdc2009-07-27 22:52:03 +0000311 u8 __iomem *csr;
312 u8 __iomem *db; /* Door Bell */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000313
Ivan Vecera29849612010-12-14 05:43:19 +0000314 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000315 struct be_dma_mem mbox_mem;
316 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
317 * is stored for freeing purpose */
318 struct be_dma_mem mbox_mem_alloced;
319
320 struct be_mcc_obj mcc_obj;
321 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
322 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700323
Sathya Perla3abcded2010-10-03 22:12:27 -0700324 struct msix_entry msix_entries[BE_MAX_MSIX_VECTORS];
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000325 u32 num_msix_vec;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700326 bool isr_registered;
327
328 /* TX Rings */
329 struct be_eq_obj tx_eq;
Sathya Perla3c8def92011-06-12 20:01:58 +0000330 struct be_tx_obj tx_obj[MAX_TX_QS];
331 u8 num_tx_qs;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700332
333 u32 cache_line_break[8];
334
335 /* Rx rings */
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000336 struct be_rx_obj rx_obj[MAX_RX_QS];
Sathya Perla3abcded2010-10-03 22:12:27 -0700337 u32 num_rx_qs;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700338 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700339
Padmanabh Ratnakarecd62102011-04-03 01:54:11 +0000340 u8 eq_next_idx;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000341 struct be_drv_stats drv_stats;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000342
Ajit Khaparde82903e42010-02-09 01:34:57 +0000343 u16 vlans_added;
344 u16 max_vlans; /* Number of vlans supported */
Jesse Grossb7381272010-10-20 13:56:02 +0000345 u8 vlan_tag[VLAN_N_VID];
Somnath Koturcc4ce022010-10-21 07:11:14 -0700346 u8 vlan_prio_bmap; /* Available Priority BitMap */
347 u16 recommended_prio; /* Recommended Priority */
Sathya Perla5b8821b2011-08-02 19:57:44 +0000348 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700349
Sathya Perla3abcded2010-10-03 22:12:27 -0700350 struct be_dma_mem stats_cmd;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700351 /* Work queue used to perform periodic tasks like getting statistics */
352 struct delayed_work work;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000353 u16 work_counter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700354
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000355 u32 flags;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700356 /* Ethtool knobs and info */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700357 char fw_ver[FW_VER_LEN];
Sathya Perla30128032011-11-10 19:17:57 +0000358 int if_handle; /* Used to configure filtering */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700359 u32 pmac_id; /* MAC addr handle used by BE card */
stephen hemminger1a642462011-04-04 11:06:40 +0000360 u32 beacon_state; /* for set_phys_id */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700361
Sathya Perlacf588472010-02-14 21:22:01 +0000362 bool eeh_err;
Sathya Perla6589ade2011-11-10 19:18:00 +0000363 bool ue_detected;
364 bool fw_timeout;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700365 u32 port_num;
Sathya Perla24307ee2009-06-18 00:09:25 +0000366 bool promiscuous;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000367 bool wol;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000368 u32 function_mode;
Sathya Perla3abcded2010-10-03 22:12:27 -0700369 u32 function_caps;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000370 u32 rx_fc; /* Rx flow control */
371 u32 tx_fc; /* Tx flow control */
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000372 bool stats_cmd_sent;
Ajit Khaparde0dffc832009-11-29 17:57:46 +0000373 int link_speed;
374 u8 port_type;
Sarveshwar Bandi16c02142009-12-23 04:42:51 +0000375 u8 transceiver;
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000376 u8 autoneg;
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000377 u8 generation; /* BladeEngine ASIC generation */
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700378 u32 flash_status;
379 struct completion flash_compl;
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000380
Sathya Perla11ac75e2011-12-13 00:58:50 +0000381 u32 num_vfs;
Sarveshwar Bandi344dbf12010-07-09 01:43:55 +0000382 u8 is_virtfn;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000383 struct be_vf_cfg *vf_cfg;
384 bool be3_native;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000385 u32 sli_family;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000386 u8 hba_port_num;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000387 u16 pvid;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700388};
389
Sarveshwar Bandi344dbf12010-07-09 01:43:55 +0000390#define be_physfn(adapter) (!adapter->is_virtfn)
Sathya Perla11ac75e2011-12-13 00:58:50 +0000391#define sriov_enabled(adapter) (adapter->num_vfs > 0)
392#define for_all_vfs(adapter, vf_cfg, i) \
393 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
394 i++, vf_cfg++)
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000395
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000396/* BladeEngine Generation numbers */
397#define BE_GEN2 2
398#define BE_GEN3 3
399
Sathya Perla5b8821b2011-08-02 19:57:44 +0000400#define ON 1
401#define OFF 0
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +0000402#define lancer_chip(adapter) ((adapter->pdev->device == OC_DEVICE_ID3) || \
403 (adapter->pdev->device == OC_DEVICE_ID4))
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000404
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700405extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700406
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000407#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
Sathya Perla3c8def92011-06-12 20:01:58 +0000408#define tx_stats(txo) (&txo->stats)
Sathya Perla3abcded2010-10-03 22:12:27 -0700409#define rx_stats(rxo) (&rxo->stats)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700410
411#define BE_SET_NETDEV_OPS(netdev, ops) (netdev->netdev_ops = ops)
412
Sathya Perla3abcded2010-10-03 22:12:27 -0700413#define for_all_rx_queues(adapter, rxo, i) \
414 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
415 i++, rxo++)
416
417/* Just skip the first default non-rss queue */
418#define for_all_rss_queues(adapter, rxo, i) \
419 for (i = 0, rxo = &adapter->rx_obj[i+1]; i < (adapter->num_rx_qs - 1);\
420 i++, rxo++)
421
Sathya Perla3c8def92011-06-12 20:01:58 +0000422#define for_all_tx_queues(adapter, txo, i) \
423 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
424 i++, txo++)
425
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700426#define PAGE_SHIFT_4K 12
427#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
428
429/* Returns number of pages spanned by the data starting at the given addr */
430#define PAGES_4K_SPANNED(_address, size) \
431 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
432 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
433
434/* Byte offset into the page corresponding to given address */
435#define OFFSET_IN_PAGE(addr) \
436 ((size_t)(addr) & (PAGE_SIZE_4K-1))
437
438/* Returns bit offset within a DWORD of a bitfield */
439#define AMAP_BIT_OFFSET(_struct, field) \
440 (((size_t)&(((_struct *)0)->field))%32)
441
442/* Returns the bit mask of the field that is NOT shifted into location. */
443static inline u32 amap_mask(u32 bitsize)
444{
445 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
446}
447
448static inline void
449amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
450{
451 u32 *dw = (u32 *) ptr + dw_offset;
452 *dw &= ~(mask << offset);
453 *dw |= (mask & value) << offset;
454}
455
456#define AMAP_SET_BITS(_struct, field, ptr, val) \
457 amap_set(ptr, \
458 offsetof(_struct, field)/32, \
459 amap_mask(sizeof(((_struct *)0)->field)), \
460 AMAP_BIT_OFFSET(_struct, field), \
461 val)
462
463static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
464{
465 u32 *dw = (u32 *) ptr;
466 return mask & (*(dw + dw_offset) >> offset);
467}
468
469#define AMAP_GET_BITS(_struct, field, ptr) \
470 amap_get(ptr, \
471 offsetof(_struct, field)/32, \
472 amap_mask(sizeof(((_struct *)0)->field)), \
473 AMAP_BIT_OFFSET(_struct, field))
474
475#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
476#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
477static inline void swap_dws(void *wrb, int len)
478{
479#ifdef __BIG_ENDIAN
480 u32 *dw = wrb;
481 BUG_ON(len % 4);
482 do {
483 *dw = cpu_to_le32(*dw);
484 dw++;
485 len -= 4;
486 } while (len);
487#endif /* __BIG_ENDIAN */
488}
489
490static inline u8 is_tcp_pkt(struct sk_buff *skb)
491{
492 u8 val = 0;
493
494 if (ip_hdr(skb)->version == 4)
495 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
496 else if (ip_hdr(skb)->version == 6)
497 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
498
499 return val;
500}
501
502static inline u8 is_udp_pkt(struct sk_buff *skb)
503{
504 u8 val = 0;
505
506 if (ip_hdr(skb)->version == 4)
507 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
508 else if (ip_hdr(skb)->version == 6)
509 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
510
511 return val;
512}
513
Sarveshwar Bandi344dbf12010-07-09 01:43:55 +0000514static inline void be_check_sriov_fn_type(struct be_adapter *adapter)
515{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000516 u32 sli_intf;
Sarveshwar Bandi344dbf12010-07-09 01:43:55 +0000517
Ajit Khapardeb0060582011-04-06 18:08:01 +0000518 pci_read_config_dword(adapter->pdev, SLI_INTF_REG_OFFSET, &sli_intf);
519 adapter->is_virtfn = (sli_intf & SLI_INTF_FT_MASK) ? 1 : 0;
Sarveshwar Bandi344dbf12010-07-09 01:43:55 +0000520}
521
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000522static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
523{
524 u32 addr;
525
526 addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
527
528 mac[5] = (u8)(addr & 0xFF);
529 mac[4] = (u8)((addr >> 8) & 0xFF);
530 mac[3] = (u8)((addr >> 16) & 0xFF);
Ajit Khaparde7a2414a2011-02-11 13:36:18 +0000531 /* Use the OUI from the current MAC address */
532 memcpy(mac, adapter->netdev->dev_addr, 3);
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000533}
534
Ajit Khaparde4b972912011-04-06 18:07:43 +0000535static inline bool be_multi_rxq(const struct be_adapter *adapter)
536{
537 return adapter->num_rx_qs > 1;
538}
539
Sathya Perla6589ade2011-11-10 19:18:00 +0000540static inline bool be_error(struct be_adapter *adapter)
541{
542 return adapter->eeh_err || adapter->ue_detected || adapter->fw_timeout;
543}
544
Sathya Perla8788fdc2009-07-27 22:52:03 +0000545extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000546 u16 num_popped);
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000547extern void be_link_status_update(struct be_adapter *adapter, u8 link_status);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000548extern void be_parse_stats(struct be_adapter *adapter);
Ajit Khaparde84517482009-09-04 03:12:16 +0000549extern int be_load_fw(struct be_adapter *adapter, u8 *func);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700550#endif /* BE_H */