blob: f0d5a3f310b56f3e930c9d4a8bc78ffa54f9692b [file] [log] [blame]
Alex Dai33a732f2015-08-12 15:43:36 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010024#ifndef _INTEL_UC_H_
25#define _INTEL_UC_H_
Alex Dai33a732f2015-08-12 15:43:36 +010026
Michal Wajdeczkoa16b4312017-10-04 15:33:25 +000027#include "intel_uc_fw.h"
Alex Dai33a732f2015-08-12 15:43:36 +010028#include "intel_guc_fwif.h"
29#include "i915_guc_reg.h"
Dave Gordon0b63bb12016-06-20 15:18:07 +010030#include "intel_ringbuffer.h"
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +000031#include "intel_guc_ct.h"
Chris Wilson4741da92016-12-24 19:31:46 +000032#include "i915_vma.h"
33
Dave Gordon86e06cc2016-04-19 16:08:36 +010034/*
35 * This structure primarily describes the GEM object shared with the GuC.
Oscar Mateo0d768122017-03-22 10:39:50 -070036 * The specs sometimes refer to this object as a "GuC context", but we use
37 * the term "client" to avoid confusion with hardware contexts. This
38 * GEM object is held for the entire lifetime of our interaction with
Dave Gordon86e06cc2016-04-19 16:08:36 +010039 * the GuC, being allocated before the GuC is loaded with its firmware.
40 * Because there's no way to update the address used by the GuC after
41 * initialisation, the shared object must stay pinned into the GGTT as
42 * long as the GuC is in use. We also keep the first page (only) mapped
43 * into kernel address space, as it includes shared data that must be
44 * updated on every request submission.
45 *
46 * The single GEM object described here is actually made up of several
47 * separate areas, as far as the GuC is concerned. The first page (kept
Oscar Mateo0d768122017-03-22 10:39:50 -070048 * kmap'd) includes the "process descriptor" which holds sequence data for
Dave Gordon86e06cc2016-04-19 16:08:36 +010049 * the doorbell, and one cacheline which actually *is* the doorbell; a
50 * write to this will "ring the doorbell" (i.e. send an interrupt to the
51 * GuC). The subsequent pages of the client object constitute the work
52 * queue (a circular array of work items), again described in the process
53 * descriptor. Work queue pages are mapped momentarily as required.
Dave Gordon86e06cc2016-04-19 16:08:36 +010054 */
Dave Gordon44a28b12015-08-12 15:43:41 +010055struct i915_guc_client {
Chris Wilson8b797af2016-08-15 10:48:51 +010056 struct i915_vma *vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +000057 void *vaddr;
Chris Wilsone2efd132016-05-24 14:53:34 +010058 struct i915_gem_context *owner;
Dave Gordon44a28b12015-08-12 15:43:41 +010059 struct intel_guc *guc;
Dave Gordone02757d2016-08-09 15:19:21 +010060
61 uint32_t engines; /* bitmap of (host) engine ids */
Dave Gordon44a28b12015-08-12 15:43:41 +010062 uint32_t priority;
Oscar Mateob09935a2017-03-22 10:39:53 -070063 u32 stage_id;
Dave Gordon44a28b12015-08-12 15:43:41 +010064 uint32_t proc_desc_offset;
Dave Gordon774439e12016-08-09 15:19:23 +010065
Joonas Lahtinenabddffd2017-03-22 10:39:44 -070066 u16 doorbell_id;
67 unsigned long doorbell_offset;
Dave Gordon44a28b12015-08-12 15:43:41 +010068
Chris Wilsondadd4812016-09-09 14:11:57 +010069 spinlock_t wq_lock;
Dave Gordon551aaec2016-05-13 15:36:33 +010070 /* Per-engine counts of GuC submissions */
Dave Gordon0b63bb12016-06-20 15:18:07 +010071 uint64_t submissions[I915_NUM_ENGINES];
Dave Gordon44a28b12015-08-12 15:43:41 +010072};
73
Akash Goeld6b40b42016-10-12 21:54:29 +053074struct intel_guc_log {
75 uint32_t flags;
76 struct i915_vma *vma;
Oscar Mateoe7465472017-03-22 10:39:48 -070077 /* The runtime stuff gets created only when GuC logging gets enabled */
78 struct {
79 void *buf_addr;
80 struct workqueue_struct *flush_wq;
81 struct work_struct flush_work;
82 struct rchan *relay_chan;
83 } runtime;
Akash Goel5aa1ee42016-10-12 21:54:36 +053084 /* logging related stats */
85 u32 capture_miss_count;
86 u32 flush_interrupt_count;
87 u32 prev_overflow_count[GUC_MAX_LOG_BUFFER];
88 u32 total_overflow_count[GUC_MAX_LOG_BUFFER];
89 u32 flush_count[GUC_MAX_LOG_BUFFER];
Akash Goeld6b40b42016-10-12 21:54:29 +053090};
91
Alex Dai33a732f2015-08-12 15:43:36 +010092struct intel_guc {
Anusha Srivatsadb0a0912017-01-13 17:17:04 -080093 struct intel_uc_fw fw;
Akash Goeld6b40b42016-10-12 21:54:29 +053094 struct intel_guc_log log;
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +000095 struct intel_guc_ct ct;
Alex Daibac427f2015-08-12 15:43:39 +010096
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -070097 /* Log snapshot if GuC errors during load */
98 struct drm_i915_gem_object *load_err_log;
99
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100100 /* intel_guc_recv interrupt related state */
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530101 bool interrupts_enabled;
102
Chris Wilson8b797af2016-08-15 10:48:51 +0100103 struct i915_vma *ads_vma;
Oscar Mateob09935a2017-03-22 10:39:53 -0700104 struct i915_vma *stage_desc_pool;
105 void *stage_desc_pool_vaddr;
106 struct ida stage_ids;
Dave Gordon44a28b12015-08-12 15:43:41 +0100107
108 struct i915_guc_client *execbuf_client;
109
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700110 DECLARE_BITMAP(doorbell_bitmap, GUC_NUM_DOORBELLS);
Dave Gordon44a28b12015-08-12 15:43:41 +0100111 uint32_t db_cacheline; /* Cyclic counter mod pagesize */
112
Michal Wajdeczkoa0c1fe22017-05-10 12:59:27 +0000113 /* GuC's FW specific registers used in MMIO send */
114 struct {
115 u32 base;
116 unsigned int count;
117 enum forcewake_domains fw_domains;
118 } send_regs;
119
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100120 /* To serialize the intel_guc_send actions */
121 struct mutex send_mutex;
Oscar Mateo5e7cd372017-03-22 10:39:49 -0700122
123 /* GuC's FW specific send function */
124 int (*send)(struct intel_guc *guc, const u32 *data, u32 len);
Michal Wajdeczkoa03aac42017-05-10 12:59:26 +0000125
126 /* GuC's FW specific notify function */
127 void (*notify)(struct intel_guc *guc);
Alex Dai33a732f2015-08-12 15:43:36 +0100128};
129
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800130struct intel_huc {
131 /* Generic uC firmware management */
132 struct intel_uc_fw fw;
133
134 /* HuC-specific additions */
135};
136
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100137/* intel_uc.c */
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +0100138void intel_uc_sanitize_options(struct drm_i915_private *dev_priv);
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100139void intel_uc_init_early(struct drm_i915_private *dev_priv);
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +0000140void intel_uc_init_mmio(struct drm_i915_private *dev_priv);
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100141void intel_uc_init_fw(struct drm_i915_private *dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700142void intel_uc_fini_fw(struct drm_i915_private *dev_priv);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100143int intel_uc_init_hw(struct drm_i915_private *dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700144void intel_uc_fini_hw(struct drm_i915_private *dev_priv);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100145int intel_guc_sample_forcewake(struct intel_guc *guc);
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000146int intel_guc_send_nop(struct intel_guc *guc, const u32 *action, u32 len);
Oscar Mateo5e7cd372017-03-22 10:39:49 -0700147int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len);
Sagar Arun Kamble9a2cbf22017-09-26 12:47:16 +0530148int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset);
Michal Wajdeczkoa03aac42017-05-10 12:59:26 +0000149
Oscar Mateo5e7cd372017-03-22 10:39:49 -0700150static inline int intel_guc_send(struct intel_guc *guc, const u32 *action, u32 len)
151{
152 return guc->send(guc, action, len);
153}
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100154
Michal Wajdeczkoa03aac42017-05-10 12:59:26 +0000155static inline void intel_guc_notify(struct intel_guc *guc)
156{
157 guc->notify(guc);
158}
159
Alex Dai33a732f2015-08-12 15:43:36 +0100160/* intel_guc_loader.c */
Arkadiusz Hilerb551f612017-03-14 15:28:13 +0100161int intel_guc_select_fw(struct intel_guc *guc);
Arkadiusz Hiler882d1db2017-03-14 15:28:07 +0100162int intel_guc_init_hw(struct intel_guc *guc);
Arkadiusz Hiler0417a2b2017-03-14 15:28:05 +0100163int intel_guc_suspend(struct drm_i915_private *dev_priv);
164int intel_guc_resume(struct drm_i915_private *dev_priv);
Anusha Srivatsadb0a0912017-01-13 17:17:04 -0800165u32 intel_guc_wopcm_size(struct drm_i915_private *dev_priv);
Alex Dai33a732f2015-08-12 15:43:36 +0100166
Alex Daibac427f2015-08-12 15:43:39 +0100167/* i915_guc_submission.c */
Dave Gordonbeffa512016-06-10 18:29:26 +0100168int i915_guc_submission_init(struct drm_i915_private *dev_priv);
169int i915_guc_submission_enable(struct drm_i915_private *dev_priv);
Dave Gordonbeffa512016-06-10 18:29:26 +0100170void i915_guc_submission_disable(struct drm_i915_private *dev_priv);
171void i915_guc_submission_fini(struct drm_i915_private *dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000172struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size);
173
174/* intel_guc_log.c */
Oscar Mateo3950bf32017-03-22 10:39:46 -0700175int intel_guc_log_create(struct intel_guc *guc);
176void intel_guc_log_destroy(struct intel_guc *guc);
177int i915_guc_log_control(struct drm_i915_private *dev_priv, u64 control_val);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000178void i915_guc_log_register(struct drm_i915_private *dev_priv);
179void i915_guc_log_unregister(struct drm_i915_private *dev_priv);
Alex Daibac427f2015-08-12 15:43:39 +0100180
Chris Wilson4741da92016-12-24 19:31:46 +0000181static inline u32 guc_ggtt_offset(struct i915_vma *vma)
182{
183 u32 offset = i915_ggtt_offset(vma);
184 GEM_BUG_ON(offset < GUC_WOPCM_TOP);
Chris Wilsondb9309a2017-01-05 15:30:23 +0000185 GEM_BUG_ON(range_overflows_t(u64, offset, vma->size, GUC_GGTT_TOP));
Chris Wilson4741da92016-12-24 19:31:46 +0000186 return offset;
187}
188
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800189/* intel_huc.c */
Arkadiusz Hilerb551f612017-03-14 15:28:13 +0100190void intel_huc_select_fw(struct intel_huc *huc);
Michal Wajdeczko01a9ca02017-03-31 11:57:09 +0000191void intel_huc_init_hw(struct intel_huc *huc);
Sagar Arun Kamble9a2cbf22017-09-26 12:47:16 +0530192void intel_huc_auth(struct intel_huc *huc);
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800193
Alex Dai33a732f2015-08-12 15:43:36 +0100194#endif