blob: 070be83028d5b6f62129247e86e07ab474904287 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041struct ehci_stats {
42 /* irq usage */
43 unsigned long normal;
44 unsigned long error;
Alan Stern99ac5b12012-07-11 11:21:38 -040045 unsigned long iaa;
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 unsigned long lost_iaa;
47
48 /* termination of urbs from core */
49 unsigned long complete;
50 unsigned long unlink;
51};
52
53/* ehci_hcd->lock guards shared data against other CPUs:
Alan Stern99ac5b12012-07-11 11:21:38 -040054 * ehci_hcd: async, unlink, periodic (and shadow), ...
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
57 * ehci_qtd: qtd_list
58 *
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
61 */
62
63#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
64
Alan Sternc0c53db2012-07-11 11:21:48 -040065/*
66 * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
67 * controller may be doing DMA. Lower values mean there's no DMA.
68 */
Alan Sterne8799902011-08-18 16:31:30 -040069enum ehci_rh_state {
70 EHCI_RH_HALTED,
71 EHCI_RH_SUSPENDED,
Alan Sternc0c53db2012-07-11 11:21:48 -040072 EHCI_RH_RUNNING,
73 EHCI_RH_STOPPING
Alan Sterne8799902011-08-18 16:31:30 -040074};
75
Alan Sternd58b4bc2012-07-11 11:21:54 -040076/*
77 * Timer events, ordered by increasing delay length.
78 * Always update event_delays_ns[] and event_handlers[] (defined in
79 * ehci-timer.c) in parallel with this list.
80 */
81enum ehci_hrtimer_event {
82 EHCI_HRTIMER_NUM_EVENTS /* Must come last */
83};
84#define EHCI_HRTIMER_NO_EVENT 99
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086struct ehci_hcd { /* one per controller */
Alan Sternd58b4bc2012-07-11 11:21:54 -040087 /* timing support */
88 enum ehci_hrtimer_event next_hrtimer_event;
89 unsigned enabled_hrtimer_events;
90 ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
91 struct hrtimer hrtimer;
92
David Brownell56c1e262005-04-09 09:00:29 -070093 /* glue to PCI and HCD framework */
94 struct ehci_caps __iomem *caps;
95 struct ehci_regs __iomem *regs;
96 struct ehci_dbg_port __iomem *debug;
97
98 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 spinlock_t lock;
Alan Sterne8799902011-08-18 16:31:30 -0400100 enum ehci_rh_state rh_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102 /* async schedule support */
103 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +0800104 struct ehci_qh *dummy; /* For AMD quirk use */
Alan Stern99ac5b12012-07-11 11:21:38 -0400105 struct ehci_qh *async_unlink;
Alan Stern2f5bb662012-07-11 11:21:43 -0400106 struct ehci_qh *async_unlink_last;
Alan Stern004c1962011-07-05 12:34:05 -0400107 struct ehci_qh *qh_scan_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 unsigned scanning : 1;
109
110 /* periodic schedule support */
111#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
112 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700113 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 dma_addr_t periodic_dma;
115 unsigned i_thresh; /* uframes HC might cache */
116
117 union ehci_shadow *pshadow; /* mirror hw periodic table */
118 int next_uframe; /* scan periodic, start here */
119 unsigned periodic_sched; /* periodic activity count */
Kirill Smelkovcc62a7e2011-07-03 20:36:57 +0400120 unsigned uframe_periodic_max; /* max periodic time per uframe */
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Alan Stern0e5f2312010-04-08 16:56:37 -0400123 /* list of itds & sitds completed while clock_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800124 struct list_head cached_itd_list;
Alan Stern0e5f2312010-04-08 16:56:37 -0400125 struct list_head cached_sitd_list;
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800126 unsigned clock_frame;
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 /* per root hub port */
129 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -0400130
Alan Stern57e06c12007-01-16 11:59:45 -0500131 /* bit vectors (one bit per port) */
132 unsigned long bus_suspended; /* which ports were
133 already suspended at the start of a bus suspend */
134 unsigned long companion_ports; /* which ports are
135 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400136 unsigned long owned_ports; /* which ports are
137 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400138 unsigned long port_c_suspend; /* which ports have
139 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400140 unsigned long suspended_ports; /* which ports are
141 suspended */
Alan Sterna448e4d2012-04-03 15:24:30 -0400142 unsigned long resuming_ports; /* which ports have
143 started to resume */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
145 /* per-HC memory pools (could be per-bus, but ...) */
146 struct dma_pool *qh_pool; /* qh per active urb */
147 struct dma_pool *qtd_pool; /* one or more per qh */
148 struct dma_pool *itd_pool; /* itd per iso urb */
149 struct dma_pool *sitd_pool; /* sitd per split iso urb */
150
Alan Stern07d29b62007-12-11 16:05:30 -0500151 struct timer_list iaa_watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 struct timer_list watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 unsigned long actions;
Alan Stern1e12c912011-05-17 10:40:51 -0400154 unsigned periodic_stamp;
Alan Stern68335e82009-05-22 17:02:33 -0400155 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100157 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 u32 command;
159
Kumar Gala8cd42e92006-01-20 13:57:52 -0800160 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800161 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800162 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100163 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700164 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200165 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100166 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800167 unsigned need_io_watchdog:1;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100168 unsigned broken_periodic:1;
Andiry Xuad935622011-03-01 14:57:05 +0800169 unsigned amd_pll_fix:1;
Alan Sternae68a832010-07-14 11:03:23 -0400170 unsigned fs_i_thresh:1; /* Intel iso scheduling */
Andiry Xu3d091a62010-11-08 17:58:35 +0800171 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200172 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern68aa95d2011-10-12 10:39:14 -0400173 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100174
175 /* required for usb32 quirk */
176 #define OHCI_CTRL_HCFS (3 << 6)
177 #define OHCI_USB_OPER (2 << 6)
178 #define OHCI_USB_SUSPEND (3 << 6)
179
180 #define OHCI_HCCTRL_OFFSET 0x4
181 #define OHCI_HCCTRL_LEN 0x4
182 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800183 unsigned has_hostpc:1;
Alek Du48f24972010-06-04 15:47:55 +0800184 unsigned has_lpm:1; /* support link power management */
Alek Du5a9cdf32010-06-04 15:47:56 +0800185 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800186 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 /* irq statistics */
189#ifdef EHCI_STATS
190 struct ehci_stats stats;
191# define COUNT(x) do { (x)++; } while (0)
192#else
193# define COUNT(x) do {} while (0)
194#endif
Tony Jones694cc202007-09-11 14:07:31 -0700195
196 /* debug files */
197#ifdef DEBUG
198 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700199#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
201
David Brownell53bd6a62006-08-30 14:50:06 -0700202/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
204{
205 return (struct ehci_hcd *) (hcd->hcd_priv);
206}
207static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
208{
209 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
210}
211
212
Alan Stern07d29b62007-12-11 16:05:30 -0500213static inline void
214iaa_watchdog_start(struct ehci_hcd *ehci)
215{
216 WARN_ON(timer_pending(&ehci->iaa_watchdog));
217 mod_timer(&ehci->iaa_watchdog,
218 jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
219}
220
221static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
222{
223 del_timer(&ehci->iaa_watchdog);
224}
225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226enum ehci_timer_action {
227 TIMER_IO_WATCHDOG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 TIMER_ASYNC_SHRINK,
229 TIMER_ASYNC_OFF,
230};
231
232static inline void
233timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
234{
235 clear_bit (action, &ehci->actions);
236}
237
Alan Stern0e5f2312010-04-08 16:56:37 -0400238static void free_cached_lists(struct ehci_hcd *ehci);
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240/*-------------------------------------------------------------------------*/
241
Yinghai Lu0af36732008-07-24 17:27:57 -0700242#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
244/*-------------------------------------------------------------------------*/
245
Stefan Roese6dbd6822007-05-01 09:29:37 -0700246#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248/*
249 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700250 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
252 *
253 * These are associated only with "QH" (Queue Head) structures,
254 * used with control, bulk, and interrupt transfers.
255 */
256struct ehci_qtd {
257 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700258 __hc32 hw_next; /* see EHCI 3.5.1 */
259 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
260 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261#define QTD_TOGGLE (1 << 31) /* data toggle */
262#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
263#define QTD_IOC (1 << 15) /* interrupt on complete */
264#define QTD_CERR(tok) (((tok)>>10) & 0x3)
265#define QTD_PID(tok) (((tok)>>8) & 0x3)
266#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
267#define QTD_STS_HALT (1 << 6) /* halted on error */
268#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
269#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
270#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
271#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
272#define QTD_STS_STS (1 << 1) /* split transaction state */
273#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700274
275#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
276#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
277#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
278
279 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
280 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282 /* the rest is HCD-private */
283 dma_addr_t qtd_dma; /* qtd address */
284 struct list_head qtd_list; /* sw qtd list */
285 struct urb *urb; /* qtd's urb */
286 size_t length; /* length of buffer */
287} __attribute__ ((aligned (32)));
288
289/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700290#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
293
294/*-------------------------------------------------------------------------*/
295
296/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700297#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Stefan Roese6dbd6822007-05-01 09:29:37 -0700299/*
300 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800301 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700302 * "dynamic" switching between be and le support, so that the driver
303 * can be used on one system with SoC EHCI controller using big-endian
304 * descriptors as well as a normal little-endian PCI EHCI controller.
305 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700307#define Q_TYPE_ITD (0 << 1)
308#define Q_TYPE_QH (1 << 1)
309#define Q_TYPE_SITD (2 << 1)
310#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700313#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700316#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318/*
319 * Entries in periodic shadow table are pointers to one of four kinds
320 * of data structure. That's dictated by the hardware; a type tag is
321 * encoded in the low bits of the hardware's periodic schedule. Use
322 * Q_NEXT_TYPE to get the tag.
323 *
324 * For entries in the async schedule, the type tag always says "qh".
325 */
326union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700327 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 struct ehci_itd *itd; /* Q_TYPE_ITD */
329 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
330 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700331 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 void *ptr;
333};
334
335/*-------------------------------------------------------------------------*/
336
337/*
338 * EHCI Specification 0.95 Section 3.6
339 * QH: describes control/bulk/interrupt endpoints
340 * See Fig 3-7 "Queue Head Structure Layout".
341 *
342 * These appear in both the async and (for interrupt) periodic schedules.
343 */
344
Alek Du3807e262009-07-14 07:23:29 +0800345/* first part defined by EHCI spec */
346struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700347 __hc32 hw_next; /* see EHCI 3.6.1 */
348 __hc32 hw_info1; /* see EHCI 3.6.2 */
Alan Stern4c53de72012-07-11 11:21:32 -0400349#define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
350#define QH_HEAD (1 << 15) /* Head of async reclamation list */
351#define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
352#define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
353#define QH_LOW_SPEED (1 << 12)
354#define QH_FULL_SPEED (0 << 12)
355#define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700356 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700357#define QH_SMASK 0x000000ff
358#define QH_CMASK 0x0000ff00
359#define QH_HUBADDR 0x007f0000
360#define QH_HUBPORT 0x3f800000
361#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700362 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700363
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700365 __hc32 hw_qtd_next;
366 __hc32 hw_alt_next;
367 __hc32 hw_token;
368 __hc32 hw_buf [5];
369 __hc32 hw_buf_hi [5];
Alek Du3807e262009-07-14 07:23:29 +0800370} __attribute__ ((aligned(32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Alek Du3807e262009-07-14 07:23:29 +0800372struct ehci_qh {
373 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 /* the rest is HCD-private */
375 dma_addr_t qh_dma; /* address of qh */
376 union ehci_shadow qh_next; /* ptr to qh; or periodic */
377 struct list_head qtd_list; /* sw qtd list */
378 struct ehci_qtd *dummy;
Alan Stern99ac5b12012-07-11 11:21:38 -0400379 struct ehci_qh *unlink_next; /* next on unlink list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
Alan Stern004c1962011-07-05 12:34:05 -0400381 unsigned long unlink_time;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 unsigned stamp;
383
Alan Stern3a444942009-08-19 12:22:06 -0400384 u8 needs_rescan; /* Dequeue during giveback */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 u8 qh_state;
386#define QH_STATE_LINKED 1 /* HC sees this */
387#define QH_STATE_UNLINK 2 /* HC may still see this */
388#define QH_STATE_IDLE 3 /* HC doesn't see this */
Alan Stern99ac5b12012-07-11 11:21:38 -0400389#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
391
Alan Sterna2c27062009-02-10 10:16:58 -0500392 u8 xacterrs; /* XactErr retry counter */
393#define QH_XACTERR_MAX 32 /* XactErr retry limit */
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 /* periodic schedule info */
396 u8 usecs; /* intr bandwidth */
397 u8 gap_uf; /* uframes split/csplit gap */
398 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700399 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 unsigned short period; /* polling interval */
401 unsigned short start; /* where polling starts */
402#define NO_FRAME ((unsigned short)~0) /* pick new start */
Alan Stern914b7012009-06-29 10:47:30 -0400403
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 struct usb_device *dev; /* access to TT */
Alan Sterne04f5f72011-07-19 14:01:23 -0400405 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400406 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alek Du3807e262009-07-14 07:23:29 +0800407};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409/*-------------------------------------------------------------------------*/
410
411/* description of one iso transaction (up to 3 KB data if highspeed) */
412struct ehci_iso_packet {
413 /* These will be copied to iTD when scheduling */
414 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700415 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 u8 cross; /* buf crosses pages */
417 /* for full speed OUT splits */
418 u32 buf1;
419};
420
421/* temporary schedule data for packets from iso urbs (both speeds)
422 * each packet is one logical usb transaction to the device (not TT),
423 * beginning at stream->next_uframe
424 */
425struct ehci_iso_sched {
426 struct list_head td_list;
427 unsigned span;
428 struct ehci_iso_packet packet [0];
429};
430
431/*
432 * ehci_iso_stream - groups all (s)itds for this endpoint.
433 * acts like a qh would, if EHCI had them for ISO.
434 */
435struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100436 /* first field matches ehci_hq, but is NULL */
437 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
439 u32 refcount;
440 u8 bEndpointAddress;
441 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 struct list_head td_list; /* queued itds/sitds */
443 struct list_head free_list; /* list of unused itds/sitds */
444 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700445 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 /* output of (re)scheduling */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 int next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700449 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
451 /* the rest is derived from the endpoint descriptor,
452 * trusting urb->interval == f(epdesc->bInterval) and
453 * including the extra info for hw_bufp[0..2]
454 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 u8 usecs, c_usecs;
David Brownellc06d4dc2008-01-24 12:30:34 -0800456 u16 interval;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700457 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 u16 maxp;
459 u16 raw_mask;
460 unsigned bandwidth;
461
462 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700463 __hc32 buf0;
464 __hc32 buf1;
465 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700468 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469};
470
471/*-------------------------------------------------------------------------*/
472
473/*
474 * EHCI Specification 0.95 Section 3.3
475 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
476 *
477 * Schedule records for high speed iso xfers
478 */
479struct ehci_itd {
480 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700481 __hc32 hw_next; /* see EHCI 3.3.1 */
482 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
484#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
485#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
486#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
487#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
488#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
489
Stefan Roese6dbd6822007-05-01 09:29:37 -0700490#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Stefan Roese6dbd6822007-05-01 09:29:37 -0700492 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
493 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
495 /* the rest is HCD-private */
496 dma_addr_t itd_dma; /* for this itd */
497 union ehci_shadow itd_next; /* ptr to periodic q entry */
498
499 struct urb *urb;
500 struct ehci_iso_stream *stream; /* endpoint's queue */
501 struct list_head itd_list; /* list of stream's itds */
502
503 /* any/all hw_transactions here may be used by that urb */
504 unsigned frame; /* where scheduled */
505 unsigned pg;
506 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507} __attribute__ ((aligned (32)));
508
509/*-------------------------------------------------------------------------*/
510
511/*
David Brownell53bd6a62006-08-30 14:50:06 -0700512 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 * siTD, aka split-transaction isochronous Transfer Descriptor
514 * ... describe full speed iso xfers through TT in hubs
515 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
516 */
517struct ehci_sitd {
518 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700519 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700521 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
522 __hc32 hw_uframe; /* EHCI table 3-10 */
523 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524#define SITD_IOC (1 << 31) /* interrupt on completion */
525#define SITD_PAGE (1 << 30) /* buffer 0/1 */
526#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
527#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
528#define SITD_STS_ERR (1 << 6) /* error from TT */
529#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
530#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
531#define SITD_STS_XACT (1 << 3) /* illegal IN response */
532#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
533#define SITD_STS_STS (1 << 1) /* split transaction state */
534
Stefan Roese6dbd6822007-05-01 09:29:37 -0700535#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Stefan Roese6dbd6822007-05-01 09:29:37 -0700537 __hc32 hw_buf [2]; /* EHCI table 3-12 */
538 __hc32 hw_backpointer; /* EHCI table 3-13 */
539 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
541 /* the rest is HCD-private */
542 dma_addr_t sitd_dma;
543 union ehci_shadow sitd_next; /* ptr to periodic q entry */
544
545 struct urb *urb;
546 struct ehci_iso_stream *stream; /* endpoint's queue */
547 struct list_head sitd_list; /* list of stream's sitds */
548 unsigned frame;
549 unsigned index;
550} __attribute__ ((aligned (32)));
551
552/*-------------------------------------------------------------------------*/
553
554/*
555 * EHCI Specification 0.96 Section 3.7
556 * Periodic Frame Span Traversal Node (FSTN)
557 *
558 * Manages split interrupt transactions (using TT) that span frame boundaries
559 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
560 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
561 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
562 */
563struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700564 __hc32 hw_next; /* any periodic q entry */
565 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
567 /* the rest is HCD-private */
568 dma_addr_t fstn_dma;
569 union ehci_shadow fstn_next; /* ptr to periodic q entry */
570} __attribute__ ((aligned (32)));
571
572/*-------------------------------------------------------------------------*/
573
Alan Stern16032c42010-05-12 18:21:35 -0400574/* Prepare the PORTSC wakeup flags during controller suspend/resume */
575
Alan Stern41472002010-06-25 14:02:14 -0400576#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
577 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
Alan Stern16032c42010-05-12 18:21:35 -0400578
Alan Stern41472002010-06-25 14:02:14 -0400579#define ehci_prepare_ports_for_controller_resume(ehci) \
580 ehci_adjust_port_wakeup_flags(ehci, false, false);
Alan Stern16032c42010-05-12 18:21:35 -0400581
582/*-------------------------------------------------------------------------*/
583
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
585
586/*
587 * Some EHCI controllers have a Transaction Translator built into the
588 * root hub. This is a non-standard feature. Each controller will need
589 * to add code to the following inline functions, and call them as
590 * needed (mostly in root hub code).
591 */
592
Alan Sterna8e51772008-05-20 16:58:11 -0400593#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
595/* Returns the speed of a device attached to a port on the root hub. */
596static inline unsigned int
597ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
598{
599 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800600 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 case 0:
602 return 0;
603 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500604 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 case 2:
606 default:
Alan Stern288ead42010-03-04 11:32:30 -0500607 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 }
609 }
Alan Stern288ead42010-03-04 11:32:30 -0500610 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611}
612
613#else
614
615#define ehci_is_TDI(e) (0)
616
Alan Stern288ead42010-03-04 11:32:30 -0500617#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618#endif
619
620/*-------------------------------------------------------------------------*/
621
Kumar Gala8cd42e92006-01-20 13:57:52 -0800622#ifdef CONFIG_PPC_83xx
623/* Some Freescale processors have an erratum in which the TT
624 * port number in the queue head was 0..N-1 instead of 1..N.
625 */
626#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
627#else
628#define ehci_has_fsl_portno_bug(e) (0)
629#endif
630
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100631/*
632 * While most USB host controllers implement their registers in
633 * little-endian format, a minority (celleb companion chip) implement
634 * them in big endian format.
635 *
636 * This attempts to support either format at compile time without a
637 * runtime penalty, or both formats with the additional overhead
638 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200639 *
640 * ehci_big_endian_capbase is a special quirk for controllers that
641 * implement the HC capability registers as separate registers and not
642 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100643 */
644
645#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
646#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200647#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100648#else
649#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200650#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100651#endif
652
Stefan Roese6dbd6822007-05-01 09:29:37 -0700653/*
654 * Big-endian read/write functions are arch-specific.
655 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700656 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800657#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
658#define readl_be(addr) __raw_readl((__force unsigned *)addr)
659#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
660#endif
661
Stefan Roese6dbd6822007-05-01 09:29:37 -0700662static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
663 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100664{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100665#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100666 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000667 readl_be(regs) :
668 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100669#else
Al Viro68f50e52007-02-09 16:40:00 +0000670 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100671#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100672}
673
Stefan Roese6dbd6822007-05-01 09:29:37 -0700674static inline void ehci_writel(const struct ehci_hcd *ehci,
675 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100676{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100677#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100678 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000679 writel_be(val, regs) :
680 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100681#else
Al Viro68f50e52007-02-09 16:40:00 +0000682 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100683#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100684}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800685
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100686/*
687 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
688 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300689 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100690 */
691#ifdef CONFIG_44x
692static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
693{
694 u32 hc_control;
695
696 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
697 if (operational)
698 hc_control |= OHCI_USB_OPER;
699 else
700 hc_control |= OHCI_USB_SUSPEND;
701
702 writel_be(hc_control, ehci->ohci_hcctrl_reg);
703 (void) readl_be(ehci->ohci_hcctrl_reg);
704}
705#else
706static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
707{ }
708#endif
709
Kumar Gala8cd42e92006-01-20 13:57:52 -0800710/*-------------------------------------------------------------------------*/
711
Stefan Roese6dbd6822007-05-01 09:29:37 -0700712/*
713 * The AMCC 440EPx not only implements its EHCI registers in big-endian
714 * format, but also its DMA data structures (descriptors).
715 *
716 * EHCI controllers accessed through PCI work normally (little-endian
717 * everywhere), so we won't bother supporting a BE-only mode for now.
718 */
719#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
720#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
721
722/* cpu to ehci */
723static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
724{
725 return ehci_big_endian_desc(ehci)
726 ? (__force __hc32)cpu_to_be32(x)
727 : (__force __hc32)cpu_to_le32(x);
728}
729
730/* ehci to cpu */
731static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
732{
733 return ehci_big_endian_desc(ehci)
734 ? be32_to_cpu((__force __be32)x)
735 : le32_to_cpu((__force __le32)x);
736}
737
738static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
739{
740 return ehci_big_endian_desc(ehci)
741 ? be32_to_cpup((__force __be32 *)x)
742 : le32_to_cpup((__force __le32 *)x);
743}
744
745#else
746
747/* cpu to ehci */
748static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
749{
750 return cpu_to_le32(x);
751}
752
753/* ehci to cpu */
754static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
755{
756 return le32_to_cpu(x);
757}
758
759static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
760{
761 return le32_to_cpup(x);
762}
763
764#endif
765
766/*-------------------------------------------------------------------------*/
767
Alan Stern68aa95d2011-10-12 10:39:14 -0400768#ifdef CONFIG_PCI
769
770/* For working around the MosChip frame-index-register bug */
771static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
772
773#else
774
775static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
776{
777 return ehci_readl(ehci, &ehci->regs->frame_index);
778}
779
780#endif
781
782/*-------------------------------------------------------------------------*/
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784#ifndef DEBUG
785#define STUB_DEBUG_FILES
786#endif /* DEBUG */
787
788/*-------------------------------------------------------------------------*/
789
790#endif /* __LINUX_EHCI_HCD_H */