blob: 12acbb32a5613f641d4c31afd69960d639cc7010 [file] [log] [blame]
Linus Torvalds1361b832012-02-21 13:19:22 -08001/*
2 * Copyright (C) 1994 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 * x86-64 work by Andi Kleen 2002
8 */
9
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020010#ifndef _ASM_X86_FPU_INTERNAL_H
11#define _ASM_X86_FPU_INTERNAL_H
Linus Torvalds1361b832012-02-21 13:19:22 -080012
Suresh Siddha050902c2012-07-24 16:05:27 -070013#include <linux/compat.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020014#include <linux/sched.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080015#include <linux/slab.h>
Ingo Molnarf89e32e2015-04-22 10:58:10 +020016
Linus Torvalds1361b832012-02-21 13:19:22 -080017#include <asm/user.h>
Ingo Molnardf6b35f2015-04-24 02:46:00 +020018#include <asm/fpu/api.h>
Ingo Molnar669ebab2015-04-28 08:41:33 +020019#include <asm/fpu/xstate.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080020
Ingo Molnar6ffc1522015-04-29 20:24:14 +020021/*
22 * High level FPU state handling functions:
23 */
Ingo Molnar0c306bc2015-04-30 12:59:30 +020024extern void fpu__activate_curr(struct fpu *fpu);
Ingo Molnar056028122015-05-27 12:22:29 +020025extern void fpu__activate_fpstate_read(struct fpu *fpu);
Ingo Molnar6a81d7e2015-05-27 12:22:29 +020026extern void fpu__activate_fpstate_write(struct fpu *fpu);
Ingo Molnar6ffc1522015-04-29 20:24:14 +020027extern void fpu__save(struct fpu *fpu);
Ingo Molnare1884d62015-05-04 11:49:58 +020028extern void fpu__restore(struct fpu *fpu);
Ingo Molnar82c0e452015-04-29 21:09:18 +020029extern int fpu__restore_sig(void __user *buf, int ia32_frame);
Ingo Molnar6ffc1522015-04-29 20:24:14 +020030extern void fpu__drop(struct fpu *fpu);
31extern int fpu__copy(struct fpu *dst_fpu, struct fpu *src_fpu);
Ingo Molnar04c8e012015-04-29 20:35:33 +020032extern void fpu__clear(struct fpu *fpu);
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020033extern int fpu__exception_code(struct fpu *fpu, int trap_nr);
34extern int dump_fpu(struct pt_regs *ptregs, struct user_i387_struct *fpstate);
Ingo Molnar6ffc1522015-04-29 20:24:14 +020035
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020036/*
37 * Boot time FPU initialization functions:
38 */
39extern void fpu__init_cpu(void);
40extern void fpu__init_system_xstate(void);
41extern void fpu__init_cpu_xstate(void);
42extern void fpu__init_system(struct cpuinfo_x86 *c);
Ingo Molnar952f07e2015-04-26 16:56:05 +020043extern void fpu__init_check_bugs(void);
44extern void fpu__resume_cpu(void);
45
Ingo Molnare97131a2015-05-05 11:34:49 +020046/*
47 * Debugging facility:
48 */
49#ifdef CONFIG_X86_DEBUG_FPU
50# define WARN_ON_FPU(x) WARN_ON_ONCE(x)
51#else
52# define WARN_ON_FPU(x) ({ 0; })
53#endif
54
Rik van Riel1c927ee2015-02-06 15:02:01 -050055/*
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020056 * FPU related CPU feature flag helper routines:
Rik van Riel1c927ee2015-02-06 15:02:01 -050057 */
Suresh Siddha5d2bd702012-09-06 14:58:52 -070058static __always_inline __pure bool use_eager_fpu(void)
59{
Matt Flemingc6b40692014-03-27 15:10:40 -070060 return static_cpu_has_safe(X86_FEATURE_EAGER_FPU);
Suresh Siddha5d2bd702012-09-06 14:58:52 -070061}
62
Linus Torvalds1361b832012-02-21 13:19:22 -080063static __always_inline __pure bool use_xsaveopt(void)
64{
Matt Flemingc6b40692014-03-27 15:10:40 -070065 return static_cpu_has_safe(X86_FEATURE_XSAVEOPT);
Linus Torvalds1361b832012-02-21 13:19:22 -080066}
67
68static __always_inline __pure bool use_xsave(void)
69{
Matt Flemingc6b40692014-03-27 15:10:40 -070070 return static_cpu_has_safe(X86_FEATURE_XSAVE);
Linus Torvalds1361b832012-02-21 13:19:22 -080071}
72
73static __always_inline __pure bool use_fxsr(void)
74{
Matt Flemingc6b40692014-03-27 15:10:40 -070075 return static_cpu_has_safe(X86_FEATURE_FXSR);
Linus Torvalds1361b832012-02-21 13:19:22 -080076}
77
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020078/*
79 * fpstate handling functions:
80 */
81
82extern union fpregs_state init_fpstate;
83
84extern void fpstate_init(union fpregs_state *state);
85#ifdef CONFIG_MATH_EMULATION
86extern void fpstate_init_soft(struct swregs_state *soft);
87#else
88static inline void fpstate_init_soft(struct swregs_state *soft) {}
89#endif
90static inline void fpstate_init_fxstate(struct fxregs_state *fx)
91{
92 fx->cwd = 0x37f;
93 fx->mxcsr = MXCSR_DEFAULT;
94}
Ingo Molnar36e49e7f2015-04-28 11:25:02 +020095extern void fpstate_sanitize_xstate(struct fpu *fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -080096
H. Peter Anvin49b8c692012-09-21 17:18:44 -070097#define user_insn(insn, output, input...) \
98({ \
99 int err; \
100 asm volatile(ASM_STAC "\n" \
101 "1:" #insn "\n\t" \
102 "2: " ASM_CLAC "\n" \
103 ".section .fixup,\"ax\"\n" \
104 "3: movl $-1,%[err]\n" \
105 " jmp 2b\n" \
106 ".previous\n" \
107 _ASM_EXTABLE(1b, 3b) \
108 : [err] "=r" (err), output \
109 : "0"(0), input); \
110 err; \
111})
Linus Torvalds1361b832012-02-21 13:19:22 -0800112
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700113#define check_insn(insn, output, input...) \
114({ \
115 int err; \
116 asm volatile("1:" #insn "\n\t" \
117 "2:\n" \
118 ".section .fixup,\"ax\"\n" \
119 "3: movl $-1,%[err]\n" \
120 " jmp 2b\n" \
121 ".previous\n" \
122 _ASM_EXTABLE(1b, 3b) \
123 : [err] "=r" (err), output \
124 : "0"(0), input); \
125 err; \
126})
Linus Torvalds1361b832012-02-21 13:19:22 -0800127
Ingo Molnarc47ada32015-04-30 17:15:32 +0200128static inline int copy_fregs_to_user(struct fregs_state __user *fx)
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700129{
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700130 return user_insn(fnsave %[fx]; fwait, [fx] "=m" (*fx), "m" (*fx));
Linus Torvalds1361b832012-02-21 13:19:22 -0800131}
132
Ingo Molnarc47ada32015-04-30 17:15:32 +0200133static inline int copy_fxregs_to_user(struct fxregs_state __user *fx)
Linus Torvalds1361b832012-02-21 13:19:22 -0800134{
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700135 if (config_enabled(CONFIG_X86_32))
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700136 return user_insn(fxsave %[fx], [fx] "=m" (*fx), "m" (*fx));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700137 else if (config_enabled(CONFIG_AS_FXSAVEQ))
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700138 return user_insn(fxsaveq %[fx], [fx] "=m" (*fx), "m" (*fx));
Linus Torvalds1361b832012-02-21 13:19:22 -0800139
Ingo Molnarc6813142015-04-30 11:34:09 +0200140 /* See comment in copy_fxregs_to_kernel() below. */
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700141 return user_insn(rex64/fxsave (%[fx]), "=m" (*fx), [fx] "R" (fx));
Linus Torvalds1361b832012-02-21 13:19:22 -0800142}
143
Ingo Molnar9ccc27a2015-05-25 11:27:46 +0200144static inline void copy_kernel_to_fxregs(struct fxregs_state *fx)
Linus Torvalds1361b832012-02-21 13:19:22 -0800145{
Ingo Molnar43b287b2015-05-25 10:59:31 +0200146 int err;
Linus Torvalds1361b832012-02-21 13:19:22 -0800147
Ingo Molnar43b287b2015-05-25 10:59:31 +0200148 if (config_enabled(CONFIG_X86_32)) {
149 err = check_insn(fxrstor %[fx], "=m" (*fx), [fx] "m" (*fx));
150 } else {
151 if (config_enabled(CONFIG_AS_FXSAVEQ)) {
152 err = check_insn(fxrstorq %[fx], "=m" (*fx), [fx] "m" (*fx));
153 } else {
154 /* See comment in copy_fxregs_to_kernel() below. */
155 err = check_insn(rex64/fxrstor (%[fx]), "=m" (*fx), [fx] "R" (fx), "m" (*fx));
156 }
157 }
158 /* Copying from a kernel buffer to FPU registers should never fail: */
159 WARN_ON_FPU(err);
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700160}
161
Ingo Molnarc47ada32015-04-30 17:15:32 +0200162static inline int copy_user_to_fxregs(struct fxregs_state __user *fx)
H. Peter Anvine139e952012-09-25 15:42:18 -0700163{
164 if (config_enabled(CONFIG_X86_32))
165 return user_insn(fxrstor %[fx], "=m" (*fx), [fx] "m" (*fx));
166 else if (config_enabled(CONFIG_AS_FXSAVEQ))
167 return user_insn(fxrstorq %[fx], "=m" (*fx), [fx] "m" (*fx));
168
Ingo Molnarc6813142015-04-30 11:34:09 +0200169 /* See comment in copy_fxregs_to_kernel() below. */
H. Peter Anvine139e952012-09-25 15:42:18 -0700170 return user_insn(rex64/fxrstor (%[fx]), "=m" (*fx), [fx] "R" (fx),
171 "m" (*fx));
172}
173
Ingo Molnar9ccc27a2015-05-25 11:27:46 +0200174static inline void copy_kernel_to_fregs(struct fregs_state *fx)
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700175{
Ingo Molnar43b287b2015-05-25 10:59:31 +0200176 int err = check_insn(frstor %[fx], "=m" (*fx), [fx] "m" (*fx));
177
178 WARN_ON_FPU(err);
Linus Torvalds1361b832012-02-21 13:19:22 -0800179}
180
Ingo Molnarc47ada32015-04-30 17:15:32 +0200181static inline int copy_user_to_fregs(struct fregs_state __user *fx)
H. Peter Anvine139e952012-09-25 15:42:18 -0700182{
183 return user_insn(frstor %[fx], "=m" (*fx), [fx] "m" (*fx));
184}
185
Ingo Molnarc6813142015-04-30 11:34:09 +0200186static inline void copy_fxregs_to_kernel(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800187{
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700188 if (config_enabled(CONFIG_X86_32))
Ingo Molnar7366ed72015-04-27 04:19:39 +0200189 asm volatile( "fxsave %[fx]" : [fx] "=m" (fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700190 else if (config_enabled(CONFIG_AS_FXSAVEQ))
Ingo Molnar7366ed72015-04-27 04:19:39 +0200191 asm volatile("fxsaveq %[fx]" : [fx] "=m" (fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700192 else {
193 /* Using "rex64; fxsave %0" is broken because, if the memory
194 * operand uses any extended registers for addressing, a second
195 * REX prefix will be generated (to the assembler, rex64
196 * followed by semicolon is a separate instruction), and hence
197 * the 64-bitness is lost.
198 *
199 * Using "fxsaveq %0" would be the ideal choice, but is only
200 * supported starting with gas 2.16.
201 *
202 * Using, as a workaround, the properly prefixed form below
203 * isn't accepted by any binutils version so far released,
204 * complaining that the same type of prefix is used twice if
205 * an extended register is needed for addressing (fix submitted
206 * to mainline 2005-11-21).
207 *
Ingo Molnar7366ed72015-04-27 04:19:39 +0200208 * asm volatile("rex64/fxsave %0" : "=m" (fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700209 *
210 * This, however, we can work around by forcing the compiler to
211 * select an addressing mode that doesn't require extended
212 * registers.
213 */
214 asm volatile( "rex64/fxsave (%[fx])"
Ingo Molnar7366ed72015-04-27 04:19:39 +0200215 : "=m" (fpu->state.fxsave)
216 : [fx] "R" (&fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700217 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800218}
219
Ingo Molnarfd169b02015-05-25 09:55:39 +0200220/* These macros all use (%edi)/(%rdi) as the single memory argument. */
221#define XSAVE ".byte " REX_PREFIX "0x0f,0xae,0x27"
222#define XSAVEOPT ".byte " REX_PREFIX "0x0f,0xae,0x37"
223#define XSAVES ".byte " REX_PREFIX "0x0f,0xc7,0x2f"
224#define XRSTOR ".byte " REX_PREFIX "0x0f,0xae,0x2f"
225#define XRSTORS ".byte " REX_PREFIX "0x0f,0xc7,0x1f"
226
227/* xstate instruction fault handler: */
228#define xstate_fault(__err) \
229 \
230 ".section .fixup,\"ax\"\n" \
231 \
Ingo Molnar87b65592015-05-25 11:27:46 +0200232 "3: movl $-2,%[_err]\n" \
Ingo Molnarfd169b02015-05-25 09:55:39 +0200233 " jmp 2b\n" \
234 \
235 ".previous\n" \
236 \
237 _ASM_EXTABLE(1b, 3b) \
Ingo Molnar87b65592015-05-25 11:27:46 +0200238 : [_err] "=r" (__err)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200239
240/*
241 * This function is called only during boot time when x86 caps are not set
242 * up and alternative can not be used yet.
243 */
Ingo Molnar8c05f052015-05-24 09:23:25 +0200244static inline void copy_xregs_to_kernel_booting(struct xregs_state *xstate)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200245{
246 u64 mask = -1;
247 u32 lmask = mask;
248 u32 hmask = mask >> 32;
249 int err = 0;
250
251 WARN_ON(system_state != SYSTEM_BOOTING);
252
253 if (boot_cpu_has(X86_FEATURE_XSAVES))
254 asm volatile("1:"XSAVES"\n\t"
255 "2:\n\t"
256 xstate_fault(err)
Ingo Molnar87b65592015-05-25 11:27:46 +0200257 : "D" (xstate), "m" (*xstate), "a" (lmask), "d" (hmask), "0" (err)
258 : "memory");
Ingo Molnarfd169b02015-05-25 09:55:39 +0200259 else
260 asm volatile("1:"XSAVE"\n\t"
261 "2:\n\t"
262 xstate_fault(err)
Ingo Molnar87b65592015-05-25 11:27:46 +0200263 : "D" (xstate), "m" (*xstate), "a" (lmask), "d" (hmask), "0" (err)
264 : "memory");
Ingo Molnar8c05f052015-05-24 09:23:25 +0200265
266 /* We should never fault when copying to a kernel buffer: */
267 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200268}
269
270/*
271 * This function is called only during boot time when x86 caps are not set
272 * up and alternative can not be used yet.
273 */
Ingo Molnar8c05f052015-05-24 09:23:25 +0200274static inline void copy_kernel_to_xregs_booting(struct xregs_state *xstate, u64 mask)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200275{
276 u32 lmask = mask;
277 u32 hmask = mask >> 32;
278 int err = 0;
279
280 WARN_ON(system_state != SYSTEM_BOOTING);
281
282 if (boot_cpu_has(X86_FEATURE_XSAVES))
283 asm volatile("1:"XRSTORS"\n\t"
284 "2:\n\t"
285 xstate_fault(err)
Ingo Molnar87b65592015-05-25 11:27:46 +0200286 : "D" (xstate), "m" (*xstate), "a" (lmask), "d" (hmask), "0" (err)
287 : "memory");
Ingo Molnarfd169b02015-05-25 09:55:39 +0200288 else
289 asm volatile("1:"XRSTOR"\n\t"
290 "2:\n\t"
291 xstate_fault(err)
Ingo Molnar87b65592015-05-25 11:27:46 +0200292 : "D" (xstate), "m" (*xstate), "a" (lmask), "d" (hmask), "0" (err)
293 : "memory");
Ingo Molnar8c05f052015-05-24 09:23:25 +0200294
295 /* We should never fault when copying from a kernel buffer: */
296 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200297}
298
299/*
300 * Save processor xstate to xsave area.
301 */
Ingo Molnar8c05f052015-05-24 09:23:25 +0200302static inline void copy_xregs_to_kernel(struct xregs_state *xstate)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200303{
304 u64 mask = -1;
305 u32 lmask = mask;
306 u32 hmask = mask >> 32;
307 int err = 0;
308
309 WARN_ON(!alternatives_patched);
310
311 /*
312 * If xsaves is enabled, xsaves replaces xsaveopt because
313 * it supports compact format and supervisor states in addition to
314 * modified optimization in xsaveopt.
315 *
316 * Otherwise, if xsaveopt is enabled, xsaveopt replaces xsave
317 * because xsaveopt supports modified optimization which is not
318 * supported by xsave.
319 *
320 * If none of xsaves and xsaveopt is enabled, use xsave.
321 */
322 alternative_input_2(
323 "1:"XSAVE,
324 XSAVEOPT,
325 X86_FEATURE_XSAVEOPT,
326 XSAVES,
327 X86_FEATURE_XSAVES,
Ingo Molnar87dafd42015-05-25 10:57:06 +0200328 [xstate] "D" (xstate), "a" (lmask), "d" (hmask) :
Ingo Molnarfd169b02015-05-25 09:55:39 +0200329 "memory");
330 asm volatile("2:\n\t"
331 xstate_fault(err)
Ingo Molnar685c9612015-05-25 11:59:35 +0200332 : "0" (err)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200333 : "memory");
334
Ingo Molnar8c05f052015-05-24 09:23:25 +0200335 /* We should never fault when copying to a kernel buffer: */
336 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200337}
338
339/*
340 * Restore processor xstate from xsave area.
341 */
Ingo Molnar8c05f052015-05-24 09:23:25 +0200342static inline void copy_kernel_to_xregs(struct xregs_state *xstate, u64 mask)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200343{
Ingo Molnarfd169b02015-05-25 09:55:39 +0200344 u32 lmask = mask;
345 u32 hmask = mask >> 32;
Ingo Molnar685c9612015-05-25 11:59:35 +0200346 int err = 0;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200347
348 /*
349 * Use xrstors to restore context if it is enabled. xrstors supports
350 * compacted format of xsave area which is not supported by xrstor.
351 */
352 alternative_input(
353 "1: " XRSTOR,
354 XRSTORS,
355 X86_FEATURE_XSAVES,
Ingo Molnar87dafd42015-05-25 10:57:06 +0200356 "D" (xstate), "m" (*xstate), "a" (lmask), "d" (hmask)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200357 : "memory");
358
359 asm volatile("2:\n"
360 xstate_fault(err)
Ingo Molnar685c9612015-05-25 11:59:35 +0200361 : "0" (err)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200362 : "memory");
363
Ingo Molnar8c05f052015-05-24 09:23:25 +0200364 /* We should never fault when copying from a kernel buffer: */
365 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200366}
367
368/*
369 * Save xstate to user space xsave area.
370 *
371 * We don't use modified optimization because xrstor/xrstors might track
372 * a different application.
373 *
374 * We don't use compacted format xsave area for
375 * backward compatibility for old applications which don't understand
376 * compacted format of xsave area.
377 */
378static inline int copy_xregs_to_user(struct xregs_state __user *buf)
379{
380 int err;
381
382 /*
383 * Clear the xsave header first, so that reserved fields are
384 * initialized to zero.
385 */
386 err = __clear_user(&buf->header, sizeof(buf->header));
387 if (unlikely(err))
388 return -EFAULT;
389
390 __asm__ __volatile__(ASM_STAC "\n"
391 "1:"XSAVE"\n"
392 "2: " ASM_CLAC "\n"
393 xstate_fault(err)
Ingo Molnar685c9612015-05-25 11:59:35 +0200394 : "D" (buf), "a" (-1), "d" (-1), "0" (err)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200395 : "memory");
396 return err;
397}
398
399/*
400 * Restore xstate from user space xsave area.
401 */
402static inline int copy_user_to_xregs(struct xregs_state __user *buf, u64 mask)
403{
Ingo Molnarfd169b02015-05-25 09:55:39 +0200404 struct xregs_state *xstate = ((__force struct xregs_state *)buf);
405 u32 lmask = mask;
406 u32 hmask = mask >> 32;
Ingo Molnar685c9612015-05-25 11:59:35 +0200407 int err = 0;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200408
409 __asm__ __volatile__(ASM_STAC "\n"
410 "1:"XRSTOR"\n"
411 "2: " ASM_CLAC "\n"
412 xstate_fault(err)
Ingo Molnar685c9612015-05-25 11:59:35 +0200413 : "D" (xstate), "a" (lmask), "d" (hmask), "0" (err)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200414 : "memory"); /* memory required? */
415 return err;
416}
417
Linus Torvalds1361b832012-02-21 13:19:22 -0800418/*
419 * These must be called with preempt disabled. Returns
Ingo Molnar4f836342015-04-27 02:53:16 +0200420 * 'true' if the FPU state is still intact and we can
421 * keep registers active.
422 *
423 * The legacy FNSAVE instruction cleared all FPU state
424 * unconditionally, so registers are essentially destroyed.
425 * Modern FPU state can be kept in registers, if there are
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200426 * no pending FP exceptions.
Linus Torvalds1361b832012-02-21 13:19:22 -0800427 */
Ingo Molnar4f836342015-04-27 02:53:16 +0200428static inline int copy_fpregs_to_fpstate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800429{
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200430 if (likely(use_xsave())) {
Ingo Molnarc6813142015-04-30 11:34:09 +0200431 copy_xregs_to_kernel(&fpu->state.xsave);
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200432 return 1;
433 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800434
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200435 if (likely(use_fxsr())) {
Ingo Molnarc6813142015-04-30 11:34:09 +0200436 copy_fxregs_to_kernel(fpu);
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200437 return 1;
Linus Torvalds1361b832012-02-21 13:19:22 -0800438 }
439
440 /*
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200441 * Legacy FPU register saving, FNSAVE always clears FPU registers,
442 * so we have to mark them inactive:
Linus Torvalds1361b832012-02-21 13:19:22 -0800443 */
Ingo Molnar87dafd42015-05-25 10:57:06 +0200444 asm volatile("fnsave %[fp]; fwait" : [fp] "=m" (fpu->state.fsave));
Ingo Molnar4f836342015-04-27 02:53:16 +0200445
Ingo Molnar4f836342015-04-27 02:53:16 +0200446 return 0;
Linus Torvalds1361b832012-02-21 13:19:22 -0800447}
448
Ingo Molnar003e2e82015-05-25 11:59:35 +0200449static inline void __copy_kernel_to_fpregs(union fpregs_state *fpstate)
Linus Torvalds1361b832012-02-21 13:19:22 -0800450{
Ingo Molnar8c05f052015-05-24 09:23:25 +0200451 if (use_xsave()) {
Ingo Molnar003e2e82015-05-25 11:59:35 +0200452 copy_kernel_to_xregs(&fpstate->xsave, -1);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200453 } else {
454 if (use_fxsr())
Ingo Molnar003e2e82015-05-25 11:59:35 +0200455 copy_kernel_to_fxregs(&fpstate->fxsave);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200456 else
Ingo Molnar003e2e82015-05-25 11:59:35 +0200457 copy_kernel_to_fregs(&fpstate->fsave);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200458 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800459}
460
Ingo Molnar003e2e82015-05-25 11:59:35 +0200461static inline void copy_kernel_to_fpregs(union fpregs_state *fpstate)
Linus Torvalds1361b832012-02-21 13:19:22 -0800462{
Borislav Petkov6ca7a8a2014-12-21 15:02:23 +0100463 /*
464 * AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception is
465 * pending. Clear the x87 state here by setting it to fixed values.
466 * "m" is a random variable that should be in L1.
467 */
Borislav Petkov9b13a932014-06-18 00:06:23 +0200468 if (unlikely(static_cpu_has_bug_safe(X86_BUG_FXSAVE_LEAK))) {
Linus Torvalds26bef132014-01-11 19:15:52 -0800469 asm volatile(
470 "fnclex\n\t"
471 "emms\n\t"
472 "fildl %P[addr]" /* set F?P to defined value */
Ingo Molnar003e2e82015-05-25 11:59:35 +0200473 : : [addr] "m" (fpstate));
Linus Torvalds26bef132014-01-11 19:15:52 -0800474 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800475
Ingo Molnar003e2e82015-05-25 11:59:35 +0200476 __copy_kernel_to_fpregs(fpstate);
Linus Torvalds1361b832012-02-21 13:19:22 -0800477}
478
Ingo Molnar87dafd42015-05-25 10:57:06 +0200479extern int copy_fpstate_to_sigframe(void __user *buf, void __user *fp, int size);
Ingo Molnarb1b64dc2015-05-05 15:56:33 +0200480
481/*
482 * FPU context switch related helper methods:
483 */
484
485DECLARE_PER_CPU(struct fpu *, fpu_fpregs_owner_ctx);
486
487/*
488 * Must be run with preemption disabled: this clears the fpu_fpregs_owner_ctx,
489 * on this CPU.
490 *
491 * This will disable any lazy FPU state restore of the current FPU state,
492 * but if the current thread owns the FPU, it will still be saved by.
493 */
494static inline void __cpu_disable_lazy_restore(unsigned int cpu)
495{
496 per_cpu(fpu_fpregs_owner_ctx, cpu) = NULL;
497}
498
499static inline int fpu_want_lazy_restore(struct fpu *fpu, unsigned int cpu)
500{
501 return fpu == this_cpu_read_stable(fpu_fpregs_owner_ctx) && cpu == fpu->last_cpu;
502}
503
504
Ingo Molnar32b49b32015-04-27 08:58:45 +0200505/*
506 * Wrap lazy FPU TS handling in a 'hw fpregs activation/deactivation'
507 * idiom, which is then paired with the sw-flag (fpregs_active) later on:
508 */
509
510static inline void __fpregs_activate_hw(void)
511{
512 if (!use_eager_fpu())
513 clts();
514}
515
516static inline void __fpregs_deactivate_hw(void)
517{
518 if (!use_eager_fpu())
519 stts();
520}
521
522/* Must be paired with an 'stts' (fpregs_deactivate_hw()) after! */
Ingo Molnar723c58e2015-04-24 14:28:01 +0200523static inline void __fpregs_deactivate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800524{
Ingo Molnare97131a2015-05-05 11:34:49 +0200525 WARN_ON_FPU(!fpu->fpregs_active);
526
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200527 fpu->fpregs_active = 0;
Ingo Molnar36b544d2015-04-23 12:18:28 +0200528 this_cpu_write(fpu_fpregs_owner_ctx, NULL);
Linus Torvalds1361b832012-02-21 13:19:22 -0800529}
530
Ingo Molnar32b49b32015-04-27 08:58:45 +0200531/* Must be paired with a 'clts' (fpregs_activate_hw()) before! */
Ingo Molnardfaea4e2015-04-24 14:26:47 +0200532static inline void __fpregs_activate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800533{
Ingo Molnare97131a2015-05-05 11:34:49 +0200534 WARN_ON_FPU(fpu->fpregs_active);
535
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200536 fpu->fpregs_active = 1;
Ingo Molnarc0311f62015-04-23 12:24:59 +0200537 this_cpu_write(fpu_fpregs_owner_ctx, fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800538}
539
540/*
Ingo Molnar952f07e2015-04-26 16:56:05 +0200541 * The question "does this thread have fpu access?"
542 * is slightly racy, since preemption could come in
543 * and revoke it immediately after the test.
544 *
545 * However, even in that very unlikely scenario,
546 * we can just assume we have FPU access - typically
547 * to save the FP state - we'll just take a #NM
548 * fault and get the FPU access back.
549 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +0200550static inline int fpregs_active(void)
Ingo Molnar952f07e2015-04-26 16:56:05 +0200551{
552 return current->thread.fpu.fpregs_active;
553}
554
555/*
Linus Torvalds1361b832012-02-21 13:19:22 -0800556 * Encapsulate the CR0.TS handling together with the
557 * software flag.
558 *
559 * These generally need preemption protection to work,
560 * do try to avoid using these on their own.
561 */
Ingo Molnar232f62c2015-04-24 14:30:38 +0200562static inline void fpregs_activate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800563{
Ingo Molnar32b49b32015-04-27 08:58:45 +0200564 __fpregs_activate_hw();
Ingo Molnardfaea4e2015-04-24 14:26:47 +0200565 __fpregs_activate(fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800566}
567
Ingo Molnar66af8e22015-04-24 14:31:27 +0200568static inline void fpregs_deactivate(struct fpu *fpu)
569{
570 __fpregs_deactivate(fpu);
Ingo Molnar32b49b32015-04-27 08:58:45 +0200571 __fpregs_deactivate_hw();
Ingo Molnar66af8e22015-04-24 14:31:27 +0200572}
573
Borislav Petkovb85e67d2015-03-16 10:21:55 +0100574/*
Linus Torvalds1361b832012-02-21 13:19:22 -0800575 * FPU state switching for scheduling.
576 *
577 * This is a two-stage process:
578 *
579 * - switch_fpu_prepare() saves the old state and
580 * sets the new state of the CR0.TS bit. This is
581 * done within the context of the old process.
582 *
583 * - switch_fpu_finish() restores the new state as
584 * necessary.
585 */
586typedef struct { int preload; } fpu_switch_t;
587
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200588static inline fpu_switch_t
589switch_fpu_prepare(struct fpu *old_fpu, struct fpu *new_fpu, int cpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800590{
591 fpu_switch_t fpu;
592
Suresh Siddha304bced2012-08-24 14:13:02 -0700593 /*
594 * If the task has used the math, pre-load the FPU on xsave processors
595 * or if the past 5 consecutive context-switches used math.
596 */
Ingo Molnarc5bedc62015-04-23 12:49:20 +0200597 fpu.preload = new_fpu->fpstate_active &&
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200598 (use_eager_fpu() || new_fpu->counter > 5);
Rik van Riel1361ef22015-02-06 15:02:03 -0500599
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200600 if (old_fpu->fpregs_active) {
Ingo Molnar4f836342015-04-27 02:53:16 +0200601 if (!copy_fpregs_to_fpstate(old_fpu))
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200602 old_fpu->last_cpu = -1;
Rik van Riel1361ef22015-02-06 15:02:03 -0500603 else
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200604 old_fpu->last_cpu = cpu;
Rik van Riel1361ef22015-02-06 15:02:03 -0500605
Ingo Molnar36b544d2015-04-23 12:18:28 +0200606 /* But leave fpu_fpregs_owner_ctx! */
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200607 old_fpu->fpregs_active = 0;
Linus Torvalds1361b832012-02-21 13:19:22 -0800608
609 /* Don't change CR0.TS if we just switch! */
610 if (fpu.preload) {
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200611 new_fpu->counter++;
Ingo Molnardfaea4e2015-04-24 14:26:47 +0200612 __fpregs_activate(new_fpu);
Ingo Molnar7366ed72015-04-27 04:19:39 +0200613 prefetch(&new_fpu->state);
Ingo Molnar32b49b32015-04-27 08:58:45 +0200614 } else {
615 __fpregs_deactivate_hw();
616 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800617 } else {
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200618 old_fpu->counter = 0;
619 old_fpu->last_cpu = -1;
Linus Torvalds1361b832012-02-21 13:19:22 -0800620 if (fpu.preload) {
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200621 new_fpu->counter++;
Ingo Molnar66ddc2c2015-04-23 17:25:44 +0200622 if (fpu_want_lazy_restore(new_fpu, cpu))
Linus Torvalds1361b832012-02-21 13:19:22 -0800623 fpu.preload = 0;
624 else
Ingo Molnar7366ed72015-04-27 04:19:39 +0200625 prefetch(&new_fpu->state);
Ingo Molnar232f62c2015-04-24 14:30:38 +0200626 fpregs_activate(new_fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800627 }
628 }
629 return fpu;
630}
631
632/*
Ingo Molnarb1b64dc2015-05-05 15:56:33 +0200633 * Misc helper functions:
634 */
635
636/*
Linus Torvalds1361b832012-02-21 13:19:22 -0800637 * By the time this gets called, we've already cleared CR0.TS and
638 * given the process the FPU if we are going to preload the FPU
639 * state - all we need to do is to conditionally restore the register
640 * state itself.
641 */
Ingo Molnar384a23f2015-04-23 17:43:27 +0200642static inline void switch_fpu_finish(struct fpu *new_fpu, fpu_switch_t fpu_switch)
Linus Torvalds1361b832012-02-21 13:19:22 -0800643{
Ingo Molnar9ccc27a2015-05-25 11:27:46 +0200644 if (fpu_switch.preload)
Ingo Molnar003e2e82015-05-25 11:59:35 +0200645 copy_kernel_to_fpregs(&new_fpu->state);
Linus Torvalds1361b832012-02-21 13:19:22 -0800646}
647
648/*
Oleg Nesterovfb14b4e2015-03-11 18:34:09 +0100649 * Needs to be preemption-safe.
Linus Torvalds1361b832012-02-21 13:19:22 -0800650 *
Suresh Siddha377ffbc2012-08-24 14:12:58 -0700651 * NOTE! user_fpu_begin() must be used only immediately before restoring
Oleg Nesterovfb14b4e2015-03-11 18:34:09 +0100652 * the save state. It does not do any saving/restoring on its own. In
653 * lazy FPU mode, it is just an optimization to avoid a #NM exception,
654 * the task can lose the FPU right after preempt_enable().
Linus Torvalds1361b832012-02-21 13:19:22 -0800655 */
Linus Torvalds1361b832012-02-21 13:19:22 -0800656static inline void user_fpu_begin(void)
657{
Ingo Molnar4540d3f2015-04-23 12:31:17 +0200658 struct fpu *fpu = &current->thread.fpu;
659
Linus Torvalds1361b832012-02-21 13:19:22 -0800660 preempt_disable();
Ingo Molnar3c6dffa2015-04-28 12:28:08 +0200661 if (!fpregs_active())
Ingo Molnar232f62c2015-04-24 14:30:38 +0200662 fpregs_activate(fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800663 preempt_enable();
664}
665
Ingo Molnarb1b64dc2015-05-05 15:56:33 +0200666/*
667 * MXCSR and XCR definitions:
668 */
669
670extern unsigned int mxcsr_feature_mask;
671
672#define XCR_XFEATURE_ENABLED_MASK 0x00000000
673
674static inline u64 xgetbv(u32 index)
675{
676 u32 eax, edx;
677
678 asm volatile(".byte 0x0f,0x01,0xd0" /* xgetbv */
679 : "=a" (eax), "=d" (edx)
680 : "c" (index));
681 return eax + ((u64)edx << 32);
682}
683
684static inline void xsetbv(u32 index, u64 value)
685{
686 u32 eax = value;
687 u32 edx = value >> 32;
688
689 asm volatile(".byte 0x0f,0x01,0xd1" /* xsetbv */
690 : : "a" (eax), "d" (edx), "c" (index));
691}
692
Ingo Molnar78f7f1e2015-04-24 02:54:44 +0200693#endif /* _ASM_X86_FPU_INTERNAL_H */