blob: 6ce1066be98b0c8004c034edeb145c5799b34ac1 [file] [log] [blame]
Andrei Konovalovae918c02007-07-17 04:04:11 -07001/*
Andrei Konovalovae918c02007-07-17 04:04:11 -07002 * Xilinx SPI controller driver (master mode only)
3 *
4 * Author: MontaVista Software, Inc.
5 * source@mvista.com
6 *
Grant Likely8fd88212010-10-14 09:04:29 -06007 * Copyright (c) 2010 Secret Lab Technologies, Ltd.
8 * Copyright (c) 2009 Intel Corporation
9 * 2002-2007 (c) MontaVista Software, Inc.
10
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
Andrei Konovalovae918c02007-07-17 04:04:11 -070014 */
15
16#include <linux/module.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070017#include <linux/interrupt.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060018#include <linux/of.h>
Grant Likely8fd88212010-10-14 09:04:29 -060019#include <linux/platform_device.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070020#include <linux/spi/spi.h>
21#include <linux/spi/spi_bitbang.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010022#include <linux/spi/xilinx_spi.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060023#include <linux/io.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010024
David Brownellfc3ba952007-08-30 23:56:24 -070025#define XILINX_SPI_NAME "xilinx_spi"
Andrei Konovalovae918c02007-07-17 04:04:11 -070026
27/* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
28 * Product Specification", DS464
29 */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010030#define XSPI_CR_OFFSET 0x60 /* Control Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070031
Michal Simek082339b2013-06-04 16:02:36 +020032#define XSPI_CR_LOOP 0x01
Andrei Konovalovae918c02007-07-17 04:04:11 -070033#define XSPI_CR_ENABLE 0x02
34#define XSPI_CR_MASTER_MODE 0x04
35#define XSPI_CR_CPOL 0x08
36#define XSPI_CR_CPHA 0x10
Ricardo Ribalda Delgadobca690d2015-01-23 17:08:33 +010037#define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL | \
Ricardo Ribalda Delgado0240f942015-01-23 17:08:34 +010038 XSPI_CR_LSB_FIRST | XSPI_CR_LOOP)
Andrei Konovalovae918c02007-07-17 04:04:11 -070039#define XSPI_CR_TXFIFO_RESET 0x20
40#define XSPI_CR_RXFIFO_RESET 0x40
41#define XSPI_CR_MANUAL_SSELECT 0x80
42#define XSPI_CR_TRANS_INHIBIT 0x100
Richard Röjforsc9da2e12009-11-13 12:28:55 +010043#define XSPI_CR_LSB_FIRST 0x200
Andrei Konovalovae918c02007-07-17 04:04:11 -070044
Richard Röjforsc9da2e12009-11-13 12:28:55 +010045#define XSPI_SR_OFFSET 0x64 /* Status Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070046
47#define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
48#define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
49#define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
50#define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
51#define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
52
Richard Röjforsc9da2e12009-11-13 12:28:55 +010053#define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
54#define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070055
56#define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
57
58/* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
59 * IPIF registers are 32 bit
60 */
61#define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
62#define XIPIF_V123B_GINTR_ENABLE 0x80000000
63
64#define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
65#define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
66
67#define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
68#define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
69 * disabled */
70#define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
71#define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
72#define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
73#define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010074#define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
Andrei Konovalovae918c02007-07-17 04:04:11 -070075
76#define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
77#define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
78
79struct xilinx_spi {
80 /* bitbang has to be first */
81 struct spi_bitbang bitbang;
82 struct completion done;
Andrei Konovalovae918c02007-07-17 04:04:11 -070083 void __iomem *regs; /* virt. address of the control registers */
84
Dan Carpenter9ca12732013-07-17 18:34:48 +030085 int irq;
Andrei Konovalovae918c02007-07-17 04:04:11 -070086
Andrei Konovalovae918c02007-07-17 04:04:11 -070087 u8 *rx_ptr; /* pointer in the Tx buffer */
88 const u8 *tx_ptr; /* pointer in the Rx buffer */
89 int remaining_bytes; /* the number of bytes left to transfer */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010090 u8 bits_per_word;
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +010091 int buffer_size; /* buffer size in words */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +010092 u32 cs_inactive; /* Level of the CS pins when inactive*/
Jingoo Han6ff86722014-02-26 10:24:47 +090093 unsigned int (*read_fn)(void __iomem *);
94 void (*write_fn)(u32, void __iomem *);
Andrei Konovalovae918c02007-07-17 04:04:11 -070095};
96
Paul Mundt97782142010-01-20 13:49:45 -070097static void xspi_write32(u32 val, void __iomem *addr)
98{
99 iowrite32(val, addr);
100}
101
102static unsigned int xspi_read32(void __iomem *addr)
103{
104 return ioread32(addr);
105}
106
107static void xspi_write32_be(u32 val, void __iomem *addr)
108{
109 iowrite32be(val, addr);
110}
111
112static unsigned int xspi_read32_be(void __iomem *addr)
113{
114 return ioread32be(addr);
115}
116
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100117static void xilinx_spi_tx(struct xilinx_spi *xspi)
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100118{
Ricardo Ribalda Delgadoc3092942015-01-28 13:23:48 +0100119 if (!xspi->tx_ptr) {
120 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
121 return;
122 }
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100123 xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100124 xspi->tx_ptr += xspi->bits_per_word / 8;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100125}
126
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100127static void xilinx_spi_rx(struct xilinx_spi *xspi)
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100128{
129 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100130
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100131 if (!xspi->rx_ptr)
132 return;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100133
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100134 switch (xspi->bits_per_word) {
135 case 8:
136 *(u8 *)(xspi->rx_ptr) = data;
137 break;
138 case 16:
139 *(u16 *)(xspi->rx_ptr) = data;
140 break;
141 case 32:
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100142 *(u32 *)(xspi->rx_ptr) = data;
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100143 break;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100144 }
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100145
146 xspi->rx_ptr += xspi->bits_per_word / 8;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100147}
148
Richard Röjfors86fc5932009-11-13 12:28:49 +0100149static void xspi_init_hw(struct xilinx_spi *xspi)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700150{
Richard Röjfors86fc5932009-11-13 12:28:49 +0100151 void __iomem *regs_base = xspi->regs;
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100152 u32 inhibit;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100153
Andrei Konovalovae918c02007-07-17 04:04:11 -0700154 /* Reset the SPI device */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100155 xspi->write_fn(XIPIF_V123B_RESET_MASK,
156 regs_base + XIPIF_V123B_RESETR_OFFSET);
Ricardo Ribalda Delgado899929b2015-01-28 13:23:41 +0100157 /* Enable the transmit empty interrupt, which we use to determine
158 * progress on the transmission.
159 */
160 xspi->write_fn(XSPI_INTR_TX_EMPTY,
161 regs_base + XIPIF_V123B_IIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700162 /* Enable the global IPIF interrupt */
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100163 if (xspi->irq >= 0) {
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100164 xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
165 regs_base + XIPIF_V123B_DGIER_OFFSET);
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100166 inhibit = XSPI_CR_TRANS_INHIBIT;
167 } else {
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100168 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100169 inhibit = 0;
170 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700171 /* Deselect the slave on the SPI bus */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100172 xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700173 /* Disable the transmitter, enable Manual Slave Select Assertion,
174 * put SPI controller into master mode, and enable it */
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100175 xspi->write_fn(inhibit | XSPI_CR_MANUAL_SSELECT |
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100176 XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET |
177 XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700178}
179
180static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
181{
182 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100183 u16 cr;
184 u32 cs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700185
186 if (is_on == BITBANG_CS_INACTIVE) {
187 /* Deselect the slave on the SPI bus */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100188 xspi->write_fn(xspi->cs_inactive, xspi->regs + XSPI_SSR_OFFSET);
189 return;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700190 }
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100191
192 /* Set the SPI clock phase and polarity */
193 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) & ~XSPI_CR_MODE_MASK;
194 if (spi->mode & SPI_CPHA)
195 cr |= XSPI_CR_CPHA;
196 if (spi->mode & SPI_CPOL)
197 cr |= XSPI_CR_CPOL;
198 if (spi->mode & SPI_LSB_FIRST)
199 cr |= XSPI_CR_LSB_FIRST;
200 if (spi->mode & SPI_LOOP)
201 cr |= XSPI_CR_LOOP;
202 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
203
204 /* We do not check spi->max_speed_hz here as the SPI clock
205 * frequency is not software programmable (the IP block design
206 * parameter)
207 */
208
209 cs = xspi->cs_inactive;
210 cs ^= BIT(spi->chip_select);
211
212 /* Activate the chip select */
213 xspi->write_fn(cs, xspi->regs + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700214}
215
216/* spi_bitbang requires custom setup_transfer() to be defined if there is a
Axel Lin9bf46f62014-02-14 21:06:43 +0800217 * custom txrx_bufs().
Andrei Konovalovae918c02007-07-17 04:04:11 -0700218 */
219static int xilinx_spi_setup_transfer(struct spi_device *spi,
220 struct spi_transfer *t)
221{
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100222 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
223
224 if (spi->mode & SPI_CS_HIGH)
225 xspi->cs_inactive &= ~BIT(spi->chip_select);
226 else
227 xspi->cs_inactive |= BIT(spi->chip_select);
228
Andrei Konovalovae918c02007-07-17 04:04:11 -0700229 return 0;
230}
231
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100232static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi, int n_words)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700233{
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100234 xspi->remaining_bytes -= n_words * xspi->bits_per_word / 8;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700235
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100236 while (n_words--)
Ricardo Ribalda Delgadoc3092942015-01-28 13:23:48 +0100237 xilinx_spi_tx(xspi);
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100238 return;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700239}
240
241static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
242{
243 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700244
245 /* We get here with transmitter inhibited */
246
247 xspi->tx_ptr = t->tx_buf;
248 xspi->rx_ptr = t->rx_buf;
249 xspi->remaining_bytes = t->len;
Wolfram Sang16735d02013-11-14 14:32:02 -0800250 reinit_completion(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700251
Ricardo Ribalda Delgadoa87cbca2015-01-28 13:23:42 +0100252 while (xspi->remaining_bytes) {
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100253 u16 cr = 0;
Ricardo Ribalda Delgadoc5d348d2015-01-23 17:08:35 +0100254 int n_words;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700255
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100256 n_words = (xspi->remaining_bytes * 8) / xspi->bits_per_word;
257 n_words = min(n_words, xspi->buffer_size);
258
259 xilinx_spi_fill_tx_fifo(xspi, n_words);
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200260
261 /* Start the transfer by not inhibiting the transmitter any
262 * longer
263 */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200264
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100265 if (xspi->irq >= 0) {
266 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) &
267 ~XSPI_CR_TRANS_INHIBIT;
268 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100269 wait_for_completion(&xspi->done);
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100270 } else
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100271 while (!(xspi->read_fn(xspi->regs + XSPI_SR_OFFSET) &
272 XSPI_SR_TX_EMPTY_MASK))
273 ;
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200274
275 /* A transmit has just completed. Process received data and
276 * check for more data to transmit. Always inhibit the
277 * transmitter while the Isr refills the transmit register/FIFO,
278 * or make sure it is stopped if we're done.
279 */
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100280 if (xspi->irq >= 0)
281 xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200282 xspi->regs + XSPI_CR_OFFSET);
283
284 /* Read out all the data from the Rx FIFO */
Ricardo Ribalda Delgadoc5d348d2015-01-23 17:08:35 +0100285 while (n_words--)
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100286 xilinx_spi_rx(xspi);
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200287 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700288
Andrei Konovalovae918c02007-07-17 04:04:11 -0700289 return t->len - xspi->remaining_bytes;
290}
291
292
293/* This driver supports single master mode only. Hence Tx FIFO Empty
294 * is the only interrupt we care about.
295 * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
296 * Fault are not to happen.
297 */
298static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
299{
300 struct xilinx_spi *xspi = dev_id;
301 u32 ipif_isr;
302
303 /* Get the IPIF interrupts, and clear them immediately */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100304 ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
305 xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700306
307 if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200308 complete(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700309 }
310
311 return IRQ_HANDLED;
312}
313
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100314static int xilinx_spi_find_buffer_size(struct xilinx_spi *xspi)
315{
316 u8 sr;
317 int n_words = 0;
318
319 /*
320 * Before the buffer_size detection we reset the core
321 * to make sure we start with a clean state.
322 */
323 xspi->write_fn(XIPIF_V123B_RESET_MASK,
324 xspi->regs + XIPIF_V123B_RESETR_OFFSET);
325
326 /* Fill the Tx FIFO with as many words as possible */
327 do {
328 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
329 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
330 n_words++;
331 } while (!(sr & XSPI_SR_TX_FULL_MASK));
332
333 return n_words;
334}
335
Grant Likelyeae6cb32010-10-14 09:32:53 -0600336static const struct of_device_id xilinx_spi_of_match[] = {
337 { .compatible = "xlnx,xps-spi-2.00.a", },
338 { .compatible = "xlnx,xps-spi-2.00.b", },
339 {}
340};
341MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
Grant Likelyeae6cb32010-10-14 09:32:53 -0600342
Mark Brown7cb2abd2013-07-05 11:24:26 +0100343static int xilinx_spi_probe(struct platform_device *pdev)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700344{
Andrei Konovalovae918c02007-07-17 04:04:11 -0700345 struct xilinx_spi *xspi;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100346 struct xspi_platform_data *pdata;
Michal Simekad3fdbc2013-07-08 15:29:15 +0200347 struct resource *res;
Michal Simek7b3b7432013-07-09 18:05:16 +0200348 int ret, num_cs = 0, bits_per_word = 8;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100349 struct spi_master *master;
Michal Simek082339b2013-06-04 16:02:36 +0200350 u32 tmp;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100351 u8 i;
John Linnff82c582009-01-09 16:01:53 -0700352
Jingoo Han8074cf02013-07-30 16:58:59 +0900353 pdata = dev_get_platdata(&pdev->dev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100354 if (pdata) {
355 num_cs = pdata->num_chipselect;
356 bits_per_word = pdata->bits_per_word;
Michal Simekbe3acdf2013-07-08 15:29:17 +0200357 } else {
358 of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
359 &num_cs);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100360 }
Mark Brownd81c0bb2013-07-03 12:05:42 +0100361
362 if (!num_cs) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100363 dev_err(&pdev->dev,
364 "Missing slave select configuration data\n");
Mark Brownd81c0bb2013-07-03 12:05:42 +0100365 return -EINVAL;
366 }
367
Mark Brown7cb2abd2013-07-05 11:24:26 +0100368 master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100369 if (!master)
Mark Brownd81c0bb2013-07-03 12:05:42 +0100370 return -ENODEV;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700371
David Brownelle7db06b2009-06-17 16:26:04 -0700372 /* the spi->mode bits understood by this driver: */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100373 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP |
374 SPI_CS_HIGH;
David Brownelle7db06b2009-06-17 16:26:04 -0700375
Andrei Konovalovae918c02007-07-17 04:04:11 -0700376 xspi = spi_master_get_devdata(master);
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100377 xspi->cs_inactive = 0xffffffff;
Axel Lin94c69f72013-09-10 15:43:41 +0800378 xspi->bitbang.master = master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700379 xspi->bitbang.chipselect = xilinx_spi_chipselect;
380 xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
381 xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700382 init_completion(&xspi->done);
383
Michal Simekad3fdbc2013-07-08 15:29:15 +0200384 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
385 xspi->regs = devm_ioremap_resource(&pdev->dev, res);
Mark Brownc40537d2013-07-01 20:33:01 +0100386 if (IS_ERR(xspi->regs)) {
387 ret = PTR_ERR(xspi->regs);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700388 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700389 }
390
Lars-Peter Clausen4b153a22014-07-10 10:30:20 +0200391 master->bus_num = pdev->id;
Grant Likely91565c42010-10-14 08:54:55 -0600392 master->num_chipselect = num_cs;
Mark Brown7cb2abd2013-07-05 11:24:26 +0100393 master->dev.of_node = pdev->dev.of_node;
Michal Simek082339b2013-06-04 16:02:36 +0200394
395 /*
396 * Detect endianess on the IP via loop bit in CR. Detection
397 * must be done before reset is sent because incorrect reset
398 * value generates error interrupt.
399 * Setup little endian helper functions first and try to use them
400 * and check if bit was correctly setup or not.
401 */
402 xspi->read_fn = xspi_read32;
403 xspi->write_fn = xspi_write32;
404
405 xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
406 tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
407 tmp &= XSPI_CR_LOOP;
408 if (tmp != XSPI_CR_LOOP) {
Paul Mundt97782142010-01-20 13:49:45 -0700409 xspi->read_fn = xspi_read32_be;
410 xspi->write_fn = xspi_write32_be;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100411 }
Michal Simek082339b2013-06-04 16:02:36 +0200412
Axel Lin9bf46f62014-02-14 21:06:43 +0800413 master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word);
Grant Likely91565c42010-10-14 08:54:55 -0600414 xspi->bits_per_word = bits_per_word;
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100415 xspi->buffer_size = xilinx_spi_find_buffer_size(xspi);
416
Michal Simek7b3b7432013-07-09 18:05:16 +0200417 xspi->irq = platform_get_irq(pdev, 0);
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100418 if (xspi->irq >= 0) {
419 /* Register for SPI Interrupt */
420 ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
421 dev_name(&pdev->dev), xspi);
422 if (ret)
423 goto put_master;
Michal Simek7b3b7432013-07-09 18:05:16 +0200424 }
425
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100426 /* SPI controller initializations */
427 xspi_init_hw(xspi);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700428
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100429 ret = spi_bitbang_start(&xspi->bitbang);
430 if (ret) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100431 dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
Michal Simek7b3b7432013-07-09 18:05:16 +0200432 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700433 }
434
Mark Brown7cb2abd2013-07-05 11:24:26 +0100435 dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
Michal Simekad3fdbc2013-07-08 15:29:15 +0200436 (unsigned long long)res->start, xspi->regs, xspi->irq);
Grant Likely8fd88212010-10-14 09:04:29 -0600437
Grant Likelyeae6cb32010-10-14 09:32:53 -0600438 if (pdata) {
439 for (i = 0; i < pdata->num_devices; i++)
440 spi_new_device(master, pdata->devices + i);
441 }
Grant Likely8fd88212010-10-14 09:04:29 -0600442
Mark Brown7cb2abd2013-07-05 11:24:26 +0100443 platform_set_drvdata(pdev, master);
Grant Likely8fd88212010-10-14 09:04:29 -0600444 return 0;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100445
Mark Brownd81c0bb2013-07-03 12:05:42 +0100446put_master:
447 spi_master_put(master);
448
449 return ret;
Grant Likely8fd88212010-10-14 09:04:29 -0600450}
451
Mark Brown7cb2abd2013-07-05 11:24:26 +0100452static int xilinx_spi_remove(struct platform_device *pdev)
Grant Likely8fd88212010-10-14 09:04:29 -0600453{
Mark Brown7cb2abd2013-07-05 11:24:26 +0100454 struct spi_master *master = platform_get_drvdata(pdev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100455 struct xilinx_spi *xspi = spi_master_get_devdata(master);
Michal Simek7b3b7432013-07-09 18:05:16 +0200456 void __iomem *regs_base = xspi->regs;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100457
458 spi_bitbang_stop(&xspi->bitbang);
Michal Simek7b3b7432013-07-09 18:05:16 +0200459
460 /* Disable all the interrupts just in case */
461 xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
462 /* Disable the global IPIF interrupt */
463 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100464
465 spi_master_put(xspi->bitbang.master);
Grant Likely8fd88212010-10-14 09:04:29 -0600466
467 return 0;
468}
469
470/* work with hotplug and coldplug */
471MODULE_ALIAS("platform:" XILINX_SPI_NAME);
472
473static struct platform_driver xilinx_spi_driver = {
474 .probe = xilinx_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000475 .remove = xilinx_spi_remove,
Grant Likely8fd88212010-10-14 09:04:29 -0600476 .driver = {
477 .name = XILINX_SPI_NAME,
Grant Likelyeae6cb32010-10-14 09:32:53 -0600478 .of_match_table = xilinx_spi_of_match,
Grant Likely8fd88212010-10-14 09:04:29 -0600479 },
480};
Grant Likely940ab882011-10-05 11:29:49 -0600481module_platform_driver(xilinx_spi_driver);
Grant Likely8fd88212010-10-14 09:04:29 -0600482
Andrei Konovalovae918c02007-07-17 04:04:11 -0700483MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
484MODULE_DESCRIPTION("Xilinx SPI driver");
485MODULE_LICENSE("GPL");