blob: 06436c3ebd2bf333e89b5362d6e243b24b9208f0 [file] [log] [blame]
Christian König78023012016-09-28 15:33:18 +02001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Christian König
23 */
24#ifndef __AMDGPU_RING_H__
25#define __AMDGPU_RING_H__
26
Andres Rodriguezb2ff0e82017-02-20 17:53:19 -050027#include <drm/amdgpu_drm.h>
Lucas Stach1b1f42d2017-12-06 17:49:39 +010028#include <drm/gpu_scheduler.h>
Felix Kuehling61b100e2018-02-06 20:32:32 -050029#include <drm/drm_print.h>
Christian König78023012016-09-28 15:33:18 +020030
31/* max number of rings */
Leo Liuf72430532017-01-10 11:23:23 -050032#define AMDGPU_MAX_RINGS 18
Christian König78023012016-09-28 15:33:18 +020033#define AMDGPU_MAX_GFX_RINGS 1
34#define AMDGPU_MAX_COMPUTE_RINGS 8
35#define AMDGPU_MAX_VCE_RINGS 3
Leo Liuf72430532017-01-10 11:23:23 -050036#define AMDGPU_MAX_UVD_ENC_RINGS 2
Christian König78023012016-09-28 15:33:18 +020037
38/* some special values for the owner field */
39#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
40#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
41
42#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
43#define AMDGPU_FENCE_FLAG_INT (1 << 1)
44
45enum amdgpu_ring_type {
46 AMDGPU_RING_TYPE_GFX,
47 AMDGPU_RING_TYPE_COMPUTE,
48 AMDGPU_RING_TYPE_SDMA,
49 AMDGPU_RING_TYPE_UVD,
Trigger Huang20687512016-10-31 02:51:18 -040050 AMDGPU_RING_TYPE_VCE,
Leo Liu50c3e232017-01-12 13:19:46 -050051 AMDGPU_RING_TYPE_KIQ,
Leo Liucca69fe2017-05-05 11:40:59 -040052 AMDGPU_RING_TYPE_UVD_ENC,
Leo Liu8ace845f2017-02-21 10:36:15 -050053 AMDGPU_RING_TYPE_VCN_DEC,
54 AMDGPU_RING_TYPE_VCN_ENC
Christian König78023012016-09-28 15:33:18 +020055};
56
57struct amdgpu_device;
58struct amdgpu_ring;
59struct amdgpu_ib;
60struct amdgpu_cs_parser;
Andres Rodriguezb2ff0e82017-02-20 17:53:19 -050061struct amdgpu_job;
Christian König78023012016-09-28 15:33:18 +020062
63/*
64 * Fences.
65 */
66struct amdgpu_fence_driver {
67 uint64_t gpu_addr;
68 volatile uint32_t *cpu_addr;
69 /* sync_seq is protected by ring emission lock */
70 uint32_t sync_seq;
71 atomic_t last_seq;
72 bool initialized;
73 struct amdgpu_irq_src *irq_src;
74 unsigned irq_type;
75 struct timer_list fallback_timer;
76 unsigned num_fences_mask;
77 spinlock_t lock;
Dave Airlie220196b2016-10-28 11:33:52 +100078 struct dma_fence **fences;
Christian König78023012016-09-28 15:33:18 +020079};
80
81int amdgpu_fence_driver_init(struct amdgpu_device *adev);
82void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
Monk Liu2f9d4082017-10-16 14:38:10 +080083void amdgpu_fence_driver_force_completion(struct amdgpu_ring *ring);
Christian König78023012016-09-28 15:33:18 +020084
85int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
86 unsigned num_hw_submission);
87int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
88 struct amdgpu_irq_src *irq_src,
89 unsigned irq_type);
90void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
91void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Dave Airlie220196b2016-10-28 11:33:52 +100092int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **fence);
pding43ca8ef2017-10-13 15:38:35 +080093int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s);
Christian König78023012016-09-28 15:33:18 +020094void amdgpu_fence_process(struct amdgpu_ring *ring);
95int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
pding43ca8ef2017-10-13 15:38:35 +080096signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
97 uint32_t wait_seq,
98 signed long timeout);
Christian König78023012016-09-28 15:33:18 +020099unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
100
101/*
102 * Rings.
103 */
104
105/* provided by hw blocks that expose a ring buffer for commands */
106struct amdgpu_ring_funcs {
Christian König21cd9422016-10-05 15:36:39 +0200107 enum amdgpu_ring_type type;
Christian König79887142016-10-05 16:09:32 +0200108 uint32_t align_mask;
109 u32 nop;
Ken Wang536fbf92016-03-12 09:32:30 +0800110 bool support_64bit_ptrs;
Christian König0eeb68b2017-03-30 14:49:50 +0200111 unsigned vmhub;
Christian König21cd9422016-10-05 15:36:39 +0200112
Christian König78023012016-09-28 15:33:18 +0200113 /* ring read/write ptr handling */
Ken Wang536fbf92016-03-12 09:32:30 +0800114 u64 (*get_rptr)(struct amdgpu_ring *ring);
115 u64 (*get_wptr)(struct amdgpu_ring *ring);
Christian König78023012016-09-28 15:33:18 +0200116 void (*set_wptr)(struct amdgpu_ring *ring);
117 /* validating and patching of IBs */
118 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
Christian Könige12f3d72016-10-05 14:29:38 +0200119 /* constants to calculate how many DW are needed for an emit */
120 unsigned emit_frame_size;
121 unsigned emit_ib_size;
Christian König78023012016-09-28 15:33:18 +0200122 /* command emit functions */
123 void (*emit_ib)(struct amdgpu_ring *ring,
124 struct amdgpu_ib *ib,
Christian Königc4f46f22017-12-18 17:08:25 +0100125 unsigned vmid, bool ctx_switch);
Christian König78023012016-09-28 15:33:18 +0200126 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
127 uint64_t seq, unsigned flags);
128 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
Christian Königc4f46f22017-12-18 17:08:25 +0100129 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vmid,
Christian Königc633c002018-02-04 10:32:35 +0100130 uint64_t pd_addr);
Christian König78023012016-09-28 15:33:18 +0200131 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Christian König78023012016-09-28 15:33:18 +0200132 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
133 uint32_t gds_base, uint32_t gds_size,
134 uint32_t gws_base, uint32_t gws_size,
135 uint32_t oa_base, uint32_t oa_size);
136 /* testing functions */
137 int (*test_ring)(struct amdgpu_ring *ring);
138 int (*test_ib)(struct amdgpu_ring *ring, long timeout);
139 /* insert NOP packets */
140 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Leo Liuef44f852017-05-11 16:29:08 -0400141 void (*insert_start)(struct amdgpu_ring *ring);
Leo Liu135d4732016-12-14 15:05:00 -0500142 void (*insert_end)(struct amdgpu_ring *ring);
Christian König78023012016-09-28 15:33:18 +0200143 /* pad the indirect buffer to the necessary number of dw */
144 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
145 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
146 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
147 /* note usage for clock and power gating */
148 void (*begin_use)(struct amdgpu_ring *ring);
149 void (*end_use)(struct amdgpu_ring *ring);
150 void (*emit_switch_buffer) (struct amdgpu_ring *ring);
151 void (*emit_cntxcntl) (struct amdgpu_ring *ring, uint32_t flags);
Xiangliang Yub6091c12017-01-10 12:53:52 +0800152 void (*emit_rreg)(struct amdgpu_ring *ring, uint32_t reg);
153 void (*emit_wreg)(struct amdgpu_ring *ring, uint32_t reg, uint32_t val);
Christian Königc1e877d2018-01-26 12:45:32 +0100154 void (*emit_reg_wait)(struct amdgpu_ring *ring, uint32_t reg,
155 uint32_t val, uint32_t mask);
Monk Liu3b4d68e2017-05-01 18:09:22 +0800156 void (*emit_tmz)(struct amdgpu_ring *ring, bool start);
Andres Rodriguezb2ff0e82017-02-20 17:53:19 -0500157 /* priority functions */
158 void (*set_priority) (struct amdgpu_ring *ring,
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100159 enum drm_sched_priority priority);
Christian König78023012016-09-28 15:33:18 +0200160};
161
162struct amdgpu_ring {
163 struct amdgpu_device *adev;
164 const struct amdgpu_ring_funcs *funcs;
165 struct amdgpu_fence_driver fence_drv;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100166 struct drm_gpu_scheduler sched;
Andres Rodriguez795f2812017-03-06 16:27:55 -0500167 struct list_head lru_list;
Christian König78023012016-09-28 15:33:18 +0200168
169 struct amdgpu_bo *ring_obj;
170 volatile uint32_t *ring;
171 unsigned rptr_offs;
Ken Wang536fbf92016-03-12 09:32:30 +0800172 u64 wptr;
173 u64 wptr_old;
Christian König78023012016-09-28 15:33:18 +0200174 unsigned ring_size;
175 unsigned max_dw;
176 int count_dw;
177 uint64_t gpu_addr;
Ken Wang536fbf92016-03-12 09:32:30 +0800178 uint64_t ptr_mask;
179 uint32_t buf_mask;
Christian König78023012016-09-28 15:33:18 +0200180 bool ready;
Christian König78023012016-09-28 15:33:18 +0200181 u32 idx;
182 u32 me;
183 u32 pipe;
184 u32 queue;
185 struct amdgpu_bo *mqd_obj;
Monk Liuf3972b52017-01-24 18:33:22 +0800186 uint64_t mqd_gpu_addr;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800187 void *mqd_ptr;
Alex Deucher34534612017-03-23 02:16:07 -0400188 uint64_t eop_gpu_addr;
Christian König78023012016-09-28 15:33:18 +0200189 u32 doorbell_index;
190 bool use_doorbell;
Pixel Ding2ffe31d2017-12-11 16:48:33 +0800191 bool use_pollmem;
Christian König78023012016-09-28 15:33:18 +0200192 unsigned wptr_offs;
193 unsigned fence_offs;
194 uint64_t current_ctx;
Christian König78023012016-09-28 15:33:18 +0200195 char name[16];
196 unsigned cond_exe_offs;
197 u64 cond_exe_gpu_addr;
198 volatile u32 *cond_exe_cpu_addr;
Christian König4789c462017-03-31 11:03:50 +0200199 unsigned vm_inv_eng;
Christian König3af81442018-01-31 16:03:19 +0100200 struct dma_fence *vmid_wait;
Alex Xiedd684d32017-05-30 17:10:16 -0400201 bool has_compute_vm_bug;
Andres Rodriguezb2ff0e82017-02-20 17:53:19 -0500202
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100203 atomic_t num_jobs[DRM_SCHED_PRIORITY_MAX];
Andres Rodriguezb2ff0e82017-02-20 17:53:19 -0500204 struct mutex priority_mutex;
205 /* protected by priority_mutex */
206 int priority;
207
Christian König78023012016-09-28 15:33:18 +0200208#if defined(CONFIG_DEBUG_FS)
209 struct dentry *ent;
210#endif
211};
212
213int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
214void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
215void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
216void amdgpu_ring_commit(struct amdgpu_ring *ring);
217void amdgpu_ring_undo(struct amdgpu_ring *ring);
Andres Rodriguezb2ff0e82017-02-20 17:53:19 -0500218void amdgpu_ring_priority_get(struct amdgpu_ring *ring,
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100219 enum drm_sched_priority priority);
Andres Rodriguezb2ff0e82017-02-20 17:53:19 -0500220void amdgpu_ring_priority_put(struct amdgpu_ring *ring,
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100221 enum drm_sched_priority priority);
Christian König78023012016-09-28 15:33:18 +0200222int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
Christian König79887142016-10-05 16:09:32 +0200223 unsigned ring_size, struct amdgpu_irq_src *irq_src,
224 unsigned irq_type);
Christian König78023012016-09-28 15:33:18 +0200225void amdgpu_ring_fini(struct amdgpu_ring *ring);
Andres Rodriguez35161bb2017-09-26 17:43:14 -0400226int amdgpu_ring_lru_get(struct amdgpu_device *adev, int type,
227 int *blacklist, int num_blacklist,
228 bool lru_pipe_order, struct amdgpu_ring **ring);
Andres Rodriguez795f2812017-03-06 16:27:55 -0500229void amdgpu_ring_lru_touch(struct amdgpu_device *adev, struct amdgpu_ring *ring);
Monk Liuc79ecfb2017-02-08 16:49:46 +0800230static inline void amdgpu_ring_clear_ring(struct amdgpu_ring *ring)
231{
232 int i = 0;
Monk Liue09706f2017-03-21 18:48:45 +0800233 while (i <= ring->buf_mask)
Monk Liuc79ecfb2017-02-08 16:49:46 +0800234 ring->ring[i++] = ring->funcs->nop;
235
236}
Christian König78023012016-09-28 15:33:18 +0200237
Christian Könige8110b12017-06-28 13:43:48 +0200238static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
239{
240 if (ring->count_dw <= 0)
241 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
242 ring->ring[ring->wptr++ & ring->buf_mask] = v;
243 ring->wptr &= ring->ptr_mask;
244 ring->count_dw--;
245}
246
247static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring,
248 void *src, int count_dw)
249{
250 unsigned occupied, chunk1, chunk2;
251 void *dst;
252
Christian König369421c2017-06-28 13:50:07 +0200253 if (unlikely(ring->count_dw < count_dw))
Christian Könige8110b12017-06-28 13:43:48 +0200254 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Christian Könige8110b12017-06-28 13:43:48 +0200255
256 occupied = ring->wptr & ring->buf_mask;
257 dst = (void *)&ring->ring[occupied];
258 chunk1 = ring->buf_mask + 1 - occupied;
259 chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
260 chunk2 = count_dw - chunk1;
261 chunk1 <<= 2;
262 chunk2 <<= 2;
263
264 if (chunk1)
265 memcpy(dst, src, chunk1);
266
267 if (chunk2) {
268 src += chunk1;
269 dst = (void *)ring->ring;
270 memcpy(dst, src, chunk2);
271 }
272
273 ring->wptr += count_dw;
274 ring->wptr &= ring->ptr_mask;
275 ring->count_dw -= count_dw;
276}
277
Christian König78023012016-09-28 15:33:18 +0200278#endif