blob: 3b73dee6fdc68ba6aa2619b083fb4c2dffbf063a [file] [log] [blame]
Clemens Ladisch3c57e892009-12-16 21:38:25 +01001/*
Wei Hu30b146d2013-08-23 13:14:03 -07002 * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h processor hardware monitoring
Clemens Ladisch3c57e892009-12-16 21:38:25 +01003 *
4 * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
5 *
6 *
7 * This driver is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This driver is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
14 * See the GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this driver; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include <linux/err.h>
21#include <linux/hwmon.h>
22#include <linux/hwmon-sysfs.h>
23#include <linux/init.h>
24#include <linux/module.h>
25#include <linux/pci.h>
Guenter Roeck3b031622018-05-04 13:01:33 -070026#include <asm/amd_nb.h>
Clemens Ladisch3c57e892009-12-16 21:38:25 +010027#include <asm/processor.h>
28
Andre Przywara9e581312011-05-25 20:43:31 +020029MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
Clemens Ladisch3c57e892009-12-16 21:38:25 +010030MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
31MODULE_LICENSE("GPL");
32
33static bool force;
34module_param(force, bool, 0444);
35MODULE_PARM_DESC(force, "force loading on processors with erratum 319");
36
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050037/* Provide lock for writing to NB_SMU_IND_ADDR */
38static DEFINE_MUTEX(nb_smu_ind_mutex);
39
Guenter Roeck9af0a9a2017-09-04 18:33:53 -070040#ifndef PCI_DEVICE_ID_AMD_17H_DF_F3
41#define PCI_DEVICE_ID_AMD_17H_DF_F3 0x1463
42#endif
43
Guenter Roeck3b031622018-05-04 13:01:33 -070044#ifndef PCI_DEVICE_ID_AMD_17H_M10H_DF_F3
45#define PCI_DEVICE_ID_AMD_17H_M10H_DF_F3 0x15eb
Guenter Roeck877d8942018-04-24 08:59:45 -070046#endif
47
Clemens Ladischc5114a12010-01-10 20:52:34 +010048/* CPUID function 0x80000001, ebx */
49#define CPUID_PKGTYPE_MASK 0xf0000000
50#define CPUID_PKGTYPE_F 0x00000000
51#define CPUID_PKGTYPE_AM2R2_AM3 0x10000000
52
53/* DRAM controller (PCI function 2) */
54#define REG_DCT0_CONFIG_HIGH 0x094
55#define DDR3_MODE 0x00000100
56
57/* miscellaneous (PCI function 3) */
Clemens Ladisch3c57e892009-12-16 21:38:25 +010058#define REG_HARDWARE_THERMAL_CONTROL 0x64
59#define HTC_ENABLE 0x00000001
60
61#define REG_REPORTED_TEMPERATURE 0xa4
62
63#define REG_NORTHBRIDGE_CAPABILITIES 0xe8
64#define NB_CAP_HTC 0x00000400
65
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050066/*
Guenter Roeck40626a12018-04-29 08:08:24 -070067 * For F15h M60h and M70h, REG_HARDWARE_THERMAL_CONTROL
68 * and REG_REPORTED_TEMPERATURE have been moved to
69 * D0F0xBC_xD820_0C64 [Hardware Temperature Control]
70 * D0F0xBC_xD820_0CA4 [Reported Temperature Control]
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050071 */
Guenter Roeck40626a12018-04-29 08:08:24 -070072#define F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET 0xd8200c64
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050073#define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET 0xd8200ca4
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050074
Guenter Roeck9af0a9a2017-09-04 18:33:53 -070075/* F17h M01h Access througn SMN */
76#define F17H_M01H_REPORTED_TEMP_CTRL_OFFSET 0x00059800
77
Guenter Roeck68546ab2017-09-04 18:33:53 -070078struct k10temp_data {
79 struct pci_dev *pdev;
Guenter Roeck40626a12018-04-29 08:08:24 -070080 void (*read_htcreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck68546ab2017-09-04 18:33:53 -070081 void (*read_tempreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck1b50b772017-09-04 18:33:53 -070082 int temp_offset;
Guenter Roeck1b597882018-04-24 06:55:55 -070083 u32 temp_adjust_mask;
Guenter Roeck1b50b772017-09-04 18:33:53 -070084};
85
86struct tctl_offset {
87 u8 model;
88 char const *id;
89 int offset;
90};
91
92static const struct tctl_offset tctl_offset_table[] = {
Guenter Roeckab5ee242017-11-13 12:38:23 -080093 { 0x17, "AMD Ryzen 5 1600X", 20000 },
Guenter Roeck1b50b772017-09-04 18:33:53 -070094 { 0x17, "AMD Ryzen 7 1700X", 20000 },
95 { 0x17, "AMD Ryzen 7 1800X", 20000 },
Guenter Roeck1b597882018-04-24 06:55:55 -070096 { 0x17, "AMD Ryzen 7 2700X", 10000 },
Guenter Roeck1b50b772017-09-04 18:33:53 -070097 { 0x17, "AMD Ryzen Threadripper 1950X", 27000 },
98 { 0x17, "AMD Ryzen Threadripper 1920X", 27000 },
Guenter Roeck65096142018-01-19 06:38:03 -080099 { 0x17, "AMD Ryzen Threadripper 1900X", 27000 },
Guenter Roeck1b50b772017-09-04 18:33:53 -0700100 { 0x17, "AMD Ryzen Threadripper 1950", 10000 },
101 { 0x17, "AMD Ryzen Threadripper 1920", 10000 },
102 { 0x17, "AMD Ryzen Threadripper 1910", 10000 },
Guenter Roeck68546ab2017-09-04 18:33:53 -0700103};
104
Guenter Roeck40626a12018-04-29 08:08:24 -0700105static void read_htcreg_pci(struct pci_dev *pdev, u32 *regval)
106{
107 pci_read_config_dword(pdev, REG_HARDWARE_THERMAL_CONTROL, regval);
108}
109
Guenter Roeck68546ab2017-09-04 18:33:53 -0700110static void read_tempreg_pci(struct pci_dev *pdev, u32 *regval)
111{
112 pci_read_config_dword(pdev, REG_REPORTED_TEMPERATURE, regval);
113}
114
115static void amd_nb_index_read(struct pci_dev *pdev, unsigned int devfn,
116 unsigned int base, int offset, u32 *val)
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500117{
118 mutex_lock(&nb_smu_ind_mutex);
119 pci_bus_write_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700120 base, offset);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500121 pci_bus_read_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700122 base + 4, val);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500123 mutex_unlock(&nb_smu_ind_mutex);
124}
125
Guenter Roeck40626a12018-04-29 08:08:24 -0700126static void read_htcreg_nb_f15(struct pci_dev *pdev, u32 *regval)
127{
128 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
129 F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET, regval);
130}
131
Guenter Roeck68546ab2017-09-04 18:33:53 -0700132static void read_tempreg_nb_f15(struct pci_dev *pdev, u32 *regval)
133{
134 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
135 F15H_M60H_REPORTED_TEMP_CTRL_OFFSET, regval);
136}
137
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700138static void read_tempreg_nb_f17(struct pci_dev *pdev, u32 *regval)
139{
Guenter Roeck3b031622018-05-04 13:01:33 -0700140 amd_smn_read(amd_pci_dev_to_node_id(pdev),
141 F17H_M01H_REPORTED_TEMP_CTRL_OFFSET, regval);
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700142}
143
Julia Lawall0c36d722016-12-22 13:05:19 +0100144static ssize_t temp1_input_show(struct device *dev,
145 struct device_attribute *attr, char *buf)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100146{
Guenter Roeck68546ab2017-09-04 18:33:53 -0700147 struct k10temp_data *data = dev_get_drvdata(dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100148 u32 regval;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700149 unsigned int temp;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100150
Guenter Roeck68546ab2017-09-04 18:33:53 -0700151 data->read_tempreg(data->pdev, &regval);
152 temp = (regval >> 21) * 125;
Guenter Roeck1b597882018-04-24 06:55:55 -0700153 if (regval & data->temp_adjust_mask)
154 temp -= 49000;
Guenter Roeckaef17ca2018-02-07 17:49:39 -0800155 if (temp > data->temp_offset)
156 temp -= data->temp_offset;
157 else
158 temp = 0;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700159
160 return sprintf(buf, "%u\n", temp);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100161}
162
Julia Lawall0c36d722016-12-22 13:05:19 +0100163static ssize_t temp1_max_show(struct device *dev,
164 struct device_attribute *attr, char *buf)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100165{
166 return sprintf(buf, "%d\n", 70 * 1000);
167}
168
169static ssize_t show_temp_crit(struct device *dev,
170 struct device_attribute *devattr, char *buf)
171{
172 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Guenter Roeck68546ab2017-09-04 18:33:53 -0700173 struct k10temp_data *data = dev_get_drvdata(dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100174 int show_hyst = attr->index;
175 u32 regval;
176 int value;
177
Guenter Roeck40626a12018-04-29 08:08:24 -0700178 data->read_htcreg(data->pdev, &regval);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100179 value = ((regval >> 16) & 0x7f) * 500 + 52000;
180 if (show_hyst)
181 value -= ((regval >> 24) & 0xf) * 500;
182 return sprintf(buf, "%d\n", value);
183}
184
Julia Lawall0c36d722016-12-22 13:05:19 +0100185static DEVICE_ATTR_RO(temp1_input);
186static DEVICE_ATTR_RO(temp1_max);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100187static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, show_temp_crit, NULL, 0);
188static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, show_temp_crit, NULL, 1);
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700189
190static umode_t k10temp_is_visible(struct kobject *kobj,
191 struct attribute *attr, int index)
192{
193 struct device *dev = container_of(kobj, struct device, kobj);
Guenter Roeck68546ab2017-09-04 18:33:53 -0700194 struct k10temp_data *data = dev_get_drvdata(dev);
195 struct pci_dev *pdev = data->pdev;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700196
197 if (index >= 2) {
Guenter Roeck40626a12018-04-29 08:08:24 -0700198 u32 reg;
199
200 if (!data->read_htcreg)
201 return 0;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700202
203 pci_read_config_dword(pdev, REG_NORTHBRIDGE_CAPABILITIES,
Guenter Roeck40626a12018-04-29 08:08:24 -0700204 &reg);
205 if (!(reg & NB_CAP_HTC))
206 return 0;
207
208 data->read_htcreg(data->pdev, &reg);
209 if (!(reg & HTC_ENABLE))
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700210 return 0;
211 }
212 return attr->mode;
213}
214
215static struct attribute *k10temp_attrs[] = {
216 &dev_attr_temp1_input.attr,
217 &dev_attr_temp1_max.attr,
218 &sensor_dev_attr_temp1_crit.dev_attr.attr,
219 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
220 NULL
221};
222
223static const struct attribute_group k10temp_group = {
224 .attrs = k10temp_attrs,
225 .is_visible = k10temp_is_visible,
226};
227__ATTRIBUTE_GROUPS(k10temp);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100228
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500229static bool has_erratum_319(struct pci_dev *pdev)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100230{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100231 u32 pkg_type, reg_dram_cfg;
232
233 if (boot_cpu_data.x86 != 0x10)
234 return false;
235
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100236 /*
Clemens Ladischc5114a12010-01-10 20:52:34 +0100237 * Erratum 319: The thermal sensor of Socket F/AM2+ processors
238 * may be unreliable.
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100239 */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100240 pkg_type = cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK;
241 if (pkg_type == CPUID_PKGTYPE_F)
242 return true;
243 if (pkg_type != CPUID_PKGTYPE_AM2R2_AM3)
244 return false;
245
Jean Delvareeefc2d92010-06-20 09:22:31 +0200246 /* DDR3 memory implies socket AM3, which is good */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100247 pci_bus_read_config_dword(pdev->bus,
248 PCI_DEVFN(PCI_SLOT(pdev->devfn), 2),
249 REG_DCT0_CONFIG_HIGH, &reg_dram_cfg);
Jean Delvareeefc2d92010-06-20 09:22:31 +0200250 if (reg_dram_cfg & DDR3_MODE)
251 return false;
252
253 /*
254 * Unfortunately it is possible to run a socket AM3 CPU with DDR2
255 * memory. We blacklist all the cores which do exist in socket AM2+
256 * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
257 * and AM3 formats, but that's the best we can do.
258 */
259 return boot_cpu_data.x86_model < 4 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800260 (boot_cpu_data.x86_model == 4 && boot_cpu_data.x86_stepping <= 2);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100261}
262
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500263static int k10temp_probe(struct pci_dev *pdev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100264 const struct pci_device_id *id)
265{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100266 int unreliable = has_erratum_319(pdev);
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700267 struct device *dev = &pdev->dev;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700268 struct k10temp_data *data;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700269 struct device *hwmon_dev;
Guenter Roeck1b50b772017-09-04 18:33:53 -0700270 int i;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100271
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700272 if (unreliable) {
273 if (!force) {
274 dev_err(dev,
275 "unreliable CPU thermal sensor; monitoring disabled\n");
276 return -ENODEV;
277 }
278 dev_warn(dev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100279 "unreliable CPU thermal sensor; check erratum 319\n");
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700280 }
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100281
Guenter Roeck68546ab2017-09-04 18:33:53 -0700282 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
283 if (!data)
284 return -ENOMEM;
285
286 data->pdev = pdev;
287
288 if (boot_cpu_data.x86 == 0x15 && (boot_cpu_data.x86_model == 0x60 ||
Guenter Roeck1b597882018-04-24 06:55:55 -0700289 boot_cpu_data.x86_model == 0x70)) {
Guenter Roeck40626a12018-04-29 08:08:24 -0700290 data->read_htcreg = read_htcreg_nb_f15;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700291 data->read_tempreg = read_tempreg_nb_f15;
Guenter Roeck1b597882018-04-24 06:55:55 -0700292 } else if (boot_cpu_data.x86 == 0x17) {
293 data->temp_adjust_mask = 0x80000;
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700294 data->read_tempreg = read_tempreg_nb_f17;
Guenter Roeck1b597882018-04-24 06:55:55 -0700295 } else {
Guenter Roeck40626a12018-04-29 08:08:24 -0700296 data->read_htcreg = read_htcreg_pci;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700297 data->read_tempreg = read_tempreg_pci;
Guenter Roeck1b597882018-04-24 06:55:55 -0700298 }
Guenter Roeck68546ab2017-09-04 18:33:53 -0700299
Guenter Roeck1b50b772017-09-04 18:33:53 -0700300 for (i = 0; i < ARRAY_SIZE(tctl_offset_table); i++) {
301 const struct tctl_offset *entry = &tctl_offset_table[i];
302
303 if (boot_cpu_data.x86 == entry->model &&
304 strstr(boot_cpu_data.x86_model_id, entry->id)) {
305 data->temp_offset = entry->offset;
306 break;
307 }
308 }
309
Guenter Roeck68546ab2017-09-04 18:33:53 -0700310 hwmon_dev = devm_hwmon_device_register_with_groups(dev, "k10temp", data,
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700311 k10temp_groups);
312 return PTR_ERR_OR_ZERO(hwmon_dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100313}
314
Jingoo Hancd9bb052013-12-03 07:10:29 +0000315static const struct pci_device_id k10temp_id_table[] = {
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100316 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
317 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_11H_NB_MISC) },
Clemens Ladischaa4790a2011-02-17 03:22:40 -0500318 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
Andre Przywara9e581312011-05-25 20:43:31 +0200319 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
Borislav Petkov24214442012-05-04 18:28:21 +0200320 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
Phil Pokornyd303b1b2014-01-14 10:46:46 -0800321 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500322 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
Wei Hu30b146d2013-08-23 13:14:03 -0700323 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
Aravind Gopalakrishnanec015952014-03-11 16:25:59 -0500324 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700325 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Guenter Roeck3b031622018-05-04 13:01:33 -0700326 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F3) },
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100327 {}
328};
329MODULE_DEVICE_TABLE(pci, k10temp_id_table);
330
331static struct pci_driver k10temp_driver = {
332 .name = "k10temp",
333 .id_table = k10temp_id_table,
334 .probe = k10temp_probe,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100335};
336
Axel Linf71f5a52012-04-02 21:25:46 -0400337module_pci_driver(k10temp_driver);