blob: d024d47c86d1024191809d9252390c69e3c35b3d [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbifc8bb912016-05-16 13:14:48 +030050#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030051
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070052/**
53 * dwc3_get_dr_mode - Validates and sets dr_mode
54 * @dwc: pointer to our context structure
55 */
56static int dwc3_get_dr_mode(struct dwc3 *dwc)
57{
58 enum usb_dr_mode mode;
59 struct device *dev = dwc->dev;
60 unsigned int hw_mode;
61
62 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
63 dwc->dr_mode = USB_DR_MODE_OTG;
64
65 mode = dwc->dr_mode;
66 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
67
68 switch (hw_mode) {
69 case DWC3_GHWPARAMS0_MODE_GADGET:
70 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
71 dev_err(dev,
72 "Controller does not support host mode.\n");
73 return -EINVAL;
74 }
75 mode = USB_DR_MODE_PERIPHERAL;
76 break;
77 case DWC3_GHWPARAMS0_MODE_HOST:
78 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
79 dev_err(dev,
80 "Controller does not support device mode.\n");
81 return -EINVAL;
82 }
83 mode = USB_DR_MODE_HOST;
84 break;
85 default:
86 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
87 mode = USB_DR_MODE_HOST;
88 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
89 mode = USB_DR_MODE_PERIPHERAL;
90 }
91
92 if (mode != dwc->dr_mode) {
93 dev_warn(dev,
94 "Configuration mismatch. dr_mode forced to %s\n",
95 mode == USB_DR_MODE_HOST ? "host" : "gadget");
96
97 dwc->dr_mode = mode;
98 }
99
100 return 0;
101}
102
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +0100103void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
104{
105 u32 reg;
106
107 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
108 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
109 reg |= DWC3_GCTL_PRTCAPDIR(mode);
110 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
111}
Felipe Balbi8300dd22011-10-18 13:54:01 +0300112
Felipe Balbicf6d8672016-04-14 15:03:39 +0300113u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
114{
115 struct dwc3 *dwc = dep->dwc;
116 u32 reg;
117
118 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
119 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
120 DWC3_GDBGFIFOSPACE_TYPE(type));
121
122 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
123
124 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
125}
126
Felipe Balbi72246da2011-08-19 18:10:58 +0300127/**
128 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
129 * @dwc: pointer to our context structure
130 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530131static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300132{
133 u32 reg;
Felipe Balbif59dcab2016-03-11 10:51:52 +0200134 int retries = 1000;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530135 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300136
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300137 usb_phy_init(dwc->usb2_phy);
138 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530139 ret = phy_init(dwc->usb2_generic_phy);
140 if (ret < 0)
141 return ret;
142
143 ret = phy_init(dwc->usb3_generic_phy);
144 if (ret < 0) {
145 phy_exit(dwc->usb2_generic_phy);
146 return ret;
147 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300148
Felipe Balbif59dcab2016-03-11 10:51:52 +0200149 /*
150 * We're resetting only the device side because, if we're in host mode,
151 * XHCI driver will reset the host block. If dwc3 was configured for
152 * host-only mode, then we can return early.
153 */
154 if (dwc->dr_mode == USB_DR_MODE_HOST)
155 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300156
Felipe Balbif59dcab2016-03-11 10:51:52 +0200157 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
158 reg |= DWC3_DCTL_CSFTRST;
159 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300160
Felipe Balbif59dcab2016-03-11 10:51:52 +0200161 do {
162 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
163 if (!(reg & DWC3_DCTL_CSFTRST))
164 return 0;
Pratyush Anand45627ac2012-06-21 17:44:28 +0530165
Felipe Balbif59dcab2016-03-11 10:51:52 +0200166 udelay(1);
167 } while (--retries);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530168
Felipe Balbif59dcab2016-03-11 10:51:52 +0200169 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +0300170}
171
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530172/*
173 * dwc3_frame_length_adjustment - Adjusts frame length if required
174 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530175 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300176static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530177{
178 u32 reg;
179 u32 dft;
180
181 if (dwc->revision < DWC3_REVISION_250A)
182 return;
183
Felipe Balbibcdb3272016-05-16 10:42:23 +0300184 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530185 return;
186
187 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
188 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300189 if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530190 "request value same as default, ignoring\n")) {
191 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300192 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530193 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
194 }
195}
196
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300197/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300198 * dwc3_free_one_event_buffer - Frees one event buffer
199 * @dwc: Pointer to our controller context structure
200 * @evt: Pointer to event buffer to be freed
201 */
202static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
203 struct dwc3_event_buffer *evt)
204{
205 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300206}
207
208/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800209 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300210 * @dwc: Pointer to our controller context structure
211 * @length: size of the event buffer
212 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800213 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300214 * otherwise ERR_PTR(errno).
215 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200216static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
217 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300218{
219 struct dwc3_event_buffer *evt;
220
Felipe Balbi380f0d22012-10-11 13:48:36 +0300221 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300222 if (!evt)
223 return ERR_PTR(-ENOMEM);
224
225 evt->dwc = dwc;
226 evt->length = length;
227 evt->buf = dma_alloc_coherent(dwc->dev, length,
228 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200229 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300230 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300231
232 return evt;
233}
234
235/**
236 * dwc3_free_event_buffers - frees all allocated event buffers
237 * @dwc: Pointer to our controller context structure
238 */
239static void dwc3_free_event_buffers(struct dwc3 *dwc)
240{
241 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300242
Felipe Balbi696c8b12016-03-30 09:37:03 +0300243 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300244 if (evt)
245 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300246}
247
248/**
249 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800250 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300251 * @length: size of event buffer
252 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800253 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300254 * may contain some buffers allocated but not all which were requested.
255 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500256static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300257{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300258 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300259
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300260 evt = dwc3_alloc_one_event_buffer(dwc, length);
261 if (IS_ERR(evt)) {
262 dev_err(dwc->dev, "can't allocate event buffer\n");
263 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300264 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300265 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300266
267 return 0;
268}
269
270/**
271 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800272 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300273 *
274 * Returns 0 on success otherwise negative errno.
275 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300276static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300277{
278 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300279
Felipe Balbi696c8b12016-03-30 09:37:03 +0300280 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300281 evt->lpos = 0;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300282 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
283 lower_32_bits(evt->dma));
284 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
285 upper_32_bits(evt->dma));
286 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
287 DWC3_GEVNTSIZ_SIZE(evt->length));
288 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300289
290 return 0;
291}
292
293static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
294{
295 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300296
Felipe Balbi696c8b12016-03-30 09:37:03 +0300297 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300298
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300299 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300300
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300301 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
302 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
303 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
304 | DWC3_GEVNTSIZ_SIZE(0));
305 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300306}
307
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600308static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
309{
310 if (!dwc->has_hibernation)
311 return 0;
312
313 if (!dwc->nr_scratch)
314 return 0;
315
316 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
317 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
318 if (!dwc->scratchbuf)
319 return -ENOMEM;
320
321 return 0;
322}
323
324static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
325{
326 dma_addr_t scratch_addr;
327 u32 param;
328 int ret;
329
330 if (!dwc->has_hibernation)
331 return 0;
332
333 if (!dwc->nr_scratch)
334 return 0;
335
336 /* should never fall here */
337 if (!WARN_ON(dwc->scratchbuf))
338 return 0;
339
340 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
341 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
342 DMA_BIDIRECTIONAL);
343 if (dma_mapping_error(dwc->dev, scratch_addr)) {
344 dev_err(dwc->dev, "failed to map scratch buffer\n");
345 ret = -EFAULT;
346 goto err0;
347 }
348
349 dwc->scratch_addr = scratch_addr;
350
351 param = lower_32_bits(scratch_addr);
352
353 ret = dwc3_send_gadget_generic_command(dwc,
354 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
355 if (ret < 0)
356 goto err1;
357
358 param = upper_32_bits(scratch_addr);
359
360 ret = dwc3_send_gadget_generic_command(dwc,
361 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
362 if (ret < 0)
363 goto err1;
364
365 return 0;
366
367err1:
368 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
369 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
370
371err0:
372 return ret;
373}
374
375static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
376{
377 if (!dwc->has_hibernation)
378 return;
379
380 if (!dwc->nr_scratch)
381 return;
382
383 /* should never fall here */
384 if (!WARN_ON(dwc->scratchbuf))
385 return;
386
387 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
388 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
389 kfree(dwc->scratchbuf);
390}
391
Felipe Balbi789451f62011-05-05 15:53:10 +0300392static void dwc3_core_num_eps(struct dwc3 *dwc)
393{
394 struct dwc3_hwparams *parms = &dwc->hwparams;
395
396 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
397 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
Felipe Balbi789451f62011-05-05 15:53:10 +0300398}
399
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500400static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300401{
402 struct dwc3_hwparams *parms = &dwc->hwparams;
403
404 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
405 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
406 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
407 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
408 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
409 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
410 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
411 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
412 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
413}
414
Felipe Balbi72246da2011-08-19 18:10:58 +0300415/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800416 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
417 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300418 *
419 * Returns 0 on success. The USB PHY interfaces are configured but not
420 * initialized. The PHY interfaces and the PHYs get initialized together with
421 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800422 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300423static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800424{
425 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300426 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800427
428 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
429
Huang Rui2164a472014-10-28 19:54:35 +0800430 /*
431 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
432 * to '0' during coreConsultant configuration. So default value
433 * will be '0' when the core is reset. Application needs to set it
434 * to '1' after the core initialization is completed.
435 */
436 if (dwc->revision > DWC3_REVISION_194A)
437 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
438
Huang Ruib5a65c42014-10-28 19:54:28 +0800439 if (dwc->u2ss_inp3_quirk)
440 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
441
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530442 if (dwc->dis_rxdet_inp3_quirk)
443 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
444
Huang Ruidf31f5b2014-10-28 19:54:29 +0800445 if (dwc->req_p1p2p3_quirk)
446 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
447
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800448 if (dwc->del_p1p2p3_quirk)
449 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
450
Huang Rui41c06ff2014-10-28 19:54:31 +0800451 if (dwc->del_phy_power_chg_quirk)
452 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
453
Huang Ruifb67afc2014-10-28 19:54:32 +0800454 if (dwc->lfps_filter_quirk)
455 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
456
Huang Rui14f4ac52014-10-28 19:54:33 +0800457 if (dwc->rx_detect_poll_quirk)
458 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
459
Huang Rui6b6a0c92014-10-31 11:11:12 +0800460 if (dwc->tx_de_emphasis_quirk)
461 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
462
Felipe Balbicd72f892014-11-06 11:31:00 -0600463 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800464 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
465
William Wu00fe0812016-08-16 22:44:39 +0800466 if (dwc->dis_del_phy_power_chg_quirk)
467 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
468
Huang Ruib5a65c42014-10-28 19:54:28 +0800469 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
470
Huang Rui2164a472014-10-28 19:54:35 +0800471 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
472
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300473 /* Select the HS PHY interface */
474 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
475 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500476 if (dwc->hsphy_interface &&
477 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300478 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300479 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500480 } else if (dwc->hsphy_interface &&
481 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300482 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300483 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300484 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300485 /* Relying on default value. */
486 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
487 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300488 }
489 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300490 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300491 ret = dwc3_ulpi_init(dwc);
492 if (ret)
493 return ret;
494 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300495 default:
496 break;
497 }
498
William Wu32f2ed82016-08-16 22:44:38 +0800499 switch (dwc->hsphy_mode) {
500 case USBPHY_INTERFACE_MODE_UTMI:
501 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
502 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
503 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
504 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
505 break;
506 case USBPHY_INTERFACE_MODE_UTMIW:
507 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
508 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
509 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
510 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
511 break;
512 default:
513 break;
514 }
515
Huang Rui2164a472014-10-28 19:54:35 +0800516 /*
517 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
518 * '0' during coreConsultant configuration. So default value will
519 * be '0' when the core is reset. Application needs to set it to
520 * '1' after the core initialization is completed.
521 */
522 if (dwc->revision > DWC3_REVISION_194A)
523 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
524
Felipe Balbicd72f892014-11-06 11:31:00 -0600525 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800526 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
527
John Younec791d12015-10-02 20:30:57 -0700528 if (dwc->dis_enblslpm_quirk)
529 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
530
William Wu16199f32016-08-16 22:44:37 +0800531 if (dwc->dis_u2_freeclk_exists_quirk)
532 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
533
Huang Rui2164a472014-10-28 19:54:35 +0800534 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300535
536 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800537}
538
Felipe Balbic499ff72016-05-16 10:49:01 +0300539static void dwc3_core_exit(struct dwc3 *dwc)
540{
541 dwc3_event_buffers_cleanup(dwc);
542
543 usb_phy_shutdown(dwc->usb2_phy);
544 usb_phy_shutdown(dwc->usb3_phy);
545 phy_exit(dwc->usb2_generic_phy);
546 phy_exit(dwc->usb3_generic_phy);
547
548 usb_phy_set_suspend(dwc->usb2_phy, 1);
549 usb_phy_set_suspend(dwc->usb3_phy, 1);
550 phy_power_off(dwc->usb2_generic_phy);
551 phy_power_off(dwc->usb3_generic_phy);
552}
553
Felipe Balbi07599562016-10-14 16:19:01 +0300554static bool dwc3_core_is_valid(struct dwc3 *dwc)
555{
556 u32 reg;
557
558 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
559
560 /* This should read as U3 followed by revision number */
561 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
562 /* Detected DWC_usb3 IP */
563 dwc->revision = reg;
564 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
565 /* Detected DWC_usb31 IP */
566 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
567 dwc->revision |= DWC3_REVISION_IS_DWC31;
568 } else {
569 return false;
570 }
571
572 return true;
573}
574
Felipe Balbi941f9182016-10-14 16:23:24 +0300575static void dwc3_core_setup_global_control(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300576{
Felipe Balbi941f9182016-10-14 16:23:24 +0300577 u32 hwparams4 = dwc->hwparams.hwparams4;
578 u32 reg;
Felipe Balbic499ff72016-05-16 10:49:01 +0300579
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100580 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800581 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100582
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100583 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100584 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600585 /**
586 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
587 * issue which would cause xHCI compliance tests to fail.
588 *
589 * Because of that we cannot enable clock gating on such
590 * configurations.
591 *
592 * Refers to:
593 *
594 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
595 * SOF/ITP Mode Used
596 */
597 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
598 dwc->dr_mode == USB_DR_MODE_OTG) &&
599 (dwc->revision >= DWC3_REVISION_210A &&
600 dwc->revision <= DWC3_REVISION_250A))
601 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
602 else
603 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100604 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600605 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
606 /* enable hibernation here */
607 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800608
609 /*
610 * REVISIT Enabling this bit so that host-mode hibernation
611 * will work. Device-mode hibernation is not yet implemented.
612 */
613 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600614 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100615 default:
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200616 /* nothing */
617 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100618 }
619
Huang Rui946bd572014-10-28 19:54:23 +0800620 /* check if current dwc3 is on simulation board */
621 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200622 dev_info(dwc->dev, "Running with FPGA optmizations\n");
Huang Rui946bd572014-10-28 19:54:23 +0800623 dwc->is_fpga = true;
624 }
625
Huang Rui3b812212014-10-28 19:54:25 +0800626 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
627 "disable_scramble cannot be used on non-FPGA builds\n");
628
629 if (dwc->disable_scramble_quirk && dwc->is_fpga)
630 reg |= DWC3_GCTL_DISSCRAMBLE;
631 else
632 reg &= ~DWC3_GCTL_DISSCRAMBLE;
633
Huang Rui9a5b2f32014-10-28 19:54:27 +0800634 if (dwc->u2exit_lfps_quirk)
635 reg |= DWC3_GCTL_U2EXIT_LFPS;
636
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100637 /*
638 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800639 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100640 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800641 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100642 */
643 if (dwc->revision < DWC3_REVISION_190A)
644 reg |= DWC3_GCTL_U2RSTECN;
645
646 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Felipe Balbi941f9182016-10-14 16:23:24 +0300647}
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100648
Felipe Balbi941f9182016-10-14 16:23:24 +0300649/**
650 * dwc3_core_init - Low-level initialization of DWC3 Core
651 * @dwc: Pointer to our controller context structure
652 *
653 * Returns 0 on success otherwise negative errno.
654 */
655static int dwc3_core_init(struct dwc3 *dwc)
656{
657 u32 reg;
658 int ret;
659
660 if (!dwc3_core_is_valid(dwc)) {
661 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
662 ret = -ENODEV;
663 goto err0;
664 }
665
666 /*
667 * Write Linux Version Code to our GUID register so it's easy to figure
668 * out which kernel version a bug was found.
669 */
670 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
671
672 /* Handle USB2.0-only core configuration */
673 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
674 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
675 if (dwc->maximum_speed == USB_SPEED_SUPER)
676 dwc->maximum_speed = USB_SPEED_HIGH;
677 }
678
Felipe Balbi941f9182016-10-14 16:23:24 +0300679 ret = dwc3_core_soft_reset(dwc);
680 if (ret)
681 goto err0;
682
683 ret = dwc3_phy_setup(dwc);
684 if (ret)
685 goto err0;
686
687 dwc3_core_setup_global_control(dwc);
Felipe Balbic499ff72016-05-16 10:49:01 +0300688 dwc3_core_num_eps(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600689
690 ret = dwc3_setup_scratch_buffers(dwc);
691 if (ret)
Felipe Balbic499ff72016-05-16 10:49:01 +0300692 goto err1;
693
694 /* Adjust Frame Length */
695 dwc3_frame_length_adjustment(dwc);
696
697 usb_phy_set_suspend(dwc->usb2_phy, 0);
698 usb_phy_set_suspend(dwc->usb3_phy, 0);
699 ret = phy_power_on(dwc->usb2_generic_phy);
700 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600701 goto err2;
702
Felipe Balbic499ff72016-05-16 10:49:01 +0300703 ret = phy_power_on(dwc->usb3_generic_phy);
704 if (ret < 0)
705 goto err3;
706
707 ret = dwc3_event_buffers_setup(dwc);
708 if (ret) {
709 dev_err(dwc->dev, "failed to setup event buffers\n");
710 goto err4;
711 }
712
Baolin Wang00af6232016-07-15 17:13:27 +0800713 switch (dwc->dr_mode) {
714 case USB_DR_MODE_PERIPHERAL:
715 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
716 break;
717 case USB_DR_MODE_HOST:
718 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
719 break;
720 case USB_DR_MODE_OTG:
721 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
722 break;
723 default:
724 dev_warn(dwc->dev, "Unsupported mode %d\n", dwc->dr_mode);
725 break;
726 }
727
John Youn06281d42016-08-22 15:39:13 -0700728 /*
729 * ENDXFER polling is available on version 3.10a and later of
730 * the DWC_usb3 controller. It is NOT available in the
731 * DWC_usb31 controller.
732 */
733 if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
734 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
735 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
736 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
737 }
738
John Youn0bb39ca2016-10-12 18:00:55 -0700739 /*
740 * Enable hardware control of sending remote wakeup in HS when
741 * the device is in the L1 state.
742 */
743 if (dwc->revision >= DWC3_REVISION_290A) {
744 reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
745 reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
746 dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
747 }
748
Felipe Balbi72246da2011-08-19 18:10:58 +0300749 return 0;
750
Felipe Balbic499ff72016-05-16 10:49:01 +0300751err4:
752 phy_power_off(dwc->usb2_generic_phy);
753
754err3:
755 phy_power_off(dwc->usb3_generic_phy);
756
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600757err2:
Felipe Balbic499ff72016-05-16 10:49:01 +0300758 usb_phy_set_suspend(dwc->usb2_phy, 1);
759 usb_phy_set_suspend(dwc->usb3_phy, 1);
760 dwc3_core_exit(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600761
762err1:
763 usb_phy_shutdown(dwc->usb2_phy);
764 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530765 phy_exit(dwc->usb2_generic_phy);
766 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600767
Felipe Balbi72246da2011-08-19 18:10:58 +0300768err0:
769 return ret;
770}
771
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500772static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300773{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500774 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300775 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500776 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300777
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530778 if (node) {
779 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
780 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500781 } else {
782 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
783 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530784 }
785
Felipe Balbid105e7f2013-03-15 10:52:08 +0200786 if (IS_ERR(dwc->usb2_phy)) {
787 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530788 if (ret == -ENXIO || ret == -ENODEV) {
789 dwc->usb2_phy = NULL;
790 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200791 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530792 } else {
793 dev_err(dev, "no usb2 phy configured\n");
794 return ret;
795 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300796 }
797
Felipe Balbid105e7f2013-03-15 10:52:08 +0200798 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500799 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530800 if (ret == -ENXIO || ret == -ENODEV) {
801 dwc->usb3_phy = NULL;
802 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200803 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530804 } else {
805 dev_err(dev, "no usb3 phy configured\n");
806 return ret;
807 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300808 }
809
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530810 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
811 if (IS_ERR(dwc->usb2_generic_phy)) {
812 ret = PTR_ERR(dwc->usb2_generic_phy);
813 if (ret == -ENOSYS || ret == -ENODEV) {
814 dwc->usb2_generic_phy = NULL;
815 } else if (ret == -EPROBE_DEFER) {
816 return ret;
817 } else {
818 dev_err(dev, "no usb2 phy configured\n");
819 return ret;
820 }
821 }
822
823 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
824 if (IS_ERR(dwc->usb3_generic_phy)) {
825 ret = PTR_ERR(dwc->usb3_generic_phy);
826 if (ret == -ENOSYS || ret == -ENODEV) {
827 dwc->usb3_generic_phy = NULL;
828 } else if (ret == -EPROBE_DEFER) {
829 return ret;
830 } else {
831 dev_err(dev, "no usb3 phy configured\n");
832 return ret;
833 }
834 }
835
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500836 return 0;
837}
838
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500839static int dwc3_core_init_mode(struct dwc3 *dwc)
840{
841 struct device *dev = dwc->dev;
842 int ret;
843
844 switch (dwc->dr_mode) {
845 case USB_DR_MODE_PERIPHERAL:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500846 ret = dwc3_gadget_init(dwc);
847 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300848 if (ret != -EPROBE_DEFER)
849 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500850 return ret;
851 }
852 break;
853 case USB_DR_MODE_HOST:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500854 ret = dwc3_host_init(dwc);
855 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300856 if (ret != -EPROBE_DEFER)
857 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500858 return ret;
859 }
860 break;
861 case USB_DR_MODE_OTG:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500862 ret = dwc3_host_init(dwc);
863 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300864 if (ret != -EPROBE_DEFER)
865 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500866 return ret;
867 }
868
869 ret = dwc3_gadget_init(dwc);
870 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300871 if (ret != -EPROBE_DEFER)
872 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500873 return ret;
874 }
875 break;
876 default:
877 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
878 return -EINVAL;
879 }
880
881 return 0;
882}
883
884static void dwc3_core_exit_mode(struct dwc3 *dwc)
885{
886 switch (dwc->dr_mode) {
887 case USB_DR_MODE_PERIPHERAL:
888 dwc3_gadget_exit(dwc);
889 break;
890 case USB_DR_MODE_HOST:
891 dwc3_host_exit(dwc);
892 break;
893 case USB_DR_MODE_OTG:
894 dwc3_host_exit(dwc);
895 dwc3_gadget_exit(dwc);
896 break;
897 default:
898 /* do nothing */
899 break;
900 }
901}
902
Felipe Balbic5ac6112016-10-14 16:30:52 +0300903static void dwc3_get_properties(struct dwc3 *dwc)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500904{
Felipe Balbic5ac6112016-10-14 16:30:52 +0300905 struct device *dev = dwc->dev;
Huang Rui80caf7d2014-10-28 19:54:26 +0800906 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800907 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800908 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500909
Huang Rui80caf7d2014-10-28 19:54:26 +0800910 /* default to highest possible threshold */
911 lpm_nyet_threshold = 0xff;
912
Huang Rui6b6a0c92014-10-31 11:11:12 +0800913 /* default to -3.5dB de-emphasis */
914 tx_de_emphasis = 1;
915
Huang Rui460d0982014-10-31 11:11:18 +0800916 /*
917 * default to assert utmi_sleep_n and use maximum allowed HIRD
918 * threshold value of 0b1100
919 */
920 hird_threshold = 12;
921
Heikki Krogerus63863b92015-09-21 11:14:32 +0300922 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +0300923 dwc->dr_mode = usb_get_dr_mode(dev);
William Wu32f2ed82016-08-16 22:44:38 +0800924 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
Heikki Krogerus63863b92015-09-21 11:14:32 +0300925
Heikki Krogerus3d128912015-09-21 11:14:35 +0300926 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800927 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300928 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +0800929 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300930 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +0800931 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300932 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +0800933 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300934 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +0100935 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500936
Heikki Krogerus3d128912015-09-21 11:14:35 +0300937 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +0800938 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300939 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +0800940 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300941 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +0800942 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300943 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +0800944 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300945 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800946 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300947 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +0800948 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300949 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +0800950 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300951 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +0800952 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300953 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +0800954 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300955 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +0800956 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -0700957 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
958 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530959 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
960 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +0800961 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
962 "snps,dis-u2-freeclk-exists-quirk");
William Wu00fe0812016-08-16 22:44:39 +0800963 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
964 "snps,dis-del-phy-power-chg-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +0800965
Heikki Krogerus3d128912015-09-21 11:14:35 +0300966 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +0800967 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300968 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +0800969 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300970 device_property_read_string(dev, "snps,hsphy_interface",
971 &dwc->hsphy_interface);
972 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +0300973 &dwc->fladj);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300974
Huang Rui80caf7d2014-10-28 19:54:26 +0800975 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800976 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +0800977
Huang Rui460d0982014-10-31 11:11:18 +0800978 dwc->hird_threshold = hird_threshold
979 | (dwc->is_utmi_l1_suspend << 4);
980
Felipe Balbic5ac6112016-10-14 16:30:52 +0300981}
982
John Youn7ac51a12016-11-10 17:08:51 -0800983static void dwc3_check_params(struct dwc3 *dwc)
984{
985 struct device *dev = dwc->dev;
986
987 /* Check the maximum_speed parameter */
988 switch (dwc->maximum_speed) {
989 case USB_SPEED_LOW:
990 case USB_SPEED_FULL:
991 case USB_SPEED_HIGH:
992 case USB_SPEED_SUPER:
993 case USB_SPEED_SUPER_PLUS:
994 break;
995 default:
996 dev_err(dev, "invalid maximum_speed parameter %d\n",
997 dwc->maximum_speed);
998 /* fall through */
999 case USB_SPEED_UNKNOWN:
1000 /* default to superspeed */
1001 dwc->maximum_speed = USB_SPEED_SUPER;
1002
1003 /*
1004 * default to superspeed plus if we are capable.
1005 */
1006 if (dwc3_is_usb31(dwc) &&
1007 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1008 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1009 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1010
1011 break;
1012 }
1013}
1014
Felipe Balbic5ac6112016-10-14 16:30:52 +03001015static int dwc3_probe(struct platform_device *pdev)
1016{
1017 struct device *dev = &pdev->dev;
1018 struct resource *res;
1019 struct dwc3 *dwc;
1020
1021 int ret;
1022
1023 void __iomem *regs;
1024
1025 dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
1026 if (!dwc)
1027 return -ENOMEM;
1028
1029 dwc->dev = dev;
1030
1031 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1032 if (!res) {
1033 dev_err(dev, "missing memory resource\n");
1034 return -ENODEV;
1035 }
1036
1037 dwc->xhci_resources[0].start = res->start;
1038 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
1039 DWC3_XHCI_REGS_END;
1040 dwc->xhci_resources[0].flags = res->flags;
1041 dwc->xhci_resources[0].name = res->name;
1042
1043 res->start += DWC3_GLOBALS_REGS_START;
1044
1045 /*
1046 * Request memory region but exclude xHCI regs,
1047 * since it will be requested by the xhci-plat driver.
1048 */
1049 regs = devm_ioremap_resource(dev, res);
1050 if (IS_ERR(regs)) {
1051 ret = PTR_ERR(regs);
1052 goto err0;
1053 }
1054
1055 dwc->regs = regs;
1056 dwc->regs_size = resource_size(res);
1057
1058 dwc3_get_properties(dwc);
1059
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001060 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +03001061 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001062
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001063 ret = dwc3_core_get_phy(dwc);
1064 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001065 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001066
Felipe Balbi72246da2011-08-19 18:10:58 +03001067 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001068
Heikki Krogerus19bacdc2014-09-24 11:00:38 +03001069 if (!dev->dma_mask) {
1070 dev->dma_mask = dev->parent->dma_mask;
1071 dev->dma_parms = dev->parent->dma_parms;
1072 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
1073 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +05301074
Felipe Balbifc8bb912016-05-16 13:14:48 +03001075 pm_runtime_set_active(dev);
1076 pm_runtime_use_autosuspend(dev);
1077 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
Chanho Park802ca852012-02-15 18:27:55 +09001078 pm_runtime_enable(dev);
Roger Quadros32808232016-06-10 14:38:02 +03001079 ret = pm_runtime_get_sync(dev);
1080 if (ret < 0)
1081 goto err1;
1082
Chanho Park802ca852012-02-15 18:27:55 +09001083 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001084
Felipe Balbi39214262012-10-11 13:54:36 +03001085 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1086 if (ret) {
1087 dev_err(dwc->dev, "failed to allocate event buffers\n");
1088 ret = -ENOMEM;
Roger Quadros32808232016-06-10 14:38:02 +03001089 goto err2;
Felipe Balbi39214262012-10-11 13:54:36 +03001090 }
1091
Thinh Nguyen9d6173e2016-09-06 19:22:03 -07001092 ret = dwc3_get_dr_mode(dwc);
1093 if (ret)
1094 goto err3;
Felipe Balbi32a4a132014-02-25 14:00:13 -06001095
Felipe Balbic499ff72016-05-16 10:49:01 +03001096 ret = dwc3_alloc_scratch_buffers(dwc);
1097 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001098 goto err3;
Felipe Balbic499ff72016-05-16 10:49:01 +03001099
Felipe Balbi72246da2011-08-19 18:10:58 +03001100 ret = dwc3_core_init(dwc);
1101 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001102 dev_err(dev, "failed to initialize core\n");
Roger Quadros32808232016-06-10 14:38:02 +03001103 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001104 }
1105
John Youn7ac51a12016-11-10 17:08:51 -08001106 dwc3_check_params(dwc);
John Youn2c7f1bd2016-02-05 17:08:59 -08001107
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001108 ret = dwc3_core_init_mode(dwc);
1109 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001110 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001111
Du, Changbin4e9f3112016-04-12 19:10:18 +08001112 dwc3_debugfs_init(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001113 pm_runtime_put(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001114
1115 return 0;
1116
Roger Quadros32808232016-06-10 14:38:02 +03001117err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001118 dwc3_event_buffers_cleanup(dwc);
1119
Roger Quadros32808232016-06-10 14:38:02 +03001120err4:
Felipe Balbic499ff72016-05-16 10:49:01 +03001121 dwc3_free_scratch_buffers(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001122
Roger Quadros32808232016-06-10 14:38:02 +03001123err3:
Felipe Balbi39214262012-10-11 13:54:36 +03001124 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001125 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001126
Roger Quadros32808232016-06-10 14:38:02 +03001127err2:
1128 pm_runtime_allow(&pdev->dev);
1129
1130err1:
1131 pm_runtime_put_sync(&pdev->dev);
1132 pm_runtime_disable(&pdev->dev);
1133
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001134err0:
1135 /*
1136 * restore res->start back to its original value so that, in case the
1137 * probe is deferred, we don't end up getting error in request the
1138 * memory region the next time probe is called.
1139 */
1140 res->start -= DWC3_GLOBALS_REGS_START;
1141
Felipe Balbi72246da2011-08-19 18:10:58 +03001142 return ret;
1143}
1144
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001145static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001146{
Felipe Balbi72246da2011-08-19 18:10:58 +03001147 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001148 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1149
Felipe Balbifc8bb912016-05-16 13:14:48 +03001150 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001151 /*
1152 * restore res->start back to its original value so that, in case the
1153 * probe is deferred, we don't end up getting error in request the
1154 * memory region the next time probe is called.
1155 */
1156 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001157
Felipe Balbidc99f162014-09-03 16:13:37 -05001158 dwc3_debugfs_exit(dwc);
1159 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301160
Felipe Balbi72246da2011-08-19 18:10:58 +03001161 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001162 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001163
Felipe Balbifc8bb912016-05-16 13:14:48 +03001164 pm_runtime_put_sync(&pdev->dev);
1165 pm_runtime_allow(&pdev->dev);
1166 pm_runtime_disable(&pdev->dev);
1167
Felipe Balbic499ff72016-05-16 10:49:01 +03001168 dwc3_free_event_buffers(dwc);
1169 dwc3_free_scratch_buffers(dwc);
1170
Felipe Balbi72246da2011-08-19 18:10:58 +03001171 return 0;
1172}
1173
Felipe Balbifc8bb912016-05-16 13:14:48 +03001174#ifdef CONFIG_PM
1175static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001176{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001177 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001178
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001179 switch (dwc->dr_mode) {
1180 case USB_DR_MODE_PERIPHERAL:
1181 case USB_DR_MODE_OTG:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001182 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001183 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001184 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001185 break;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001186 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001187 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001188 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001189 break;
1190 }
1191
Felipe Balbi51f5d492016-05-16 10:52:58 +03001192 dwc3_core_exit(dwc);
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001193
Felipe Balbifc8bb912016-05-16 13:14:48 +03001194 return 0;
1195}
1196
1197static int dwc3_resume_common(struct dwc3 *dwc)
1198{
1199 unsigned long flags;
1200 int ret;
1201
1202 ret = dwc3_core_init(dwc);
1203 if (ret)
1204 return ret;
1205
1206 switch (dwc->dr_mode) {
1207 case USB_DR_MODE_PERIPHERAL:
1208 case USB_DR_MODE_OTG:
1209 spin_lock_irqsave(&dwc->lock, flags);
1210 dwc3_gadget_resume(dwc);
1211 spin_unlock_irqrestore(&dwc->lock, flags);
1212 /* FALLTHROUGH */
1213 case USB_DR_MODE_HOST:
1214 default:
1215 /* do nothing */
1216 break;
1217 }
1218
1219 return 0;
1220}
1221
1222static int dwc3_runtime_checks(struct dwc3 *dwc)
1223{
1224 switch (dwc->dr_mode) {
1225 case USB_DR_MODE_PERIPHERAL:
1226 case USB_DR_MODE_OTG:
1227 if (dwc->connected)
1228 return -EBUSY;
1229 break;
1230 case USB_DR_MODE_HOST:
1231 default:
1232 /* do nothing */
1233 break;
1234 }
1235
1236 return 0;
1237}
1238
1239static int dwc3_runtime_suspend(struct device *dev)
1240{
1241 struct dwc3 *dwc = dev_get_drvdata(dev);
1242 int ret;
1243
1244 if (dwc3_runtime_checks(dwc))
1245 return -EBUSY;
1246
1247 ret = dwc3_suspend_common(dwc);
1248 if (ret)
1249 return ret;
1250
1251 device_init_wakeup(dev, true);
1252
1253 return 0;
1254}
1255
1256static int dwc3_runtime_resume(struct device *dev)
1257{
1258 struct dwc3 *dwc = dev_get_drvdata(dev);
1259 int ret;
1260
1261 device_init_wakeup(dev, false);
1262
1263 ret = dwc3_resume_common(dwc);
1264 if (ret)
1265 return ret;
1266
1267 switch (dwc->dr_mode) {
1268 case USB_DR_MODE_PERIPHERAL:
1269 case USB_DR_MODE_OTG:
1270 dwc3_gadget_process_pending_events(dwc);
1271 break;
1272 case USB_DR_MODE_HOST:
1273 default:
1274 /* do nothing */
1275 break;
1276 }
1277
1278 pm_runtime_mark_last_busy(dev);
Felipe Balbib74c2d82016-07-28 13:07:07 +03001279 pm_runtime_put(dev);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001280
1281 return 0;
1282}
1283
1284static int dwc3_runtime_idle(struct device *dev)
1285{
1286 struct dwc3 *dwc = dev_get_drvdata(dev);
1287
1288 switch (dwc->dr_mode) {
1289 case USB_DR_MODE_PERIPHERAL:
1290 case USB_DR_MODE_OTG:
1291 if (dwc3_runtime_checks(dwc))
1292 return -EBUSY;
1293 break;
1294 case USB_DR_MODE_HOST:
1295 default:
1296 /* do nothing */
1297 break;
1298 }
1299
1300 pm_runtime_mark_last_busy(dev);
1301 pm_runtime_autosuspend(dev);
1302
1303 return 0;
1304}
1305#endif /* CONFIG_PM */
1306
1307#ifdef CONFIG_PM_SLEEP
1308static int dwc3_suspend(struct device *dev)
1309{
1310 struct dwc3 *dwc = dev_get_drvdata(dev);
1311 int ret;
1312
1313 ret = dwc3_suspend_common(dwc);
1314 if (ret)
1315 return ret;
1316
Sekhar Nori63444752015-08-31 21:09:08 +05301317 pinctrl_pm_select_sleep_state(dev);
1318
Felipe Balbi7415f172012-04-30 14:56:33 +03001319 return 0;
1320}
1321
1322static int dwc3_resume(struct device *dev)
1323{
1324 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301325 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001326
Sekhar Nori63444752015-08-31 21:09:08 +05301327 pinctrl_pm_select_default_state(dev);
1328
Felipe Balbifc8bb912016-05-16 13:14:48 +03001329 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001330 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001331 return ret;
1332
Felipe Balbi7415f172012-04-30 14:56:33 +03001333 pm_runtime_disable(dev);
1334 pm_runtime_set_active(dev);
1335 pm_runtime_enable(dev);
1336
1337 return 0;
1338}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001339#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001340
1341static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001342 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001343 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1344 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001345};
1346
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301347#ifdef CONFIG_OF
1348static const struct of_device_id of_dwc3_match[] = {
1349 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001350 .compatible = "snps,dwc3"
1351 },
1352 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301353 .compatible = "synopsys,dwc3"
1354 },
1355 { },
1356};
1357MODULE_DEVICE_TABLE(of, of_dwc3_match);
1358#endif
1359
Heikki Krogerus404905a2014-09-25 10:57:02 +03001360#ifdef CONFIG_ACPI
1361
1362#define ACPI_ID_INTEL_BSW "808622B7"
1363
1364static const struct acpi_device_id dwc3_acpi_match[] = {
1365 { ACPI_ID_INTEL_BSW, 0 },
1366 { },
1367};
1368MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1369#endif
1370
Felipe Balbi72246da2011-08-19 18:10:58 +03001371static struct platform_driver dwc3_driver = {
1372 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001373 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001374 .driver = {
1375 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301376 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001377 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001378 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001379 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001380};
1381
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001382module_platform_driver(dwc3_driver);
1383
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001384MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001385MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001386MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001387MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");