blob: ece2993d0478b84a641e4ae7d1911dcf9e648555 [file] [log] [blame]
Ralph Campbellf9315512010-05-23 21:44:54 -07001/*
2 * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
3 * All rights reserved.
4 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34/*
35 * This file contains all of the code that is specific to the
36 * QLogic_IB 7220 chip (except that specific to the SerDes)
37 */
38
39#include <linux/interrupt.h>
40#include <linux/pci.h>
41#include <linux/delay.h>
Paul Gortmakere4dd23d2011-05-27 15:35:46 -040042#include <linux/module.h>
Ralph Campbellf9315512010-05-23 21:44:54 -070043#include <linux/io.h>
44#include <rdma/ib_verbs.h>
45
46#include "qib.h"
47#include "qib_7220.h"
48
49static void qib_setup_7220_setextled(struct qib_pportdata *, u32);
50static void qib_7220_handle_hwerrors(struct qib_devdata *, char *, size_t);
51static void sendctrl_7220_mod(struct qib_pportdata *ppd, u32 op);
52static u32 qib_7220_iblink_state(u64);
53static u8 qib_7220_phys_portstate(u64);
54static void qib_sdma_update_7220_tail(struct qib_pportdata *, u16);
55static void qib_set_ib_7220_lstate(struct qib_pportdata *, u16, u16);
56
57/*
58 * This file contains almost all the chip-specific register information and
59 * access functions for the QLogic QLogic_IB 7220 PCI-Express chip, with the
60 * exception of SerDes support, which in in qib_sd7220.c.
61 */
62
63/* Below uses machine-generated qib_chipnum_regs.h file */
64#define KREG_IDX(regname) (QIB_7220_##regname##_OFFS / sizeof(u64))
65
66/* Use defines to tie machine-generated names to lower-case names */
67#define kr_control KREG_IDX(Control)
68#define kr_counterregbase KREG_IDX(CntrRegBase)
69#define kr_errclear KREG_IDX(ErrClear)
70#define kr_errmask KREG_IDX(ErrMask)
71#define kr_errstatus KREG_IDX(ErrStatus)
72#define kr_extctrl KREG_IDX(EXTCtrl)
73#define kr_extstatus KREG_IDX(EXTStatus)
74#define kr_gpio_clear KREG_IDX(GPIOClear)
75#define kr_gpio_mask KREG_IDX(GPIOMask)
76#define kr_gpio_out KREG_IDX(GPIOOut)
77#define kr_gpio_status KREG_IDX(GPIOStatus)
78#define kr_hrtbt_guid KREG_IDX(HRTBT_GUID)
79#define kr_hwdiagctrl KREG_IDX(HwDiagCtrl)
80#define kr_hwerrclear KREG_IDX(HwErrClear)
81#define kr_hwerrmask KREG_IDX(HwErrMask)
82#define kr_hwerrstatus KREG_IDX(HwErrStatus)
83#define kr_ibcctrl KREG_IDX(IBCCtrl)
84#define kr_ibcddrctrl KREG_IDX(IBCDDRCtrl)
85#define kr_ibcddrstatus KREG_IDX(IBCDDRStatus)
86#define kr_ibcstatus KREG_IDX(IBCStatus)
87#define kr_ibserdesctrl KREG_IDX(IBSerDesCtrl)
88#define kr_intclear KREG_IDX(IntClear)
89#define kr_intmask KREG_IDX(IntMask)
90#define kr_intstatus KREG_IDX(IntStatus)
91#define kr_ncmodectrl KREG_IDX(IBNCModeCtrl)
92#define kr_palign KREG_IDX(PageAlign)
93#define kr_partitionkey KREG_IDX(RcvPartitionKey)
94#define kr_portcnt KREG_IDX(PortCnt)
95#define kr_rcvbthqp KREG_IDX(RcvBTHQP)
96#define kr_rcvctrl KREG_IDX(RcvCtrl)
97#define kr_rcvegrbase KREG_IDX(RcvEgrBase)
98#define kr_rcvegrcnt KREG_IDX(RcvEgrCnt)
99#define kr_rcvhdrcnt KREG_IDX(RcvHdrCnt)
100#define kr_rcvhdrentsize KREG_IDX(RcvHdrEntSize)
101#define kr_rcvhdrsize KREG_IDX(RcvHdrSize)
102#define kr_rcvpktledcnt KREG_IDX(RcvPktLEDCnt)
103#define kr_rcvtidbase KREG_IDX(RcvTIDBase)
104#define kr_rcvtidcnt KREG_IDX(RcvTIDCnt)
105#define kr_revision KREG_IDX(Revision)
106#define kr_scratch KREG_IDX(Scratch)
107#define kr_sendbuffererror KREG_IDX(SendBufErr0)
108#define kr_sendctrl KREG_IDX(SendCtrl)
109#define kr_senddmabase KREG_IDX(SendDmaBase)
110#define kr_senddmabufmask0 KREG_IDX(SendDmaBufMask0)
111#define kr_senddmabufmask1 (KREG_IDX(SendDmaBufMask0) + 1)
112#define kr_senddmabufmask2 (KREG_IDX(SendDmaBufMask0) + 2)
113#define kr_senddmahead KREG_IDX(SendDmaHead)
114#define kr_senddmaheadaddr KREG_IDX(SendDmaHeadAddr)
115#define kr_senddmalengen KREG_IDX(SendDmaLenGen)
116#define kr_senddmastatus KREG_IDX(SendDmaStatus)
117#define kr_senddmatail KREG_IDX(SendDmaTail)
118#define kr_sendpioavailaddr KREG_IDX(SendBufAvailAddr)
119#define kr_sendpiobufbase KREG_IDX(SendBufBase)
120#define kr_sendpiobufcnt KREG_IDX(SendBufCnt)
121#define kr_sendpiosize KREG_IDX(SendBufSize)
122#define kr_sendregbase KREG_IDX(SendRegBase)
123#define kr_userregbase KREG_IDX(UserRegBase)
124#define kr_xgxs_cfg KREG_IDX(XGXSCfg)
125
126/* These must only be written via qib_write_kreg_ctxt() */
127#define kr_rcvhdraddr KREG_IDX(RcvHdrAddr0)
128#define kr_rcvhdrtailaddr KREG_IDX(RcvHdrTailAddr0)
129
130
131#define CREG_IDX(regname) ((QIB_7220_##regname##_OFFS - \
132 QIB_7220_LBIntCnt_OFFS) / sizeof(u64))
133
134#define cr_badformat CREG_IDX(RxVersionErrCnt)
135#define cr_erricrc CREG_IDX(RxICRCErrCnt)
136#define cr_errlink CREG_IDX(RxLinkMalformCnt)
137#define cr_errlpcrc CREG_IDX(RxLPCRCErrCnt)
138#define cr_errpkey CREG_IDX(RxPKeyMismatchCnt)
139#define cr_rcvflowctrl_err CREG_IDX(RxFlowCtrlViolCnt)
140#define cr_err_rlen CREG_IDX(RxLenErrCnt)
141#define cr_errslen CREG_IDX(TxLenErrCnt)
142#define cr_errtidfull CREG_IDX(RxTIDFullErrCnt)
143#define cr_errtidvalid CREG_IDX(RxTIDValidErrCnt)
144#define cr_errvcrc CREG_IDX(RxVCRCErrCnt)
145#define cr_ibstatuschange CREG_IDX(IBStatusChangeCnt)
146#define cr_lbint CREG_IDX(LBIntCnt)
147#define cr_invalidrlen CREG_IDX(RxMaxMinLenErrCnt)
148#define cr_invalidslen CREG_IDX(TxMaxMinLenErrCnt)
149#define cr_lbflowstall CREG_IDX(LBFlowStallCnt)
150#define cr_pktrcv CREG_IDX(RxDataPktCnt)
151#define cr_pktrcvflowctrl CREG_IDX(RxFlowPktCnt)
152#define cr_pktsend CREG_IDX(TxDataPktCnt)
153#define cr_pktsendflow CREG_IDX(TxFlowPktCnt)
154#define cr_portovfl CREG_IDX(RxP0HdrEgrOvflCnt)
155#define cr_rcvebp CREG_IDX(RxEBPCnt)
156#define cr_rcvovfl CREG_IDX(RxBufOvflCnt)
157#define cr_senddropped CREG_IDX(TxDroppedPktCnt)
158#define cr_sendstall CREG_IDX(TxFlowStallCnt)
159#define cr_sendunderrun CREG_IDX(TxUnderrunCnt)
160#define cr_wordrcv CREG_IDX(RxDwordCnt)
161#define cr_wordsend CREG_IDX(TxDwordCnt)
162#define cr_txunsupvl CREG_IDX(TxUnsupVLErrCnt)
163#define cr_rxdroppkt CREG_IDX(RxDroppedPktCnt)
164#define cr_iblinkerrrecov CREG_IDX(IBLinkErrRecoveryCnt)
165#define cr_iblinkdown CREG_IDX(IBLinkDownedCnt)
166#define cr_ibsymbolerr CREG_IDX(IBSymbolErrCnt)
167#define cr_vl15droppedpkt CREG_IDX(RxVL15DroppedPktCnt)
168#define cr_rxotherlocalphyerr CREG_IDX(RxOtherLocalPhyErrCnt)
169#define cr_excessbufferovfl CREG_IDX(ExcessBufferOvflCnt)
170#define cr_locallinkintegrityerr CREG_IDX(LocalLinkIntegrityErrCnt)
171#define cr_rxvlerr CREG_IDX(RxVlErrCnt)
172#define cr_rxdlidfltr CREG_IDX(RxDlidFltrCnt)
173#define cr_psstat CREG_IDX(PSStat)
174#define cr_psstart CREG_IDX(PSStart)
175#define cr_psinterval CREG_IDX(PSInterval)
176#define cr_psrcvdatacount CREG_IDX(PSRcvDataCount)
177#define cr_psrcvpktscount CREG_IDX(PSRcvPktsCount)
178#define cr_psxmitdatacount CREG_IDX(PSXmitDataCount)
179#define cr_psxmitpktscount CREG_IDX(PSXmitPktsCount)
180#define cr_psxmitwaitcount CREG_IDX(PSXmitWaitCount)
181#define cr_txsdmadesc CREG_IDX(TxSDmaDescCnt)
182#define cr_pcieretrydiag CREG_IDX(PcieRetryBufDiagQwordCnt)
183
184#define SYM_RMASK(regname, fldname) ((u64) \
185 QIB_7220_##regname##_##fldname##_RMASK)
186#define SYM_MASK(regname, fldname) ((u64) \
187 QIB_7220_##regname##_##fldname##_RMASK << \
188 QIB_7220_##regname##_##fldname##_LSB)
189#define SYM_LSB(regname, fldname) (QIB_7220_##regname##_##fldname##_LSB)
190#define SYM_FIELD(value, regname, fldname) ((u64) \
191 (((value) >> SYM_LSB(regname, fldname)) & \
192 SYM_RMASK(regname, fldname)))
193#define ERR_MASK(fldname) SYM_MASK(ErrMask, fldname##Mask)
194#define HWE_MASK(fldname) SYM_MASK(HwErrMask, fldname##Mask)
195
196/* ibcctrl bits */
197#define QLOGIC_IB_IBCC_LINKINITCMD_DISABLE 1
198/* cycle through TS1/TS2 till OK */
199#define QLOGIC_IB_IBCC_LINKINITCMD_POLL 2
200/* wait for TS1, then go on */
201#define QLOGIC_IB_IBCC_LINKINITCMD_SLEEP 3
202#define QLOGIC_IB_IBCC_LINKINITCMD_SHIFT 16
203
204#define QLOGIC_IB_IBCC_LINKCMD_DOWN 1 /* move to 0x11 */
205#define QLOGIC_IB_IBCC_LINKCMD_ARMED 2 /* move to 0x21 */
206#define QLOGIC_IB_IBCC_LINKCMD_ACTIVE 3 /* move to 0x31 */
207
208#define BLOB_7220_IBCHG 0x81
209
210/*
211 * We could have a single register get/put routine, that takes a group type,
212 * but this is somewhat clearer and cleaner. It also gives us some error
213 * checking. 64 bit register reads should always work, but are inefficient
214 * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
215 * so we use kreg32 wherever possible. User register and counter register
216 * reads are always 32 bit reads, so only one form of those routines.
217 */
218
219/**
220 * qib_read_ureg32 - read 32-bit virtualized per-context register
221 * @dd: device
222 * @regno: register number
223 * @ctxt: context number
224 *
225 * Return the contents of a register that is virtualized to be per context.
226 * Returns -1 on errors (not distinguishable from valid contents at
227 * runtime; we may add a separate error variable at some point).
228 */
229static inline u32 qib_read_ureg32(const struct qib_devdata *dd,
230 enum qib_ureg regno, int ctxt)
231{
232 if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
233 return 0;
234
235 if (dd->userbase)
236 return readl(regno + (u64 __iomem *)
237 ((char __iomem *)dd->userbase +
238 dd->ureg_align * ctxt));
239 else
240 return readl(regno + (u64 __iomem *)
241 (dd->uregbase +
242 (char __iomem *)dd->kregbase +
243 dd->ureg_align * ctxt));
244}
245
246/**
247 * qib_write_ureg - write 32-bit virtualized per-context register
248 * @dd: device
249 * @regno: register number
250 * @value: value
251 * @ctxt: context
252 *
253 * Write the contents of a register that is virtualized to be per context.
254 */
255static inline void qib_write_ureg(const struct qib_devdata *dd,
256 enum qib_ureg regno, u64 value, int ctxt)
257{
258 u64 __iomem *ubase;
259
260 if (dd->userbase)
261 ubase = (u64 __iomem *)
262 ((char __iomem *) dd->userbase +
263 dd->ureg_align * ctxt);
264 else
265 ubase = (u64 __iomem *)
266 (dd->uregbase +
267 (char __iomem *) dd->kregbase +
268 dd->ureg_align * ctxt);
269
270 if (dd->kregbase && (dd->flags & QIB_PRESENT))
271 writeq(value, &ubase[regno]);
272}
273
274/**
275 * qib_write_kreg_ctxt - write a device's per-ctxt 64-bit kernel register
276 * @dd: the qlogic_ib device
277 * @regno: the register number to write
278 * @ctxt: the context containing the register
279 * @value: the value to write
280 */
281static inline void qib_write_kreg_ctxt(const struct qib_devdata *dd,
282 const u16 regno, unsigned ctxt,
283 u64 value)
284{
285 qib_write_kreg(dd, regno + ctxt, value);
286}
287
288static inline void write_7220_creg(const struct qib_devdata *dd,
289 u16 regno, u64 value)
290{
291 if (dd->cspec->cregbase && (dd->flags & QIB_PRESENT))
292 writeq(value, &dd->cspec->cregbase[regno]);
293}
294
295static inline u64 read_7220_creg(const struct qib_devdata *dd, u16 regno)
296{
297 if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
298 return 0;
299 return readq(&dd->cspec->cregbase[regno]);
300}
301
302static inline u32 read_7220_creg32(const struct qib_devdata *dd, u16 regno)
303{
304 if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
305 return 0;
306 return readl(&dd->cspec->cregbase[regno]);
307}
308
309/* kr_revision bits */
310#define QLOGIC_IB_R_EMULATORREV_MASK ((1ULL << 22) - 1)
311#define QLOGIC_IB_R_EMULATORREV_SHIFT 40
312
313/* kr_control bits */
314#define QLOGIC_IB_C_RESET (1U << 7)
315
316/* kr_intstatus, kr_intclear, kr_intmask bits */
317#define QLOGIC_IB_I_RCVURG_MASK ((1ULL << 17) - 1)
318#define QLOGIC_IB_I_RCVURG_SHIFT 32
319#define QLOGIC_IB_I_RCVAVAIL_MASK ((1ULL << 17) - 1)
320#define QLOGIC_IB_I_RCVAVAIL_SHIFT 0
321#define QLOGIC_IB_I_SERDESTRIMDONE (1ULL << 27)
322
323#define QLOGIC_IB_C_FREEZEMODE 0x00000002
324#define QLOGIC_IB_C_LINKENABLE 0x00000004
325
326#define QLOGIC_IB_I_SDMAINT 0x8000000000000000ULL
327#define QLOGIC_IB_I_SDMADISABLED 0x4000000000000000ULL
328#define QLOGIC_IB_I_ERROR 0x0000000080000000ULL
329#define QLOGIC_IB_I_SPIOSENT 0x0000000040000000ULL
330#define QLOGIC_IB_I_SPIOBUFAVAIL 0x0000000020000000ULL
331#define QLOGIC_IB_I_GPIO 0x0000000010000000ULL
332
333/* variables for sanity checking interrupt and errors */
334#define QLOGIC_IB_I_BITSEXTANT \
335 (QLOGIC_IB_I_SDMAINT | QLOGIC_IB_I_SDMADISABLED | \
336 (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT) | \
337 (QLOGIC_IB_I_RCVAVAIL_MASK << \
338 QLOGIC_IB_I_RCVAVAIL_SHIFT) | \
339 QLOGIC_IB_I_ERROR | QLOGIC_IB_I_SPIOSENT | \
340 QLOGIC_IB_I_SPIOBUFAVAIL | QLOGIC_IB_I_GPIO | \
341 QLOGIC_IB_I_SERDESTRIMDONE)
342
343#define IB_HWE_BITSEXTANT \
344 (HWE_MASK(RXEMemParityErr) | \
345 HWE_MASK(TXEMemParityErr) | \
346 (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK << \
347 QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) | \
348 QLOGIC_IB_HWE_PCIE1PLLFAILED | \
349 QLOGIC_IB_HWE_PCIE0PLLFAILED | \
350 QLOGIC_IB_HWE_PCIEPOISONEDTLP | \
351 QLOGIC_IB_HWE_PCIECPLTIMEOUT | \
352 QLOGIC_IB_HWE_PCIEBUSPARITYXTLH | \
353 QLOGIC_IB_HWE_PCIEBUSPARITYXADM | \
354 QLOGIC_IB_HWE_PCIEBUSPARITYRADM | \
355 HWE_MASK(PowerOnBISTFailed) | \
356 QLOGIC_IB_HWE_COREPLL_FBSLIP | \
357 QLOGIC_IB_HWE_COREPLL_RFSLIP | \
358 QLOGIC_IB_HWE_SERDESPLLFAILED | \
359 HWE_MASK(IBCBusToSPCParityErr) | \
360 HWE_MASK(IBCBusFromSPCParityErr) | \
361 QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR | \
362 QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR | \
363 QLOGIC_IB_HWE_SDMAMEMREADERR | \
364 QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED | \
365 QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT | \
366 QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT | \
367 QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT | \
368 QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT | \
369 QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR | \
370 QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR | \
371 QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR | \
372 QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR)
373
374#define IB_E_BITSEXTANT \
375 (ERR_MASK(RcvFormatErr) | ERR_MASK(RcvVCRCErr) | \
376 ERR_MASK(RcvICRCErr) | ERR_MASK(RcvMinPktLenErr) | \
377 ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvLongPktLenErr) | \
378 ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvUnexpectedCharErr) | \
379 ERR_MASK(RcvUnsupportedVLErr) | ERR_MASK(RcvEBPErr) | \
380 ERR_MASK(RcvIBFlowErr) | ERR_MASK(RcvBadVersionErr) | \
381 ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) | \
382 ERR_MASK(RcvBadTidErr) | ERR_MASK(RcvHdrLenErr) | \
383 ERR_MASK(RcvHdrErr) | ERR_MASK(RcvIBLostLinkErr) | \
384 ERR_MASK(SendSpecialTriggerErr) | \
385 ERR_MASK(SDmaDisabledErr) | ERR_MASK(SendMinPktLenErr) | \
386 ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnderRunErr) | \
387 ERR_MASK(SendPktLenErr) | ERR_MASK(SendDroppedSmpPktErr) | \
388 ERR_MASK(SendDroppedDataPktErr) | \
389 ERR_MASK(SendPioArmLaunchErr) | \
390 ERR_MASK(SendUnexpectedPktNumErr) | \
391 ERR_MASK(SendUnsupportedVLErr) | ERR_MASK(SendBufMisuseErr) | \
392 ERR_MASK(SDmaGenMismatchErr) | ERR_MASK(SDmaOutOfBoundErr) | \
393 ERR_MASK(SDmaTailOutOfBoundErr) | ERR_MASK(SDmaBaseErr) | \
394 ERR_MASK(SDma1stDescErr) | ERR_MASK(SDmaRpyTagErr) | \
395 ERR_MASK(SDmaDwEnErr) | ERR_MASK(SDmaMissingDwErr) | \
396 ERR_MASK(SDmaUnexpDataErr) | \
397 ERR_MASK(IBStatusChanged) | ERR_MASK(InvalidAddrErr) | \
398 ERR_MASK(ResetNegated) | ERR_MASK(HardwareErr) | \
399 ERR_MASK(SDmaDescAddrMisalignErr) | \
400 ERR_MASK(InvalidEEPCmd))
401
402/* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
403#define QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK 0x00000000000000ffULL
404#define QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT 0
405#define QLOGIC_IB_HWE_PCIEPOISONEDTLP 0x0000000010000000ULL
406#define QLOGIC_IB_HWE_PCIECPLTIMEOUT 0x0000000020000000ULL
407#define QLOGIC_IB_HWE_PCIEBUSPARITYXTLH 0x0000000040000000ULL
408#define QLOGIC_IB_HWE_PCIEBUSPARITYXADM 0x0000000080000000ULL
409#define QLOGIC_IB_HWE_PCIEBUSPARITYRADM 0x0000000100000000ULL
410#define QLOGIC_IB_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
411#define QLOGIC_IB_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
412#define QLOGIC_IB_HWE_PCIE1PLLFAILED 0x0400000000000000ULL
413#define QLOGIC_IB_HWE_PCIE0PLLFAILED 0x0800000000000000ULL
414#define QLOGIC_IB_HWE_SERDESPLLFAILED 0x1000000000000000ULL
415/* specific to this chip */
416#define QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR 0x0000000000000040ULL
417#define QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR 0x0000000000000080ULL
418#define QLOGIC_IB_HWE_SDMAMEMREADERR 0x0000000010000000ULL
419#define QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED 0x2000000000000000ULL
420#define QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT 0x0100000000000000ULL
421#define QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT 0x0200000000000000ULL
422#define QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT 0x0400000000000000ULL
423#define QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT 0x0800000000000000ULL
424#define QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR 0x0000008000000000ULL
425#define QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR 0x0000004000000000ULL
426#define QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR 0x0000001000000000ULL
427#define QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR 0x0000002000000000ULL
428
429#define IBA7220_IBCC_LINKCMD_SHIFT 19
430
431/* kr_ibcddrctrl bits */
432#define IBA7220_IBC_DLIDLMC_MASK 0xFFFFFFFFUL
433#define IBA7220_IBC_DLIDLMC_SHIFT 32
434
435#define IBA7220_IBC_HRTBT_MASK (SYM_RMASK(IBCDDRCtrl, HRTBT_AUTO) | \
436 SYM_RMASK(IBCDDRCtrl, HRTBT_ENB))
437#define IBA7220_IBC_HRTBT_SHIFT SYM_LSB(IBCDDRCtrl, HRTBT_ENB)
438
439#define IBA7220_IBC_LANE_REV_SUPPORTED (1<<8)
440#define IBA7220_IBC_LREV_MASK 1
441#define IBA7220_IBC_LREV_SHIFT 8
442#define IBA7220_IBC_RXPOL_MASK 1
443#define IBA7220_IBC_RXPOL_SHIFT 7
444#define IBA7220_IBC_WIDTH_SHIFT 5
445#define IBA7220_IBC_WIDTH_MASK 0x3
446#define IBA7220_IBC_WIDTH_1X_ONLY (0 << IBA7220_IBC_WIDTH_SHIFT)
447#define IBA7220_IBC_WIDTH_4X_ONLY (1 << IBA7220_IBC_WIDTH_SHIFT)
448#define IBA7220_IBC_WIDTH_AUTONEG (2 << IBA7220_IBC_WIDTH_SHIFT)
449#define IBA7220_IBC_SPEED_AUTONEG (1 << 1)
450#define IBA7220_IBC_SPEED_SDR (1 << 2)
451#define IBA7220_IBC_SPEED_DDR (1 << 3)
452#define IBA7220_IBC_SPEED_AUTONEG_MASK (0x7 << 1)
453#define IBA7220_IBC_IBTA_1_2_MASK (1)
454
455/* kr_ibcddrstatus */
456/* link latency shift is 0, don't bother defining */
457#define IBA7220_DDRSTAT_LINKLAT_MASK 0x3ffffff
458
459/* kr_extstatus bits */
460#define QLOGIC_IB_EXTS_FREQSEL 0x2
461#define QLOGIC_IB_EXTS_SERDESSEL 0x4
462#define QLOGIC_IB_EXTS_MEMBIST_ENDTEST 0x0000000000004000
463#define QLOGIC_IB_EXTS_MEMBIST_DISABLED 0x0000000000008000
464
465/* kr_xgxsconfig bits */
466#define QLOGIC_IB_XGXS_RESET 0x5ULL
467#define QLOGIC_IB_XGXS_FC_SAFE (1ULL << 63)
468
469/* kr_rcvpktledcnt */
470#define IBA7220_LEDBLINK_ON_SHIFT 32 /* 4ns period on after packet */
471#define IBA7220_LEDBLINK_OFF_SHIFT 0 /* 4ns period off before next on */
472
473#define _QIB_GPIO_SDA_NUM 1
474#define _QIB_GPIO_SCL_NUM 0
475#define QIB_TWSI_EEPROM_DEV 0xA2 /* All Production 7220 cards. */
476#define QIB_TWSI_TEMP_DEV 0x98
477
478/* HW counter clock is at 4nsec */
479#define QIB_7220_PSXMITWAIT_CHECK_RATE 4000
480
481#define IBA7220_R_INTRAVAIL_SHIFT 17
482#define IBA7220_R_PKEY_DIS_SHIFT 34
483#define IBA7220_R_TAILUPD_SHIFT 35
484#define IBA7220_R_CTXTCFG_SHIFT 36
485
486#define IBA7220_HDRHEAD_PKTINT_SHIFT 32 /* interrupt cnt in upper 32 bits */
487
488/*
489 * the size bits give us 2^N, in KB units. 0 marks as invalid,
490 * and 7 is reserved. We currently use only 2KB and 4KB
491 */
492#define IBA7220_TID_SZ_SHIFT 37 /* shift to 3bit size selector */
493#define IBA7220_TID_SZ_2K (1UL << IBA7220_TID_SZ_SHIFT) /* 2KB */
494#define IBA7220_TID_SZ_4K (2UL << IBA7220_TID_SZ_SHIFT) /* 4KB */
495#define IBA7220_TID_PA_SHIFT 11U /* TID addr in chip stored w/o low bits */
496#define PBC_7220_VL15_SEND (1ULL << 63) /* pbc; VL15, no credit check */
497#define PBC_7220_VL15_SEND_CTRL (1ULL << 31) /* control version of same */
498
499#define AUTONEG_TRIES 5 /* sequential retries to negotiate DDR */
500
501/* packet rate matching delay multiplier */
502static u8 rate_to_delay[2][2] = {
503 /* 1x, 4x */
504 { 8, 2 }, /* SDR */
505 { 4, 1 } /* DDR */
506};
507
508static u8 ib_rate_to_delay[IB_RATE_120_GBPS + 1] = {
509 [IB_RATE_2_5_GBPS] = 8,
510 [IB_RATE_5_GBPS] = 4,
511 [IB_RATE_10_GBPS] = 2,
512 [IB_RATE_20_GBPS] = 1
513};
514
515#define IBA7220_LINKSPEED_SHIFT SYM_LSB(IBCStatus, LinkSpeedActive)
516#define IBA7220_LINKWIDTH_SHIFT SYM_LSB(IBCStatus, LinkWidthActive)
517
518/* link training states, from IBC */
519#define IB_7220_LT_STATE_DISABLED 0x00
520#define IB_7220_LT_STATE_LINKUP 0x01
521#define IB_7220_LT_STATE_POLLACTIVE 0x02
522#define IB_7220_LT_STATE_POLLQUIET 0x03
523#define IB_7220_LT_STATE_SLEEPDELAY 0x04
524#define IB_7220_LT_STATE_SLEEPQUIET 0x05
525#define IB_7220_LT_STATE_CFGDEBOUNCE 0x08
526#define IB_7220_LT_STATE_CFGRCVFCFG 0x09
527#define IB_7220_LT_STATE_CFGWAITRMT 0x0a
528#define IB_7220_LT_STATE_CFGIDLE 0x0b
529#define IB_7220_LT_STATE_RECOVERRETRAIN 0x0c
530#define IB_7220_LT_STATE_RECOVERWAITRMT 0x0e
531#define IB_7220_LT_STATE_RECOVERIDLE 0x0f
532
533/* link state machine states from IBC */
534#define IB_7220_L_STATE_DOWN 0x0
535#define IB_7220_L_STATE_INIT 0x1
536#define IB_7220_L_STATE_ARM 0x2
537#define IB_7220_L_STATE_ACTIVE 0x3
538#define IB_7220_L_STATE_ACT_DEFER 0x4
539
540static const u8 qib_7220_physportstate[0x20] = {
541 [IB_7220_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED,
542 [IB_7220_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP,
543 [IB_7220_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL,
544 [IB_7220_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL,
545 [IB_7220_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP,
546 [IB_7220_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP,
547 [IB_7220_LT_STATE_CFGDEBOUNCE] =
548 IB_PHYSPORTSTATE_CFG_TRAIN,
549 [IB_7220_LT_STATE_CFGRCVFCFG] =
550 IB_PHYSPORTSTATE_CFG_TRAIN,
551 [IB_7220_LT_STATE_CFGWAITRMT] =
552 IB_PHYSPORTSTATE_CFG_TRAIN,
553 [IB_7220_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_TRAIN,
554 [IB_7220_LT_STATE_RECOVERRETRAIN] =
555 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
556 [IB_7220_LT_STATE_RECOVERWAITRMT] =
557 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
558 [IB_7220_LT_STATE_RECOVERIDLE] =
559 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
560 [0x10] = IB_PHYSPORTSTATE_CFG_TRAIN,
561 [0x11] = IB_PHYSPORTSTATE_CFG_TRAIN,
562 [0x12] = IB_PHYSPORTSTATE_CFG_TRAIN,
563 [0x13] = IB_PHYSPORTSTATE_CFG_TRAIN,
564 [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN,
565 [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN,
566 [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN,
567 [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN
568};
569
570int qib_special_trigger;
571module_param_named(special_trigger, qib_special_trigger, int, S_IRUGO);
572MODULE_PARM_DESC(special_trigger, "Enable SpecialTrigger arm/launch");
573
574#define IBCBUSFRSPCPARITYERR HWE_MASK(IBCBusFromSPCParityErr)
575#define IBCBUSTOSPCPARITYERR HWE_MASK(IBCBusToSPCParityErr)
576
577#define SYM_MASK_BIT(regname, fldname, bit) ((u64) \
578 (1ULL << (SYM_LSB(regname, fldname) + (bit))))
579
580#define TXEMEMPARITYERR_PIOBUF \
581 SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 0)
582#define TXEMEMPARITYERR_PIOPBC \
583 SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 1)
584#define TXEMEMPARITYERR_PIOLAUNCHFIFO \
585 SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 2)
586
587#define RXEMEMPARITYERR_RCVBUF \
588 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 0)
589#define RXEMEMPARITYERR_LOOKUPQ \
590 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 1)
591#define RXEMEMPARITYERR_EXPTID \
592 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 2)
593#define RXEMEMPARITYERR_EAGERTID \
594 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 3)
595#define RXEMEMPARITYERR_FLAGBUF \
596 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 4)
597#define RXEMEMPARITYERR_DATAINFO \
598 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 5)
599#define RXEMEMPARITYERR_HDRINFO \
600 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 6)
601
602/* 7220 specific hardware errors... */
603static const struct qib_hwerror_msgs qib_7220_hwerror_msgs[] = {
604 /* generic hardware errors */
605 QLOGIC_IB_HWE_MSG(IBCBUSFRSPCPARITYERR, "QIB2IB Parity"),
606 QLOGIC_IB_HWE_MSG(IBCBUSTOSPCPARITYERR, "IB2QIB Parity"),
607
608 QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOBUF,
609 "TXE PIOBUF Memory Parity"),
610 QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOPBC,
611 "TXE PIOPBC Memory Parity"),
612 QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOLAUNCHFIFO,
613 "TXE PIOLAUNCHFIFO Memory Parity"),
614
615 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_RCVBUF,
616 "RXE RCVBUF Memory Parity"),
617 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_LOOKUPQ,
618 "RXE LOOKUPQ Memory Parity"),
619 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EAGERTID,
620 "RXE EAGERTID Memory Parity"),
621 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EXPTID,
622 "RXE EXPTID Memory Parity"),
623 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_FLAGBUF,
624 "RXE FLAGBUF Memory Parity"),
625 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_DATAINFO,
626 "RXE DATAINFO Memory Parity"),
627 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_HDRINFO,
628 "RXE HDRINFO Memory Parity"),
629
630 /* chip-specific hardware errors */
631 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEPOISONEDTLP,
632 "PCIe Poisoned TLP"),
633 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLTIMEOUT,
634 "PCIe completion timeout"),
635 /*
636 * In practice, it's unlikely wthat we'll see PCIe PLL, or bus
637 * parity or memory parity error failures, because most likely we
638 * won't be able to talk to the core of the chip. Nonetheless, we
639 * might see them, if they are in parts of the PCIe core that aren't
640 * essential.
641 */
642 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE1PLLFAILED,
643 "PCIePLL1"),
644 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE0PLLFAILED,
645 "PCIePLL0"),
646 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXTLH,
647 "PCIe XTLH core parity"),
648 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXADM,
649 "PCIe ADM TX core parity"),
650 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYRADM,
651 "PCIe ADM RX core parity"),
652 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SERDESPLLFAILED,
653 "SerDes PLL"),
654 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR,
655 "PCIe cpl header queue"),
656 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR,
657 "PCIe cpl data queue"),
658 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SDMAMEMREADERR,
659 "Send DMA memory read"),
660 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED,
661 "uC PLL clock not locked"),
662 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT,
663 "PCIe serdes Q0 no clock"),
664 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT,
665 "PCIe serdes Q1 no clock"),
666 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT,
667 "PCIe serdes Q2 no clock"),
668 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT,
669 "PCIe serdes Q3 no clock"),
670 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR,
671 "DDS RXEQ memory parity"),
672 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR,
673 "IB uC memory parity"),
674 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR,
675 "PCIe uC oct0 memory parity"),
676 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR,
677 "PCIe uC oct1 memory parity"),
678};
679
680#define RXE_PARITY (RXEMEMPARITYERR_EAGERTID|RXEMEMPARITYERR_EXPTID)
681
682#define QLOGIC_IB_E_PKTERRS (\
683 ERR_MASK(SendPktLenErr) | \
684 ERR_MASK(SendDroppedDataPktErr) | \
685 ERR_MASK(RcvVCRCErr) | \
686 ERR_MASK(RcvICRCErr) | \
687 ERR_MASK(RcvShortPktLenErr) | \
688 ERR_MASK(RcvEBPErr))
689
690/* Convenience for decoding Send DMA errors */
691#define QLOGIC_IB_E_SDMAERRS ( \
692 ERR_MASK(SDmaGenMismatchErr) | \
693 ERR_MASK(SDmaOutOfBoundErr) | \
694 ERR_MASK(SDmaTailOutOfBoundErr) | ERR_MASK(SDmaBaseErr) | \
695 ERR_MASK(SDma1stDescErr) | ERR_MASK(SDmaRpyTagErr) | \
696 ERR_MASK(SDmaDwEnErr) | ERR_MASK(SDmaMissingDwErr) | \
697 ERR_MASK(SDmaUnexpDataErr) | \
698 ERR_MASK(SDmaDescAddrMisalignErr) | \
699 ERR_MASK(SDmaDisabledErr) | \
700 ERR_MASK(SendBufMisuseErr))
701
702/* These are all rcv-related errors which we want to count for stats */
703#define E_SUM_PKTERRS \
704 (ERR_MASK(RcvHdrLenErr) | ERR_MASK(RcvBadTidErr) | \
705 ERR_MASK(RcvBadVersionErr) | ERR_MASK(RcvHdrErr) | \
706 ERR_MASK(RcvLongPktLenErr) | ERR_MASK(RcvShortPktLenErr) | \
707 ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
708 ERR_MASK(RcvFormatErr) | ERR_MASK(RcvUnsupportedVLErr) | \
709 ERR_MASK(RcvUnexpectedCharErr) | ERR_MASK(RcvEBPErr))
710
711/* These are all send-related errors which we want to count for stats */
712#define E_SUM_ERRS \
713 (ERR_MASK(SendPioArmLaunchErr) | ERR_MASK(SendUnexpectedPktNumErr) | \
714 ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
715 ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnsupportedVLErr) | \
716 ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
717 ERR_MASK(InvalidAddrErr))
718
719/*
720 * this is similar to E_SUM_ERRS, but can't ignore armlaunch, don't ignore
721 * errors not related to freeze and cancelling buffers. Can't ignore
722 * armlaunch because could get more while still cleaning up, and need
723 * to cancel those as they happen.
724 */
725#define E_SPKT_ERRS_IGNORE \
726 (ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
727 ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendMinPktLenErr) | \
728 ERR_MASK(SendPktLenErr))
729
730/*
731 * these are errors that can occur when the link changes state while
732 * a packet is being sent or received. This doesn't cover things
733 * like EBP or VCRC that can be the result of a sending having the
734 * link change state, so we receive a "known bad" packet.
735 */
736#define E_SUM_LINK_PKTERRS \
737 (ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
738 ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
739 ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
740 ERR_MASK(RcvUnexpectedCharErr))
741
742static void autoneg_7220_work(struct work_struct *);
743static u32 __iomem *qib_7220_getsendbuf(struct qib_pportdata *, u64, u32 *);
744
745/*
746 * Called when we might have an error that is specific to a particular
747 * PIO buffer, and may need to cancel that buffer, so it can be re-used.
748 * because we don't need to force the update of pioavail.
749 */
750static void qib_disarm_7220_senderrbufs(struct qib_pportdata *ppd)
751{
752 unsigned long sbuf[3];
753 struct qib_devdata *dd = ppd->dd;
754
755 /*
756 * It's possible that sendbuffererror could have bits set; might
757 * have already done this as a result of hardware error handling.
758 */
759 /* read these before writing errorclear */
760 sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror);
761 sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1);
762 sbuf[2] = qib_read_kreg64(dd, kr_sendbuffererror + 2);
763
764 if (sbuf[0] || sbuf[1] || sbuf[2])
765 qib_disarm_piobufs_set(dd, sbuf,
766 dd->piobcnt2k + dd->piobcnt4k);
767}
768
769static void qib_7220_txe_recover(struct qib_devdata *dd)
770{
771 qib_devinfo(dd->pcidev, "Recovering from TXE PIO parity error\n");
772 qib_disarm_7220_senderrbufs(dd->pport);
773}
774
775/*
776 * This is called with interrupts disabled and sdma_lock held.
777 */
778static void qib_7220_sdma_sendctrl(struct qib_pportdata *ppd, unsigned op)
779{
780 struct qib_devdata *dd = ppd->dd;
781 u64 set_sendctrl = 0;
782 u64 clr_sendctrl = 0;
783
784 if (op & QIB_SDMA_SENDCTRL_OP_ENABLE)
785 set_sendctrl |= SYM_MASK(SendCtrl, SDmaEnable);
786 else
787 clr_sendctrl |= SYM_MASK(SendCtrl, SDmaEnable);
788
789 if (op & QIB_SDMA_SENDCTRL_OP_INTENABLE)
790 set_sendctrl |= SYM_MASK(SendCtrl, SDmaIntEnable);
791 else
792 clr_sendctrl |= SYM_MASK(SendCtrl, SDmaIntEnable);
793
794 if (op & QIB_SDMA_SENDCTRL_OP_HALT)
795 set_sendctrl |= SYM_MASK(SendCtrl, SDmaHalt);
796 else
797 clr_sendctrl |= SYM_MASK(SendCtrl, SDmaHalt);
798
799 spin_lock(&dd->sendctrl_lock);
800
801 dd->sendctrl |= set_sendctrl;
802 dd->sendctrl &= ~clr_sendctrl;
803
804 qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
805 qib_write_kreg(dd, kr_scratch, 0);
806
807 spin_unlock(&dd->sendctrl_lock);
808}
809
810static void qib_decode_7220_sdma_errs(struct qib_pportdata *ppd,
811 u64 err, char *buf, size_t blen)
812{
813 static const struct {
814 u64 err;
815 const char *msg;
816 } errs[] = {
817 { ERR_MASK(SDmaGenMismatchErr),
818 "SDmaGenMismatch" },
819 { ERR_MASK(SDmaOutOfBoundErr),
820 "SDmaOutOfBound" },
821 { ERR_MASK(SDmaTailOutOfBoundErr),
822 "SDmaTailOutOfBound" },
823 { ERR_MASK(SDmaBaseErr),
824 "SDmaBase" },
825 { ERR_MASK(SDma1stDescErr),
826 "SDma1stDesc" },
827 { ERR_MASK(SDmaRpyTagErr),
828 "SDmaRpyTag" },
829 { ERR_MASK(SDmaDwEnErr),
830 "SDmaDwEn" },
831 { ERR_MASK(SDmaMissingDwErr),
832 "SDmaMissingDw" },
833 { ERR_MASK(SDmaUnexpDataErr),
834 "SDmaUnexpData" },
835 { ERR_MASK(SDmaDescAddrMisalignErr),
836 "SDmaDescAddrMisalign" },
837 { ERR_MASK(SendBufMisuseErr),
838 "SendBufMisuse" },
839 { ERR_MASK(SDmaDisabledErr),
840 "SDmaDisabled" },
841 };
842 int i;
843 size_t bidx = 0;
844
845 for (i = 0; i < ARRAY_SIZE(errs); i++) {
846 if (err & errs[i].err)
847 bidx += scnprintf(buf + bidx, blen - bidx,
848 "%s ", errs[i].msg);
849 }
850}
851
852/*
853 * This is called as part of link down clean up so disarm and flush
854 * all send buffers so that SMP packets can be sent.
855 */
856static void qib_7220_sdma_hw_clean_up(struct qib_pportdata *ppd)
857{
858 /* This will trigger the Abort interrupt */
859 sendctrl_7220_mod(ppd, QIB_SENDCTRL_DISARM_ALL | QIB_SENDCTRL_FLUSH |
860 QIB_SENDCTRL_AVAIL_BLIP);
861 ppd->dd->upd_pio_shadow = 1; /* update our idea of what's busy */
862}
863
864static void qib_sdma_7220_setlengen(struct qib_pportdata *ppd)
865{
866 /*
867 * Set SendDmaLenGen and clear and set
868 * the MSB of the generation count to enable generation checking
869 * and load the internal generation counter.
870 */
871 qib_write_kreg(ppd->dd, kr_senddmalengen, ppd->sdma_descq_cnt);
872 qib_write_kreg(ppd->dd, kr_senddmalengen,
873 ppd->sdma_descq_cnt |
874 (1ULL << QIB_7220_SendDmaLenGen_Generation_MSB));
875}
876
877static void qib_7220_sdma_hw_start_up(struct qib_pportdata *ppd)
878{
879 qib_sdma_7220_setlengen(ppd);
880 qib_sdma_update_7220_tail(ppd, 0); /* Set SendDmaTail */
881 ppd->sdma_head_dma[0] = 0;
882}
883
884#define DISABLES_SDMA ( \
885 ERR_MASK(SDmaDisabledErr) | \
886 ERR_MASK(SDmaBaseErr) | \
887 ERR_MASK(SDmaTailOutOfBoundErr) | \
888 ERR_MASK(SDmaOutOfBoundErr) | \
889 ERR_MASK(SDma1stDescErr) | \
890 ERR_MASK(SDmaRpyTagErr) | \
891 ERR_MASK(SDmaGenMismatchErr) | \
892 ERR_MASK(SDmaDescAddrMisalignErr) | \
893 ERR_MASK(SDmaMissingDwErr) | \
894 ERR_MASK(SDmaDwEnErr))
895
896static void sdma_7220_errors(struct qib_pportdata *ppd, u64 errs)
897{
898 unsigned long flags;
899 struct qib_devdata *dd = ppd->dd;
900 char *msg;
901
902 errs &= QLOGIC_IB_E_SDMAERRS;
903
904 msg = dd->cspec->sdmamsgbuf;
Mike Marciniszyn041af0b2015-01-16 10:50:32 -0500905 qib_decode_7220_sdma_errs(ppd, errs, msg,
906 sizeof(dd->cspec->sdmamsgbuf));
Ralph Campbellf9315512010-05-23 21:44:54 -0700907 spin_lock_irqsave(&ppd->sdma_lock, flags);
908
909 if (errs & ERR_MASK(SendBufMisuseErr)) {
910 unsigned long sbuf[3];
911
912 sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror);
913 sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1);
914 sbuf[2] = qib_read_kreg64(dd, kr_sendbuffererror + 2);
915
916 qib_dev_err(ppd->dd,
917 "IB%u:%u SendBufMisuse: %04lx %016lx %016lx\n",
918 ppd->dd->unit, ppd->port, sbuf[2], sbuf[1],
919 sbuf[0]);
920 }
921
922 if (errs & ERR_MASK(SDmaUnexpDataErr))
923 qib_dev_err(dd, "IB%u:%u SDmaUnexpData\n", ppd->dd->unit,
924 ppd->port);
925
926 switch (ppd->sdma_state.current_state) {
927 case qib_sdma_state_s00_hw_down:
928 /* not expecting any interrupts */
929 break;
930
931 case qib_sdma_state_s10_hw_start_up_wait:
932 /* handled in intr path */
933 break;
934
935 case qib_sdma_state_s20_idle:
936 /* not expecting any interrupts */
937 break;
938
939 case qib_sdma_state_s30_sw_clean_up_wait:
940 /* not expecting any interrupts */
941 break;
942
943 case qib_sdma_state_s40_hw_clean_up_wait:
944 if (errs & ERR_MASK(SDmaDisabledErr))
945 __qib_sdma_process_event(ppd,
946 qib_sdma_event_e50_hw_cleaned);
947 break;
948
949 case qib_sdma_state_s50_hw_halt_wait:
950 /* handled in intr path */
951 break;
952
953 case qib_sdma_state_s99_running:
954 if (errs & DISABLES_SDMA)
955 __qib_sdma_process_event(ppd,
956 qib_sdma_event_e7220_err_halted);
957 break;
958 }
959
960 spin_unlock_irqrestore(&ppd->sdma_lock, flags);
961}
962
963/*
964 * Decode the error status into strings, deciding whether to always
965 * print * it or not depending on "normal packet errors" vs everything
966 * else. Return 1 if "real" errors, otherwise 0 if only packet
967 * errors, so caller can decide what to print with the string.
968 */
969static int qib_decode_7220_err(struct qib_devdata *dd, char *buf, size_t blen,
970 u64 err)
971{
972 int iserr = 1;
973
974 *buf = '\0';
975 if (err & QLOGIC_IB_E_PKTERRS) {
976 if (!(err & ~QLOGIC_IB_E_PKTERRS))
977 iserr = 0;
978 if ((err & ERR_MASK(RcvICRCErr)) &&
979 !(err & (ERR_MASK(RcvVCRCErr) | ERR_MASK(RcvEBPErr))))
980 strlcat(buf, "CRC ", blen);
981 if (!iserr)
982 goto done;
983 }
984 if (err & ERR_MASK(RcvHdrLenErr))
985 strlcat(buf, "rhdrlen ", blen);
986 if (err & ERR_MASK(RcvBadTidErr))
987 strlcat(buf, "rbadtid ", blen);
988 if (err & ERR_MASK(RcvBadVersionErr))
989 strlcat(buf, "rbadversion ", blen);
990 if (err & ERR_MASK(RcvHdrErr))
991 strlcat(buf, "rhdr ", blen);
992 if (err & ERR_MASK(SendSpecialTriggerErr))
993 strlcat(buf, "sendspecialtrigger ", blen);
994 if (err & ERR_MASK(RcvLongPktLenErr))
995 strlcat(buf, "rlongpktlen ", blen);
996 if (err & ERR_MASK(RcvMaxPktLenErr))
997 strlcat(buf, "rmaxpktlen ", blen);
998 if (err & ERR_MASK(RcvMinPktLenErr))
999 strlcat(buf, "rminpktlen ", blen);
1000 if (err & ERR_MASK(SendMinPktLenErr))
1001 strlcat(buf, "sminpktlen ", blen);
1002 if (err & ERR_MASK(RcvFormatErr))
1003 strlcat(buf, "rformaterr ", blen);
1004 if (err & ERR_MASK(RcvUnsupportedVLErr))
1005 strlcat(buf, "runsupvl ", blen);
1006 if (err & ERR_MASK(RcvUnexpectedCharErr))
1007 strlcat(buf, "runexpchar ", blen);
1008 if (err & ERR_MASK(RcvIBFlowErr))
1009 strlcat(buf, "ribflow ", blen);
1010 if (err & ERR_MASK(SendUnderRunErr))
1011 strlcat(buf, "sunderrun ", blen);
1012 if (err & ERR_MASK(SendPioArmLaunchErr))
1013 strlcat(buf, "spioarmlaunch ", blen);
1014 if (err & ERR_MASK(SendUnexpectedPktNumErr))
1015 strlcat(buf, "sunexperrpktnum ", blen);
1016 if (err & ERR_MASK(SendDroppedSmpPktErr))
1017 strlcat(buf, "sdroppedsmppkt ", blen);
1018 if (err & ERR_MASK(SendMaxPktLenErr))
1019 strlcat(buf, "smaxpktlen ", blen);
1020 if (err & ERR_MASK(SendUnsupportedVLErr))
1021 strlcat(buf, "sunsupVL ", blen);
1022 if (err & ERR_MASK(InvalidAddrErr))
1023 strlcat(buf, "invalidaddr ", blen);
1024 if (err & ERR_MASK(RcvEgrFullErr))
1025 strlcat(buf, "rcvegrfull ", blen);
1026 if (err & ERR_MASK(RcvHdrFullErr))
1027 strlcat(buf, "rcvhdrfull ", blen);
1028 if (err & ERR_MASK(IBStatusChanged))
1029 strlcat(buf, "ibcstatuschg ", blen);
1030 if (err & ERR_MASK(RcvIBLostLinkErr))
1031 strlcat(buf, "riblostlink ", blen);
1032 if (err & ERR_MASK(HardwareErr))
1033 strlcat(buf, "hardware ", blen);
1034 if (err & ERR_MASK(ResetNegated))
1035 strlcat(buf, "reset ", blen);
1036 if (err & QLOGIC_IB_E_SDMAERRS)
1037 qib_decode_7220_sdma_errs(dd->pport, err, buf, blen);
1038 if (err & ERR_MASK(InvalidEEPCmd))
1039 strlcat(buf, "invalideepromcmd ", blen);
1040done:
1041 return iserr;
1042}
1043
1044static void reenable_7220_chase(unsigned long opaque)
1045{
1046 struct qib_pportdata *ppd = (struct qib_pportdata *)opaque;
1047 ppd->cpspec->chase_timer.expires = 0;
1048 qib_set_ib_7220_lstate(ppd, QLOGIC_IB_IBCC_LINKCMD_DOWN,
1049 QLOGIC_IB_IBCC_LINKINITCMD_POLL);
1050}
1051
1052static void handle_7220_chase(struct qib_pportdata *ppd, u64 ibcst)
1053{
1054 u8 ibclt;
Mike Marciniszyn8482d5d2011-11-09 13:36:08 -05001055 unsigned long tnow;
Ralph Campbellf9315512010-05-23 21:44:54 -07001056
1057 ibclt = (u8)SYM_FIELD(ibcst, IBCStatus, LinkTrainingState);
1058
1059 /*
1060 * Detect and handle the state chase issue, where we can
1061 * get stuck if we are unlucky on timing on both sides of
1062 * the link. If we are, we disable, set a timer, and
1063 * then re-enable.
1064 */
1065 switch (ibclt) {
1066 case IB_7220_LT_STATE_CFGRCVFCFG:
1067 case IB_7220_LT_STATE_CFGWAITRMT:
1068 case IB_7220_LT_STATE_TXREVLANES:
1069 case IB_7220_LT_STATE_CFGENH:
Mike Marciniszyn8482d5d2011-11-09 13:36:08 -05001070 tnow = jiffies;
Ralph Campbellf9315512010-05-23 21:44:54 -07001071 if (ppd->cpspec->chase_end &&
Mike Marciniszyn8482d5d2011-11-09 13:36:08 -05001072 time_after(tnow, ppd->cpspec->chase_end)) {
Ralph Campbellf9315512010-05-23 21:44:54 -07001073 ppd->cpspec->chase_end = 0;
1074 qib_set_ib_7220_lstate(ppd,
1075 QLOGIC_IB_IBCC_LINKCMD_DOWN,
1076 QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
1077 ppd->cpspec->chase_timer.expires = jiffies +
1078 QIB_CHASE_DIS_TIME;
1079 add_timer(&ppd->cpspec->chase_timer);
1080 } else if (!ppd->cpspec->chase_end)
1081 ppd->cpspec->chase_end = tnow + QIB_CHASE_TIME;
1082 break;
1083
1084 default:
1085 ppd->cpspec->chase_end = 0;
1086 break;
1087 }
1088}
1089
1090static void handle_7220_errors(struct qib_devdata *dd, u64 errs)
1091{
1092 char *msg;
1093 u64 ignore_this_time = 0;
1094 u64 iserr = 0;
1095 int log_idx;
1096 struct qib_pportdata *ppd = dd->pport;
1097 u64 mask;
1098
1099 /* don't report errors that are masked */
1100 errs &= dd->cspec->errormask;
1101 msg = dd->cspec->emsgbuf;
1102
1103 /* do these first, they are most important */
1104 if (errs & ERR_MASK(HardwareErr))
Mike Marciniszyn041af0b2015-01-16 10:50:32 -05001105 qib_7220_handle_hwerrors(dd, msg, sizeof(dd->cspec->emsgbuf));
Ralph Campbellf9315512010-05-23 21:44:54 -07001106 else
1107 for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx)
1108 if (errs & dd->eep_st_masks[log_idx].errs_to_log)
1109 qib_inc_eeprom_err(dd, log_idx, 1);
1110
1111 if (errs & QLOGIC_IB_E_SDMAERRS)
1112 sdma_7220_errors(ppd, errs);
1113
1114 if (errs & ~IB_E_BITSEXTANT)
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001115 qib_dev_err(dd,
1116 "error interrupt with unknown errors %llx set\n",
1117 (unsigned long long) (errs & ~IB_E_BITSEXTANT));
Ralph Campbellf9315512010-05-23 21:44:54 -07001118
1119 if (errs & E_SUM_ERRS) {
1120 qib_disarm_7220_senderrbufs(ppd);
1121 if ((errs & E_SUM_LINK_PKTERRS) &&
1122 !(ppd->lflags & QIBL_LINKACTIVE)) {
1123 /*
1124 * This can happen when trying to bring the link
1125 * up, but the IB link changes state at the "wrong"
1126 * time. The IB logic then complains that the packet
1127 * isn't valid. We don't want to confuse people, so
1128 * we just don't print them, except at debug
1129 */
1130 ignore_this_time = errs & E_SUM_LINK_PKTERRS;
1131 }
1132 } else if ((errs & E_SUM_LINK_PKTERRS) &&
1133 !(ppd->lflags & QIBL_LINKACTIVE)) {
1134 /*
1135 * This can happen when SMA is trying to bring the link
1136 * up, but the IB link changes state at the "wrong" time.
1137 * The IB logic then complains that the packet isn't
1138 * valid. We don't want to confuse people, so we just
1139 * don't print them, except at debug
1140 */
1141 ignore_this_time = errs & E_SUM_LINK_PKTERRS;
1142 }
1143
1144 qib_write_kreg(dd, kr_errclear, errs);
1145
1146 errs &= ~ignore_this_time;
1147 if (!errs)
1148 goto done;
1149
1150 /*
1151 * The ones we mask off are handled specially below
1152 * or above. Also mask SDMADISABLED by default as it
1153 * is too chatty.
1154 */
1155 mask = ERR_MASK(IBStatusChanged) |
1156 ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) |
1157 ERR_MASK(HardwareErr) | ERR_MASK(SDmaDisabledErr);
1158
Mike Marciniszyn041af0b2015-01-16 10:50:32 -05001159 qib_decode_7220_err(dd, msg, sizeof(dd->cspec->emsgbuf), errs & ~mask);
Ralph Campbellf9315512010-05-23 21:44:54 -07001160
1161 if (errs & E_SUM_PKTERRS)
1162 qib_stats.sps_rcverrs++;
1163 if (errs & E_SUM_ERRS)
1164 qib_stats.sps_txerrs++;
1165 iserr = errs & ~(E_SUM_PKTERRS | QLOGIC_IB_E_PKTERRS |
1166 ERR_MASK(SDmaDisabledErr));
1167
1168 if (errs & ERR_MASK(IBStatusChanged)) {
1169 u64 ibcs;
1170
1171 ibcs = qib_read_kreg64(dd, kr_ibcstatus);
1172 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
1173 handle_7220_chase(ppd, ibcs);
1174
1175 /* Update our picture of width and speed from chip */
1176 ppd->link_width_active =
1177 ((ibcs >> IBA7220_LINKWIDTH_SHIFT) & 1) ?
1178 IB_WIDTH_4X : IB_WIDTH_1X;
1179 ppd->link_speed_active =
1180 ((ibcs >> IBA7220_LINKSPEED_SHIFT) & 1) ?
1181 QIB_IB_DDR : QIB_IB_SDR;
1182
1183 /*
1184 * Since going into a recovery state causes the link state
1185 * to go down and since recovery is transitory, it is better
1186 * if we "miss" ever seeing the link training state go into
1187 * recovery (i.e., ignore this transition for link state
1188 * special handling purposes) without updating lastibcstat.
1189 */
1190 if (qib_7220_phys_portstate(ibcs) !=
1191 IB_PHYSPORTSTATE_LINK_ERR_RECOVER)
1192 qib_handle_e_ibstatuschanged(ppd, ibcs);
1193 }
1194
1195 if (errs & ERR_MASK(ResetNegated)) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001196 qib_dev_err(dd,
1197 "Got reset, requires re-init (unload and reload driver)\n");
Ralph Campbellf9315512010-05-23 21:44:54 -07001198 dd->flags &= ~QIB_INITTED; /* needs re-init */
1199 /* mark as having had error */
1200 *dd->devstatusp |= QIB_STATUS_HWERROR;
1201 *dd->pport->statusp &= ~QIB_STATUS_IB_CONF;
1202 }
1203
1204 if (*msg && iserr)
1205 qib_dev_porterr(dd, ppd->port, "%s error\n", msg);
1206
1207 if (ppd->state_wanted & ppd->lflags)
1208 wake_up_interruptible(&ppd->state_wait);
1209
1210 /*
1211 * If there were hdrq or egrfull errors, wake up any processes
1212 * waiting in poll. We used to try to check which contexts had
1213 * the overflow, but given the cost of that and the chip reads
1214 * to support it, it's better to just wake everybody up if we
1215 * get an overflow; waiters can poll again if it's not them.
1216 */
1217 if (errs & (ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr))) {
1218 qib_handle_urcv(dd, ~0U);
1219 if (errs & ERR_MASK(RcvEgrFullErr))
1220 qib_stats.sps_buffull++;
1221 else
1222 qib_stats.sps_hdrfull++;
1223 }
1224done:
1225 return;
1226}
1227
1228/* enable/disable chip from delivering interrupts */
1229static void qib_7220_set_intr_state(struct qib_devdata *dd, u32 enable)
1230{
1231 if (enable) {
1232 if (dd->flags & QIB_BADINTR)
1233 return;
1234 qib_write_kreg(dd, kr_intmask, ~0ULL);
1235 /* force re-interrupt of any pending interrupts. */
1236 qib_write_kreg(dd, kr_intclear, 0ULL);
1237 } else
1238 qib_write_kreg(dd, kr_intmask, 0ULL);
1239}
1240
1241/*
1242 * Try to cleanup as much as possible for anything that might have gone
1243 * wrong while in freeze mode, such as pio buffers being written by user
1244 * processes (causing armlaunch), send errors due to going into freeze mode,
1245 * etc., and try to avoid causing extra interrupts while doing so.
1246 * Forcibly update the in-memory pioavail register copies after cleanup
1247 * because the chip won't do it while in freeze mode (the register values
1248 * themselves are kept correct).
1249 * Make sure that we don't lose any important interrupts by using the chip
1250 * feature that says that writing 0 to a bit in *clear that is set in
1251 * *status will cause an interrupt to be generated again (if allowed by
1252 * the *mask value).
1253 * This is in chip-specific code because of all of the register accesses,
1254 * even though the details are similar on most chips.
1255 */
1256static void qib_7220_clear_freeze(struct qib_devdata *dd)
1257{
1258 /* disable error interrupts, to avoid confusion */
1259 qib_write_kreg(dd, kr_errmask, 0ULL);
1260
1261 /* also disable interrupts; errormask is sometimes overwriten */
1262 qib_7220_set_intr_state(dd, 0);
1263
1264 qib_cancel_sends(dd->pport);
1265
1266 /* clear the freeze, and be sure chip saw it */
1267 qib_write_kreg(dd, kr_control, dd->control);
1268 qib_read_kreg32(dd, kr_scratch);
1269
1270 /* force in-memory update now we are out of freeze */
1271 qib_force_pio_avail_update(dd);
1272
1273 /*
1274 * force new interrupt if any hwerr, error or interrupt bits are
1275 * still set, and clear "safe" send packet errors related to freeze
1276 * and cancelling sends. Re-enable error interrupts before possible
1277 * force of re-interrupt on pending interrupts.
1278 */
1279 qib_write_kreg(dd, kr_hwerrclear, 0ULL);
1280 qib_write_kreg(dd, kr_errclear, E_SPKT_ERRS_IGNORE);
1281 qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
1282 qib_7220_set_intr_state(dd, 1);
1283}
1284
1285/**
1286 * qib_7220_handle_hwerrors - display hardware errors.
1287 * @dd: the qlogic_ib device
1288 * @msg: the output buffer
1289 * @msgl: the size of the output buffer
1290 *
1291 * Use same msg buffer as regular errors to avoid excessive stack
1292 * use. Most hardware errors are catastrophic, but for right now,
1293 * we'll print them and continue. We reuse the same message buffer as
1294 * handle_7220_errors() to avoid excessive stack usage.
1295 */
1296static void qib_7220_handle_hwerrors(struct qib_devdata *dd, char *msg,
1297 size_t msgl)
1298{
1299 u64 hwerrs;
1300 u32 bits, ctrl;
1301 int isfatal = 0;
1302 char *bitsmsg;
1303 int log_idx;
1304
1305 hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
1306 if (!hwerrs)
1307 goto bail;
1308 if (hwerrs == ~0ULL) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001309 qib_dev_err(dd,
1310 "Read of hardware error status failed (all bits set); ignoring\n");
Ralph Campbellf9315512010-05-23 21:44:54 -07001311 goto bail;
1312 }
1313 qib_stats.sps_hwerrs++;
1314
1315 /*
1316 * Always clear the error status register, except MEMBISTFAIL,
1317 * regardless of whether we continue or stop using the chip.
1318 * We want that set so we know it failed, even across driver reload.
1319 * We'll still ignore it in the hwerrmask. We do this partly for
1320 * diagnostics, but also for support.
1321 */
1322 qib_write_kreg(dd, kr_hwerrclear,
1323 hwerrs & ~HWE_MASK(PowerOnBISTFailed));
1324
1325 hwerrs &= dd->cspec->hwerrmask;
1326
1327 /* We log some errors to EEPROM, check if we have any of those. */
1328 for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx)
1329 if (hwerrs & dd->eep_st_masks[log_idx].hwerrs_to_log)
1330 qib_inc_eeprom_err(dd, log_idx, 1);
1331 if (hwerrs & ~(TXEMEMPARITYERR_PIOBUF | TXEMEMPARITYERR_PIOPBC |
1332 RXE_PARITY))
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001333 qib_devinfo(dd->pcidev,
1334 "Hardware error: hwerr=0x%llx (cleared)\n",
1335 (unsigned long long) hwerrs);
Ralph Campbellf9315512010-05-23 21:44:54 -07001336
1337 if (hwerrs & ~IB_HWE_BITSEXTANT)
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001338 qib_dev_err(dd,
1339 "hwerror interrupt with unknown errors %llx set\n",
1340 (unsigned long long) (hwerrs & ~IB_HWE_BITSEXTANT));
Ralph Campbellf9315512010-05-23 21:44:54 -07001341
1342 if (hwerrs & QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR)
1343 qib_sd7220_clr_ibpar(dd);
1344
1345 ctrl = qib_read_kreg32(dd, kr_control);
1346 if ((ctrl & QLOGIC_IB_C_FREEZEMODE) && !dd->diag_client) {
1347 /*
1348 * Parity errors in send memory are recoverable by h/w
1349 * just do housekeeping, exit freeze mode and continue.
1350 */
1351 if (hwerrs & (TXEMEMPARITYERR_PIOBUF |
1352 TXEMEMPARITYERR_PIOPBC)) {
1353 qib_7220_txe_recover(dd);
1354 hwerrs &= ~(TXEMEMPARITYERR_PIOBUF |
1355 TXEMEMPARITYERR_PIOPBC);
1356 }
1357 if (hwerrs)
1358 isfatal = 1;
1359 else
1360 qib_7220_clear_freeze(dd);
1361 }
1362
1363 *msg = '\0';
1364
1365 if (hwerrs & HWE_MASK(PowerOnBISTFailed)) {
1366 isfatal = 1;
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001367 strlcat(msg,
1368 "[Memory BIST test failed, InfiniPath hardware unusable]",
1369 msgl);
Ralph Campbellf9315512010-05-23 21:44:54 -07001370 /* ignore from now on, so disable until driver reloaded */
1371 dd->cspec->hwerrmask &= ~HWE_MASK(PowerOnBISTFailed);
1372 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
1373 }
1374
1375 qib_format_hwerrors(hwerrs, qib_7220_hwerror_msgs,
1376 ARRAY_SIZE(qib_7220_hwerror_msgs), msg, msgl);
1377
1378 bitsmsg = dd->cspec->bitsmsgbuf;
1379 if (hwerrs & (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK <<
1380 QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT)) {
1381 bits = (u32) ((hwerrs >>
1382 QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) &
1383 QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK);
Mike Marciniszyn041af0b2015-01-16 10:50:32 -05001384 snprintf(bitsmsg, sizeof(dd->cspec->bitsmsgbuf),
Ralph Campbellf9315512010-05-23 21:44:54 -07001385 "[PCIe Mem Parity Errs %x] ", bits);
1386 strlcat(msg, bitsmsg, msgl);
1387 }
1388
1389#define _QIB_PLL_FAIL (QLOGIC_IB_HWE_COREPLL_FBSLIP | \
1390 QLOGIC_IB_HWE_COREPLL_RFSLIP)
1391
1392 if (hwerrs & _QIB_PLL_FAIL) {
1393 isfatal = 1;
Mike Marciniszyn041af0b2015-01-16 10:50:32 -05001394 snprintf(bitsmsg, sizeof(dd->cspec->bitsmsgbuf),
Ralph Campbellf9315512010-05-23 21:44:54 -07001395 "[PLL failed (%llx), InfiniPath hardware unusable]",
1396 (unsigned long long) hwerrs & _QIB_PLL_FAIL);
1397 strlcat(msg, bitsmsg, msgl);
1398 /* ignore from now on, so disable until driver reloaded */
1399 dd->cspec->hwerrmask &= ~(hwerrs & _QIB_PLL_FAIL);
1400 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
1401 }
1402
1403 if (hwerrs & QLOGIC_IB_HWE_SERDESPLLFAILED) {
1404 /*
1405 * If it occurs, it is left masked since the eternal
1406 * interface is unused.
1407 */
1408 dd->cspec->hwerrmask &= ~QLOGIC_IB_HWE_SERDESPLLFAILED;
1409 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
1410 }
1411
1412 qib_dev_err(dd, "%s hardware error\n", msg);
1413
1414 if (isfatal && !dd->diag_client) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001415 qib_dev_err(dd,
1416 "Fatal Hardware Error, no longer usable, SN %.16s\n",
1417 dd->serial);
Ralph Campbellf9315512010-05-23 21:44:54 -07001418 /*
1419 * For /sys status file and user programs to print; if no
1420 * trailing brace is copied, we'll know it was truncated.
1421 */
1422 if (dd->freezemsg)
1423 snprintf(dd->freezemsg, dd->freezelen,
1424 "{%s}", msg);
1425 qib_disable_after_error(dd);
1426 }
1427bail:;
1428}
1429
1430/**
1431 * qib_7220_init_hwerrors - enable hardware errors
1432 * @dd: the qlogic_ib device
1433 *
1434 * now that we have finished initializing everything that might reasonably
1435 * cause a hardware error, and cleared those errors bits as they occur,
1436 * we can enable hardware errors in the mask (potentially enabling
1437 * freeze mode), and enable hardware errors as errors (along with
1438 * everything else) in errormask
1439 */
1440static void qib_7220_init_hwerrors(struct qib_devdata *dd)
1441{
1442 u64 val;
1443 u64 extsval;
1444
1445 extsval = qib_read_kreg64(dd, kr_extstatus);
1446
1447 if (!(extsval & (QLOGIC_IB_EXTS_MEMBIST_ENDTEST |
1448 QLOGIC_IB_EXTS_MEMBIST_DISABLED)))
1449 qib_dev_err(dd, "MemBIST did not complete!\n");
1450 if (extsval & QLOGIC_IB_EXTS_MEMBIST_DISABLED)
1451 qib_devinfo(dd->pcidev, "MemBIST is disabled.\n");
1452
1453 val = ~0ULL; /* default to all hwerrors become interrupts, */
1454
1455 val &= ~QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR;
1456 dd->cspec->hwerrmask = val;
1457
1458 qib_write_kreg(dd, kr_hwerrclear, ~HWE_MASK(PowerOnBISTFailed));
1459 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
1460
1461 /* clear all */
1462 qib_write_kreg(dd, kr_errclear, ~0ULL);
1463 /* enable errors that are masked, at least this first time. */
1464 qib_write_kreg(dd, kr_errmask, ~0ULL);
1465 dd->cspec->errormask = qib_read_kreg64(dd, kr_errmask);
1466 /* clear any interrupts up to this point (ints still not enabled) */
1467 qib_write_kreg(dd, kr_intclear, ~0ULL);
1468}
1469
1470/*
1471 * Disable and enable the armlaunch error. Used for PIO bandwidth testing
1472 * on chips that are count-based, rather than trigger-based. There is no
1473 * reference counting, but that's also fine, given the intended use.
1474 * Only chip-specific because it's all register accesses
1475 */
1476static void qib_set_7220_armlaunch(struct qib_devdata *dd, u32 enable)
1477{
1478 if (enable) {
1479 qib_write_kreg(dd, kr_errclear, ERR_MASK(SendPioArmLaunchErr));
1480 dd->cspec->errormask |= ERR_MASK(SendPioArmLaunchErr);
1481 } else
1482 dd->cspec->errormask &= ~ERR_MASK(SendPioArmLaunchErr);
1483 qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
1484}
1485
1486/*
1487 * Formerly took parameter <which> in pre-shifted,
1488 * pre-merged form with LinkCmd and LinkInitCmd
1489 * together, and assuming the zero was NOP.
1490 */
1491static void qib_set_ib_7220_lstate(struct qib_pportdata *ppd, u16 linkcmd,
1492 u16 linitcmd)
1493{
1494 u64 mod_wd;
1495 struct qib_devdata *dd = ppd->dd;
1496 unsigned long flags;
1497
1498 if (linitcmd == QLOGIC_IB_IBCC_LINKINITCMD_DISABLE) {
1499 /*
1500 * If we are told to disable, note that so link-recovery
1501 * code does not attempt to bring us back up.
1502 */
1503 spin_lock_irqsave(&ppd->lflags_lock, flags);
1504 ppd->lflags |= QIBL_IB_LINK_DISABLED;
1505 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
1506 } else if (linitcmd || linkcmd == QLOGIC_IB_IBCC_LINKCMD_DOWN) {
1507 /*
1508 * Any other linkinitcmd will lead to LINKDOWN and then
1509 * to INIT (if all is well), so clear flag to let
1510 * link-recovery code attempt to bring us back up.
1511 */
1512 spin_lock_irqsave(&ppd->lflags_lock, flags);
1513 ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
1514 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
1515 }
1516
1517 mod_wd = (linkcmd << IBA7220_IBCC_LINKCMD_SHIFT) |
1518 (linitcmd << QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
1519
1520 qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl | mod_wd);
1521 /* write to chip to prevent back-to-back writes of ibc reg */
1522 qib_write_kreg(dd, kr_scratch, 0);
1523}
1524
1525/*
1526 * All detailed interaction with the SerDes has been moved to qib_sd7220.c
1527 *
1528 * The portion of IBA7220-specific bringup_serdes() that actually deals with
1529 * registers and memory within the SerDes itself is qib_sd7220_init().
1530 */
1531
1532/**
1533 * qib_7220_bringup_serdes - bring up the serdes
1534 * @ppd: physical port on the qlogic_ib device
1535 */
1536static int qib_7220_bringup_serdes(struct qib_pportdata *ppd)
1537{
1538 struct qib_devdata *dd = ppd->dd;
1539 u64 val, prev_val, guid, ibc;
1540 int ret = 0;
1541
1542 /* Put IBC in reset, sends disabled */
1543 dd->control &= ~QLOGIC_IB_C_LINKENABLE;
1544 qib_write_kreg(dd, kr_control, 0ULL);
1545
1546 if (qib_compat_ddr_negotiate) {
1547 ppd->cpspec->ibdeltainprog = 1;
1548 ppd->cpspec->ibsymsnap = read_7220_creg32(dd, cr_ibsymbolerr);
1549 ppd->cpspec->iblnkerrsnap =
1550 read_7220_creg32(dd, cr_iblinkerrrecov);
1551 }
1552
1553 /* flowcontrolwatermark is in units of KBytes */
1554 ibc = 0x5ULL << SYM_LSB(IBCCtrl, FlowCtrlWaterMark);
1555 /*
1556 * How often flowctrl sent. More or less in usecs; balance against
1557 * watermark value, so that in theory senders always get a flow
1558 * control update in time to not let the IB link go idle.
1559 */
1560 ibc |= 0x3ULL << SYM_LSB(IBCCtrl, FlowCtrlPeriod);
1561 /* max error tolerance */
1562 ibc |= 0xfULL << SYM_LSB(IBCCtrl, PhyerrThreshold);
1563 /* use "real" buffer space for */
1564 ibc |= 4ULL << SYM_LSB(IBCCtrl, CreditScale);
1565 /* IB credit flow control. */
1566 ibc |= 0xfULL << SYM_LSB(IBCCtrl, OverrunThreshold);
1567 /*
1568 * set initial max size pkt IBC will send, including ICRC; it's the
1569 * PIO buffer size in dwords, less 1; also see qib_set_mtu()
1570 */
1571 ibc |= ((u64)(ppd->ibmaxlen >> 2) + 1) << SYM_LSB(IBCCtrl, MaxPktLen);
1572 ppd->cpspec->ibcctrl = ibc; /* without linkcmd or linkinitcmd! */
1573
1574 /* initially come up waiting for TS1, without sending anything. */
1575 val = ppd->cpspec->ibcctrl | (QLOGIC_IB_IBCC_LINKINITCMD_DISABLE <<
1576 QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
1577 qib_write_kreg(dd, kr_ibcctrl, val);
1578
1579 if (!ppd->cpspec->ibcddrctrl) {
1580 /* not on re-init after reset */
1581 ppd->cpspec->ibcddrctrl = qib_read_kreg64(dd, kr_ibcddrctrl);
1582
1583 if (ppd->link_speed_enabled == (QIB_IB_SDR | QIB_IB_DDR))
1584 ppd->cpspec->ibcddrctrl |=
1585 IBA7220_IBC_SPEED_AUTONEG_MASK |
1586 IBA7220_IBC_IBTA_1_2_MASK;
1587 else
1588 ppd->cpspec->ibcddrctrl |=
1589 ppd->link_speed_enabled == QIB_IB_DDR ?
1590 IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
1591 if ((ppd->link_width_enabled & (IB_WIDTH_1X | IB_WIDTH_4X)) ==
1592 (IB_WIDTH_1X | IB_WIDTH_4X))
1593 ppd->cpspec->ibcddrctrl |= IBA7220_IBC_WIDTH_AUTONEG;
1594 else
1595 ppd->cpspec->ibcddrctrl |=
1596 ppd->link_width_enabled == IB_WIDTH_4X ?
1597 IBA7220_IBC_WIDTH_4X_ONLY :
1598 IBA7220_IBC_WIDTH_1X_ONLY;
1599
1600 /* always enable these on driver reload, not sticky */
1601 ppd->cpspec->ibcddrctrl |=
1602 IBA7220_IBC_RXPOL_MASK << IBA7220_IBC_RXPOL_SHIFT;
1603 ppd->cpspec->ibcddrctrl |=
1604 IBA7220_IBC_HRTBT_MASK << IBA7220_IBC_HRTBT_SHIFT;
1605
1606 /* enable automatic lane reversal detection for receive */
1607 ppd->cpspec->ibcddrctrl |= IBA7220_IBC_LANE_REV_SUPPORTED;
1608 } else
1609 /* write to chip to prevent back-to-back writes of ibc reg */
1610 qib_write_kreg(dd, kr_scratch, 0);
1611
1612 qib_write_kreg(dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
1613 qib_write_kreg(dd, kr_scratch, 0);
1614
1615 qib_write_kreg(dd, kr_ncmodectrl, 0Ull);
1616 qib_write_kreg(dd, kr_scratch, 0);
1617
1618 ret = qib_sd7220_init(dd);
1619
1620 val = qib_read_kreg64(dd, kr_xgxs_cfg);
1621 prev_val = val;
1622 val |= QLOGIC_IB_XGXS_FC_SAFE;
1623 if (val != prev_val) {
1624 qib_write_kreg(dd, kr_xgxs_cfg, val);
1625 qib_read_kreg32(dd, kr_scratch);
1626 }
1627 if (val & QLOGIC_IB_XGXS_RESET)
1628 val &= ~QLOGIC_IB_XGXS_RESET;
1629 if (val != prev_val)
1630 qib_write_kreg(dd, kr_xgxs_cfg, val);
1631
1632 /* first time through, set port guid */
1633 if (!ppd->guid)
1634 ppd->guid = dd->base_guid;
1635 guid = be64_to_cpu(ppd->guid);
1636
1637 qib_write_kreg(dd, kr_hrtbt_guid, guid);
1638 if (!ret) {
1639 dd->control |= QLOGIC_IB_C_LINKENABLE;
1640 qib_write_kreg(dd, kr_control, dd->control);
1641 } else
1642 /* write to chip to prevent back-to-back writes of ibc reg */
1643 qib_write_kreg(dd, kr_scratch, 0);
1644 return ret;
1645}
1646
1647/**
1648 * qib_7220_quiet_serdes - set serdes to txidle
1649 * @ppd: physical port of the qlogic_ib device
1650 * Called when driver is being unloaded
1651 */
1652static void qib_7220_quiet_serdes(struct qib_pportdata *ppd)
1653{
1654 u64 val;
1655 struct qib_devdata *dd = ppd->dd;
1656 unsigned long flags;
1657
1658 /* disable IBC */
1659 dd->control &= ~QLOGIC_IB_C_LINKENABLE;
1660 qib_write_kreg(dd, kr_control,
1661 dd->control | QLOGIC_IB_C_FREEZEMODE);
1662
1663 ppd->cpspec->chase_end = 0;
1664 if (ppd->cpspec->chase_timer.data) /* if initted */
1665 del_timer_sync(&ppd->cpspec->chase_timer);
1666
1667 if (ppd->cpspec->ibsymdelta || ppd->cpspec->iblnkerrdelta ||
1668 ppd->cpspec->ibdeltainprog) {
1669 u64 diagc;
1670
1671 /* enable counter writes */
1672 diagc = qib_read_kreg64(dd, kr_hwdiagctrl);
1673 qib_write_kreg(dd, kr_hwdiagctrl,
1674 diagc | SYM_MASK(HwDiagCtrl, CounterWrEnable));
1675
1676 if (ppd->cpspec->ibsymdelta || ppd->cpspec->ibdeltainprog) {
1677 val = read_7220_creg32(dd, cr_ibsymbolerr);
1678 if (ppd->cpspec->ibdeltainprog)
1679 val -= val - ppd->cpspec->ibsymsnap;
1680 val -= ppd->cpspec->ibsymdelta;
1681 write_7220_creg(dd, cr_ibsymbolerr, val);
1682 }
1683 if (ppd->cpspec->iblnkerrdelta || ppd->cpspec->ibdeltainprog) {
1684 val = read_7220_creg32(dd, cr_iblinkerrrecov);
1685 if (ppd->cpspec->ibdeltainprog)
1686 val -= val - ppd->cpspec->iblnkerrsnap;
1687 val -= ppd->cpspec->iblnkerrdelta;
1688 write_7220_creg(dd, cr_iblinkerrrecov, val);
1689 }
1690
1691 /* and disable counter writes */
1692 qib_write_kreg(dd, kr_hwdiagctrl, diagc);
1693 }
1694 qib_set_ib_7220_lstate(ppd, 0, QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
1695
1696 spin_lock_irqsave(&ppd->lflags_lock, flags);
1697 ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
1698 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
1699 wake_up(&ppd->cpspec->autoneg_wait);
Tejun Heof0626712010-10-19 15:24:36 +00001700 cancel_delayed_work_sync(&ppd->cpspec->autoneg_work);
Ralph Campbellf9315512010-05-23 21:44:54 -07001701
1702 shutdown_7220_relock_poll(ppd->dd);
1703 val = qib_read_kreg64(ppd->dd, kr_xgxs_cfg);
1704 val |= QLOGIC_IB_XGXS_RESET;
1705 qib_write_kreg(ppd->dd, kr_xgxs_cfg, val);
1706}
1707
1708/**
1709 * qib_setup_7220_setextled - set the state of the two external LEDs
1710 * @dd: the qlogic_ib device
1711 * @on: whether the link is up or not
1712 *
1713 * The exact combo of LEDs if on is true is determined by looking
1714 * at the ibcstatus.
1715 *
1716 * These LEDs indicate the physical and logical state of IB link.
1717 * For this chip (at least with recommended board pinouts), LED1
1718 * is Yellow (logical state) and LED2 is Green (physical state),
1719 *
1720 * Note: We try to match the Mellanox HCA LED behavior as best
1721 * we can. Green indicates physical link state is OK (something is
1722 * plugged in, and we can train).
1723 * Amber indicates the link is logically up (ACTIVE).
1724 * Mellanox further blinks the amber LED to indicate data packet
1725 * activity, but we have no hardware support for that, so it would
1726 * require waking up every 10-20 msecs and checking the counters
1727 * on the chip, and then turning the LED off if appropriate. That's
1728 * visible overhead, so not something we will do.
1729 *
1730 */
1731static void qib_setup_7220_setextled(struct qib_pportdata *ppd, u32 on)
1732{
1733 struct qib_devdata *dd = ppd->dd;
1734 u64 extctl, ledblink = 0, val, lst, ltst;
1735 unsigned long flags;
1736
1737 /*
1738 * The diags use the LED to indicate diag info, so we leave
1739 * the external LED alone when the diags are running.
1740 */
1741 if (dd->diag_client)
1742 return;
1743
1744 if (ppd->led_override) {
1745 ltst = (ppd->led_override & QIB_LED_PHYS) ?
1746 IB_PHYSPORTSTATE_LINKUP : IB_PHYSPORTSTATE_DISABLED,
1747 lst = (ppd->led_override & QIB_LED_LOG) ?
1748 IB_PORT_ACTIVE : IB_PORT_DOWN;
1749 } else if (on) {
1750 val = qib_read_kreg64(dd, kr_ibcstatus);
1751 ltst = qib_7220_phys_portstate(val);
1752 lst = qib_7220_iblink_state(val);
1753 } else {
1754 ltst = 0;
1755 lst = 0;
1756 }
1757
1758 spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
1759 extctl = dd->cspec->extctrl & ~(SYM_MASK(EXTCtrl, LEDPriPortGreenOn) |
1760 SYM_MASK(EXTCtrl, LEDPriPortYellowOn));
1761 if (ltst == IB_PHYSPORTSTATE_LINKUP) {
1762 extctl |= SYM_MASK(EXTCtrl, LEDPriPortGreenOn);
1763 /*
1764 * counts are in chip clock (4ns) periods.
1765 * This is 1/16 sec (66.6ms) on,
1766 * 3/16 sec (187.5 ms) off, with packets rcvd
1767 */
1768 ledblink = ((66600 * 1000UL / 4) << IBA7220_LEDBLINK_ON_SHIFT)
1769 | ((187500 * 1000UL / 4) << IBA7220_LEDBLINK_OFF_SHIFT);
1770 }
1771 if (lst == IB_PORT_ACTIVE)
1772 extctl |= SYM_MASK(EXTCtrl, LEDPriPortYellowOn);
1773 dd->cspec->extctrl = extctl;
1774 qib_write_kreg(dd, kr_extctrl, extctl);
1775 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
1776
1777 if (ledblink) /* blink the LED on packet receive */
1778 qib_write_kreg(dd, kr_rcvpktledcnt, ledblink);
1779}
1780
1781static void qib_7220_free_irq(struct qib_devdata *dd)
1782{
1783 if (dd->cspec->irq) {
1784 free_irq(dd->cspec->irq, dd);
1785 dd->cspec->irq = 0;
1786 }
1787 qib_nomsi(dd);
1788}
1789
1790/*
1791 * qib_setup_7220_cleanup - clean up any per-chip chip-specific stuff
1792 * @dd: the qlogic_ib device
1793 *
1794 * This is called during driver unload.
1795 *
1796 */
1797static void qib_setup_7220_cleanup(struct qib_devdata *dd)
1798{
1799 qib_7220_free_irq(dd);
1800 kfree(dd->cspec->cntrs);
1801 kfree(dd->cspec->portcntrs);
1802}
1803
1804/*
1805 * This is only called for SDmaInt.
1806 * SDmaDisabled is handled on the error path.
1807 */
1808static void sdma_7220_intr(struct qib_pportdata *ppd, u64 istat)
1809{
1810 unsigned long flags;
1811
1812 spin_lock_irqsave(&ppd->sdma_lock, flags);
1813
1814 switch (ppd->sdma_state.current_state) {
1815 case qib_sdma_state_s00_hw_down:
1816 break;
1817
1818 case qib_sdma_state_s10_hw_start_up_wait:
1819 __qib_sdma_process_event(ppd, qib_sdma_event_e20_hw_started);
1820 break;
1821
1822 case qib_sdma_state_s20_idle:
1823 break;
1824
1825 case qib_sdma_state_s30_sw_clean_up_wait:
1826 break;
1827
1828 case qib_sdma_state_s40_hw_clean_up_wait:
1829 break;
1830
1831 case qib_sdma_state_s50_hw_halt_wait:
1832 __qib_sdma_process_event(ppd, qib_sdma_event_e60_hw_halted);
1833 break;
1834
1835 case qib_sdma_state_s99_running:
1836 /* too chatty to print here */
1837 __qib_sdma_intr(ppd);
1838 break;
1839 }
1840 spin_unlock_irqrestore(&ppd->sdma_lock, flags);
1841}
1842
1843static void qib_wantpiobuf_7220_intr(struct qib_devdata *dd, u32 needint)
1844{
1845 unsigned long flags;
1846
1847 spin_lock_irqsave(&dd->sendctrl_lock, flags);
1848 if (needint) {
1849 if (!(dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
1850 goto done;
1851 /*
1852 * blip the availupd off, next write will be on, so
1853 * we ensure an avail update, regardless of threshold or
1854 * buffers becoming free, whenever we want an interrupt
1855 */
1856 qib_write_kreg(dd, kr_sendctrl, dd->sendctrl &
1857 ~SYM_MASK(SendCtrl, SendBufAvailUpd));
1858 qib_write_kreg(dd, kr_scratch, 0ULL);
1859 dd->sendctrl |= SYM_MASK(SendCtrl, SendIntBufAvail);
1860 } else
1861 dd->sendctrl &= ~SYM_MASK(SendCtrl, SendIntBufAvail);
1862 qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
1863 qib_write_kreg(dd, kr_scratch, 0ULL);
1864done:
1865 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
1866}
1867
1868/*
1869 * Handle errors and unusual events first, separate function
1870 * to improve cache hits for fast path interrupt handling.
1871 */
1872static noinline void unlikely_7220_intr(struct qib_devdata *dd, u64 istat)
1873{
1874 if (unlikely(istat & ~QLOGIC_IB_I_BITSEXTANT))
1875 qib_dev_err(dd,
1876 "interrupt with unknown interrupts %Lx set\n",
1877 istat & ~QLOGIC_IB_I_BITSEXTANT);
1878
1879 if (istat & QLOGIC_IB_I_GPIO) {
1880 u32 gpiostatus;
1881
1882 /*
1883 * Boards for this chip currently don't use GPIO interrupts,
1884 * so clear by writing GPIOstatus to GPIOclear, and complain
1885 * to alert developer. To avoid endless repeats, clear
1886 * the bits in the mask, since there is some kind of
1887 * programming error or chip problem.
1888 */
1889 gpiostatus = qib_read_kreg32(dd, kr_gpio_status);
1890 /*
1891 * In theory, writing GPIOstatus to GPIOclear could
1892 * have a bad side-effect on some diagnostic that wanted
1893 * to poll for a status-change, but the various shadows
1894 * make that problematic at best. Diags will just suppress
1895 * all GPIO interrupts during such tests.
1896 */
1897 qib_write_kreg(dd, kr_gpio_clear, gpiostatus);
1898
1899 if (gpiostatus) {
1900 const u32 mask = qib_read_kreg32(dd, kr_gpio_mask);
1901 u32 gpio_irq = mask & gpiostatus;
1902
1903 /*
1904 * A bit set in status and (chip) Mask register
1905 * would cause an interrupt. Since we are not
1906 * expecting any, report it. Also check that the
1907 * chip reflects our shadow, report issues,
1908 * and refresh from the shadow.
1909 */
1910 /*
1911 * Clear any troublemakers, and update chip
1912 * from shadow
1913 */
1914 dd->cspec->gpio_mask &= ~gpio_irq;
1915 qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
1916 }
1917 }
1918
1919 if (istat & QLOGIC_IB_I_ERROR) {
1920 u64 estat;
1921
1922 qib_stats.sps_errints++;
1923 estat = qib_read_kreg64(dd, kr_errstatus);
1924 if (!estat)
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001925 qib_devinfo(dd->pcidev,
1926 "error interrupt (%Lx), but no error bits set!\n",
1927 istat);
Ralph Campbellf9315512010-05-23 21:44:54 -07001928 else
1929 handle_7220_errors(dd, estat);
1930 }
1931}
1932
1933static irqreturn_t qib_7220intr(int irq, void *data)
1934{
1935 struct qib_devdata *dd = data;
1936 irqreturn_t ret;
1937 u64 istat;
1938 u64 ctxtrbits;
1939 u64 rmask;
1940 unsigned i;
1941
1942 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT) {
1943 /*
1944 * This return value is not great, but we do not want the
1945 * interrupt core code to remove our interrupt handler
1946 * because we don't appear to be handling an interrupt
1947 * during a chip reset.
1948 */
1949 ret = IRQ_HANDLED;
1950 goto bail;
1951 }
1952
1953 istat = qib_read_kreg64(dd, kr_intstatus);
1954
1955 if (unlikely(!istat)) {
1956 ret = IRQ_NONE; /* not our interrupt, or already handled */
1957 goto bail;
1958 }
1959 if (unlikely(istat == -1)) {
1960 qib_bad_intrstatus(dd);
1961 /* don't know if it was our interrupt or not */
1962 ret = IRQ_NONE;
1963 goto bail;
1964 }
1965
Mike Marciniszyn1ed88dd2014-03-07 08:40:49 -05001966 this_cpu_inc(*dd->int_counter);
Ralph Campbellf9315512010-05-23 21:44:54 -07001967 if (unlikely(istat & (~QLOGIC_IB_I_BITSEXTANT |
1968 QLOGIC_IB_I_GPIO | QLOGIC_IB_I_ERROR)))
1969 unlikely_7220_intr(dd, istat);
1970
1971 /*
1972 * Clear the interrupt bits we found set, relatively early, so we
1973 * "know" know the chip will have seen this by the time we process
1974 * the queue, and will re-interrupt if necessary. The processor
1975 * itself won't take the interrupt again until we return.
1976 */
1977 qib_write_kreg(dd, kr_intclear, istat);
1978
1979 /*
1980 * Handle kernel receive queues before checking for pio buffers
1981 * available since receives can overflow; piobuf waiters can afford
1982 * a few extra cycles, since they were waiting anyway.
1983 */
1984 ctxtrbits = istat &
1985 ((QLOGIC_IB_I_RCVAVAIL_MASK << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
1986 (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT));
1987 if (ctxtrbits) {
1988 rmask = (1ULL << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
1989 (1ULL << QLOGIC_IB_I_RCVURG_SHIFT);
1990 for (i = 0; i < dd->first_user_ctxt; i++) {
1991 if (ctxtrbits & rmask) {
1992 ctxtrbits &= ~rmask;
1993 qib_kreceive(dd->rcd[i], NULL, NULL);
1994 }
1995 rmask <<= 1;
1996 }
1997 if (ctxtrbits) {
1998 ctxtrbits =
1999 (ctxtrbits >> QLOGIC_IB_I_RCVAVAIL_SHIFT) |
2000 (ctxtrbits >> QLOGIC_IB_I_RCVURG_SHIFT);
2001 qib_handle_urcv(dd, ctxtrbits);
2002 }
2003 }
2004
2005 /* only call for SDmaInt */
2006 if (istat & QLOGIC_IB_I_SDMAINT)
2007 sdma_7220_intr(dd->pport, istat);
2008
2009 if ((istat & QLOGIC_IB_I_SPIOBUFAVAIL) && (dd->flags & QIB_INITTED))
2010 qib_ib_piobufavail(dd);
2011
2012 ret = IRQ_HANDLED;
2013bail:
2014 return ret;
2015}
2016
2017/*
2018 * Set up our chip-specific interrupt handler.
2019 * The interrupt type has already been setup, so
2020 * we just need to do the registration and error checking.
2021 * If we are using MSI interrupts, we may fall back to
2022 * INTx later, if the interrupt handler doesn't get called
2023 * within 1/2 second (see verify_interrupt()).
2024 */
2025static void qib_setup_7220_interrupt(struct qib_devdata *dd)
2026{
2027 if (!dd->cspec->irq)
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00002028 qib_dev_err(dd,
2029 "irq is 0, BIOS error? Interrupts won't work\n");
Ralph Campbellf9315512010-05-23 21:44:54 -07002030 else {
2031 int ret = request_irq(dd->cspec->irq, qib_7220intr,
2032 dd->msi_lo ? 0 : IRQF_SHARED,
2033 QIB_DRV_NAME, dd);
2034
2035 if (ret)
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00002036 qib_dev_err(dd,
2037 "Couldn't setup %s interrupt (irq=%d): %d\n",
2038 dd->msi_lo ? "MSI" : "INTx",
2039 dd->cspec->irq, ret);
Ralph Campbellf9315512010-05-23 21:44:54 -07002040 }
2041}
2042
2043/**
2044 * qib_7220_boardname - fill in the board name
2045 * @dd: the qlogic_ib device
2046 *
2047 * info is based on the board revision register
2048 */
2049static void qib_7220_boardname(struct qib_devdata *dd)
2050{
2051 char *n;
2052 u32 boardid, namelen;
2053
2054 boardid = SYM_FIELD(dd->revision, Revision,
2055 BoardID);
2056
2057 switch (boardid) {
2058 case 1:
2059 n = "InfiniPath_QLE7240";
2060 break;
2061 case 2:
2062 n = "InfiniPath_QLE7280";
2063 break;
2064 default:
2065 qib_dev_err(dd, "Unknown 7220 board with ID %u\n", boardid);
2066 n = "Unknown_InfiniPath_7220";
2067 break;
2068 }
2069
2070 namelen = strlen(n) + 1;
2071 dd->boardname = kmalloc(namelen, GFP_KERNEL);
2072 if (!dd->boardname)
2073 qib_dev_err(dd, "Failed allocation for board name: %s\n", n);
2074 else
2075 snprintf(dd->boardname, namelen, "%s", n);
2076
2077 if (dd->majrev != 5 || !dd->minrev || dd->minrev > 2)
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00002078 qib_dev_err(dd,
2079 "Unsupported InfiniPath hardware revision %u.%u!\n",
2080 dd->majrev, dd->minrev);
Ralph Campbellf9315512010-05-23 21:44:54 -07002081
2082 snprintf(dd->boardversion, sizeof(dd->boardversion),
2083 "ChipABI %u.%u, %s, InfiniPath%u %u.%u, SW Compat %u\n",
2084 QIB_CHIP_VERS_MAJ, QIB_CHIP_VERS_MIN, dd->boardname,
2085 (unsigned)SYM_FIELD(dd->revision, Revision_R, Arch),
2086 dd->majrev, dd->minrev,
2087 (unsigned)SYM_FIELD(dd->revision, Revision_R, SW));
2088}
2089
2090/*
2091 * This routine sleeps, so it can only be called from user context, not
2092 * from interrupt context.
2093 */
2094static int qib_setup_7220_reset(struct qib_devdata *dd)
2095{
2096 u64 val;
2097 int i;
2098 int ret;
2099 u16 cmdval;
2100 u8 int_line, clinesz;
2101 unsigned long flags;
2102
2103 qib_pcie_getcmd(dd, &cmdval, &int_line, &clinesz);
2104
2105 /* Use dev_err so it shows up in logs, etc. */
2106 qib_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->unit);
2107
2108 /* no interrupts till re-initted */
2109 qib_7220_set_intr_state(dd, 0);
2110
2111 dd->pport->cpspec->ibdeltainprog = 0;
2112 dd->pport->cpspec->ibsymdelta = 0;
2113 dd->pport->cpspec->iblnkerrdelta = 0;
2114
2115 /*
2116 * Keep chip from being accessed until we are ready. Use
2117 * writeq() directly, to allow the write even though QIB_PRESENT
Lucas De Marchie9c54992011-04-26 23:28:26 -07002118 * isn't set.
Ralph Campbellf9315512010-05-23 21:44:54 -07002119 */
2120 dd->flags &= ~(QIB_INITTED | QIB_PRESENT);
Mike Marciniszyn1ed88dd2014-03-07 08:40:49 -05002121 /* so we check interrupts work again */
2122 dd->z_int_counter = qib_int_counter(dd);
Ralph Campbellf9315512010-05-23 21:44:54 -07002123 val = dd->control | QLOGIC_IB_C_RESET;
2124 writeq(val, &dd->kregbase[kr_control]);
2125 mb(); /* prevent compiler reordering around actual reset */
2126
2127 for (i = 1; i <= 5; i++) {
2128 /*
2129 * Allow MBIST, etc. to complete; longer on each retry.
2130 * We sometimes get machine checks from bus timeout if no
2131 * response, so for now, make it *really* long.
2132 */
2133 msleep(1000 + (1 + i) * 2000);
2134
2135 qib_pcie_reenable(dd, cmdval, int_line, clinesz);
2136
2137 /*
2138 * Use readq directly, so we don't need to mark it as PRESENT
2139 * until we get a successful indication that all is well.
2140 */
2141 val = readq(&dd->kregbase[kr_revision]);
2142 if (val == dd->revision) {
2143 dd->flags |= QIB_PRESENT; /* it's back */
2144 ret = qib_reinit_intr(dd);
2145 goto bail;
2146 }
2147 }
2148 ret = 0; /* failed */
2149
2150bail:
2151 if (ret) {
2152 if (qib_pcie_params(dd, dd->lbus_width, NULL, NULL))
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00002153 qib_dev_err(dd,
2154 "Reset failed to setup PCIe or interrupts; continuing anyway\n");
Ralph Campbellf9315512010-05-23 21:44:54 -07002155
2156 /* hold IBC in reset, no sends, etc till later */
2157 qib_write_kreg(dd, kr_control, 0ULL);
2158
2159 /* clear the reset error, init error/hwerror mask */
2160 qib_7220_init_hwerrors(dd);
2161
2162 /* do setup similar to speed or link-width changes */
2163 if (dd->pport->cpspec->ibcddrctrl & IBA7220_IBC_IBTA_1_2_MASK)
2164 dd->cspec->presets_needed = 1;
2165 spin_lock_irqsave(&dd->pport->lflags_lock, flags);
2166 dd->pport->lflags |= QIBL_IB_FORCE_NOTIFY;
2167 dd->pport->lflags &= ~QIBL_IB_AUTONEG_FAILED;
2168 spin_unlock_irqrestore(&dd->pport->lflags_lock, flags);
2169 }
2170
2171 return ret;
2172}
2173
2174/**
2175 * qib_7220_put_tid - write a TID to the chip
2176 * @dd: the qlogic_ib device
2177 * @tidptr: pointer to the expected TID (in chip) to update
2178 * @tidtype: 0 for eager, 1 for expected
2179 * @pa: physical address of in memory buffer; tidinvalid if freeing
2180 */
2181static void qib_7220_put_tid(struct qib_devdata *dd, u64 __iomem *tidptr,
2182 u32 type, unsigned long pa)
2183{
2184 if (pa != dd->tidinvalid) {
2185 u64 chippa = pa >> IBA7220_TID_PA_SHIFT;
2186
2187 /* paranoia checks */
2188 if (pa != (chippa << IBA7220_TID_PA_SHIFT)) {
2189 qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
2190 pa);
2191 return;
2192 }
2193 if (chippa >= (1UL << IBA7220_TID_SZ_SHIFT)) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00002194 qib_dev_err(dd,
2195 "Physical page address 0x%lx larger than supported\n",
2196 pa);
Ralph Campbellf9315512010-05-23 21:44:54 -07002197 return;
2198 }
2199
2200 if (type == RCVHQ_RCV_TYPE_EAGER)
2201 chippa |= dd->tidtemplate;
2202 else /* for now, always full 4KB page */
2203 chippa |= IBA7220_TID_SZ_4K;
2204 pa = chippa;
2205 }
2206 writeq(pa, tidptr);
2207 mmiowb();
2208}
2209
2210/**
2211 * qib_7220_clear_tids - clear all TID entries for a ctxt, expected and eager
2212 * @dd: the qlogic_ib device
2213 * @ctxt: the ctxt
2214 *
2215 * clear all TID entries for a ctxt, expected and eager.
2216 * Used from qib_close(). On this chip, TIDs are only 32 bits,
2217 * not 64, but they are still on 64 bit boundaries, so tidbase
2218 * is declared as u64 * for the pointer math, even though we write 32 bits
2219 */
2220static void qib_7220_clear_tids(struct qib_devdata *dd,
2221 struct qib_ctxtdata *rcd)
2222{
2223 u64 __iomem *tidbase;
2224 unsigned long tidinv;
2225 u32 ctxt;
2226 int i;
2227
2228 if (!dd->kregbase || !rcd)
2229 return;
2230
2231 ctxt = rcd->ctxt;
2232
2233 tidinv = dd->tidinvalid;
2234 tidbase = (u64 __iomem *)
2235 ((char __iomem *)(dd->kregbase) +
2236 dd->rcvtidbase +
2237 ctxt * dd->rcvtidcnt * sizeof(*tidbase));
2238
2239 for (i = 0; i < dd->rcvtidcnt; i++)
2240 qib_7220_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
2241 tidinv);
2242
2243 tidbase = (u64 __iomem *)
2244 ((char __iomem *)(dd->kregbase) +
2245 dd->rcvegrbase +
2246 rcd->rcvegr_tid_base * sizeof(*tidbase));
2247
2248 for (i = 0; i < rcd->rcvegrcnt; i++)
2249 qib_7220_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
2250 tidinv);
2251}
2252
2253/**
2254 * qib_7220_tidtemplate - setup constants for TID updates
2255 * @dd: the qlogic_ib device
2256 *
2257 * We setup stuff that we use a lot, to avoid calculating each time
2258 */
2259static void qib_7220_tidtemplate(struct qib_devdata *dd)
2260{
2261 if (dd->rcvegrbufsize == 2048)
2262 dd->tidtemplate = IBA7220_TID_SZ_2K;
2263 else if (dd->rcvegrbufsize == 4096)
2264 dd->tidtemplate = IBA7220_TID_SZ_4K;
2265 dd->tidinvalid = 0;
2266}
2267
2268/**
2269 * qib_init_7220_get_base_info - set chip-specific flags for user code
2270 * @rcd: the qlogic_ib ctxt
2271 * @kbase: qib_base_info pointer
2272 *
2273 * We set the PCIE flag because the lower bandwidth on PCIe vs
2274 * HyperTransport can affect some user packet algorithims.
2275 */
2276static int qib_7220_get_base_info(struct qib_ctxtdata *rcd,
2277 struct qib_base_info *kinfo)
2278{
2279 kinfo->spi_runtime_flags |= QIB_RUNTIME_PCIE |
2280 QIB_RUNTIME_NODMA_RTAIL | QIB_RUNTIME_SDMA;
2281
2282 if (rcd->dd->flags & QIB_USE_SPCL_TRIG)
2283 kinfo->spi_runtime_flags |= QIB_RUNTIME_SPECIAL_TRIGGER;
2284
2285 return 0;
2286}
2287
2288static struct qib_message_header *
2289qib_7220_get_msgheader(struct qib_devdata *dd, __le32 *rhf_addr)
2290{
2291 u32 offset = qib_hdrget_offset(rhf_addr);
2292
2293 return (struct qib_message_header *)
2294 (rhf_addr - dd->rhf_offset + offset);
2295}
2296
2297static void qib_7220_config_ctxts(struct qib_devdata *dd)
2298{
2299 unsigned long flags;
2300 u32 nchipctxts;
2301
2302 nchipctxts = qib_read_kreg32(dd, kr_portcnt);
2303 dd->cspec->numctxts = nchipctxts;
2304 if (qib_n_krcv_queues > 1) {
Mike Marciniszyn2528ea62011-01-10 17:42:21 -08002305 dd->qpn_mask = 0x3e;
Ralph Campbellf9315512010-05-23 21:44:54 -07002306 dd->first_user_ctxt = qib_n_krcv_queues * dd->num_pports;
2307 if (dd->first_user_ctxt > nchipctxts)
2308 dd->first_user_ctxt = nchipctxts;
2309 } else
2310 dd->first_user_ctxt = dd->num_pports;
2311 dd->n_krcv_queues = dd->first_user_ctxt;
2312
2313 if (!qib_cfgctxts) {
2314 int nctxts = dd->first_user_ctxt + num_online_cpus();
2315
2316 if (nctxts <= 5)
2317 dd->ctxtcnt = 5;
2318 else if (nctxts <= 9)
2319 dd->ctxtcnt = 9;
2320 else if (nctxts <= nchipctxts)
2321 dd->ctxtcnt = nchipctxts;
2322 } else if (qib_cfgctxts <= nchipctxts)
2323 dd->ctxtcnt = qib_cfgctxts;
2324 if (!dd->ctxtcnt) /* none of the above, set to max */
2325 dd->ctxtcnt = nchipctxts;
2326
2327 /*
2328 * Chip can be configured for 5, 9, or 17 ctxts, and choice
2329 * affects number of eager TIDs per ctxt (1K, 2K, 4K).
2330 * Lock to be paranoid about later motion, etc.
2331 */
2332 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
2333 if (dd->ctxtcnt > 9)
2334 dd->rcvctrl |= 2ULL << IBA7220_R_CTXTCFG_SHIFT;
2335 else if (dd->ctxtcnt > 5)
2336 dd->rcvctrl |= 1ULL << IBA7220_R_CTXTCFG_SHIFT;
2337 /* else configure for default 5 receive ctxts */
2338 if (dd->qpn_mask)
2339 dd->rcvctrl |= 1ULL << QIB_7220_RcvCtrl_RcvQPMapEnable_LSB;
2340 qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
2341 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
2342
2343 /* kr_rcvegrcnt changes based on the number of contexts enabled */
2344 dd->cspec->rcvegrcnt = qib_read_kreg32(dd, kr_rcvegrcnt);
2345 dd->rcvhdrcnt = max(dd->cspec->rcvegrcnt, IBA7220_KRCVEGRCNT);
2346}
2347
2348static int qib_7220_get_ib_cfg(struct qib_pportdata *ppd, int which)
2349{
2350 int lsb, ret = 0;
2351 u64 maskr; /* right-justified mask */
2352
2353 switch (which) {
2354 case QIB_IB_CFG_LWID_ENB: /* Get allowed Link-width */
2355 ret = ppd->link_width_enabled;
2356 goto done;
2357
2358 case QIB_IB_CFG_LWID: /* Get currently active Link-width */
2359 ret = ppd->link_width_active;
2360 goto done;
2361
2362 case QIB_IB_CFG_SPD_ENB: /* Get allowed Link speeds */
2363 ret = ppd->link_speed_enabled;
2364 goto done;
2365
2366 case QIB_IB_CFG_SPD: /* Get current Link spd */
2367 ret = ppd->link_speed_active;
2368 goto done;
2369
2370 case QIB_IB_CFG_RXPOL_ENB: /* Get Auto-RX-polarity enable */
2371 lsb = IBA7220_IBC_RXPOL_SHIFT;
2372 maskr = IBA7220_IBC_RXPOL_MASK;
2373 break;
2374
2375 case QIB_IB_CFG_LREV_ENB: /* Get Auto-Lane-reversal enable */
2376 lsb = IBA7220_IBC_LREV_SHIFT;
2377 maskr = IBA7220_IBC_LREV_MASK;
2378 break;
2379
2380 case QIB_IB_CFG_LINKLATENCY:
2381 ret = qib_read_kreg64(ppd->dd, kr_ibcddrstatus)
2382 & IBA7220_DDRSTAT_LINKLAT_MASK;
2383 goto done;
2384
2385 case QIB_IB_CFG_OP_VLS:
2386 ret = ppd->vls_operational;
2387 goto done;
2388
2389 case QIB_IB_CFG_VL_HIGH_CAP:
2390 ret = 0;
2391 goto done;
2392
2393 case QIB_IB_CFG_VL_LOW_CAP:
2394 ret = 0;
2395 goto done;
2396
2397 case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
2398 ret = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
2399 OverrunThreshold);
2400 goto done;
2401
2402 case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
2403 ret = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
2404 PhyerrThreshold);
2405 goto done;
2406
2407 case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
2408 /* will only take effect when the link state changes */
2409 ret = (ppd->cpspec->ibcctrl &
2410 SYM_MASK(IBCCtrl, LinkDownDefaultState)) ?
2411 IB_LINKINITCMD_SLEEP : IB_LINKINITCMD_POLL;
2412 goto done;
2413
2414 case QIB_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */
2415 lsb = IBA7220_IBC_HRTBT_SHIFT;
2416 maskr = IBA7220_IBC_HRTBT_MASK;
2417 break;
2418
2419 case QIB_IB_CFG_PMA_TICKS:
2420 /*
2421 * 0x00 = 10x link transfer rate or 4 nsec. for 2.5Gbs
2422 * Since the clock is always 250MHz, the value is 1 or 0.
2423 */
2424 ret = (ppd->link_speed_active == QIB_IB_DDR);
2425 goto done;
2426
2427 default:
2428 ret = -EINVAL;
2429 goto done;
2430 }
2431 ret = (int)((ppd->cpspec->ibcddrctrl >> lsb) & maskr);
2432done:
2433 return ret;
2434}
2435
2436static int qib_7220_set_ib_cfg(struct qib_pportdata *ppd, int which, u32 val)
2437{
2438 struct qib_devdata *dd = ppd->dd;
2439 u64 maskr; /* right-justified mask */
2440 int lsb, ret = 0, setforce = 0;
2441 u16 lcmd, licmd;
2442 unsigned long flags;
Mitko Haralanove800bd02011-07-14 13:40:24 +00002443 u32 tmp = 0;
Ralph Campbellf9315512010-05-23 21:44:54 -07002444
2445 switch (which) {
2446 case QIB_IB_CFG_LIDLMC:
2447 /*
2448 * Set LID and LMC. Combined to avoid possible hazard
2449 * caller puts LMC in 16MSbits, DLID in 16LSbits of val
2450 */
2451 lsb = IBA7220_IBC_DLIDLMC_SHIFT;
2452 maskr = IBA7220_IBC_DLIDLMC_MASK;
2453 break;
2454
2455 case QIB_IB_CFG_LWID_ENB: /* set allowed Link-width */
2456 /*
2457 * As with speed, only write the actual register if
2458 * the link is currently down, otherwise takes effect
2459 * on next link change.
2460 */
2461 ppd->link_width_enabled = val;
2462 if (!(ppd->lflags & QIBL_LINKDOWN))
2463 goto bail;
2464 /*
2465 * We set the QIBL_IB_FORCE_NOTIFY bit so updown
2466 * will get called because we want update
2467 * link_width_active, and the change may not take
2468 * effect for some time (if we are in POLL), so this
2469 * flag will force the updown routine to be called
2470 * on the next ibstatuschange down interrupt, even
2471 * if it's not an down->up transition.
2472 */
2473 val--; /* convert from IB to chip */
2474 maskr = IBA7220_IBC_WIDTH_MASK;
2475 lsb = IBA7220_IBC_WIDTH_SHIFT;
2476 setforce = 1;
Ralph Campbellf9315512010-05-23 21:44:54 -07002477 break;
2478
2479 case QIB_IB_CFG_SPD_ENB: /* set allowed Link speeds */
2480 /*
2481 * If we turn off IB1.2, need to preset SerDes defaults,
2482 * but not right now. Set a flag for the next time
2483 * we command the link down. As with width, only write the
2484 * actual register if the link is currently down, otherwise
2485 * takes effect on next link change. Since setting is being
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002486 * explicitly requested (via MAD or sysfs), clear autoneg
Ralph Campbellf9315512010-05-23 21:44:54 -07002487 * failure status if speed autoneg is enabled.
2488 */
2489 ppd->link_speed_enabled = val;
2490 if ((ppd->cpspec->ibcddrctrl & IBA7220_IBC_IBTA_1_2_MASK) &&
2491 !(val & (val - 1)))
2492 dd->cspec->presets_needed = 1;
2493 if (!(ppd->lflags & QIBL_LINKDOWN))
2494 goto bail;
2495 /*
2496 * We set the QIBL_IB_FORCE_NOTIFY bit so updown
2497 * will get called because we want update
2498 * link_speed_active, and the change may not take
2499 * effect for some time (if we are in POLL), so this
2500 * flag will force the updown routine to be called
2501 * on the next ibstatuschange down interrupt, even
2502 * if it's not an down->up transition.
2503 */
2504 if (val == (QIB_IB_SDR | QIB_IB_DDR)) {
2505 val = IBA7220_IBC_SPEED_AUTONEG_MASK |
2506 IBA7220_IBC_IBTA_1_2_MASK;
2507 spin_lock_irqsave(&ppd->lflags_lock, flags);
2508 ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
2509 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2510 } else
2511 val = val == QIB_IB_DDR ?
2512 IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
2513 maskr = IBA7220_IBC_SPEED_AUTONEG_MASK |
2514 IBA7220_IBC_IBTA_1_2_MASK;
2515 /* IBTA 1.2 mode + speed bits are contiguous */
2516 lsb = SYM_LSB(IBCDDRCtrl, IB_ENHANCED_MODE);
2517 setforce = 1;
2518 break;
2519
2520 case QIB_IB_CFG_RXPOL_ENB: /* set Auto-RX-polarity enable */
2521 lsb = IBA7220_IBC_RXPOL_SHIFT;
2522 maskr = IBA7220_IBC_RXPOL_MASK;
2523 break;
2524
2525 case QIB_IB_CFG_LREV_ENB: /* set Auto-Lane-reversal enable */
2526 lsb = IBA7220_IBC_LREV_SHIFT;
2527 maskr = IBA7220_IBC_LREV_MASK;
2528 break;
2529
2530 case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
2531 maskr = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
2532 OverrunThreshold);
2533 if (maskr != val) {
2534 ppd->cpspec->ibcctrl &=
2535 ~SYM_MASK(IBCCtrl, OverrunThreshold);
2536 ppd->cpspec->ibcctrl |= (u64) val <<
2537 SYM_LSB(IBCCtrl, OverrunThreshold);
2538 qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
2539 qib_write_kreg(dd, kr_scratch, 0);
2540 }
2541 goto bail;
2542
2543 case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
2544 maskr = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
2545 PhyerrThreshold);
2546 if (maskr != val) {
2547 ppd->cpspec->ibcctrl &=
2548 ~SYM_MASK(IBCCtrl, PhyerrThreshold);
2549 ppd->cpspec->ibcctrl |= (u64) val <<
2550 SYM_LSB(IBCCtrl, PhyerrThreshold);
2551 qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
2552 qib_write_kreg(dd, kr_scratch, 0);
2553 }
2554 goto bail;
2555
2556 case QIB_IB_CFG_PKEYS: /* update pkeys */
2557 maskr = (u64) ppd->pkeys[0] | ((u64) ppd->pkeys[1] << 16) |
2558 ((u64) ppd->pkeys[2] << 32) |
2559 ((u64) ppd->pkeys[3] << 48);
2560 qib_write_kreg(dd, kr_partitionkey, maskr);
2561 goto bail;
2562
2563 case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
2564 /* will only take effect when the link state changes */
2565 if (val == IB_LINKINITCMD_POLL)
2566 ppd->cpspec->ibcctrl &=
2567 ~SYM_MASK(IBCCtrl, LinkDownDefaultState);
2568 else /* SLEEP */
2569 ppd->cpspec->ibcctrl |=
2570 SYM_MASK(IBCCtrl, LinkDownDefaultState);
2571 qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
2572 qib_write_kreg(dd, kr_scratch, 0);
2573 goto bail;
2574
2575 case QIB_IB_CFG_MTU: /* update the MTU in IBC */
2576 /*
2577 * Update our housekeeping variables, and set IBC max
2578 * size, same as init code; max IBC is max we allow in
2579 * buffer, less the qword pbc, plus 1 for ICRC, in dwords
2580 * Set even if it's unchanged, print debug message only
2581 * on changes.
2582 */
2583 val = (ppd->ibmaxlen >> 2) + 1;
2584 ppd->cpspec->ibcctrl &= ~SYM_MASK(IBCCtrl, MaxPktLen);
2585 ppd->cpspec->ibcctrl |= (u64)val << SYM_LSB(IBCCtrl, MaxPktLen);
2586 qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
2587 qib_write_kreg(dd, kr_scratch, 0);
2588 goto bail;
2589
2590 case QIB_IB_CFG_LSTATE: /* set the IB link state */
2591 switch (val & 0xffff0000) {
2592 case IB_LINKCMD_DOWN:
2593 lcmd = QLOGIC_IB_IBCC_LINKCMD_DOWN;
2594 if (!ppd->cpspec->ibdeltainprog &&
2595 qib_compat_ddr_negotiate) {
2596 ppd->cpspec->ibdeltainprog = 1;
2597 ppd->cpspec->ibsymsnap =
2598 read_7220_creg32(dd, cr_ibsymbolerr);
2599 ppd->cpspec->iblnkerrsnap =
2600 read_7220_creg32(dd, cr_iblinkerrrecov);
2601 }
2602 break;
2603
2604 case IB_LINKCMD_ARMED:
2605 lcmd = QLOGIC_IB_IBCC_LINKCMD_ARMED;
2606 break;
2607
2608 case IB_LINKCMD_ACTIVE:
2609 lcmd = QLOGIC_IB_IBCC_LINKCMD_ACTIVE;
2610 break;
2611
2612 default:
2613 ret = -EINVAL;
2614 qib_dev_err(dd, "bad linkcmd req 0x%x\n", val >> 16);
2615 goto bail;
2616 }
2617 switch (val & 0xffff) {
2618 case IB_LINKINITCMD_NOP:
2619 licmd = 0;
2620 break;
2621
2622 case IB_LINKINITCMD_POLL:
2623 licmd = QLOGIC_IB_IBCC_LINKINITCMD_POLL;
2624 break;
2625
2626 case IB_LINKINITCMD_SLEEP:
2627 licmd = QLOGIC_IB_IBCC_LINKINITCMD_SLEEP;
2628 break;
2629
2630 case IB_LINKINITCMD_DISABLE:
2631 licmd = QLOGIC_IB_IBCC_LINKINITCMD_DISABLE;
2632 ppd->cpspec->chase_end = 0;
2633 /*
2634 * stop state chase counter and timer, if running.
2635 * wait forpending timer, but don't clear .data (ppd)!
2636 */
2637 if (ppd->cpspec->chase_timer.expires) {
2638 del_timer_sync(&ppd->cpspec->chase_timer);
2639 ppd->cpspec->chase_timer.expires = 0;
2640 }
2641 break;
2642
2643 default:
2644 ret = -EINVAL;
2645 qib_dev_err(dd, "bad linkinitcmd req 0x%x\n",
2646 val & 0xffff);
2647 goto bail;
2648 }
2649 qib_set_ib_7220_lstate(ppd, lcmd, licmd);
Mitko Haralanove800bd02011-07-14 13:40:24 +00002650
2651 maskr = IBA7220_IBC_WIDTH_MASK;
2652 lsb = IBA7220_IBC_WIDTH_SHIFT;
2653 tmp = (ppd->cpspec->ibcddrctrl >> lsb) & maskr;
2654 /* If the width active on the chip does not match the
2655 * width in the shadow register, write the new active
2656 * width to the chip.
2657 * We don't have to worry about speed as the speed is taken
2658 * care of by set_7220_ibspeed_fast called by ib_updown.
2659 */
2660 if (ppd->link_width_enabled-1 != tmp) {
2661 ppd->cpspec->ibcddrctrl &= ~(maskr << lsb);
2662 ppd->cpspec->ibcddrctrl |=
2663 (((u64)(ppd->link_width_enabled-1) & maskr) <<
2664 lsb);
2665 qib_write_kreg(dd, kr_ibcddrctrl,
2666 ppd->cpspec->ibcddrctrl);
2667 qib_write_kreg(dd, kr_scratch, 0);
2668 spin_lock_irqsave(&ppd->lflags_lock, flags);
2669 ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
2670 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2671 }
Ralph Campbellf9315512010-05-23 21:44:54 -07002672 goto bail;
2673
2674 case QIB_IB_CFG_HRTBT: /* set Heartbeat off/enable/auto */
2675 if (val > IBA7220_IBC_HRTBT_MASK) {
2676 ret = -EINVAL;
2677 goto bail;
2678 }
2679 lsb = IBA7220_IBC_HRTBT_SHIFT;
2680 maskr = IBA7220_IBC_HRTBT_MASK;
2681 break;
2682
2683 default:
2684 ret = -EINVAL;
2685 goto bail;
2686 }
2687 ppd->cpspec->ibcddrctrl &= ~(maskr << lsb);
2688 ppd->cpspec->ibcddrctrl |= (((u64) val & maskr) << lsb);
2689 qib_write_kreg(dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
2690 qib_write_kreg(dd, kr_scratch, 0);
2691 if (setforce) {
2692 spin_lock_irqsave(&ppd->lflags_lock, flags);
2693 ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
2694 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2695 }
2696bail:
2697 return ret;
2698}
2699
2700static int qib_7220_set_loopback(struct qib_pportdata *ppd, const char *what)
2701{
2702 int ret = 0;
2703 u64 val, ddr;
2704
2705 if (!strncmp(what, "ibc", 3)) {
2706 ppd->cpspec->ibcctrl |= SYM_MASK(IBCCtrl, Loopback);
2707 val = 0; /* disable heart beat, so link will come up */
2708 qib_devinfo(ppd->dd->pcidev, "Enabling IB%u:%u IBC loopback\n",
2709 ppd->dd->unit, ppd->port);
2710 } else if (!strncmp(what, "off", 3)) {
2711 ppd->cpspec->ibcctrl &= ~SYM_MASK(IBCCtrl, Loopback);
2712 /* enable heart beat again */
2713 val = IBA7220_IBC_HRTBT_MASK << IBA7220_IBC_HRTBT_SHIFT;
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00002714 qib_devinfo(ppd->dd->pcidev,
2715 "Disabling IB%u:%u IBC loopback (normal)\n",
2716 ppd->dd->unit, ppd->port);
Ralph Campbellf9315512010-05-23 21:44:54 -07002717 } else
2718 ret = -EINVAL;
2719 if (!ret) {
2720 qib_write_kreg(ppd->dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
2721 ddr = ppd->cpspec->ibcddrctrl & ~(IBA7220_IBC_HRTBT_MASK
2722 << IBA7220_IBC_HRTBT_SHIFT);
2723 ppd->cpspec->ibcddrctrl = ddr | val;
2724 qib_write_kreg(ppd->dd, kr_ibcddrctrl,
2725 ppd->cpspec->ibcddrctrl);
2726 qib_write_kreg(ppd->dd, kr_scratch, 0);
2727 }
2728 return ret;
2729}
2730
2731static void qib_update_7220_usrhead(struct qib_ctxtdata *rcd, u64 hd,
Mike Marciniszyn19ede2e2011-01-10 17:42:21 -08002732 u32 updegr, u32 egrhd, u32 npkts)
Ralph Campbellf9315512010-05-23 21:44:54 -07002733{
Ralph Campbellf9315512010-05-23 21:44:54 -07002734 if (updegr)
2735 qib_write_ureg(rcd->dd, ur_rcvegrindexhead, egrhd, rcd->ctxt);
Ram Vepaeddfb672011-12-23 08:01:43 -05002736 mmiowb();
2737 qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
2738 mmiowb();
Ralph Campbellf9315512010-05-23 21:44:54 -07002739}
2740
2741static u32 qib_7220_hdrqempty(struct qib_ctxtdata *rcd)
2742{
2743 u32 head, tail;
2744
2745 head = qib_read_ureg32(rcd->dd, ur_rcvhdrhead, rcd->ctxt);
2746 if (rcd->rcvhdrtail_kvaddr)
2747 tail = qib_get_rcvhdrtail(rcd);
2748 else
2749 tail = qib_read_ureg32(rcd->dd, ur_rcvhdrtail, rcd->ctxt);
2750 return head == tail;
2751}
2752
2753/*
2754 * Modify the RCVCTRL register in chip-specific way. This
2755 * is a function because bit positions and (future) register
2756 * location is chip-specifc, but the needed operations are
2757 * generic. <op> is a bit-mask because we often want to
2758 * do multiple modifications.
2759 */
2760static void rcvctrl_7220_mod(struct qib_pportdata *ppd, unsigned int op,
2761 int ctxt)
2762{
2763 struct qib_devdata *dd = ppd->dd;
2764 u64 mask, val;
2765 unsigned long flags;
2766
2767 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
2768 if (op & QIB_RCVCTRL_TAILUPD_ENB)
2769 dd->rcvctrl |= (1ULL << IBA7220_R_TAILUPD_SHIFT);
2770 if (op & QIB_RCVCTRL_TAILUPD_DIS)
2771 dd->rcvctrl &= ~(1ULL << IBA7220_R_TAILUPD_SHIFT);
2772 if (op & QIB_RCVCTRL_PKEY_ENB)
2773 dd->rcvctrl &= ~(1ULL << IBA7220_R_PKEY_DIS_SHIFT);
2774 if (op & QIB_RCVCTRL_PKEY_DIS)
2775 dd->rcvctrl |= (1ULL << IBA7220_R_PKEY_DIS_SHIFT);
2776 if (ctxt < 0)
2777 mask = (1ULL << dd->ctxtcnt) - 1;
2778 else
2779 mask = (1ULL << ctxt);
2780 if (op & QIB_RCVCTRL_CTXT_ENB) {
2781 /* always done for specific ctxt */
2782 dd->rcvctrl |= (mask << SYM_LSB(RcvCtrl, PortEnable));
2783 if (!(dd->flags & QIB_NODMA_RTAIL))
2784 dd->rcvctrl |= 1ULL << IBA7220_R_TAILUPD_SHIFT;
2785 /* Write these registers before the context is enabled. */
2786 qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt,
2787 dd->rcd[ctxt]->rcvhdrqtailaddr_phys);
2788 qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt,
2789 dd->rcd[ctxt]->rcvhdrq_phys);
2790 dd->rcd[ctxt]->seq_cnt = 1;
2791 }
2792 if (op & QIB_RCVCTRL_CTXT_DIS)
2793 dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, PortEnable));
2794 if (op & QIB_RCVCTRL_INTRAVAIL_ENB)
2795 dd->rcvctrl |= (mask << IBA7220_R_INTRAVAIL_SHIFT);
2796 if (op & QIB_RCVCTRL_INTRAVAIL_DIS)
2797 dd->rcvctrl &= ~(mask << IBA7220_R_INTRAVAIL_SHIFT);
2798 qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
2799 if ((op & QIB_RCVCTRL_INTRAVAIL_ENB) && dd->rhdrhead_intr_off) {
2800 /* arm rcv interrupt */
2801 val = qib_read_ureg32(dd, ur_rcvhdrhead, ctxt) |
2802 dd->rhdrhead_intr_off;
2803 qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
2804 }
2805 if (op & QIB_RCVCTRL_CTXT_ENB) {
2806 /*
2807 * Init the context registers also; if we were
2808 * disabled, tail and head should both be zero
2809 * already from the enable, but since we don't
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002810 * know, we have to do it explicitly.
Ralph Campbellf9315512010-05-23 21:44:54 -07002811 */
2812 val = qib_read_ureg32(dd, ur_rcvegrindextail, ctxt);
2813 qib_write_ureg(dd, ur_rcvegrindexhead, val, ctxt);
2814
2815 val = qib_read_ureg32(dd, ur_rcvhdrtail, ctxt);
2816 dd->rcd[ctxt]->head = val;
2817 /* If kctxt, interrupt on next receive. */
2818 if (ctxt < dd->first_user_ctxt)
2819 val |= dd->rhdrhead_intr_off;
2820 qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
2821 }
2822 if (op & QIB_RCVCTRL_CTXT_DIS) {
2823 if (ctxt >= 0) {
2824 qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt, 0);
2825 qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt, 0);
2826 } else {
2827 unsigned i;
2828
2829 for (i = 0; i < dd->cfgctxts; i++) {
2830 qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr,
2831 i, 0);
2832 qib_write_kreg_ctxt(dd, kr_rcvhdraddr, i, 0);
2833 }
2834 }
2835 }
2836 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
2837}
2838
2839/*
2840 * Modify the SENDCTRL register in chip-specific way. This
2841 * is a function there may be multiple such registers with
2842 * slightly different layouts. To start, we assume the
2843 * "canonical" register layout of the first chips.
2844 * Chip requires no back-back sendctrl writes, so write
2845 * scratch register after writing sendctrl
2846 */
2847static void sendctrl_7220_mod(struct qib_pportdata *ppd, u32 op)
2848{
2849 struct qib_devdata *dd = ppd->dd;
2850 u64 tmp_dd_sendctrl;
2851 unsigned long flags;
2852
2853 spin_lock_irqsave(&dd->sendctrl_lock, flags);
2854
2855 /* First the ones that are "sticky", saved in shadow */
2856 if (op & QIB_SENDCTRL_CLEAR)
2857 dd->sendctrl = 0;
2858 if (op & QIB_SENDCTRL_SEND_DIS)
2859 dd->sendctrl &= ~SYM_MASK(SendCtrl, SPioEnable);
2860 else if (op & QIB_SENDCTRL_SEND_ENB) {
2861 dd->sendctrl |= SYM_MASK(SendCtrl, SPioEnable);
2862 if (dd->flags & QIB_USE_SPCL_TRIG)
2863 dd->sendctrl |= SYM_MASK(SendCtrl,
2864 SSpecialTriggerEn);
2865 }
2866 if (op & QIB_SENDCTRL_AVAIL_DIS)
2867 dd->sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
2868 else if (op & QIB_SENDCTRL_AVAIL_ENB)
2869 dd->sendctrl |= SYM_MASK(SendCtrl, SendBufAvailUpd);
2870
2871 if (op & QIB_SENDCTRL_DISARM_ALL) {
2872 u32 i, last;
2873
2874 tmp_dd_sendctrl = dd->sendctrl;
2875 /*
2876 * disarm any that are not yet launched, disabling sends
2877 * and updates until done.
2878 */
2879 last = dd->piobcnt2k + dd->piobcnt4k;
2880 tmp_dd_sendctrl &=
2881 ~(SYM_MASK(SendCtrl, SPioEnable) |
2882 SYM_MASK(SendCtrl, SendBufAvailUpd));
2883 for (i = 0; i < last; i++) {
2884 qib_write_kreg(dd, kr_sendctrl,
2885 tmp_dd_sendctrl |
2886 SYM_MASK(SendCtrl, Disarm) | i);
2887 qib_write_kreg(dd, kr_scratch, 0);
2888 }
2889 }
2890
2891 tmp_dd_sendctrl = dd->sendctrl;
2892
2893 if (op & QIB_SENDCTRL_FLUSH)
2894 tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Abort);
2895 if (op & QIB_SENDCTRL_DISARM)
2896 tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Disarm) |
2897 ((op & QIB_7220_SendCtrl_DisarmPIOBuf_RMASK) <<
2898 SYM_LSB(SendCtrl, DisarmPIOBuf));
2899 if ((op & QIB_SENDCTRL_AVAIL_BLIP) &&
2900 (dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
2901 tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
2902
2903 qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl);
2904 qib_write_kreg(dd, kr_scratch, 0);
2905
2906 if (op & QIB_SENDCTRL_AVAIL_BLIP) {
2907 qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
2908 qib_write_kreg(dd, kr_scratch, 0);
2909 }
2910
2911 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
2912
2913 if (op & QIB_SENDCTRL_FLUSH) {
2914 u32 v;
2915 /*
2916 * ensure writes have hit chip, then do a few
2917 * more reads, to allow DMA of pioavail registers
2918 * to occur, so in-memory copy is in sync with
2919 * the chip. Not always safe to sleep.
2920 */
2921 v = qib_read_kreg32(dd, kr_scratch);
2922 qib_write_kreg(dd, kr_scratch, v);
2923 v = qib_read_kreg32(dd, kr_scratch);
2924 qib_write_kreg(dd, kr_scratch, v);
2925 qib_read_kreg32(dd, kr_scratch);
2926 }
2927}
2928
2929/**
2930 * qib_portcntr_7220 - read a per-port counter
2931 * @dd: the qlogic_ib device
2932 * @creg: the counter to snapshot
2933 */
2934static u64 qib_portcntr_7220(struct qib_pportdata *ppd, u32 reg)
2935{
2936 u64 ret = 0ULL;
2937 struct qib_devdata *dd = ppd->dd;
2938 u16 creg;
2939 /* 0xffff for unimplemented or synthesized counters */
2940 static const u16 xlator[] = {
2941 [QIBPORTCNTR_PKTSEND] = cr_pktsend,
2942 [QIBPORTCNTR_WORDSEND] = cr_wordsend,
2943 [QIBPORTCNTR_PSXMITDATA] = cr_psxmitdatacount,
2944 [QIBPORTCNTR_PSXMITPKTS] = cr_psxmitpktscount,
2945 [QIBPORTCNTR_PSXMITWAIT] = cr_psxmitwaitcount,
2946 [QIBPORTCNTR_SENDSTALL] = cr_sendstall,
2947 [QIBPORTCNTR_PKTRCV] = cr_pktrcv,
2948 [QIBPORTCNTR_PSRCVDATA] = cr_psrcvdatacount,
2949 [QIBPORTCNTR_PSRCVPKTS] = cr_psrcvpktscount,
2950 [QIBPORTCNTR_RCVEBP] = cr_rcvebp,
2951 [QIBPORTCNTR_RCVOVFL] = cr_rcvovfl,
2952 [QIBPORTCNTR_WORDRCV] = cr_wordrcv,
2953 [QIBPORTCNTR_RXDROPPKT] = cr_rxdroppkt,
2954 [QIBPORTCNTR_RXLOCALPHYERR] = cr_rxotherlocalphyerr,
2955 [QIBPORTCNTR_RXVLERR] = cr_rxvlerr,
2956 [QIBPORTCNTR_ERRICRC] = cr_erricrc,
2957 [QIBPORTCNTR_ERRVCRC] = cr_errvcrc,
2958 [QIBPORTCNTR_ERRLPCRC] = cr_errlpcrc,
2959 [QIBPORTCNTR_BADFORMAT] = cr_badformat,
2960 [QIBPORTCNTR_ERR_RLEN] = cr_err_rlen,
2961 [QIBPORTCNTR_IBSYMBOLERR] = cr_ibsymbolerr,
2962 [QIBPORTCNTR_INVALIDRLEN] = cr_invalidrlen,
2963 [QIBPORTCNTR_UNSUPVL] = cr_txunsupvl,
2964 [QIBPORTCNTR_EXCESSBUFOVFL] = cr_excessbufferovfl,
2965 [QIBPORTCNTR_ERRLINK] = cr_errlink,
2966 [QIBPORTCNTR_IBLINKDOWN] = cr_iblinkdown,
2967 [QIBPORTCNTR_IBLINKERRRECOV] = cr_iblinkerrrecov,
2968 [QIBPORTCNTR_LLI] = cr_locallinkintegrityerr,
2969 [QIBPORTCNTR_PSINTERVAL] = cr_psinterval,
2970 [QIBPORTCNTR_PSSTART] = cr_psstart,
2971 [QIBPORTCNTR_PSSTAT] = cr_psstat,
2972 [QIBPORTCNTR_VL15PKTDROP] = cr_vl15droppedpkt,
2973 [QIBPORTCNTR_ERRPKEY] = cr_errpkey,
2974 [QIBPORTCNTR_KHDROVFL] = 0xffff,
2975 };
2976
2977 if (reg >= ARRAY_SIZE(xlator)) {
2978 qib_devinfo(ppd->dd->pcidev,
2979 "Unimplemented portcounter %u\n", reg);
2980 goto done;
2981 }
2982 creg = xlator[reg];
2983
2984 if (reg == QIBPORTCNTR_KHDROVFL) {
2985 int i;
2986
2987 /* sum over all kernel contexts */
2988 for (i = 0; i < dd->first_user_ctxt; i++)
2989 ret += read_7220_creg32(dd, cr_portovfl + i);
2990 }
2991 if (creg == 0xffff)
2992 goto done;
2993
2994 /*
2995 * only fast incrementing counters are 64bit; use 32 bit reads to
2996 * avoid two independent reads when on opteron
2997 */
2998 if ((creg == cr_wordsend || creg == cr_wordrcv ||
2999 creg == cr_pktsend || creg == cr_pktrcv))
3000 ret = read_7220_creg(dd, creg);
3001 else
3002 ret = read_7220_creg32(dd, creg);
3003 if (creg == cr_ibsymbolerr) {
3004 if (dd->pport->cpspec->ibdeltainprog)
3005 ret -= ret - ppd->cpspec->ibsymsnap;
3006 ret -= dd->pport->cpspec->ibsymdelta;
3007 } else if (creg == cr_iblinkerrrecov) {
3008 if (dd->pport->cpspec->ibdeltainprog)
3009 ret -= ret - ppd->cpspec->iblnkerrsnap;
3010 ret -= dd->pport->cpspec->iblnkerrdelta;
3011 }
3012done:
3013 return ret;
3014}
3015
3016/*
3017 * Device counter names (not port-specific), one line per stat,
3018 * single string. Used by utilities like ipathstats to print the stats
3019 * in a way which works for different versions of drivers, without changing
3020 * the utility. Names need to be 12 chars or less (w/o newline), for proper
3021 * display by utility.
3022 * Non-error counters are first.
3023 * Start of "error" conters is indicated by a leading "E " on the first
3024 * "error" counter, and doesn't count in label length.
3025 * The EgrOvfl list needs to be last so we truncate them at the configured
3026 * context count for the device.
3027 * cntr7220indices contains the corresponding register indices.
3028 */
3029static const char cntr7220names[] =
3030 "Interrupts\n"
3031 "HostBusStall\n"
3032 "E RxTIDFull\n"
3033 "RxTIDInvalid\n"
3034 "Ctxt0EgrOvfl\n"
3035 "Ctxt1EgrOvfl\n"
3036 "Ctxt2EgrOvfl\n"
3037 "Ctxt3EgrOvfl\n"
3038 "Ctxt4EgrOvfl\n"
3039 "Ctxt5EgrOvfl\n"
3040 "Ctxt6EgrOvfl\n"
3041 "Ctxt7EgrOvfl\n"
3042 "Ctxt8EgrOvfl\n"
3043 "Ctxt9EgrOvfl\n"
3044 "Ctx10EgrOvfl\n"
3045 "Ctx11EgrOvfl\n"
3046 "Ctx12EgrOvfl\n"
3047 "Ctx13EgrOvfl\n"
3048 "Ctx14EgrOvfl\n"
3049 "Ctx15EgrOvfl\n"
3050 "Ctx16EgrOvfl\n";
3051
3052static const size_t cntr7220indices[] = {
3053 cr_lbint,
3054 cr_lbflowstall,
3055 cr_errtidfull,
3056 cr_errtidvalid,
3057 cr_portovfl + 0,
3058 cr_portovfl + 1,
3059 cr_portovfl + 2,
3060 cr_portovfl + 3,
3061 cr_portovfl + 4,
3062 cr_portovfl + 5,
3063 cr_portovfl + 6,
3064 cr_portovfl + 7,
3065 cr_portovfl + 8,
3066 cr_portovfl + 9,
3067 cr_portovfl + 10,
3068 cr_portovfl + 11,
3069 cr_portovfl + 12,
3070 cr_portovfl + 13,
3071 cr_portovfl + 14,
3072 cr_portovfl + 15,
3073 cr_portovfl + 16,
3074};
3075
3076/*
3077 * same as cntr7220names and cntr7220indices, but for port-specific counters.
3078 * portcntr7220indices is somewhat complicated by some registers needing
3079 * adjustments of various kinds, and those are ORed with _PORT_VIRT_FLAG
3080 */
3081static const char portcntr7220names[] =
3082 "TxPkt\n"
3083 "TxFlowPkt\n"
3084 "TxWords\n"
3085 "RxPkt\n"
3086 "RxFlowPkt\n"
3087 "RxWords\n"
3088 "TxFlowStall\n"
3089 "TxDmaDesc\n" /* 7220 and 7322-only */
3090 "E RxDlidFltr\n" /* 7220 and 7322-only */
3091 "IBStatusChng\n"
3092 "IBLinkDown\n"
3093 "IBLnkRecov\n"
3094 "IBRxLinkErr\n"
3095 "IBSymbolErr\n"
3096 "RxLLIErr\n"
3097 "RxBadFormat\n"
3098 "RxBadLen\n"
3099 "RxBufOvrfl\n"
3100 "RxEBP\n"
3101 "RxFlowCtlErr\n"
3102 "RxICRCerr\n"
3103 "RxLPCRCerr\n"
3104 "RxVCRCerr\n"
3105 "RxInvalLen\n"
3106 "RxInvalPKey\n"
3107 "RxPktDropped\n"
3108 "TxBadLength\n"
3109 "TxDropped\n"
3110 "TxInvalLen\n"
3111 "TxUnderrun\n"
3112 "TxUnsupVL\n"
3113 "RxLclPhyErr\n" /* 7220 and 7322-only */
3114 "RxVL15Drop\n" /* 7220 and 7322-only */
3115 "RxVlErr\n" /* 7220 and 7322-only */
3116 "XcessBufOvfl\n" /* 7220 and 7322-only */
3117 ;
3118
3119#define _PORT_VIRT_FLAG 0x8000 /* "virtual", need adjustments */
3120static const size_t portcntr7220indices[] = {
3121 QIBPORTCNTR_PKTSEND | _PORT_VIRT_FLAG,
3122 cr_pktsendflow,
3123 QIBPORTCNTR_WORDSEND | _PORT_VIRT_FLAG,
3124 QIBPORTCNTR_PKTRCV | _PORT_VIRT_FLAG,
3125 cr_pktrcvflowctrl,
3126 QIBPORTCNTR_WORDRCV | _PORT_VIRT_FLAG,
3127 QIBPORTCNTR_SENDSTALL | _PORT_VIRT_FLAG,
3128 cr_txsdmadesc,
3129 cr_rxdlidfltr,
3130 cr_ibstatuschange,
3131 QIBPORTCNTR_IBLINKDOWN | _PORT_VIRT_FLAG,
3132 QIBPORTCNTR_IBLINKERRRECOV | _PORT_VIRT_FLAG,
3133 QIBPORTCNTR_ERRLINK | _PORT_VIRT_FLAG,
3134 QIBPORTCNTR_IBSYMBOLERR | _PORT_VIRT_FLAG,
3135 QIBPORTCNTR_LLI | _PORT_VIRT_FLAG,
3136 QIBPORTCNTR_BADFORMAT | _PORT_VIRT_FLAG,
3137 QIBPORTCNTR_ERR_RLEN | _PORT_VIRT_FLAG,
3138 QIBPORTCNTR_RCVOVFL | _PORT_VIRT_FLAG,
3139 QIBPORTCNTR_RCVEBP | _PORT_VIRT_FLAG,
3140 cr_rcvflowctrl_err,
3141 QIBPORTCNTR_ERRICRC | _PORT_VIRT_FLAG,
3142 QIBPORTCNTR_ERRLPCRC | _PORT_VIRT_FLAG,
3143 QIBPORTCNTR_ERRVCRC | _PORT_VIRT_FLAG,
3144 QIBPORTCNTR_INVALIDRLEN | _PORT_VIRT_FLAG,
3145 QIBPORTCNTR_ERRPKEY | _PORT_VIRT_FLAG,
3146 QIBPORTCNTR_RXDROPPKT | _PORT_VIRT_FLAG,
3147 cr_invalidslen,
3148 cr_senddropped,
3149 cr_errslen,
3150 cr_sendunderrun,
3151 cr_txunsupvl,
3152 QIBPORTCNTR_RXLOCALPHYERR | _PORT_VIRT_FLAG,
3153 QIBPORTCNTR_VL15PKTDROP | _PORT_VIRT_FLAG,
3154 QIBPORTCNTR_RXVLERR | _PORT_VIRT_FLAG,
3155 QIBPORTCNTR_EXCESSBUFOVFL | _PORT_VIRT_FLAG,
3156};
3157
3158/* do all the setup to make the counter reads efficient later */
3159static void init_7220_cntrnames(struct qib_devdata *dd)
3160{
3161 int i, j = 0;
3162 char *s;
3163
3164 for (i = 0, s = (char *)cntr7220names; s && j <= dd->cfgctxts;
3165 i++) {
3166 /* we always have at least one counter before the egrovfl */
3167 if (!j && !strncmp("Ctxt0EgrOvfl", s + 1, 12))
3168 j = 1;
3169 s = strchr(s + 1, '\n');
3170 if (s && j)
3171 j++;
3172 }
3173 dd->cspec->ncntrs = i;
3174 if (!s)
3175 /* full list; size is without terminating null */
3176 dd->cspec->cntrnamelen = sizeof(cntr7220names) - 1;
3177 else
3178 dd->cspec->cntrnamelen = 1 + s - cntr7220names;
3179 dd->cspec->cntrs = kmalloc(dd->cspec->ncntrs
3180 * sizeof(u64), GFP_KERNEL);
3181 if (!dd->cspec->cntrs)
3182 qib_dev_err(dd, "Failed allocation for counters\n");
3183
3184 for (i = 0, s = (char *)portcntr7220names; s; i++)
3185 s = strchr(s + 1, '\n');
3186 dd->cspec->nportcntrs = i - 1;
3187 dd->cspec->portcntrnamelen = sizeof(portcntr7220names) - 1;
3188 dd->cspec->portcntrs = kmalloc(dd->cspec->nportcntrs
3189 * sizeof(u64), GFP_KERNEL);
3190 if (!dd->cspec->portcntrs)
3191 qib_dev_err(dd, "Failed allocation for portcounters\n");
3192}
3193
3194static u32 qib_read_7220cntrs(struct qib_devdata *dd, loff_t pos, char **namep,
3195 u64 **cntrp)
3196{
3197 u32 ret;
3198
3199 if (!dd->cspec->cntrs) {
3200 ret = 0;
3201 goto done;
3202 }
3203
3204 if (namep) {
3205 *namep = (char *)cntr7220names;
3206 ret = dd->cspec->cntrnamelen;
3207 if (pos >= ret)
3208 ret = 0; /* final read after getting everything */
3209 } else {
3210 u64 *cntr = dd->cspec->cntrs;
3211 int i;
3212
3213 ret = dd->cspec->ncntrs * sizeof(u64);
3214 if (!cntr || pos >= ret) {
3215 /* everything read, or couldn't get memory */
3216 ret = 0;
3217 goto done;
3218 }
3219
3220 *cntrp = cntr;
3221 for (i = 0; i < dd->cspec->ncntrs; i++)
3222 *cntr++ = read_7220_creg32(dd, cntr7220indices[i]);
3223 }
3224done:
3225 return ret;
3226}
3227
3228static u32 qib_read_7220portcntrs(struct qib_devdata *dd, loff_t pos, u32 port,
3229 char **namep, u64 **cntrp)
3230{
3231 u32 ret;
3232
3233 if (!dd->cspec->portcntrs) {
3234 ret = 0;
3235 goto done;
3236 }
3237 if (namep) {
3238 *namep = (char *)portcntr7220names;
3239 ret = dd->cspec->portcntrnamelen;
3240 if (pos >= ret)
3241 ret = 0; /* final read after getting everything */
3242 } else {
3243 u64 *cntr = dd->cspec->portcntrs;
3244 struct qib_pportdata *ppd = &dd->pport[port];
3245 int i;
3246
3247 ret = dd->cspec->nportcntrs * sizeof(u64);
3248 if (!cntr || pos >= ret) {
3249 /* everything read, or couldn't get memory */
3250 ret = 0;
3251 goto done;
3252 }
3253 *cntrp = cntr;
3254 for (i = 0; i < dd->cspec->nportcntrs; i++) {
3255 if (portcntr7220indices[i] & _PORT_VIRT_FLAG)
3256 *cntr++ = qib_portcntr_7220(ppd,
3257 portcntr7220indices[i] &
3258 ~_PORT_VIRT_FLAG);
3259 else
3260 *cntr++ = read_7220_creg32(dd,
3261 portcntr7220indices[i]);
3262 }
3263 }
3264done:
3265 return ret;
3266}
3267
3268/**
3269 * qib_get_7220_faststats - get word counters from chip before they overflow
3270 * @opaque - contains a pointer to the qlogic_ib device qib_devdata
3271 *
3272 * This needs more work; in particular, decision on whether we really
3273 * need traffic_wds done the way it is
3274 * called from add_timer
3275 */
3276static void qib_get_7220_faststats(unsigned long opaque)
3277{
3278 struct qib_devdata *dd = (struct qib_devdata *) opaque;
3279 struct qib_pportdata *ppd = dd->pport;
3280 unsigned long flags;
3281 u64 traffic_wds;
3282
3283 /*
3284 * don't access the chip while running diags, or memory diags can
3285 * fail
3286 */
3287 if (!(dd->flags & QIB_INITTED) || dd->diag_client)
3288 /* but re-arm the timer, for diags case; won't hurt other */
3289 goto done;
3290
3291 /*
3292 * We now try to maintain an activity timer, based on traffic
3293 * exceeding a threshold, so we need to check the word-counts
3294 * even if they are 64-bit.
3295 */
3296 traffic_wds = qib_portcntr_7220(ppd, cr_wordsend) +
3297 qib_portcntr_7220(ppd, cr_wordrcv);
3298 spin_lock_irqsave(&dd->eep_st_lock, flags);
3299 traffic_wds -= dd->traffic_wds;
3300 dd->traffic_wds += traffic_wds;
Ralph Campbellf9315512010-05-23 21:44:54 -07003301 spin_unlock_irqrestore(&dd->eep_st_lock, flags);
3302done:
3303 mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
3304}
3305
3306/*
3307 * If we are using MSI, try to fallback to INTx.
3308 */
3309static int qib_7220_intr_fallback(struct qib_devdata *dd)
3310{
3311 if (!dd->msi_lo)
3312 return 0;
3313
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00003314 qib_devinfo(dd->pcidev,
3315 "MSI interrupt not detected, trying INTx interrupts\n");
Ralph Campbellf9315512010-05-23 21:44:54 -07003316 qib_7220_free_irq(dd);
3317 qib_enable_intx(dd->pcidev);
3318 /*
3319 * Some newer kernels require free_irq before disable_msi,
3320 * and irq can be changed during disable and INTx enable
3321 * and we need to therefore use the pcidev->irq value,
3322 * not our saved MSI value.
3323 */
3324 dd->cspec->irq = dd->pcidev->irq;
3325 qib_setup_7220_interrupt(dd);
3326 return 1;
3327}
3328
3329/*
3330 * Reset the XGXS (between serdes and IBC). Slightly less intrusive
3331 * than resetting the IBC or external link state, and useful in some
3332 * cases to cause some retraining. To do this right, we reset IBC
3333 * as well.
3334 */
3335static void qib_7220_xgxs_reset(struct qib_pportdata *ppd)
3336{
3337 u64 val, prev_val;
3338 struct qib_devdata *dd = ppd->dd;
3339
3340 prev_val = qib_read_kreg64(dd, kr_xgxs_cfg);
3341 val = prev_val | QLOGIC_IB_XGXS_RESET;
3342 prev_val &= ~QLOGIC_IB_XGXS_RESET; /* be sure */
3343 qib_write_kreg(dd, kr_control,
3344 dd->control & ~QLOGIC_IB_C_LINKENABLE);
3345 qib_write_kreg(dd, kr_xgxs_cfg, val);
3346 qib_read_kreg32(dd, kr_scratch);
3347 qib_write_kreg(dd, kr_xgxs_cfg, prev_val);
3348 qib_write_kreg(dd, kr_control, dd->control);
3349}
3350
3351/*
3352 * For this chip, we want to use the same buffer every time
3353 * when we are trying to bring the link up (they are always VL15
3354 * packets). At that link state the packet should always go out immediately
3355 * (or at least be discarded at the tx interface if the link is down).
3356 * If it doesn't, and the buffer isn't available, that means some other
3357 * sender has gotten ahead of us, and is preventing our packet from going
3358 * out. In that case, we flush all packets, and try again. If that still
3359 * fails, we fail the request, and hope things work the next time around.
3360 *
3361 * We don't need very complicated heuristics on whether the packet had
3362 * time to go out or not, since even at SDR 1X, it goes out in very short
3363 * time periods, covered by the chip reads done here and as part of the
3364 * flush.
3365 */
3366static u32 __iomem *get_7220_link_buf(struct qib_pportdata *ppd, u32 *bnum)
3367{
3368 u32 __iomem *buf;
3369 u32 lbuf = ppd->dd->cspec->lastbuf_for_pio;
3370 int do_cleanup;
3371 unsigned long flags;
3372
3373 /*
3374 * always blip to get avail list updated, since it's almost
3375 * always needed, and is fairly cheap.
3376 */
3377 sendctrl_7220_mod(ppd->dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
3378 qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
3379 buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
3380 if (buf)
3381 goto done;
3382
3383 spin_lock_irqsave(&ppd->sdma_lock, flags);
3384 if (ppd->sdma_state.current_state == qib_sdma_state_s20_idle &&
3385 ppd->sdma_state.current_state != qib_sdma_state_s00_hw_down) {
3386 __qib_sdma_process_event(ppd, qib_sdma_event_e00_go_hw_down);
3387 do_cleanup = 0;
3388 } else {
3389 do_cleanup = 1;
3390 qib_7220_sdma_hw_clean_up(ppd);
3391 }
3392 spin_unlock_irqrestore(&ppd->sdma_lock, flags);
3393
3394 if (do_cleanup) {
3395 qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
3396 buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
3397 }
3398done:
3399 return buf;
3400}
3401
3402/*
3403 * This code for non-IBTA-compliant IB speed negotiation is only known to
3404 * work for the SDR to DDR transition, and only between an HCA and a switch
3405 * with recent firmware. It is based on observed heuristics, rather than
3406 * actual knowledge of the non-compliant speed negotiation.
3407 * It has a number of hard-coded fields, since the hope is to rewrite this
3408 * when a spec is available on how the negoation is intended to work.
3409 */
3410static void autoneg_7220_sendpkt(struct qib_pportdata *ppd, u32 *hdr,
3411 u32 dcnt, u32 *data)
3412{
3413 int i;
3414 u64 pbc;
3415 u32 __iomem *piobuf;
3416 u32 pnum;
3417 struct qib_devdata *dd = ppd->dd;
3418
3419 i = 0;
3420 pbc = 7 + dcnt + 1; /* 7 dword header, dword data, icrc */
3421 pbc |= PBC_7220_VL15_SEND;
3422 while (!(piobuf = get_7220_link_buf(ppd, &pnum))) {
3423 if (i++ > 5)
3424 return;
3425 udelay(2);
3426 }
3427 sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_DISARM_BUF(pnum));
3428 writeq(pbc, piobuf);
3429 qib_flush_wc();
3430 qib_pio_copy(piobuf + 2, hdr, 7);
3431 qib_pio_copy(piobuf + 9, data, dcnt);
3432 if (dd->flags & QIB_USE_SPCL_TRIG) {
3433 u32 spcl_off = (pnum >= dd->piobcnt2k) ? 2047 : 1023;
3434
3435 qib_flush_wc();
3436 __raw_writel(0xaebecede, piobuf + spcl_off);
3437 }
3438 qib_flush_wc();
3439 qib_sendbuf_done(dd, pnum);
3440}
3441
3442/*
3443 * _start packet gets sent twice at start, _done gets sent twice at end
3444 */
3445static void autoneg_7220_send(struct qib_pportdata *ppd, int which)
3446{
3447 struct qib_devdata *dd = ppd->dd;
3448 static u32 swapped;
3449 u32 dw, i, hcnt, dcnt, *data;
3450 static u32 hdr[7] = { 0xf002ffff, 0x48ffff, 0x6400abba };
3451 static u32 madpayload_start[0x40] = {
3452 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
3453 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
3454 0x1, 0x1388, 0x15e, 0x1, /* rest 0's */
3455 };
3456 static u32 madpayload_done[0x40] = {
3457 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
3458 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
3459 0x40000001, 0x1388, 0x15e, /* rest 0's */
3460 };
3461
3462 dcnt = ARRAY_SIZE(madpayload_start);
3463 hcnt = ARRAY_SIZE(hdr);
3464 if (!swapped) {
3465 /* for maintainability, do it at runtime */
3466 for (i = 0; i < hcnt; i++) {
3467 dw = (__force u32) cpu_to_be32(hdr[i]);
3468 hdr[i] = dw;
3469 }
3470 for (i = 0; i < dcnt; i++) {
3471 dw = (__force u32) cpu_to_be32(madpayload_start[i]);
3472 madpayload_start[i] = dw;
3473 dw = (__force u32) cpu_to_be32(madpayload_done[i]);
3474 madpayload_done[i] = dw;
3475 }
3476 swapped = 1;
3477 }
3478
3479 data = which ? madpayload_done : madpayload_start;
3480
3481 autoneg_7220_sendpkt(ppd, hdr, dcnt, data);
3482 qib_read_kreg64(dd, kr_scratch);
3483 udelay(2);
3484 autoneg_7220_sendpkt(ppd, hdr, dcnt, data);
3485 qib_read_kreg64(dd, kr_scratch);
3486 udelay(2);
3487}
3488
3489/*
3490 * Do the absolute minimum to cause an IB speed change, and make it
3491 * ready, but don't actually trigger the change. The caller will
3492 * do that when ready (if link is in Polling training state, it will
3493 * happen immediately, otherwise when link next goes down)
3494 *
3495 * This routine should only be used as part of the DDR autonegotation
3496 * code for devices that are not compliant with IB 1.2 (or code that
3497 * fixes things up for same).
3498 *
3499 * When link has gone down, and autoneg enabled, or autoneg has
3500 * failed and we give up until next time we set both speeds, and
3501 * then we want IBTA enabled as well as "use max enabled speed.
3502 */
3503static void set_7220_ibspeed_fast(struct qib_pportdata *ppd, u32 speed)
3504{
3505 ppd->cpspec->ibcddrctrl &= ~(IBA7220_IBC_SPEED_AUTONEG_MASK |
3506 IBA7220_IBC_IBTA_1_2_MASK);
3507
3508 if (speed == (QIB_IB_SDR | QIB_IB_DDR))
3509 ppd->cpspec->ibcddrctrl |= IBA7220_IBC_SPEED_AUTONEG_MASK |
3510 IBA7220_IBC_IBTA_1_2_MASK;
3511 else
3512 ppd->cpspec->ibcddrctrl |= speed == QIB_IB_DDR ?
3513 IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
3514
3515 qib_write_kreg(ppd->dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
3516 qib_write_kreg(ppd->dd, kr_scratch, 0);
3517}
3518
3519/*
3520 * This routine is only used when we are not talking to another
3521 * IB 1.2-compliant device that we think can do DDR.
3522 * (This includes all existing switch chips as of Oct 2007.)
3523 * 1.2-compliant devices go directly to DDR prior to reaching INIT
3524 */
3525static void try_7220_autoneg(struct qib_pportdata *ppd)
3526{
3527 unsigned long flags;
3528
3529 /*
3530 * Required for older non-IB1.2 DDR switches. Newer
3531 * non-IB-compliant switches don't need it, but so far,
3532 * aren't bothered by it either. "Magic constant"
3533 */
3534 qib_write_kreg(ppd->dd, kr_ncmodectrl, 0x3b9dc07);
3535
3536 spin_lock_irqsave(&ppd->lflags_lock, flags);
3537 ppd->lflags |= QIBL_IB_AUTONEG_INPROG;
3538 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3539 autoneg_7220_send(ppd, 0);
3540 set_7220_ibspeed_fast(ppd, QIB_IB_DDR);
3541
3542 toggle_7220_rclkrls(ppd->dd);
3543 /* 2 msec is minimum length of a poll cycle */
Tejun Heof0626712010-10-19 15:24:36 +00003544 queue_delayed_work(ib_wq, &ppd->cpspec->autoneg_work,
3545 msecs_to_jiffies(2));
Ralph Campbellf9315512010-05-23 21:44:54 -07003546}
3547
3548/*
3549 * Handle the empirically determined mechanism for auto-negotiation
3550 * of DDR speed with switches.
3551 */
3552static void autoneg_7220_work(struct work_struct *work)
3553{
3554 struct qib_pportdata *ppd;
3555 struct qib_devdata *dd;
3556 u64 startms;
3557 u32 i;
3558 unsigned long flags;
3559
3560 ppd = &container_of(work, struct qib_chippport_specific,
3561 autoneg_work.work)->pportdata;
3562 dd = ppd->dd;
3563
3564 startms = jiffies_to_msecs(jiffies);
3565
3566 /*
3567 * Busy wait for this first part, it should be at most a
3568 * few hundred usec, since we scheduled ourselves for 2msec.
3569 */
3570 for (i = 0; i < 25; i++) {
3571 if (SYM_FIELD(ppd->lastibcstat, IBCStatus, LinkTrainingState)
3572 == IB_7220_LT_STATE_POLLQUIET) {
3573 qib_set_linkstate(ppd, QIB_IB_LINKDOWN_DISABLE);
3574 break;
3575 }
3576 udelay(100);
3577 }
3578
3579 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
3580 goto done; /* we got there early or told to stop */
3581
3582 /* we expect this to timeout */
3583 if (wait_event_timeout(ppd->cpspec->autoneg_wait,
3584 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
3585 msecs_to_jiffies(90)))
3586 goto done;
3587
3588 toggle_7220_rclkrls(dd);
3589
3590 /* we expect this to timeout */
3591 if (wait_event_timeout(ppd->cpspec->autoneg_wait,
3592 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
3593 msecs_to_jiffies(1700)))
3594 goto done;
3595
3596 set_7220_ibspeed_fast(ppd, QIB_IB_SDR);
3597 toggle_7220_rclkrls(dd);
3598
3599 /*
3600 * Wait up to 250 msec for link to train and get to INIT at DDR;
3601 * this should terminate early.
3602 */
3603 wait_event_timeout(ppd->cpspec->autoneg_wait,
3604 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
3605 msecs_to_jiffies(250));
3606done:
3607 if (ppd->lflags & QIBL_IB_AUTONEG_INPROG) {
3608 spin_lock_irqsave(&ppd->lflags_lock, flags);
3609 ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
3610 if (dd->cspec->autoneg_tries == AUTONEG_TRIES) {
3611 ppd->lflags |= QIBL_IB_AUTONEG_FAILED;
3612 dd->cspec->autoneg_tries = 0;
3613 }
3614 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3615 set_7220_ibspeed_fast(ppd, ppd->link_speed_enabled);
3616 }
3617}
3618
3619static u32 qib_7220_iblink_state(u64 ibcs)
3620{
3621 u32 state = (u32)SYM_FIELD(ibcs, IBCStatus, LinkState);
3622
3623 switch (state) {
3624 case IB_7220_L_STATE_INIT:
3625 state = IB_PORT_INIT;
3626 break;
3627 case IB_7220_L_STATE_ARM:
3628 state = IB_PORT_ARMED;
3629 break;
3630 case IB_7220_L_STATE_ACTIVE:
3631 /* fall through */
3632 case IB_7220_L_STATE_ACT_DEFER:
3633 state = IB_PORT_ACTIVE;
3634 break;
3635 default: /* fall through */
3636 case IB_7220_L_STATE_DOWN:
3637 state = IB_PORT_DOWN;
3638 break;
3639 }
3640 return state;
3641}
3642
3643/* returns the IBTA port state, rather than the IBC link training state */
3644static u8 qib_7220_phys_portstate(u64 ibcs)
3645{
3646 u8 state = (u8)SYM_FIELD(ibcs, IBCStatus, LinkTrainingState);
3647 return qib_7220_physportstate[state];
3648}
3649
3650static int qib_7220_ib_updown(struct qib_pportdata *ppd, int ibup, u64 ibcs)
3651{
3652 int ret = 0, symadj = 0;
3653 struct qib_devdata *dd = ppd->dd;
3654 unsigned long flags;
3655
3656 spin_lock_irqsave(&ppd->lflags_lock, flags);
3657 ppd->lflags &= ~QIBL_IB_FORCE_NOTIFY;
3658 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3659
3660 if (!ibup) {
3661 /*
3662 * When the link goes down we don't want AEQ running, so it
3663 * won't interfere with IBC training, etc., and we need
3664 * to go back to the static SerDes preset values.
3665 */
3666 if (!(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
3667 QIBL_IB_AUTONEG_INPROG)))
3668 set_7220_ibspeed_fast(ppd, ppd->link_speed_enabled);
3669 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
3670 qib_sd7220_presets(dd);
3671 qib_cancel_sends(ppd); /* initial disarm, etc. */
3672 spin_lock_irqsave(&ppd->sdma_lock, flags);
3673 if (__qib_sdma_running(ppd))
3674 __qib_sdma_process_event(ppd,
3675 qib_sdma_event_e70_go_idle);
3676 spin_unlock_irqrestore(&ppd->sdma_lock, flags);
3677 }
3678 /* this might better in qib_sd7220_presets() */
3679 set_7220_relock_poll(dd, ibup);
3680 } else {
3681 if (qib_compat_ddr_negotiate &&
3682 !(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
3683 QIBL_IB_AUTONEG_INPROG)) &&
3684 ppd->link_speed_active == QIB_IB_SDR &&
3685 (ppd->link_speed_enabled & (QIB_IB_DDR | QIB_IB_SDR)) ==
3686 (QIB_IB_DDR | QIB_IB_SDR) &&
3687 dd->cspec->autoneg_tries < AUTONEG_TRIES) {
3688 /* we are SDR, and DDR auto-negotiation enabled */
3689 ++dd->cspec->autoneg_tries;
3690 if (!ppd->cpspec->ibdeltainprog) {
3691 ppd->cpspec->ibdeltainprog = 1;
3692 ppd->cpspec->ibsymsnap = read_7220_creg32(dd,
3693 cr_ibsymbolerr);
3694 ppd->cpspec->iblnkerrsnap = read_7220_creg32(dd,
3695 cr_iblinkerrrecov);
3696 }
3697 try_7220_autoneg(ppd);
3698 ret = 1; /* no other IB status change processing */
3699 } else if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
3700 ppd->link_speed_active == QIB_IB_SDR) {
3701 autoneg_7220_send(ppd, 1);
3702 set_7220_ibspeed_fast(ppd, QIB_IB_DDR);
3703 udelay(2);
3704 toggle_7220_rclkrls(dd);
3705 ret = 1; /* no other IB status change processing */
3706 } else {
3707 if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
3708 (ppd->link_speed_active & QIB_IB_DDR)) {
3709 spin_lock_irqsave(&ppd->lflags_lock, flags);
3710 ppd->lflags &= ~(QIBL_IB_AUTONEG_INPROG |
3711 QIBL_IB_AUTONEG_FAILED);
3712 spin_unlock_irqrestore(&ppd->lflags_lock,
3713 flags);
3714 dd->cspec->autoneg_tries = 0;
3715 /* re-enable SDR, for next link down */
3716 set_7220_ibspeed_fast(ppd,
3717 ppd->link_speed_enabled);
3718 wake_up(&ppd->cpspec->autoneg_wait);
3719 symadj = 1;
3720 } else if (ppd->lflags & QIBL_IB_AUTONEG_FAILED) {
3721 /*
3722 * Clear autoneg failure flag, and do setup
3723 * so we'll try next time link goes down and
3724 * back to INIT (possibly connected to a
3725 * different device).
3726 */
3727 spin_lock_irqsave(&ppd->lflags_lock, flags);
3728 ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
3729 spin_unlock_irqrestore(&ppd->lflags_lock,
3730 flags);
3731 ppd->cpspec->ibcddrctrl |=
3732 IBA7220_IBC_IBTA_1_2_MASK;
3733 qib_write_kreg(dd, kr_ncmodectrl, 0);
3734 symadj = 1;
3735 }
3736 }
3737
3738 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
3739 symadj = 1;
3740
3741 if (!ret) {
3742 ppd->delay_mult = rate_to_delay
3743 [(ibcs >> IBA7220_LINKSPEED_SHIFT) & 1]
3744 [(ibcs >> IBA7220_LINKWIDTH_SHIFT) & 1];
3745
3746 set_7220_relock_poll(dd, ibup);
3747 spin_lock_irqsave(&ppd->sdma_lock, flags);
3748 /*
3749 * Unlike 7322, the 7220 needs this, due to lack of
3750 * interrupt in some cases when we have sdma active
3751 * when the link goes down.
3752 */
3753 if (ppd->sdma_state.current_state !=
3754 qib_sdma_state_s20_idle)
3755 __qib_sdma_process_event(ppd,
3756 qib_sdma_event_e00_go_hw_down);
3757 spin_unlock_irqrestore(&ppd->sdma_lock, flags);
3758 }
3759 }
3760
3761 if (symadj) {
3762 if (ppd->cpspec->ibdeltainprog) {
3763 ppd->cpspec->ibdeltainprog = 0;
3764 ppd->cpspec->ibsymdelta += read_7220_creg32(ppd->dd,
3765 cr_ibsymbolerr) - ppd->cpspec->ibsymsnap;
3766 ppd->cpspec->iblnkerrdelta += read_7220_creg32(ppd->dd,
3767 cr_iblinkerrrecov) - ppd->cpspec->iblnkerrsnap;
3768 }
3769 } else if (!ibup && qib_compat_ddr_negotiate &&
3770 !ppd->cpspec->ibdeltainprog &&
3771 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
3772 ppd->cpspec->ibdeltainprog = 1;
3773 ppd->cpspec->ibsymsnap = read_7220_creg32(ppd->dd,
3774 cr_ibsymbolerr);
3775 ppd->cpspec->iblnkerrsnap = read_7220_creg32(ppd->dd,
3776 cr_iblinkerrrecov);
3777 }
3778
3779 if (!ret)
3780 qib_setup_7220_setextled(ppd, ibup);
3781 return ret;
3782}
3783
3784/*
3785 * Does read/modify/write to appropriate registers to
3786 * set output and direction bits selected by mask.
3787 * these are in their canonical postions (e.g. lsb of
3788 * dir will end up in D48 of extctrl on existing chips).
3789 * returns contents of GP Inputs.
3790 */
3791static int gpio_7220_mod(struct qib_devdata *dd, u32 out, u32 dir, u32 mask)
3792{
3793 u64 read_val, new_out;
3794 unsigned long flags;
3795
3796 if (mask) {
3797 /* some bits being written, lock access to GPIO */
3798 dir &= mask;
3799 out &= mask;
3800 spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
3801 dd->cspec->extctrl &= ~((u64)mask << SYM_LSB(EXTCtrl, GPIOOe));
3802 dd->cspec->extctrl |= ((u64) dir << SYM_LSB(EXTCtrl, GPIOOe));
3803 new_out = (dd->cspec->gpio_out & ~mask) | out;
3804
3805 qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
3806 qib_write_kreg(dd, kr_gpio_out, new_out);
3807 dd->cspec->gpio_out = new_out;
3808 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
3809 }
3810 /*
3811 * It is unlikely that a read at this time would get valid
3812 * data on a pin whose direction line was set in the same
3813 * call to this function. We include the read here because
3814 * that allows us to potentially combine a change on one pin with
3815 * a read on another, and because the old code did something like
3816 * this.
3817 */
3818 read_val = qib_read_kreg64(dd, kr_extstatus);
3819 return SYM_FIELD(read_val, EXTStatus, GPIOIn);
3820}
3821
3822/*
3823 * Read fundamental info we need to use the chip. These are
3824 * the registers that describe chip capabilities, and are
3825 * saved in shadow registers.
3826 */
3827static void get_7220_chip_params(struct qib_devdata *dd)
3828{
3829 u64 val;
3830 u32 piobufs;
3831 int mtu;
3832
3833 dd->uregbase = qib_read_kreg32(dd, kr_userregbase);
3834
3835 dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt);
3836 dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase);
3837 dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase);
3838 dd->palign = qib_read_kreg32(dd, kr_palign);
3839 dd->piobufbase = qib_read_kreg64(dd, kr_sendpiobufbase);
3840 dd->pio2k_bufbase = dd->piobufbase & 0xffffffff;
3841
3842 val = qib_read_kreg64(dd, kr_sendpiosize);
3843 dd->piosize2k = val & ~0U;
3844 dd->piosize4k = val >> 32;
3845
3846 mtu = ib_mtu_enum_to_int(qib_ibmtu);
3847 if (mtu == -1)
3848 mtu = QIB_DEFAULT_MTU;
3849 dd->pport->ibmtu = (u32)mtu;
3850
3851 val = qib_read_kreg64(dd, kr_sendpiobufcnt);
3852 dd->piobcnt2k = val & ~0U;
3853 dd->piobcnt4k = val >> 32;
3854 /* these may be adjusted in init_chip_wc_pat() */
3855 dd->pio2kbase = (u32 __iomem *)
3856 ((char __iomem *) dd->kregbase + dd->pio2k_bufbase);
3857 if (dd->piobcnt4k) {
3858 dd->pio4kbase = (u32 __iomem *)
3859 ((char __iomem *) dd->kregbase +
3860 (dd->piobufbase >> 32));
3861 /*
3862 * 4K buffers take 2 pages; we use roundup just to be
3863 * paranoid; we calculate it once here, rather than on
3864 * ever buf allocate
3865 */
3866 dd->align4k = ALIGN(dd->piosize4k, dd->palign);
3867 }
3868
3869 piobufs = dd->piobcnt4k + dd->piobcnt2k;
3870
3871 dd->pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2) /
3872 (sizeof(u64) * BITS_PER_BYTE / 2);
3873}
3874
3875/*
3876 * The chip base addresses in cspec and cpspec have to be set
3877 * after possible init_chip_wc_pat(), rather than in
3878 * qib_get_7220_chip_params(), so split out as separate function
3879 */
3880static void set_7220_baseaddrs(struct qib_devdata *dd)
3881{
3882 u32 cregbase;
3883 /* init after possible re-map in init_chip_wc_pat() */
3884 cregbase = qib_read_kreg32(dd, kr_counterregbase);
3885 dd->cspec->cregbase = (u64 __iomem *)
3886 ((char __iomem *) dd->kregbase + cregbase);
3887
3888 dd->egrtidbase = (u64 __iomem *)
3889 ((char __iomem *) dd->kregbase + dd->rcvegrbase);
3890}
3891
3892
3893#define SENDCTRL_SHADOWED (SYM_MASK(SendCtrl, SendIntBufAvail) | \
3894 SYM_MASK(SendCtrl, SPioEnable) | \
3895 SYM_MASK(SendCtrl, SSpecialTriggerEn) | \
3896 SYM_MASK(SendCtrl, SendBufAvailUpd) | \
3897 SYM_MASK(SendCtrl, AvailUpdThld) | \
3898 SYM_MASK(SendCtrl, SDmaEnable) | \
3899 SYM_MASK(SendCtrl, SDmaIntEnable) | \
3900 SYM_MASK(SendCtrl, SDmaHalt) | \
3901 SYM_MASK(SendCtrl, SDmaSingleDescriptor))
3902
3903static int sendctrl_hook(struct qib_devdata *dd,
3904 const struct diag_observer *op,
3905 u32 offs, u64 *data, u64 mask, int only_32)
3906{
3907 unsigned long flags;
3908 unsigned idx = offs / sizeof(u64);
3909 u64 local_data, all_bits;
3910
3911 if (idx != kr_sendctrl) {
3912 qib_dev_err(dd, "SendCtrl Hook called with offs %X, %s-bit\n",
3913 offs, only_32 ? "32" : "64");
3914 return 0;
3915 }
3916
3917 all_bits = ~0ULL;
3918 if (only_32)
3919 all_bits >>= 32;
3920 spin_lock_irqsave(&dd->sendctrl_lock, flags);
3921 if ((mask & all_bits) != all_bits) {
3922 /*
3923 * At least some mask bits are zero, so we need
3924 * to read. The judgement call is whether from
3925 * reg or shadow. First-cut: read reg, and complain
3926 * if any bits which should be shadowed are different
3927 * from their shadowed value.
3928 */
3929 if (only_32)
3930 local_data = (u64)qib_read_kreg32(dd, idx);
3931 else
3932 local_data = qib_read_kreg64(dd, idx);
3933 qib_dev_err(dd, "Sendctrl -> %X, Shad -> %X\n",
3934 (u32)local_data, (u32)dd->sendctrl);
3935 if ((local_data & SENDCTRL_SHADOWED) !=
3936 (dd->sendctrl & SENDCTRL_SHADOWED))
3937 qib_dev_err(dd, "Sendctrl read: %X shadow is %X\n",
3938 (u32)local_data, (u32) dd->sendctrl);
3939 *data = (local_data & ~mask) | (*data & mask);
3940 }
3941 if (mask) {
3942 /*
3943 * At least some mask bits are one, so we need
3944 * to write, but only shadow some bits.
3945 */
3946 u64 sval, tval; /* Shadowed, transient */
3947
3948 /*
3949 * New shadow val is bits we don't want to touch,
3950 * ORed with bits we do, that are intended for shadow.
3951 */
3952 sval = (dd->sendctrl & ~mask);
3953 sval |= *data & SENDCTRL_SHADOWED & mask;
3954 dd->sendctrl = sval;
3955 tval = sval | (*data & ~SENDCTRL_SHADOWED & mask);
3956 qib_dev_err(dd, "Sendctrl <- %X, Shad <- %X\n",
3957 (u32)tval, (u32)sval);
3958 qib_write_kreg(dd, kr_sendctrl, tval);
3959 qib_write_kreg(dd, kr_scratch, 0Ull);
3960 }
3961 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
3962
3963 return only_32 ? 4 : 8;
3964}
3965
3966static const struct diag_observer sendctrl_observer = {
3967 sendctrl_hook, kr_sendctrl * sizeof(u64),
3968 kr_sendctrl * sizeof(u64)
3969};
3970
3971/*
3972 * write the final few registers that depend on some of the
3973 * init setup. Done late in init, just before bringing up
3974 * the serdes.
3975 */
3976static int qib_late_7220_initreg(struct qib_devdata *dd)
3977{
3978 int ret = 0;
3979 u64 val;
3980
3981 qib_write_kreg(dd, kr_rcvhdrentsize, dd->rcvhdrentsize);
3982 qib_write_kreg(dd, kr_rcvhdrsize, dd->rcvhdrsize);
3983 qib_write_kreg(dd, kr_rcvhdrcnt, dd->rcvhdrcnt);
3984 qib_write_kreg(dd, kr_sendpioavailaddr, dd->pioavailregs_phys);
3985 val = qib_read_kreg64(dd, kr_sendpioavailaddr);
3986 if (val != dd->pioavailregs_phys) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00003987 qib_dev_err(dd,
3988 "Catastrophic software error, SendPIOAvailAddr written as %lx, read back as %llx\n",
3989 (unsigned long) dd->pioavailregs_phys,
3990 (unsigned long long) val);
Ralph Campbellf9315512010-05-23 21:44:54 -07003991 ret = -EINVAL;
3992 }
3993 qib_register_observer(dd, &sendctrl_observer);
3994 return ret;
3995}
3996
3997static int qib_init_7220_variables(struct qib_devdata *dd)
3998{
3999 struct qib_chippport_specific *cpspec;
4000 struct qib_pportdata *ppd;
4001 int ret = 0;
4002 u32 sbufs, updthresh;
4003
4004 cpspec = (struct qib_chippport_specific *)(dd + 1);
4005 ppd = &cpspec->pportdata;
4006 dd->pport = ppd;
4007 dd->num_pports = 1;
4008
4009 dd->cspec = (struct qib_chip_specific *)(cpspec + dd->num_pports);
4010 ppd->cpspec = cpspec;
4011
4012 spin_lock_init(&dd->cspec->sdepb_lock);
4013 spin_lock_init(&dd->cspec->rcvmod_lock);
4014 spin_lock_init(&dd->cspec->gpio_lock);
4015
4016 /* we haven't yet set QIB_PRESENT, so use read directly */
4017 dd->revision = readq(&dd->kregbase[kr_revision]);
4018
4019 if ((dd->revision & 0xffffffffU) == 0xffffffffU) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00004020 qib_dev_err(dd,
4021 "Revision register read failure, giving up initialization\n");
Ralph Campbellf9315512010-05-23 21:44:54 -07004022 ret = -ENODEV;
4023 goto bail;
4024 }
4025 dd->flags |= QIB_PRESENT; /* now register routines work */
4026
4027 dd->majrev = (u8) SYM_FIELD(dd->revision, Revision_R,
4028 ChipRevMajor);
4029 dd->minrev = (u8) SYM_FIELD(dd->revision, Revision_R,
4030 ChipRevMinor);
4031
4032 get_7220_chip_params(dd);
4033 qib_7220_boardname(dd);
4034
4035 /*
4036 * GPIO bits for TWSI data and clock,
4037 * used for serial EEPROM.
4038 */
4039 dd->gpio_sda_num = _QIB_GPIO_SDA_NUM;
4040 dd->gpio_scl_num = _QIB_GPIO_SCL_NUM;
4041 dd->twsi_eeprom_dev = QIB_TWSI_EEPROM_DEV;
4042
4043 dd->flags |= QIB_HAS_INTX | QIB_HAS_LINK_LATENCY |
4044 QIB_NODMA_RTAIL | QIB_HAS_THRESH_UPDATE;
4045 dd->flags |= qib_special_trigger ?
4046 QIB_USE_SPCL_TRIG : QIB_HAS_SEND_DMA;
4047
4048 /*
4049 * EEPROM error log 0 is TXE Parity errors. 1 is RXE Parity.
4050 * 2 is Some Misc, 3 is reserved for future.
4051 */
4052 dd->eep_st_masks[0].hwerrs_to_log = HWE_MASK(TXEMemParityErr);
4053
4054 dd->eep_st_masks[1].hwerrs_to_log = HWE_MASK(RXEMemParityErr);
4055
4056 dd->eep_st_masks[2].errs_to_log = ERR_MASK(ResetNegated);
4057
4058 init_waitqueue_head(&cpspec->autoneg_wait);
4059 INIT_DELAYED_WORK(&cpspec->autoneg_work, autoneg_7220_work);
4060
Mike Marciniszyn7d7632a2014-03-07 08:40:55 -05004061 ret = qib_init_pportdata(ppd, dd, 0, 1);
4062 if (ret)
4063 goto bail;
Ralph Campbellf9315512010-05-23 21:44:54 -07004064 ppd->link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X;
4065 ppd->link_speed_supported = QIB_IB_SDR | QIB_IB_DDR;
4066
4067 ppd->link_width_enabled = ppd->link_width_supported;
4068 ppd->link_speed_enabled = ppd->link_speed_supported;
4069 /*
4070 * Set the initial values to reasonable default, will be set
4071 * for real when link is up.
4072 */
4073 ppd->link_width_active = IB_WIDTH_4X;
4074 ppd->link_speed_active = QIB_IB_SDR;
4075 ppd->delay_mult = rate_to_delay[0][1];
4076 ppd->vls_supported = IB_VL_VL0;
4077 ppd->vls_operational = ppd->vls_supported;
4078
4079 if (!qib_mini_init)
4080 qib_write_kreg(dd, kr_rcvbthqp, QIB_KD_QP);
4081
4082 init_timer(&ppd->cpspec->chase_timer);
4083 ppd->cpspec->chase_timer.function = reenable_7220_chase;
4084 ppd->cpspec->chase_timer.data = (unsigned long)ppd;
4085
4086 qib_num_cfg_vls = 1; /* if any 7220's, only one VL */
4087
4088 dd->rcvhdrentsize = QIB_RCVHDR_ENTSIZE;
4089 dd->rcvhdrsize = QIB_DFLT_RCVHDRSIZE;
4090 dd->rhf_offset =
4091 dd->rcvhdrentsize - sizeof(u64) / sizeof(u32);
4092
4093 /* we always allocate at least 2048 bytes for eager buffers */
4094 ret = ib_mtu_enum_to_int(qib_ibmtu);
4095 dd->rcvegrbufsize = ret != -1 ? max(ret, 2048) : QIB_DEFAULT_MTU;
Mike Marciniszyn9e1c0e42011-09-23 13:16:39 -04004096 BUG_ON(!is_power_of_2(dd->rcvegrbufsize));
4097 dd->rcvegrbufsize_shift = ilog2(dd->rcvegrbufsize);
Ralph Campbellf9315512010-05-23 21:44:54 -07004098
4099 qib_7220_tidtemplate(dd);
4100
4101 /*
4102 * We can request a receive interrupt for 1 or
4103 * more packets from current offset. For now, we set this
4104 * up for a single packet.
4105 */
4106 dd->rhdrhead_intr_off = 1ULL << 32;
4107
4108 /* setup the stats timer; the add_timer is done at end of init */
4109 init_timer(&dd->stats_timer);
4110 dd->stats_timer.function = qib_get_7220_faststats;
4111 dd->stats_timer.data = (unsigned long) dd;
4112 dd->stats_timer.expires = jiffies + ACTIVITY_TIMER * HZ;
4113
4114 /*
4115 * Control[4] has been added to change the arbitration within
4116 * the SDMA engine between favoring data fetches over descriptor
4117 * fetches. qib_sdma_fetch_arb==0 gives data fetches priority.
4118 */
4119 if (qib_sdma_fetch_arb)
4120 dd->control |= 1 << 4;
4121
4122 dd->ureg_align = 0x10000; /* 64KB alignment */
4123
4124 dd->piosize2kmax_dwords = (dd->piosize2k >> 2)-1;
4125 qib_7220_config_ctxts(dd);
4126 qib_set_ctxtcnt(dd); /* needed for PAT setup */
4127
4128 if (qib_wc_pat) {
4129 ret = init_chip_wc_pat(dd, 0);
4130 if (ret)
4131 goto bail;
4132 }
4133 set_7220_baseaddrs(dd); /* set chip access pointers now */
4134
4135 ret = 0;
4136 if (qib_mini_init)
4137 goto bail;
4138
4139 ret = qib_create_ctxts(dd);
4140 init_7220_cntrnames(dd);
4141
4142 /* use all of 4KB buffers for the kernel SDMA, zero if !SDMA.
4143 * reserve the update threshold amount for other kernel use, such
4144 * as sending SMI, MAD, and ACKs, or 3, whichever is greater,
4145 * unless we aren't enabling SDMA, in which case we want to use
4146 * all the 4k bufs for the kernel.
4147 * if this was less than the update threshold, we could wait
4148 * a long time for an update. Coded this way because we
4149 * sometimes change the update threshold for various reasons,
4150 * and we want this to remain robust.
4151 */
4152 updthresh = 8U; /* update threshold */
4153 if (dd->flags & QIB_HAS_SEND_DMA) {
4154 dd->cspec->sdmabufcnt = dd->piobcnt4k;
4155 sbufs = updthresh > 3 ? updthresh : 3;
4156 } else {
4157 dd->cspec->sdmabufcnt = 0;
4158 sbufs = dd->piobcnt4k;
4159 }
4160
4161 dd->cspec->lastbuf_for_pio = dd->piobcnt2k + dd->piobcnt4k -
4162 dd->cspec->sdmabufcnt;
4163 dd->lastctxt_piobuf = dd->cspec->lastbuf_for_pio - sbufs;
4164 dd->cspec->lastbuf_for_pio--; /* range is <= , not < */
Mike Marciniszynbb77a072012-05-07 14:02:42 -04004165 dd->last_pio = dd->cspec->lastbuf_for_pio;
Ralph Campbellf9315512010-05-23 21:44:54 -07004166 dd->pbufsctxt = dd->lastctxt_piobuf /
4167 (dd->cfgctxts - dd->first_user_ctxt);
4168
4169 /*
4170 * if we are at 16 user contexts, we will have one 7 sbufs
4171 * per context, so drop the update threshold to match. We
4172 * want to update before we actually run out, at low pbufs/ctxt
4173 * so give ourselves some margin
4174 */
4175 if ((dd->pbufsctxt - 2) < updthresh)
4176 updthresh = dd->pbufsctxt - 2;
4177
4178 dd->cspec->updthresh_dflt = updthresh;
4179 dd->cspec->updthresh = updthresh;
4180
4181 /* before full enable, no interrupts, no locking needed */
4182 dd->sendctrl |= (updthresh & SYM_RMASK(SendCtrl, AvailUpdThld))
4183 << SYM_LSB(SendCtrl, AvailUpdThld);
4184
4185 dd->psxmitwait_supported = 1;
4186 dd->psxmitwait_check_rate = QIB_7220_PSXMITWAIT_CHECK_RATE;
4187bail:
4188 return ret;
4189}
4190
4191static u32 __iomem *qib_7220_getsendbuf(struct qib_pportdata *ppd, u64 pbc,
4192 u32 *pbufnum)
4193{
4194 u32 first, last, plen = pbc & QIB_PBC_LENGTH_MASK;
4195 struct qib_devdata *dd = ppd->dd;
4196 u32 __iomem *buf;
4197
4198 if (((pbc >> 32) & PBC_7220_VL15_SEND_CTRL) &&
4199 !(ppd->lflags & (QIBL_IB_AUTONEG_INPROG | QIBL_LINKACTIVE)))
4200 buf = get_7220_link_buf(ppd, pbufnum);
4201 else {
4202 if ((plen + 1) > dd->piosize2kmax_dwords)
4203 first = dd->piobcnt2k;
4204 else
4205 first = 0;
4206 /* try 4k if all 2k busy, so same last for both sizes */
4207 last = dd->cspec->lastbuf_for_pio;
4208 buf = qib_getsendbuf_range(dd, pbufnum, first, last);
4209 }
4210 return buf;
4211}
4212
4213/* these 2 "counters" are really control registers, and are always RW */
4214static void qib_set_cntr_7220_sample(struct qib_pportdata *ppd, u32 intv,
4215 u32 start)
4216{
4217 write_7220_creg(ppd->dd, cr_psinterval, intv);
4218 write_7220_creg(ppd->dd, cr_psstart, start);
4219}
4220
4221/*
4222 * NOTE: no real attempt is made to generalize the SDMA stuff.
4223 * At some point "soon" we will have a new more generalized
4224 * set of sdma interface, and then we'll clean this up.
4225 */
4226
4227/* Must be called with sdma_lock held, or before init finished */
4228static void qib_sdma_update_7220_tail(struct qib_pportdata *ppd, u16 tail)
4229{
4230 /* Commit writes to memory and advance the tail on the chip */
4231 wmb();
4232 ppd->sdma_descq_tail = tail;
4233 qib_write_kreg(ppd->dd, kr_senddmatail, tail);
4234}
4235
4236static void qib_sdma_set_7220_desc_cnt(struct qib_pportdata *ppd, unsigned cnt)
4237{
4238}
4239
4240static struct sdma_set_state_action sdma_7220_action_table[] = {
4241 [qib_sdma_state_s00_hw_down] = {
4242 .op_enable = 0,
4243 .op_intenable = 0,
4244 .op_halt = 0,
4245 .go_s99_running_tofalse = 1,
4246 },
4247 [qib_sdma_state_s10_hw_start_up_wait] = {
4248 .op_enable = 1,
4249 .op_intenable = 1,
4250 .op_halt = 1,
4251 },
4252 [qib_sdma_state_s20_idle] = {
4253 .op_enable = 1,
4254 .op_intenable = 1,
4255 .op_halt = 1,
4256 },
4257 [qib_sdma_state_s30_sw_clean_up_wait] = {
4258 .op_enable = 0,
4259 .op_intenable = 1,
4260 .op_halt = 0,
4261 },
4262 [qib_sdma_state_s40_hw_clean_up_wait] = {
4263 .op_enable = 1,
4264 .op_intenable = 1,
4265 .op_halt = 1,
4266 },
4267 [qib_sdma_state_s50_hw_halt_wait] = {
4268 .op_enable = 1,
4269 .op_intenable = 1,
4270 .op_halt = 1,
4271 },
4272 [qib_sdma_state_s99_running] = {
4273 .op_enable = 1,
4274 .op_intenable = 1,
4275 .op_halt = 0,
4276 .go_s99_running_totrue = 1,
4277 },
4278};
4279
4280static void qib_7220_sdma_init_early(struct qib_pportdata *ppd)
4281{
4282 ppd->sdma_state.set_state_action = sdma_7220_action_table;
4283}
4284
4285static int init_sdma_7220_regs(struct qib_pportdata *ppd)
4286{
4287 struct qib_devdata *dd = ppd->dd;
4288 unsigned i, n;
4289 u64 senddmabufmask[3] = { 0 };
4290
4291 /* Set SendDmaBase */
4292 qib_write_kreg(dd, kr_senddmabase, ppd->sdma_descq_phys);
4293 qib_sdma_7220_setlengen(ppd);
4294 qib_sdma_update_7220_tail(ppd, 0); /* Set SendDmaTail */
4295 /* Set SendDmaHeadAddr */
4296 qib_write_kreg(dd, kr_senddmaheadaddr, ppd->sdma_head_phys);
4297
4298 /*
4299 * Reserve all the former "kernel" piobufs, using high number range
4300 * so we get as many 4K buffers as possible
4301 */
4302 n = dd->piobcnt2k + dd->piobcnt4k;
4303 i = n - dd->cspec->sdmabufcnt;
4304
4305 for (; i < n; ++i) {
4306 unsigned word = i / 64;
4307 unsigned bit = i & 63;
4308
4309 BUG_ON(word >= 3);
4310 senddmabufmask[word] |= 1ULL << bit;
4311 }
4312 qib_write_kreg(dd, kr_senddmabufmask0, senddmabufmask[0]);
4313 qib_write_kreg(dd, kr_senddmabufmask1, senddmabufmask[1]);
4314 qib_write_kreg(dd, kr_senddmabufmask2, senddmabufmask[2]);
4315
4316 ppd->sdma_state.first_sendbuf = i;
4317 ppd->sdma_state.last_sendbuf = n;
4318
4319 return 0;
4320}
4321
4322/* sdma_lock must be held */
4323static u16 qib_sdma_7220_gethead(struct qib_pportdata *ppd)
4324{
4325 struct qib_devdata *dd = ppd->dd;
4326 int sane;
4327 int use_dmahead;
4328 u16 swhead;
4329 u16 swtail;
4330 u16 cnt;
4331 u16 hwhead;
4332
4333 use_dmahead = __qib_sdma_running(ppd) &&
4334 (dd->flags & QIB_HAS_SDMA_TIMEOUT);
4335retry:
4336 hwhead = use_dmahead ?
4337 (u16)le64_to_cpu(*ppd->sdma_head_dma) :
4338 (u16)qib_read_kreg32(dd, kr_senddmahead);
4339
4340 swhead = ppd->sdma_descq_head;
4341 swtail = ppd->sdma_descq_tail;
4342 cnt = ppd->sdma_descq_cnt;
4343
4344 if (swhead < swtail) {
4345 /* not wrapped */
4346 sane = (hwhead >= swhead) & (hwhead <= swtail);
4347 } else if (swhead > swtail) {
4348 /* wrapped around */
4349 sane = ((hwhead >= swhead) && (hwhead < cnt)) ||
4350 (hwhead <= swtail);
4351 } else {
4352 /* empty */
4353 sane = (hwhead == swhead);
4354 }
4355
4356 if (unlikely(!sane)) {
4357 if (use_dmahead) {
4358 /* try one more time, directly from the register */
4359 use_dmahead = 0;
4360 goto retry;
4361 }
4362 /* assume no progress */
4363 hwhead = swhead;
4364 }
4365
4366 return hwhead;
4367}
4368
4369static int qib_sdma_7220_busy(struct qib_pportdata *ppd)
4370{
4371 u64 hwstatus = qib_read_kreg64(ppd->dd, kr_senddmastatus);
4372
4373 return (hwstatus & SYM_MASK(SendDmaStatus, ScoreBoardDrainInProg)) ||
4374 (hwstatus & SYM_MASK(SendDmaStatus, AbortInProg)) ||
4375 (hwstatus & SYM_MASK(SendDmaStatus, InternalSDmaEnable)) ||
4376 !(hwstatus & SYM_MASK(SendDmaStatus, ScbEmpty));
4377}
4378
4379/*
4380 * Compute the amount of delay before sending the next packet if the
4381 * port's send rate differs from the static rate set for the QP.
4382 * Since the delay affects this packet but the amount of the delay is
4383 * based on the length of the previous packet, use the last delay computed
4384 * and save the delay count for this packet to be used next time
4385 * we get here.
4386 */
4387static u32 qib_7220_setpbc_control(struct qib_pportdata *ppd, u32 plen,
4388 u8 srate, u8 vl)
4389{
4390 u8 snd_mult = ppd->delay_mult;
4391 u8 rcv_mult = ib_rate_to_delay[srate];
4392 u32 ret = ppd->cpspec->last_delay_mult;
4393
4394 ppd->cpspec->last_delay_mult = (rcv_mult > snd_mult) ?
4395 (plen * (rcv_mult - snd_mult) + 1) >> 1 : 0;
4396
4397 /* Indicate VL15, if necessary */
4398 if (vl == 15)
4399 ret |= PBC_7220_VL15_SEND_CTRL;
4400 return ret;
4401}
4402
4403static void qib_7220_initvl15_bufs(struct qib_devdata *dd)
4404{
4405}
4406
4407static void qib_7220_init_ctxt(struct qib_ctxtdata *rcd)
4408{
4409 if (!rcd->ctxt) {
4410 rcd->rcvegrcnt = IBA7220_KRCVEGRCNT;
4411 rcd->rcvegr_tid_base = 0;
4412 } else {
4413 rcd->rcvegrcnt = rcd->dd->cspec->rcvegrcnt;
4414 rcd->rcvegr_tid_base = IBA7220_KRCVEGRCNT +
4415 (rcd->ctxt - 1) * rcd->rcvegrcnt;
4416 }
4417}
4418
4419static void qib_7220_txchk_change(struct qib_devdata *dd, u32 start,
4420 u32 len, u32 which, struct qib_ctxtdata *rcd)
4421{
4422 int i;
4423 unsigned long flags;
4424
4425 switch (which) {
4426 case TXCHK_CHG_TYPE_KERN:
4427 /* see if we need to raise avail update threshold */
4428 spin_lock_irqsave(&dd->uctxt_lock, flags);
4429 for (i = dd->first_user_ctxt;
4430 dd->cspec->updthresh != dd->cspec->updthresh_dflt
4431 && i < dd->cfgctxts; i++)
4432 if (dd->rcd[i] && dd->rcd[i]->subctxt_cnt &&
4433 ((dd->rcd[i]->piocnt / dd->rcd[i]->subctxt_cnt) - 1)
4434 < dd->cspec->updthresh_dflt)
4435 break;
4436 spin_unlock_irqrestore(&dd->uctxt_lock, flags);
4437 if (i == dd->cfgctxts) {
4438 spin_lock_irqsave(&dd->sendctrl_lock, flags);
4439 dd->cspec->updthresh = dd->cspec->updthresh_dflt;
4440 dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
4441 dd->sendctrl |= (dd->cspec->updthresh &
4442 SYM_RMASK(SendCtrl, AvailUpdThld)) <<
4443 SYM_LSB(SendCtrl, AvailUpdThld);
4444 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4445 sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
4446 }
4447 break;
4448 case TXCHK_CHG_TYPE_USER:
4449 spin_lock_irqsave(&dd->sendctrl_lock, flags);
4450 if (rcd && rcd->subctxt_cnt && ((rcd->piocnt
4451 / rcd->subctxt_cnt) - 1) < dd->cspec->updthresh) {
4452 dd->cspec->updthresh = (rcd->piocnt /
4453 rcd->subctxt_cnt) - 1;
4454 dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
4455 dd->sendctrl |= (dd->cspec->updthresh &
4456 SYM_RMASK(SendCtrl, AvailUpdThld))
4457 << SYM_LSB(SendCtrl, AvailUpdThld);
4458 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4459 sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
4460 } else
4461 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4462 break;
4463 }
4464}
4465
4466static void writescratch(struct qib_devdata *dd, u32 val)
4467{
4468 qib_write_kreg(dd, kr_scratch, val);
4469}
4470
4471#define VALID_TS_RD_REG_MASK 0xBF
4472/**
4473 * qib_7220_tempsense_read - read register of temp sensor via TWSI
4474 * @dd: the qlogic_ib device
4475 * @regnum: register to read from
4476 *
4477 * returns reg contents (0..255) or < 0 for error
4478 */
4479static int qib_7220_tempsense_rd(struct qib_devdata *dd, int regnum)
4480{
4481 int ret;
4482 u8 rdata;
4483
4484 if (regnum > 7) {
4485 ret = -EINVAL;
4486 goto bail;
4487 }
4488
4489 /* return a bogus value for (the one) register we do not have */
4490 if (!((1 << regnum) & VALID_TS_RD_REG_MASK)) {
4491 ret = 0;
4492 goto bail;
4493 }
4494
4495 ret = mutex_lock_interruptible(&dd->eep_lock);
4496 if (ret)
4497 goto bail;
4498
4499 ret = qib_twsi_blk_rd(dd, QIB_TWSI_TEMP_DEV, regnum, &rdata, 1);
4500 if (!ret)
4501 ret = rdata;
4502
4503 mutex_unlock(&dd->eep_lock);
4504
4505 /*
4506 * There are three possibilities here:
4507 * ret is actual value (0..255)
4508 * ret is -ENXIO or -EINVAL from twsi code or this file
4509 * ret is -EINTR from mutex_lock_interruptible.
4510 */
4511bail:
4512 return ret;
4513}
4514
Mike Marciniszyn8469ba32013-05-30 18:25:25 -04004515#ifdef CONFIG_INFINIBAND_QIB_DCA
4516static int qib_7220_notify_dca(struct qib_devdata *dd, unsigned long event)
4517{
4518 return 0;
4519}
4520#endif
4521
Ralph Campbellf9315512010-05-23 21:44:54 -07004522/* Dummy function, as 7220 boards never disable EEPROM Write */
4523static int qib_7220_eeprom_wen(struct qib_devdata *dd, int wen)
4524{
4525 return 1;
4526}
4527
4528/**
4529 * qib_init_iba7220_funcs - set up the chip-specific function pointers
4530 * @dev: the pci_dev for qlogic_ib device
4531 * @ent: pci_device_id struct for this dev
4532 *
4533 * This is global, and is called directly at init to set up the
4534 * chip-specific function pointers for later use.
4535 */
4536struct qib_devdata *qib_init_iba7220_funcs(struct pci_dev *pdev,
4537 const struct pci_device_id *ent)
4538{
4539 struct qib_devdata *dd;
4540 int ret;
4541 u32 boardid, minwidth;
4542
4543 dd = qib_alloc_devdata(pdev, sizeof(struct qib_chip_specific) +
4544 sizeof(struct qib_chippport_specific));
4545 if (IS_ERR(dd))
4546 goto bail;
4547
4548 dd->f_bringup_serdes = qib_7220_bringup_serdes;
4549 dd->f_cleanup = qib_setup_7220_cleanup;
4550 dd->f_clear_tids = qib_7220_clear_tids;
4551 dd->f_free_irq = qib_7220_free_irq;
4552 dd->f_get_base_info = qib_7220_get_base_info;
4553 dd->f_get_msgheader = qib_7220_get_msgheader;
4554 dd->f_getsendbuf = qib_7220_getsendbuf;
4555 dd->f_gpio_mod = gpio_7220_mod;
4556 dd->f_eeprom_wen = qib_7220_eeprom_wen;
4557 dd->f_hdrqempty = qib_7220_hdrqempty;
4558 dd->f_ib_updown = qib_7220_ib_updown;
4559 dd->f_init_ctxt = qib_7220_init_ctxt;
4560 dd->f_initvl15_bufs = qib_7220_initvl15_bufs;
4561 dd->f_intr_fallback = qib_7220_intr_fallback;
4562 dd->f_late_initreg = qib_late_7220_initreg;
4563 dd->f_setpbc_control = qib_7220_setpbc_control;
4564 dd->f_portcntr = qib_portcntr_7220;
4565 dd->f_put_tid = qib_7220_put_tid;
4566 dd->f_quiet_serdes = qib_7220_quiet_serdes;
4567 dd->f_rcvctrl = rcvctrl_7220_mod;
4568 dd->f_read_cntrs = qib_read_7220cntrs;
4569 dd->f_read_portcntrs = qib_read_7220portcntrs;
4570 dd->f_reset = qib_setup_7220_reset;
4571 dd->f_init_sdma_regs = init_sdma_7220_regs;
4572 dd->f_sdma_busy = qib_sdma_7220_busy;
4573 dd->f_sdma_gethead = qib_sdma_7220_gethead;
4574 dd->f_sdma_sendctrl = qib_7220_sdma_sendctrl;
4575 dd->f_sdma_set_desc_cnt = qib_sdma_set_7220_desc_cnt;
4576 dd->f_sdma_update_tail = qib_sdma_update_7220_tail;
4577 dd->f_sdma_hw_clean_up = qib_7220_sdma_hw_clean_up;
4578 dd->f_sdma_hw_start_up = qib_7220_sdma_hw_start_up;
4579 dd->f_sdma_init_early = qib_7220_sdma_init_early;
4580 dd->f_sendctrl = sendctrl_7220_mod;
4581 dd->f_set_armlaunch = qib_set_7220_armlaunch;
4582 dd->f_set_cntr_sample = qib_set_cntr_7220_sample;
4583 dd->f_iblink_state = qib_7220_iblink_state;
4584 dd->f_ibphys_portstate = qib_7220_phys_portstate;
4585 dd->f_get_ib_cfg = qib_7220_get_ib_cfg;
4586 dd->f_set_ib_cfg = qib_7220_set_ib_cfg;
4587 dd->f_set_ib_loopback = qib_7220_set_loopback;
4588 dd->f_set_intr_state = qib_7220_set_intr_state;
4589 dd->f_setextled = qib_setup_7220_setextled;
4590 dd->f_txchk_change = qib_7220_txchk_change;
4591 dd->f_update_usrhead = qib_update_7220_usrhead;
4592 dd->f_wantpiobuf_intr = qib_wantpiobuf_7220_intr;
4593 dd->f_xgxs_reset = qib_7220_xgxs_reset;
4594 dd->f_writescratch = writescratch;
4595 dd->f_tempsense_rd = qib_7220_tempsense_rd;
Mike Marciniszyn8469ba32013-05-30 18:25:25 -04004596#ifdef CONFIG_INFINIBAND_QIB_DCA
4597 dd->f_notify_dca = qib_7220_notify_dca;
4598#endif
Ralph Campbellf9315512010-05-23 21:44:54 -07004599 /*
4600 * Do remaining pcie setup and save pcie values in dd.
4601 * Any error printing is already done by the init code.
4602 * On return, we have the chip mapped, but chip registers
4603 * are not set up until start of qib_init_7220_variables.
4604 */
4605 ret = qib_pcie_ddinit(dd, pdev, ent);
4606 if (ret < 0)
4607 goto bail_free;
4608
4609 /* initialize chip-specific variables */
4610 ret = qib_init_7220_variables(dd);
4611 if (ret)
4612 goto bail_cleanup;
4613
4614 if (qib_mini_init)
4615 goto bail;
4616
4617 boardid = SYM_FIELD(dd->revision, Revision,
4618 BoardID);
4619 switch (boardid) {
4620 case 0:
4621 case 2:
4622 case 10:
4623 case 12:
4624 minwidth = 16; /* x16 capable boards */
4625 break;
4626 default:
4627 minwidth = 8; /* x8 capable boards */
4628 break;
4629 }
4630 if (qib_pcie_params(dd, minwidth, NULL, NULL))
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00004631 qib_dev_err(dd,
4632 "Failed to setup PCIe or interrupts; continuing anyway\n");
Ralph Campbellf9315512010-05-23 21:44:54 -07004633
4634 /* save IRQ for possible later use */
4635 dd->cspec->irq = pdev->irq;
4636
4637 if (qib_read_kreg64(dd, kr_hwerrstatus) &
4638 QLOGIC_IB_HWE_SERDESPLLFAILED)
4639 qib_write_kreg(dd, kr_hwerrclear,
4640 QLOGIC_IB_HWE_SERDESPLLFAILED);
4641
4642 /* setup interrupt handler (interrupt type handled above) */
4643 qib_setup_7220_interrupt(dd);
4644 qib_7220_init_hwerrors(dd);
4645
4646 /* clear diagctrl register, in case diags were running and crashed */
4647 qib_write_kreg(dd, kr_hwdiagctrl, 0);
4648
4649 goto bail;
4650
4651bail_cleanup:
4652 qib_pcie_ddcleanup(dd);
4653bail_free:
4654 qib_free_devdata(dd);
4655 dd = ERR_PTR(ret);
4656bail:
4657 return dd;
4658}