blob: 835a5dcb84608730e4af650ab406fa344edc0182 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300236 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200237 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300238 u32 reg;
239
Felipe Balbi0933df12016-05-23 14:02:33 +0300240 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300241 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300242 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300243
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300244 /*
245 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
246 * we're issuing an endpoint command, we must check if
247 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
248 *
249 * We will also set SUSPHY bit to what it was before returning as stated
250 * by the same section on Synopsys databook.
251 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300252 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
253 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
254 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
255 susphy = true;
256 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
257 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
258 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300259 }
260
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
262 int needs_wakeup;
263
264 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
265 dwc->link_state == DWC3_LINK_STATE_U2 ||
266 dwc->link_state == DWC3_LINK_STATE_U3);
267
268 if (unlikely(needs_wakeup)) {
269 ret = __dwc3_gadget_wakeup(dwc);
270 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
271 ret);
272 }
273 }
274
Felipe Balbi2eb88012016-04-12 16:53:39 +0300275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300278
Felipe Balbi2eb88012016-04-12 16:53:39 +0300279 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300280 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300281 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300282 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300283 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000284
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000285 switch (cmd_status) {
286 case 0:
287 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300288 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000289 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000290 ret = -EINVAL;
291 break;
292 case DEPEVT_TRANSFER_BUS_EXPIRY:
293 /*
294 * SW issues START TRANSFER command to
295 * isochronous ep with future frame interval. If
296 * future interval time has already passed when
297 * core receives the command, it will respond
298 * with an error status of 'Bus Expiry'.
299 *
300 * Instead of always returning -EINVAL, let's
301 * give a hint to the gadget driver that this is
302 * the case by returning -EAGAIN.
303 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000304 ret = -EAGAIN;
305 break;
306 default:
307 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
308 }
309
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300311 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300312 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300313
Felipe Balbif6bb2252016-05-23 13:53:34 +0300314 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300315 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300316 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300317 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300318
Felipe Balbi0933df12016-05-23 14:02:33 +0300319 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
320
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300321 if (unlikely(susphy)) {
322 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
323 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
324 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
325 }
326
Felipe Balbic0ca3242016-04-04 09:11:51 +0300327 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300328}
329
John Youn50c763f2016-05-31 17:49:56 -0700330static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
331{
332 struct dwc3 *dwc = dep->dwc;
333 struct dwc3_gadget_ep_cmd_params params;
334 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
335
336 /*
337 * As of core revision 2.60a the recommended programming model
338 * is to set the ClearPendIN bit when issuing a Clear Stall EP
339 * command for IN endpoints. This is to prevent an issue where
340 * some (non-compliant) hosts may not send ACK TPs for pending
341 * IN transfers due to a mishandled error condition. Synopsys
342 * STAR 9000614252.
343 */
344 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
345 cmd |= DWC3_DEPCMD_CLEARPENDIN;
346
347 memset(&params, 0, sizeof(params));
348
Felipe Balbi2cd47182016-04-12 16:42:43 +0300349 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700350}
351
Felipe Balbi72246da2011-08-19 18:10:58 +0300352static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200353 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300354{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300355 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300356
357 return dep->trb_pool_dma + offset;
358}
359
360static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
361{
362 struct dwc3 *dwc = dep->dwc;
363
364 if (dep->trb_pool)
365 return 0;
366
Felipe Balbi72246da2011-08-19 18:10:58 +0300367 dep->trb_pool = dma_alloc_coherent(dwc->dev,
368 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
369 &dep->trb_pool_dma, GFP_KERNEL);
370 if (!dep->trb_pool) {
371 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
372 dep->name);
373 return -ENOMEM;
374 }
375
376 return 0;
377}
378
379static void dwc3_free_trb_pool(struct dwc3_ep *dep)
380{
381 struct dwc3 *dwc = dep->dwc;
382
383 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
384 dep->trb_pool, dep->trb_pool_dma);
385
386 dep->trb_pool = NULL;
387 dep->trb_pool_dma = 0;
388}
389
John Younc4509602016-02-16 20:10:53 -0800390static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
391
392/**
393 * dwc3_gadget_start_config - Configure EP resources
394 * @dwc: pointer to our controller context structure
395 * @dep: endpoint that is being enabled
396 *
397 * The assignment of transfer resources cannot perfectly follow the
398 * data book due to the fact that the controller driver does not have
399 * all knowledge of the configuration in advance. It is given this
400 * information piecemeal by the composite gadget framework after every
401 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
402 * programming model in this scenario can cause errors. For two
403 * reasons:
404 *
405 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
406 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
407 * multiple interfaces.
408 *
409 * 2) The databook does not mention doing more DEPXFERCFG for new
410 * endpoint on alt setting (8.1.6).
411 *
412 * The following simplified method is used instead:
413 *
414 * All hardware endpoints can be assigned a transfer resource and this
415 * setting will stay persistent until either a core reset or
416 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
417 * do DEPXFERCFG for every hardware endpoint as well. We are
418 * guaranteed that there are as many transfer resources as endpoints.
419 *
420 * This function is called for each endpoint when it is being enabled
421 * but is triggered only when called for EP0-out, which always happens
422 * first, and which should only happen in one of the above conditions.
423 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300424static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
425{
426 struct dwc3_gadget_ep_cmd_params params;
427 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800428 int i;
429 int ret;
430
431 if (dep->number)
432 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300433
434 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800435 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300436
Felipe Balbi2cd47182016-04-12 16:42:43 +0300437 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800438 if (ret)
439 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
John Younc4509602016-02-16 20:10:53 -0800441 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
442 struct dwc3_ep *dep = dwc->eps[i];
443
444 if (!dep)
445 continue;
446
447 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
448 if (ret)
449 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300450 }
451
452 return 0;
453}
454
455static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200456 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300457 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300458 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300459{
460 struct dwc3_gadget_ep_cmd_params params;
461
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300462 if (dev_WARN_ONCE(dwc->dev, modify && restore,
463 "Can't modify and restore\n"))
464 return -EINVAL;
465
Felipe Balbi72246da2011-08-19 18:10:58 +0300466 memset(&params, 0x00, sizeof(params));
467
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300468 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900469 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
470
471 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800472 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300473 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300474 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900475 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300476
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300477 if (modify) {
478 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
479 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600480 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
481 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300482 } else {
483 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600484 }
485
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300486 if (usb_endpoint_xfer_control(desc))
487 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300488
489 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
490 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300491
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200492 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300493 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
494 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300495 dep->stream_capable = true;
496 }
497
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500498 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300499 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300500
501 /*
502 * We are doing 1:1 mapping for endpoints, meaning
503 * Physical Endpoints 2 maps to Logical Endpoint 2 and
504 * so on. We consider the direction bit as part of the physical
505 * endpoint number. So USB endpoint 0x81 is 0x03.
506 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300507 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300508
509 /*
510 * We must use the lower 16 TX FIFOs even though
511 * HW might have more
512 */
513 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300514 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300515
516 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300517 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300518 dep->interval = 1 << (desc->bInterval - 1);
519 }
520
Felipe Balbi2cd47182016-04-12 16:42:43 +0300521 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300522}
523
524static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
525{
526 struct dwc3_gadget_ep_cmd_params params;
527
528 memset(&params, 0x00, sizeof(params));
529
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300530 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
Felipe Balbi2cd47182016-04-12 16:42:43 +0300532 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
533 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300534}
535
536/**
537 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
538 * @dep: endpoint to be initialized
539 * @desc: USB Endpoint Descriptor
540 *
541 * Caller should take care of locking
542 */
543static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200544 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300545 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300546 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300547{
548 struct dwc3 *dwc = dep->dwc;
549 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300550 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300551
Felipe Balbi73815282015-01-27 13:48:14 -0600552 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300553
Felipe Balbi72246da2011-08-19 18:10:58 +0300554 if (!(dep->flags & DWC3_EP_ENABLED)) {
555 ret = dwc3_gadget_start_config(dwc, dep);
556 if (ret)
557 return ret;
558 }
559
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300560 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600561 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300562 if (ret)
563 return ret;
564
565 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200566 struct dwc3_trb *trb_st_hw;
567 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300568
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200569 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200570 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300571 dep->type = usb_endpoint_type(desc);
572 dep->flags |= DWC3_EP_ENABLED;
573
574 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
575 reg |= DWC3_DALEPENA_EP(dep->number);
576 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
577
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300578 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300579 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300580
John Youn0d257442016-05-19 17:26:08 -0700581 /* Initialize the TRB ring */
582 dep->trb_dequeue = 0;
583 dep->trb_enqueue = 0;
584 memset(dep->trb_pool, 0,
585 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
586
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300587 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300588 trb_st_hw = &dep->trb_pool[0];
589
Felipe Balbif6bafc62012-02-06 11:04:53 +0200590 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200591 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
592 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
593 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
594 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300595 }
596
597 return 0;
598}
599
Paul Zimmermanb992e682012-04-27 14:17:35 +0300600static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200601static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300602{
603 struct dwc3_request *req;
604
Felipe Balbi0e146022016-06-21 10:32:02 +0300605 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300606
Felipe Balbi0e146022016-06-21 10:32:02 +0300607 /* - giveback all requests to gadget driver */
608 while (!list_empty(&dep->started_list)) {
609 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200610
Felipe Balbi0e146022016-06-21 10:32:02 +0300611 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200612 }
613
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200614 while (!list_empty(&dep->pending_list)) {
615 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300616
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200617 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300619}
620
621/**
622 * __dwc3_gadget_ep_disable - Disables a HW endpoint
623 * @dep: the endpoint to disable
624 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200625 * This function also removes requests which are currently processed ny the
626 * hardware and those which are not yet scheduled.
627 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300628 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300629static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
630{
631 struct dwc3 *dwc = dep->dwc;
632 u32 reg;
633
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500634 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
635
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200636 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300637
Felipe Balbi687ef982014-04-16 10:30:33 -0500638 /* make sure HW endpoint isn't stalled */
639 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500640 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500641
Felipe Balbi72246da2011-08-19 18:10:58 +0300642 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
643 reg &= ~DWC3_DALEPENA_EP(dep->number);
644 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
645
Felipe Balbi879631a2011-09-30 10:58:47 +0300646 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200647 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200648 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300650 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300651
652 return 0;
653}
654
655/* -------------------------------------------------------------------------- */
656
657static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
658 const struct usb_endpoint_descriptor *desc)
659{
660 return -EINVAL;
661}
662
663static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
664{
665 return -EINVAL;
666}
667
668/* -------------------------------------------------------------------------- */
669
670static int dwc3_gadget_ep_enable(struct usb_ep *ep,
671 const struct usb_endpoint_descriptor *desc)
672{
673 struct dwc3_ep *dep;
674 struct dwc3 *dwc;
675 unsigned long flags;
676 int ret;
677
678 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
679 pr_debug("dwc3: invalid parameters\n");
680 return -EINVAL;
681 }
682
683 if (!desc->wMaxPacketSize) {
684 pr_debug("dwc3: missing wMaxPacketSize\n");
685 return -EINVAL;
686 }
687
688 dep = to_dwc3_ep(ep);
689 dwc = dep->dwc;
690
Felipe Balbi95ca9612015-12-10 13:08:20 -0600691 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
692 "%s is already enabled\n",
693 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300694 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300695
Felipe Balbi72246da2011-08-19 18:10:58 +0300696 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600697 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300698 spin_unlock_irqrestore(&dwc->lock, flags);
699
700 return ret;
701}
702
703static int dwc3_gadget_ep_disable(struct usb_ep *ep)
704{
705 struct dwc3_ep *dep;
706 struct dwc3 *dwc;
707 unsigned long flags;
708 int ret;
709
710 if (!ep) {
711 pr_debug("dwc3: invalid parameters\n");
712 return -EINVAL;
713 }
714
715 dep = to_dwc3_ep(ep);
716 dwc = dep->dwc;
717
Felipe Balbi95ca9612015-12-10 13:08:20 -0600718 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
719 "%s is already disabled\n",
720 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300721 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300722
Felipe Balbi72246da2011-08-19 18:10:58 +0300723 spin_lock_irqsave(&dwc->lock, flags);
724 ret = __dwc3_gadget_ep_disable(dep);
725 spin_unlock_irqrestore(&dwc->lock, flags);
726
727 return ret;
728}
729
730static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
731 gfp_t gfp_flags)
732{
733 struct dwc3_request *req;
734 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300735
736 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900737 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300738 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300739
740 req->epnum = dep->number;
741 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300742
Felipe Balbi68d34c82016-05-30 13:34:58 +0300743 dep->allocated_requests++;
744
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500745 trace_dwc3_alloc_request(req);
746
Felipe Balbi72246da2011-08-19 18:10:58 +0300747 return &req->request;
748}
749
750static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
751 struct usb_request *request)
752{
753 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300754 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300755
Felipe Balbi68d34c82016-05-30 13:34:58 +0300756 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500757 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300758 kfree(req);
759}
760
Felipe Balbi2c78c022016-08-12 13:13:10 +0300761static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
762
Felipe Balbic71fc372011-11-22 11:37:34 +0200763/**
764 * dwc3_prepare_one_trb - setup one TRB from one request
765 * @dep: endpoint for which this request is prepared
766 * @req: dwc3_request pointer
767 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200768static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200769 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300770 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200771{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200772 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200773
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300774 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200775 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300776 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530777
Felipe Balbi4faf7552016-04-05 13:14:31 +0300778 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200779
Felipe Balbieeb720f2011-11-28 12:46:59 +0200780 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200781 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200782 req->trb = trb;
783 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300784 req->first_trb_index = dep->trb_enqueue;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200785 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200786
Felipe Balbief966b92016-04-05 13:09:51 +0300787 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530788
Felipe Balbif6bafc62012-02-06 11:04:53 +0200789 trb->size = DWC3_TRB_SIZE_LENGTH(length);
790 trb->bpl = lower_32_bits(dma);
791 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200792
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200793 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200794 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200795 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200796 break;
797
798 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530799 if (!node)
800 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
801 else
802 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200803
804 /* always enable Interrupt on Missed ISOC */
805 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200806 break;
807
808 case USB_ENDPOINT_XFER_BULK:
809 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200810 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200811 break;
812 default:
813 /*
814 * This is only possible with faulty memory because we
815 * checked it already :)
816 */
817 BUG();
818 }
819
Felipe Balbica4d44e2016-03-10 13:53:27 +0200820 /* always enable Continue on Short Packet */
821 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600822
Felipe Balbi2c78c022016-08-12 13:13:10 +0300823 if ((!req->request.no_interrupt && !chain) ||
824 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbica4d44e2016-03-10 13:53:27 +0200825 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
826
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530827 if (chain)
828 trb->ctrl |= DWC3_TRB_CTRL_CHN;
829
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200830 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200831 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
832
833 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500834
Felipe Balbi68d34c82016-05-30 13:34:58 +0300835 dep->queued_requests++;
836
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500837 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200838}
839
John Youn361572b2016-05-19 17:26:17 -0700840/**
841 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
842 * @dep: The endpoint with the TRB ring
843 * @index: The index of the current TRB in the ring
844 *
845 * Returns the TRB prior to the one pointed to by the index. If the
846 * index is 0, we will wrap backwards, skip the link TRB, and return
847 * the one just before that.
848 */
849static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
850{
Felipe Balbi45438a02016-08-11 12:26:59 +0300851 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700852
Felipe Balbi45438a02016-08-11 12:26:59 +0300853 if (!tmp)
854 tmp = DWC3_TRB_NUM - 1;
855
856 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700857}
858
Felipe Balbic4233572016-05-12 14:08:34 +0300859static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
860{
861 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700862 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300863
864 /*
865 * If enqueue & dequeue are equal than it is either full or empty.
866 *
867 * One way to know for sure is if the TRB right before us has HWO bit
868 * set or not. If it has, then we're definitely full and can't fit any
869 * more transfers in our ring.
870 */
871 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700872 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
873 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
874 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300875
876 return DWC3_TRB_NUM - 1;
877 }
878
John Youn32db3d92016-05-19 17:26:12 -0700879 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700880 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700881
John Youn7d0a0382016-05-19 17:26:15 -0700882 if (dep->trb_dequeue < dep->trb_enqueue)
883 trbs_left--;
884
John Youn32db3d92016-05-19 17:26:12 -0700885 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300886}
887
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300888static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300889 struct dwc3_request *req, unsigned int trbs_left)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300890{
Felipe Balbi1f512112016-08-12 13:17:27 +0300891 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300892 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300893 unsigned int length;
894 dma_addr_t dma;
895 int i;
896
Felipe Balbi1f512112016-08-12 13:17:27 +0300897 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300898 unsigned chain = true;
899
900 length = sg_dma_len(s);
901 dma = sg_dma_address(s);
902
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300903 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300904 chain = false;
905
906 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300907 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300908
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300909 if (!trbs_left--)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300910 break;
911 }
912}
913
914static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300915 struct dwc3_request *req, unsigned int trbs_left)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300916{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300917 unsigned int length;
918 dma_addr_t dma;
919
920 dma = req->request.dma;
921 length = req->request.length;
922
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300923 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300924 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300925}
926
Felipe Balbi72246da2011-08-19 18:10:58 +0300927/*
928 * dwc3_prepare_trbs - setup TRBs from requests
929 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300930 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800931 * The function goes through the requests list and sets up TRBs for the
932 * transfers. The function returns once there are no more TRBs available or
933 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300934 */
Felipe Balbic4233572016-05-12 14:08:34 +0300935static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300936{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200937 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300938 u32 trbs_left;
939
940 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
941
Felipe Balbic4233572016-05-12 14:08:34 +0300942 trbs_left = dwc3_calc_trbs_left(dep);
John Youn89bc8562016-05-19 17:26:10 -0700943 if (!trbs_left)
944 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300945
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200946 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +0300947 if (req->num_pending_sgs > 0)
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300948 dwc3_prepare_one_trb_sg(dep, req, trbs_left--);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300949 else
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300950 dwc3_prepare_one_trb_linear(dep, req, trbs_left--);
Felipe Balbi72246da2011-08-19 18:10:58 +0300951
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300952 if (!trbs_left)
953 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300954 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300955}
956
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300957static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300958{
959 struct dwc3_gadget_ep_cmd_params params;
960 struct dwc3_request *req;
961 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300962 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300963 int ret;
964 u32 cmd;
965
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300966 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300967
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300968 dwc3_prepare_trbs(dep);
969 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300970 if (!req) {
971 dep->flags |= DWC3_EP_PENDING_REQUEST;
972 return 0;
973 }
974
975 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300976
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300977 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530978 params.param0 = upper_32_bits(req->trb_dma);
979 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300980 cmd = DWC3_DEPCMD_STARTTRANSFER |
981 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530982 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300983 cmd = DWC3_DEPCMD_UPDATETRANSFER |
984 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530985 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300986
Felipe Balbi2cd47182016-04-12 16:42:43 +0300987 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300988 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300989 /*
990 * FIXME we need to iterate over the list of requests
991 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800992 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300993 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200994 usb_gadget_unmap_request(&dwc->gadget, &req->request,
995 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300996 list_del(&req->list);
997 return ret;
998 }
999
1000 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001001
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001002 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001003 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001004 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001005 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001006
Felipe Balbi72246da2011-08-19 18:10:58 +03001007 return 0;
1008}
1009
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301010static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1011 struct dwc3_ep *dep, u32 cur_uf)
1012{
1013 u32 uf;
1014
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001015 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001016 dwc3_trace(trace_dwc3_gadget,
1017 "ISOC ep %s run out for requests",
1018 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301019 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301020 return;
1021 }
1022
1023 /* 4 micro frames in the future */
1024 uf = cur_uf + dep->interval * 4;
1025
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001026 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301027}
1028
1029static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1030 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1031{
1032 u32 cur_uf, mask;
1033
1034 mask = ~(dep->interval - 1);
1035 cur_uf = event->parameters & mask;
1036
1037 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1038}
1039
Felipe Balbi72246da2011-08-19 18:10:58 +03001040static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1041{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001042 struct dwc3 *dwc = dep->dwc;
1043 int ret;
1044
Felipe Balbibb423982015-11-16 15:31:21 -06001045 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001046 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001047 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001048 &req->request, dep->endpoint.name);
1049 return -ESHUTDOWN;
1050 }
1051
1052 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1053 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001054 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001055 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001056 return -EINVAL;
1057 }
1058
Felipe Balbifc8bb912016-05-16 13:14:48 +03001059 pm_runtime_get(dwc->dev);
1060
Felipe Balbi72246da2011-08-19 18:10:58 +03001061 req->request.actual = 0;
1062 req->request.status = -EINPROGRESS;
1063 req->direction = dep->direction;
1064 req->epnum = dep->number;
1065
Felipe Balbife84f522015-09-01 09:01:38 -05001066 trace_dwc3_ep_queue(req);
1067
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001068 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1069 dep->direction);
1070 if (ret)
1071 return ret;
1072
Felipe Balbi1f512112016-08-12 13:17:27 +03001073 req->sg = req->request.sg;
1074 req->num_pending_sgs = req->request.num_mapped_sgs;
1075
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001076 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001077
Felipe Balbib511e5e2012-06-06 12:00:50 +03001078 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbi08a36b52016-08-11 14:27:52 +03001079 dep->flags & DWC3_EP_PENDING_REQUEST) {
1080 if (list_empty(&dep->started_list)) {
1081 dwc3_stop_active_transfer(dwc, dep->number, true);
1082 dep->flags = DWC3_EP_ENABLED;
1083 }
1084 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001085 }
1086
Felipe Balbi08a36b52016-08-11 14:27:52 +03001087 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001088 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001089 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001090 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001091 dep->name);
1092 if (ret == -EBUSY)
1093 ret = 0;
1094
1095 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001096}
1097
Felipe Balbi04c03d12015-12-02 10:06:45 -06001098static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1099 struct usb_request *request)
1100{
1101 dwc3_gadget_ep_free_request(ep, request);
1102}
1103
1104static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1105{
1106 struct dwc3_request *req;
1107 struct usb_request *request;
1108 struct usb_ep *ep = &dep->endpoint;
1109
Felipe Balbi60cfb372016-05-24 13:45:17 +03001110 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001111 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1112 if (!request)
1113 return -ENOMEM;
1114
1115 request->length = 0;
1116 request->buf = dwc->zlp_buf;
1117 request->complete = __dwc3_gadget_ep_zlp_complete;
1118
1119 req = to_dwc3_request(request);
1120
1121 return __dwc3_gadget_ep_queue(dep, req);
1122}
1123
Felipe Balbi72246da2011-08-19 18:10:58 +03001124static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1125 gfp_t gfp_flags)
1126{
1127 struct dwc3_request *req = to_dwc3_request(request);
1128 struct dwc3_ep *dep = to_dwc3_ep(ep);
1129 struct dwc3 *dwc = dep->dwc;
1130
1131 unsigned long flags;
1132
1133 int ret;
1134
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001135 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001136 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001137
1138 /*
1139 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1140 * setting request->zero, instead of doing magic, we will just queue an
1141 * extra usb_request ourselves so that it gets handled the same way as
1142 * any other request.
1143 */
John Yound92618982015-12-22 12:23:20 -08001144 if (ret == 0 && request->zero && request->length &&
1145 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001146 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1147
Felipe Balbi72246da2011-08-19 18:10:58 +03001148 spin_unlock_irqrestore(&dwc->lock, flags);
1149
1150 return ret;
1151}
1152
1153static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1154 struct usb_request *request)
1155{
1156 struct dwc3_request *req = to_dwc3_request(request);
1157 struct dwc3_request *r = NULL;
1158
1159 struct dwc3_ep *dep = to_dwc3_ep(ep);
1160 struct dwc3 *dwc = dep->dwc;
1161
1162 unsigned long flags;
1163 int ret = 0;
1164
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001165 trace_dwc3_ep_dequeue(req);
1166
Felipe Balbi72246da2011-08-19 18:10:58 +03001167 spin_lock_irqsave(&dwc->lock, flags);
1168
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001169 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001170 if (r == req)
1171 break;
1172 }
1173
1174 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001175 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001176 if (r == req)
1177 break;
1178 }
1179 if (r == req) {
1180 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001181 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301182 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001183 }
1184 dev_err(dwc->dev, "request %p was not queued to %s\n",
1185 request, ep->name);
1186 ret = -EINVAL;
1187 goto out0;
1188 }
1189
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301190out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001191 /* giveback the request */
1192 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1193
1194out0:
1195 spin_unlock_irqrestore(&dwc->lock, flags);
1196
1197 return ret;
1198}
1199
Felipe Balbi7a608552014-09-24 14:19:52 -05001200int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001201{
1202 struct dwc3_gadget_ep_cmd_params params;
1203 struct dwc3 *dwc = dep->dwc;
1204 int ret;
1205
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001206 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1207 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1208 return -EINVAL;
1209 }
1210
Felipe Balbi72246da2011-08-19 18:10:58 +03001211 memset(&params, 0x00, sizeof(params));
1212
1213 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001214 struct dwc3_trb *trb;
1215
1216 unsigned transfer_in_flight;
1217 unsigned started;
1218
1219 if (dep->number > 1)
1220 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1221 else
1222 trb = &dwc->ep0_trb[dep->trb_enqueue];
1223
1224 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1225 started = !list_empty(&dep->started_list);
1226
1227 if (!protocol && ((dep->direction && transfer_in_flight) ||
1228 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001229 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001230 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001231 dep->name);
1232 return -EAGAIN;
1233 }
1234
Felipe Balbi2cd47182016-04-12 16:42:43 +03001235 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1236 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001237 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001238 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001239 dep->name);
1240 else
1241 dep->flags |= DWC3_EP_STALL;
1242 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001243
John Youn50c763f2016-05-31 17:49:56 -07001244 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001245 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001246 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001247 dep->name);
1248 else
Alan Sterna535d812013-11-01 12:05:12 -04001249 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001250 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001251
Felipe Balbi72246da2011-08-19 18:10:58 +03001252 return ret;
1253}
1254
1255static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1256{
1257 struct dwc3_ep *dep = to_dwc3_ep(ep);
1258 struct dwc3 *dwc = dep->dwc;
1259
1260 unsigned long flags;
1261
1262 int ret;
1263
1264 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001265 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001266 spin_unlock_irqrestore(&dwc->lock, flags);
1267
1268 return ret;
1269}
1270
1271static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1272{
1273 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001274 struct dwc3 *dwc = dep->dwc;
1275 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001276 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001277
Paul Zimmerman249a4562012-02-24 17:32:16 -08001278 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001279 dep->flags |= DWC3_EP_WEDGE;
1280
Pratyush Anand08f0d962012-06-25 22:40:43 +05301281 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001282 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301283 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001284 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001285 spin_unlock_irqrestore(&dwc->lock, flags);
1286
1287 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001288}
1289
1290/* -------------------------------------------------------------------------- */
1291
1292static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1293 .bLength = USB_DT_ENDPOINT_SIZE,
1294 .bDescriptorType = USB_DT_ENDPOINT,
1295 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1296};
1297
1298static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1299 .enable = dwc3_gadget_ep0_enable,
1300 .disable = dwc3_gadget_ep0_disable,
1301 .alloc_request = dwc3_gadget_ep_alloc_request,
1302 .free_request = dwc3_gadget_ep_free_request,
1303 .queue = dwc3_gadget_ep0_queue,
1304 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301305 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001306 .set_wedge = dwc3_gadget_ep_set_wedge,
1307};
1308
1309static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1310 .enable = dwc3_gadget_ep_enable,
1311 .disable = dwc3_gadget_ep_disable,
1312 .alloc_request = dwc3_gadget_ep_alloc_request,
1313 .free_request = dwc3_gadget_ep_free_request,
1314 .queue = dwc3_gadget_ep_queue,
1315 .dequeue = dwc3_gadget_ep_dequeue,
1316 .set_halt = dwc3_gadget_ep_set_halt,
1317 .set_wedge = dwc3_gadget_ep_set_wedge,
1318};
1319
1320/* -------------------------------------------------------------------------- */
1321
1322static int dwc3_gadget_get_frame(struct usb_gadget *g)
1323{
1324 struct dwc3 *dwc = gadget_to_dwc(g);
1325 u32 reg;
1326
1327 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1328 return DWC3_DSTS_SOFFN(reg);
1329}
1330
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001331static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001332{
Felipe Balbi72246da2011-08-19 18:10:58 +03001333 unsigned long timeout;
Felipe Balbi72246da2011-08-19 18:10:58 +03001334
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001335 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001336 u32 reg;
1337
Felipe Balbi72246da2011-08-19 18:10:58 +03001338 u8 link_state;
1339 u8 speed;
1340
Felipe Balbi72246da2011-08-19 18:10:58 +03001341 /*
1342 * According to the Databook Remote wakeup request should
1343 * be issued only when the device is in early suspend state.
1344 *
1345 * We can check that via USB Link State bits in DSTS register.
1346 */
1347 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1348
1349 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001350 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1351 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001352 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001353 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001354 }
1355
1356 link_state = DWC3_DSTS_USBLNKST(reg);
1357
1358 switch (link_state) {
1359 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1360 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1361 break;
1362 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001363 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001364 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001365 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001366 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001367 }
1368
Felipe Balbi8598bde2012-01-02 18:55:57 +02001369 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1370 if (ret < 0) {
1371 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001372 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001373 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001374
Paul Zimmerman802fde92012-04-27 13:10:52 +03001375 /* Recent versions do this automatically */
1376 if (dwc->revision < DWC3_REVISION_194A) {
1377 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001378 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001379 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1380 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1381 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001382
Paul Zimmerman1d046792012-02-15 18:56:56 -08001383 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001384 timeout = jiffies + msecs_to_jiffies(100);
1385
Paul Zimmerman1d046792012-02-15 18:56:56 -08001386 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001387 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1388
1389 /* in HS, means ON */
1390 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1391 break;
1392 }
1393
1394 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1395 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001396 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001397 }
1398
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001399 return 0;
1400}
1401
1402static int dwc3_gadget_wakeup(struct usb_gadget *g)
1403{
1404 struct dwc3 *dwc = gadget_to_dwc(g);
1405 unsigned long flags;
1406 int ret;
1407
1408 spin_lock_irqsave(&dwc->lock, flags);
1409 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001410 spin_unlock_irqrestore(&dwc->lock, flags);
1411
1412 return ret;
1413}
1414
1415static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1416 int is_selfpowered)
1417{
1418 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001419 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001420
Paul Zimmerman249a4562012-02-24 17:32:16 -08001421 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001422 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001423 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001424
1425 return 0;
1426}
1427
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001428static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001429{
1430 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001431 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001432
Felipe Balbifc8bb912016-05-16 13:14:48 +03001433 if (pm_runtime_suspended(dwc->dev))
1434 return 0;
1435
Felipe Balbi72246da2011-08-19 18:10:58 +03001436 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001437 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001438 if (dwc->revision <= DWC3_REVISION_187A) {
1439 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1440 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1441 }
1442
1443 if (dwc->revision >= DWC3_REVISION_194A)
1444 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1445 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001446
1447 if (dwc->has_hibernation)
1448 reg |= DWC3_DCTL_KEEP_CONNECT;
1449
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001450 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001451 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001452 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001453
1454 if (dwc->has_hibernation && !suspend)
1455 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1456
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001457 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001458 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001459
1460 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1461
1462 do {
1463 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001464 reg &= DWC3_DSTS_DEVCTRLHLT;
1465 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001466
1467 if (!timeout)
1468 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001469
Felipe Balbi73815282015-01-27 13:48:14 -06001470 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001471 dwc->gadget_driver
1472 ? dwc->gadget_driver->function : "no-function",
1473 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301474
1475 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001476}
1477
1478static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1479{
1480 struct dwc3 *dwc = gadget_to_dwc(g);
1481 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301482 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001483
1484 is_on = !!is_on;
1485
1486 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001487 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001488 spin_unlock_irqrestore(&dwc->lock, flags);
1489
Pratyush Anand6f17f742012-07-02 10:21:55 +05301490 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001491}
1492
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001493static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1494{
1495 u32 reg;
1496
1497 /* Enable all but Start and End of Frame IRQs */
1498 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1499 DWC3_DEVTEN_EVNTOVERFLOWEN |
1500 DWC3_DEVTEN_CMDCMPLTEN |
1501 DWC3_DEVTEN_ERRTICERREN |
1502 DWC3_DEVTEN_WKUPEVTEN |
1503 DWC3_DEVTEN_ULSTCNGEN |
1504 DWC3_DEVTEN_CONNECTDONEEN |
1505 DWC3_DEVTEN_USBRSTEN |
1506 DWC3_DEVTEN_DISCONNEVTEN);
1507
1508 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1509}
1510
1511static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1512{
1513 /* mask all interrupts */
1514 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1515}
1516
1517static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001518static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001519
Felipe Balbi4e994722016-05-13 14:09:59 +03001520/**
1521 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1522 * dwc: pointer to our context structure
1523 *
1524 * The following looks like complex but it's actually very simple. In order to
1525 * calculate the number of packets we can burst at once on OUT transfers, we're
1526 * gonna use RxFIFO size.
1527 *
1528 * To calculate RxFIFO size we need two numbers:
1529 * MDWIDTH = size, in bits, of the internal memory bus
1530 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1531 *
1532 * Given these two numbers, the formula is simple:
1533 *
1534 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1535 *
1536 * 24 bytes is for 3x SETUP packets
1537 * 16 bytes is a clock domain crossing tolerance
1538 *
1539 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1540 */
1541static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1542{
1543 u32 ram2_depth;
1544 u32 mdwidth;
1545 u32 nump;
1546 u32 reg;
1547
1548 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1549 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1550
1551 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1552 nump = min_t(u32, nump, 16);
1553
1554 /* update NumP */
1555 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1556 reg &= ~DWC3_DCFG_NUMP_MASK;
1557 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1558 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1559}
1560
Felipe Balbid7be2952016-05-04 15:49:37 +03001561static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001562{
Felipe Balbi72246da2011-08-19 18:10:58 +03001563 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001564 int ret = 0;
1565 u32 reg;
1566
Felipe Balbi72246da2011-08-19 18:10:58 +03001567 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1568 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001569
1570 /**
1571 * WORKAROUND: DWC3 revision < 2.20a have an issue
1572 * which would cause metastability state on Run/Stop
1573 * bit if we try to force the IP to USB2-only mode.
1574 *
1575 * Because of that, we cannot configure the IP to any
1576 * speed other than the SuperSpeed
1577 *
1578 * Refers to:
1579 *
1580 * STAR#9000525659: Clock Domain Crossing on DCTL in
1581 * USB 2.0 Mode
1582 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001583 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001584 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001585 } else {
1586 switch (dwc->maximum_speed) {
1587 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001588 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001589 break;
1590 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001591 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001592 break;
1593 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001594 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001595 break;
John Youn75808622016-02-05 17:09:13 -08001596 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001597 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001598 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001599 default:
John Youn77966eb2016-02-19 17:31:01 -08001600 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1601 dwc->maximum_speed);
1602 /* fall through */
1603 case USB_SPEED_SUPER:
1604 reg |= DWC3_DCFG_SUPERSPEED;
1605 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001606 }
1607 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001608 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1609
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001610 /*
1611 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1612 * field instead of letting dwc3 itself calculate that automatically.
1613 *
1614 * This way, we maximize the chances that we'll be able to get several
1615 * bursts of data without going through any sort of endpoint throttling.
1616 */
1617 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1618 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1619 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1620
Felipe Balbi4e994722016-05-13 14:09:59 +03001621 dwc3_gadget_setup_nump(dwc);
1622
Felipe Balbi72246da2011-08-19 18:10:58 +03001623 /* Start with SuperSpeed Default */
1624 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1625
1626 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001627 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1628 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001629 if (ret) {
1630 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001631 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001632 }
1633
1634 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001635 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1636 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001637 if (ret) {
1638 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001639 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001640 }
1641
1642 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001643 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001644 dwc3_ep0_out_start(dwc);
1645
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001646 dwc3_gadget_enable_irq(dwc);
1647
Felipe Balbid7be2952016-05-04 15:49:37 +03001648 return 0;
1649
1650err1:
1651 __dwc3_gadget_ep_disable(dwc->eps[0]);
1652
1653err0:
1654 return ret;
1655}
1656
1657static int dwc3_gadget_start(struct usb_gadget *g,
1658 struct usb_gadget_driver *driver)
1659{
1660 struct dwc3 *dwc = gadget_to_dwc(g);
1661 unsigned long flags;
1662 int ret = 0;
1663 int irq;
1664
Roger Quadros9522def2016-06-10 14:48:38 +03001665 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001666 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1667 IRQF_SHARED, "dwc3", dwc->ev_buf);
1668 if (ret) {
1669 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1670 irq, ret);
1671 goto err0;
1672 }
1673
1674 spin_lock_irqsave(&dwc->lock, flags);
1675 if (dwc->gadget_driver) {
1676 dev_err(dwc->dev, "%s is already bound to %s\n",
1677 dwc->gadget.name,
1678 dwc->gadget_driver->driver.name);
1679 ret = -EBUSY;
1680 goto err1;
1681 }
1682
1683 dwc->gadget_driver = driver;
1684
Felipe Balbifc8bb912016-05-16 13:14:48 +03001685 if (pm_runtime_active(dwc->dev))
1686 __dwc3_gadget_start(dwc);
1687
Felipe Balbi72246da2011-08-19 18:10:58 +03001688 spin_unlock_irqrestore(&dwc->lock, flags);
1689
1690 return 0;
1691
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001692err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001693 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001694 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001695
1696err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001697 return ret;
1698}
1699
Felipe Balbid7be2952016-05-04 15:49:37 +03001700static void __dwc3_gadget_stop(struct dwc3 *dwc)
1701{
Baolin Wangda1410b2016-06-20 16:19:48 +08001702 if (pm_runtime_suspended(dwc->dev))
1703 return;
1704
Felipe Balbid7be2952016-05-04 15:49:37 +03001705 dwc3_gadget_disable_irq(dwc);
1706 __dwc3_gadget_ep_disable(dwc->eps[0]);
1707 __dwc3_gadget_ep_disable(dwc->eps[1]);
1708}
1709
Felipe Balbi22835b82014-10-17 12:05:12 -05001710static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001711{
1712 struct dwc3 *dwc = gadget_to_dwc(g);
1713 unsigned long flags;
1714
1715 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001716 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001717 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001718 spin_unlock_irqrestore(&dwc->lock, flags);
1719
Felipe Balbi3f308d12016-05-16 14:17:06 +03001720 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001721
Felipe Balbi72246da2011-08-19 18:10:58 +03001722 return 0;
1723}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001724
Felipe Balbi72246da2011-08-19 18:10:58 +03001725static const struct usb_gadget_ops dwc3_gadget_ops = {
1726 .get_frame = dwc3_gadget_get_frame,
1727 .wakeup = dwc3_gadget_wakeup,
1728 .set_selfpowered = dwc3_gadget_set_selfpowered,
1729 .pullup = dwc3_gadget_pullup,
1730 .udc_start = dwc3_gadget_start,
1731 .udc_stop = dwc3_gadget_stop,
1732};
1733
1734/* -------------------------------------------------------------------------- */
1735
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001736static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1737 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001738{
1739 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001740 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001741
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001742 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001743 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001744
Felipe Balbi72246da2011-08-19 18:10:58 +03001745 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001746 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001747 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001748
1749 dep->dwc = dwc;
1750 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001751 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001752 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001753 dwc->eps[epnum] = dep;
1754
1755 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1756 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001757
Felipe Balbi72246da2011-08-19 18:10:58 +03001758 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001759 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001760
Felipe Balbi73815282015-01-27 13:48:14 -06001761 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001762
Felipe Balbi72246da2011-08-19 18:10:58 +03001763 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001764 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301765 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001766 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1767 if (!epnum)
1768 dwc->gadget.ep0 = &dep->endpoint;
1769 } else {
1770 int ret;
1771
Robert Baldygae117e742013-12-13 12:23:38 +01001772 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001773 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001774 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1775 list_add_tail(&dep->endpoint.ep_list,
1776 &dwc->gadget.ep_list);
1777
1778 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001779 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001780 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001781 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001782
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001783 if (epnum == 0 || epnum == 1) {
1784 dep->endpoint.caps.type_control = true;
1785 } else {
1786 dep->endpoint.caps.type_iso = true;
1787 dep->endpoint.caps.type_bulk = true;
1788 dep->endpoint.caps.type_int = true;
1789 }
1790
1791 dep->endpoint.caps.dir_in = !!direction;
1792 dep->endpoint.caps.dir_out = !direction;
1793
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001794 INIT_LIST_HEAD(&dep->pending_list);
1795 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001796 }
1797
1798 return 0;
1799}
1800
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001801static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1802{
1803 int ret;
1804
1805 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1806
1807 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1808 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001809 dwc3_trace(trace_dwc3_gadget,
1810 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001811 return ret;
1812 }
1813
1814 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1815 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001816 dwc3_trace(trace_dwc3_gadget,
1817 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001818 return ret;
1819 }
1820
1821 return 0;
1822}
1823
Felipe Balbi72246da2011-08-19 18:10:58 +03001824static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1825{
1826 struct dwc3_ep *dep;
1827 u8 epnum;
1828
1829 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1830 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001831 if (!dep)
1832 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301833 /*
1834 * Physical endpoints 0 and 1 are special; they form the
1835 * bi-directional USB endpoint 0.
1836 *
1837 * For those two physical endpoints, we don't allocate a TRB
1838 * pool nor do we add them the endpoints list. Due to that, we
1839 * shouldn't do these two operations otherwise we would end up
1840 * with all sorts of bugs when removing dwc3.ko.
1841 */
1842 if (epnum != 0 && epnum != 1) {
1843 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001844 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301845 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001846
1847 kfree(dep);
1848 }
1849}
1850
Felipe Balbi72246da2011-08-19 18:10:58 +03001851/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001852
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301853static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1854 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001855 const struct dwc3_event_depevt *event, int status,
1856 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301857{
1858 unsigned int count;
1859 unsigned int s_pkt = 0;
1860 unsigned int trb_status;
1861
Felipe Balbi68d34c82016-05-30 13:34:58 +03001862 dep->queued_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001863 trace_dwc3_complete_trb(dep, trb);
1864
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001865 /*
1866 * If we're in the middle of series of chained TRBs and we
1867 * receive a short transfer along the way, DWC3 will skip
1868 * through all TRBs including the last TRB in the chain (the
1869 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1870 * bit and SW has to do it manually.
1871 *
1872 * We're going to do that here to avoid problems of HW trying
1873 * to use bogus TRBs for transfers.
1874 */
1875 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1876 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1877
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301878 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001879 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001880
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301881 count = trb->size & DWC3_TRB_SIZE_MASK;
1882
1883 if (dep->direction) {
1884 if (count) {
1885 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1886 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001887 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001888 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301889 dep->name);
1890 /*
1891 * If missed isoc occurred and there is
1892 * no request queued then issue END
1893 * TRANSFER, so that core generates
1894 * next xfernotready and we will issue
1895 * a fresh START TRANSFER.
1896 * If there are still queued request
1897 * then wait, do not issue either END
1898 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001899 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301900 * giveback.If any future queued request
1901 * is successfully transferred then we
1902 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001903 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301904 */
1905 dep->flags |= DWC3_EP_MISSED_ISOC;
1906 } else {
1907 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1908 dep->name);
1909 status = -ECONNRESET;
1910 }
1911 } else {
1912 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1913 }
1914 } else {
1915 if (count && (event->status & DEPEVT_STATUS_SHORT))
1916 s_pkt = 1;
1917 }
1918
Felipe Balbi7c705df2016-08-10 12:35:30 +03001919 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301920 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001921
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301922 if ((event->status & DEPEVT_STATUS_IOC) &&
1923 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1924 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001925
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301926 return 0;
1927}
1928
Felipe Balbi72246da2011-08-19 18:10:58 +03001929static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1930 const struct dwc3_event_depevt *event, int status)
1931{
Felipe Balbi31162af2016-08-11 14:38:37 +03001932 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001933 struct dwc3_trb *trb;
Felipe Balbic7de5732016-07-29 03:17:58 +03001934 int count = 0;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301935 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001936
Felipe Balbi31162af2016-08-11 14:38:37 +03001937 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001938 unsigned length;
1939 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001940 int chain;
1941
Felipe Balbi1f512112016-08-12 13:17:27 +03001942 length = req->request.length;
1943 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03001944 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001945 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03001946 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03001947 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03001948 unsigned int i;
1949
Felipe Balbi1f512112016-08-12 13:17:27 +03001950 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03001951 trb = &dep->trb_pool[dep->trb_dequeue];
1952 count += trb->size & DWC3_TRB_SIZE_MASK;
1953 dwc3_ep_inc_deq(dep);
1954
Felipe Balbi1f512112016-08-12 13:17:27 +03001955 req->sg = sg_next(s);
1956 req->num_pending_sgs--;
1957
Felipe Balbi31162af2016-08-11 14:38:37 +03001958 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1959 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03001960 if (ret)
1961 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03001962 }
1963 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03001964 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03001965 count += trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbi737f1ae2016-08-11 12:24:27 +03001966 dwc3_ep_inc_deq(dep);
Felipe Balbic7de5732016-07-29 03:17:58 +03001967
Ville Syrjäläd115d702015-08-31 19:48:28 +03001968 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001969 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03001970 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03001971
Felipe Balbic7de5732016-07-29 03:17:58 +03001972 /*
1973 * We assume here we will always receive the entire data block
1974 * which we should receive. Meaning, if we program RX to
1975 * receive 4K but we receive only 2K, we assume that's all we
1976 * should receive and we simply bounce the request back to the
1977 * gadget driver for further processing.
1978 */
Felipe Balbi1f512112016-08-12 13:17:27 +03001979 actual = length - req->request.actual;
1980 req->request.actual = actual;
1981
1982 if (ret && chain && (actual < length) && req->num_pending_sgs)
1983 return __dwc3_gadget_kick_transfer(dep, 0);
1984
Ville Syrjäläd115d702015-08-31 19:48:28 +03001985 dwc3_gadget_giveback(dep, req, status);
1986
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301987 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001988 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03001989 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001990
Felipe Balbi4cb42212016-05-18 12:37:21 +03001991 /*
1992 * Our endpoint might get disabled by another thread during
1993 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
1994 * early on so DWC3_EP_BUSY flag gets cleared
1995 */
1996 if (!dep->endpoint.desc)
1997 return 1;
1998
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301999 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002000 list_empty(&dep->started_list)) {
2001 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302002 /*
2003 * If there is no entry in request list then do
2004 * not issue END TRANSFER now. Just set PENDING
2005 * flag, so that END TRANSFER is issued when an
2006 * entry is added into request list.
2007 */
2008 dep->flags = DWC3_EP_PENDING_REQUEST;
2009 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002010 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302011 dep->flags = DWC3_EP_ENABLED;
2012 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302013 return 1;
2014 }
2015
Konrad Leszczynski9cad39f2016-02-08 16:13:12 +01002016 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2017 if ((event->status & DEPEVT_STATUS_IOC) &&
2018 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2019 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002020 return 1;
2021}
2022
2023static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002024 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002025{
2026 unsigned status = 0;
2027 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002028 u32 is_xfer_complete;
2029
2030 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002031
2032 if (event->status & DEPEVT_STATUS_BUSERR)
2033 status = -ECONNRESET;
2034
Paul Zimmerman1d046792012-02-15 18:56:56 -08002035 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002036 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002037 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002038 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002039
2040 /*
2041 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2042 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2043 */
2044 if (dwc->revision < DWC3_REVISION_183A) {
2045 u32 reg;
2046 int i;
2047
2048 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002049 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002050
2051 if (!(dep->flags & DWC3_EP_ENABLED))
2052 continue;
2053
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002054 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002055 return;
2056 }
2057
2058 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2059 reg |= dwc->u1u2;
2060 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2061
2062 dwc->u1u2 = 0;
2063 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002064
Felipe Balbi4cb42212016-05-18 12:37:21 +03002065 /*
2066 * Our endpoint might get disabled by another thread during
2067 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2068 * early on so DWC3_EP_BUSY flag gets cleared
2069 */
2070 if (!dep->endpoint.desc)
2071 return;
2072
Felipe Balbie6e709b2015-09-28 15:16:56 -05002073 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002074 int ret;
2075
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002076 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002077 if (!ret || ret == -EBUSY)
2078 return;
2079 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002080}
2081
Felipe Balbi72246da2011-08-19 18:10:58 +03002082static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2083 const struct dwc3_event_depevt *event)
2084{
2085 struct dwc3_ep *dep;
2086 u8 epnum = event->endpoint_number;
2087
2088 dep = dwc->eps[epnum];
2089
Felipe Balbi3336abb2012-06-06 09:19:35 +03002090 if (!(dep->flags & DWC3_EP_ENABLED))
2091 return;
2092
Felipe Balbi72246da2011-08-19 18:10:58 +03002093 if (epnum == 0 || epnum == 1) {
2094 dwc3_ep0_interrupt(dwc, event);
2095 return;
2096 }
2097
2098 switch (event->endpoint_event) {
2099 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002100 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002101
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002102 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002103 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002104 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002105 dep->name);
2106 return;
2107 }
2108
Jingoo Han029d97f2014-07-04 15:00:51 +09002109 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002110 break;
2111 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002112 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002113 break;
2114 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002115 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002116 dwc3_gadget_start_isoc(dwc, dep, event);
2117 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002118 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002119 int ret;
2120
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002121 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2122
Felipe Balbi73815282015-01-27 13:48:14 -06002123 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002124 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002125 : "Transfer Not Active");
2126
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002127 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002128 if (!ret || ret == -EBUSY)
2129 return;
2130
Felipe Balbiec5e7952015-11-16 16:04:13 -06002131 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002132 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002133 dep->name);
2134 }
2135
2136 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002137 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002138 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002139 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2140 dep->name);
2141 return;
2142 }
2143
2144 switch (event->status) {
2145 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002146 dwc3_trace(trace_dwc3_gadget,
2147 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002148 event->parameters);
2149
2150 break;
2151 case DEPEVT_STREAMEVT_NOTFOUND:
2152 /* FALLTHROUGH */
2153 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002154 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002155 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002156 }
2157 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002158 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002159 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002160 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002161 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002162 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002163 break;
2164 }
2165}
2166
2167static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2168{
2169 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2170 spin_unlock(&dwc->lock);
2171 dwc->gadget_driver->disconnect(&dwc->gadget);
2172 spin_lock(&dwc->lock);
2173 }
2174}
2175
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002176static void dwc3_suspend_gadget(struct dwc3 *dwc)
2177{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002178 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002179 spin_unlock(&dwc->lock);
2180 dwc->gadget_driver->suspend(&dwc->gadget);
2181 spin_lock(&dwc->lock);
2182 }
2183}
2184
2185static void dwc3_resume_gadget(struct dwc3 *dwc)
2186{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002187 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002188 spin_unlock(&dwc->lock);
2189 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002190 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002191 }
2192}
2193
2194static void dwc3_reset_gadget(struct dwc3 *dwc)
2195{
2196 if (!dwc->gadget_driver)
2197 return;
2198
2199 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2200 spin_unlock(&dwc->lock);
2201 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002202 spin_lock(&dwc->lock);
2203 }
2204}
2205
Paul Zimmermanb992e682012-04-27 14:17:35 +03002206static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002207{
2208 struct dwc3_ep *dep;
2209 struct dwc3_gadget_ep_cmd_params params;
2210 u32 cmd;
2211 int ret;
2212
2213 dep = dwc->eps[epnum];
2214
Felipe Balbib4996a82012-06-06 12:04:13 +03002215 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302216 return;
2217
Pratyush Anand57911502012-07-06 15:19:10 +05302218 /*
2219 * NOTICE: We are violating what the Databook says about the
2220 * EndTransfer command. Ideally we would _always_ wait for the
2221 * EndTransfer Command Completion IRQ, but that's causing too
2222 * much trouble synchronizing between us and gadget driver.
2223 *
2224 * We have discussed this with the IP Provider and it was
2225 * suggested to giveback all requests here, but give HW some
2226 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002227 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302228 *
2229 * Note also that a similar handling was tested by Synopsys
2230 * (thanks a lot Paul) and nothing bad has come out of it.
2231 * In short, what we're doing is:
2232 *
2233 * - Issue EndTransfer WITH CMDIOC bit set
2234 * - Wait 100us
2235 */
2236
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302237 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002238 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2239 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002240 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302241 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002242 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302243 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002244 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002245 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302246 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002247}
2248
2249static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2250{
2251 u32 epnum;
2252
2253 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2254 struct dwc3_ep *dep;
2255
2256 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002257 if (!dep)
2258 continue;
2259
Felipe Balbi72246da2011-08-19 18:10:58 +03002260 if (!(dep->flags & DWC3_EP_ENABLED))
2261 continue;
2262
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002263 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002264 }
2265}
2266
2267static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2268{
2269 u32 epnum;
2270
2271 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2272 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002273 int ret;
2274
2275 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002276 if (!dep)
2277 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002278
2279 if (!(dep->flags & DWC3_EP_STALL))
2280 continue;
2281
2282 dep->flags &= ~DWC3_EP_STALL;
2283
John Youn50c763f2016-05-31 17:49:56 -07002284 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002285 WARN_ON_ONCE(ret);
2286 }
2287}
2288
2289static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2290{
Felipe Balbic4430a22012-05-24 10:30:01 +03002291 int reg;
2292
Felipe Balbi72246da2011-08-19 18:10:58 +03002293 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2294 reg &= ~DWC3_DCTL_INITU1ENA;
2295 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2296
2297 reg &= ~DWC3_DCTL_INITU2ENA;
2298 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002299
Felipe Balbi72246da2011-08-19 18:10:58 +03002300 dwc3_disconnect_gadget(dwc);
2301
2302 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002303 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002304 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002305
2306 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002307}
2308
Felipe Balbi72246da2011-08-19 18:10:58 +03002309static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2310{
2311 u32 reg;
2312
Felipe Balbifc8bb912016-05-16 13:14:48 +03002313 dwc->connected = true;
2314
Felipe Balbidf62df52011-10-14 15:11:49 +03002315 /*
2316 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2317 * would cause a missing Disconnect Event if there's a
2318 * pending Setup Packet in the FIFO.
2319 *
2320 * There's no suggested workaround on the official Bug
2321 * report, which states that "unless the driver/application
2322 * is doing any special handling of a disconnect event,
2323 * there is no functional issue".
2324 *
2325 * Unfortunately, it turns out that we _do_ some special
2326 * handling of a disconnect event, namely complete all
2327 * pending transfers, notify gadget driver of the
2328 * disconnection, and so on.
2329 *
2330 * Our suggested workaround is to follow the Disconnect
2331 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002332 * flag. Such flag gets set whenever we have a SETUP_PENDING
2333 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002334 * same endpoint.
2335 *
2336 * Refers to:
2337 *
2338 * STAR#9000466709: RTL: Device : Disconnect event not
2339 * generated if setup packet pending in FIFO
2340 */
2341 if (dwc->revision < DWC3_REVISION_188A) {
2342 if (dwc->setup_packet_pending)
2343 dwc3_gadget_disconnect_interrupt(dwc);
2344 }
2345
Felipe Balbi8e744752014-11-06 14:27:53 +08002346 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002347
2348 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2349 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2350 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002351 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002352
2353 dwc3_stop_active_transfers(dwc);
2354 dwc3_clear_stall_all_ep(dwc);
2355
2356 /* Reset device address to zero */
2357 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2358 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2359 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002360}
2361
2362static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2363{
2364 u32 reg;
2365 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2366
2367 /*
2368 * We change the clock only at SS but I dunno why I would want to do
2369 * this. Maybe it becomes part of the power saving plan.
2370 */
2371
John Younee5cd412016-02-05 17:08:45 -08002372 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2373 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002374 return;
2375
2376 /*
2377 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2378 * each time on Connect Done.
2379 */
2380 if (!usb30_clock)
2381 return;
2382
2383 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2384 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2385 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2386}
2387
Felipe Balbi72246da2011-08-19 18:10:58 +03002388static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2389{
Felipe Balbi72246da2011-08-19 18:10:58 +03002390 struct dwc3_ep *dep;
2391 int ret;
2392 u32 reg;
2393 u8 speed;
2394
Felipe Balbi72246da2011-08-19 18:10:58 +03002395 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2396 speed = reg & DWC3_DSTS_CONNECTSPD;
2397 dwc->speed = speed;
2398
2399 dwc3_update_ram_clk_sel(dwc, speed);
2400
2401 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002402 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002403 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2404 dwc->gadget.ep0->maxpacket = 512;
2405 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2406 break;
John Youn2da9ad72016-05-20 16:34:26 -07002407 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002408 /*
2409 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2410 * would cause a missing USB3 Reset event.
2411 *
2412 * In such situations, we should force a USB3 Reset
2413 * event by calling our dwc3_gadget_reset_interrupt()
2414 * routine.
2415 *
2416 * Refers to:
2417 *
2418 * STAR#9000483510: RTL: SS : USB3 reset event may
2419 * not be generated always when the link enters poll
2420 */
2421 if (dwc->revision < DWC3_REVISION_190A)
2422 dwc3_gadget_reset_interrupt(dwc);
2423
Felipe Balbi72246da2011-08-19 18:10:58 +03002424 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2425 dwc->gadget.ep0->maxpacket = 512;
2426 dwc->gadget.speed = USB_SPEED_SUPER;
2427 break;
John Youn2da9ad72016-05-20 16:34:26 -07002428 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002429 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2430 dwc->gadget.ep0->maxpacket = 64;
2431 dwc->gadget.speed = USB_SPEED_HIGH;
2432 break;
John Youn2da9ad72016-05-20 16:34:26 -07002433 case DWC3_DSTS_FULLSPEED2:
2434 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002435 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2436 dwc->gadget.ep0->maxpacket = 64;
2437 dwc->gadget.speed = USB_SPEED_FULL;
2438 break;
John Youn2da9ad72016-05-20 16:34:26 -07002439 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002440 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2441 dwc->gadget.ep0->maxpacket = 8;
2442 dwc->gadget.speed = USB_SPEED_LOW;
2443 break;
2444 }
2445
Pratyush Anand2b758352013-01-14 15:59:31 +05302446 /* Enable USB2 LPM Capability */
2447
John Younee5cd412016-02-05 17:08:45 -08002448 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002449 (speed != DWC3_DSTS_SUPERSPEED) &&
2450 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302451 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2452 reg |= DWC3_DCFG_LPM_CAP;
2453 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2454
2455 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2456 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2457
Huang Rui460d0982014-10-31 11:11:18 +08002458 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302459
Huang Rui80caf7d2014-10-28 19:54:26 +08002460 /*
2461 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2462 * DCFG.LPMCap is set, core responses with an ACK and the
2463 * BESL value in the LPM token is less than or equal to LPM
2464 * NYET threshold.
2465 */
2466 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2467 && dwc->has_lpm_erratum,
2468 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2469
2470 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2471 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2472
Pratyush Anand2b758352013-01-14 15:59:31 +05302473 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002474 } else {
2475 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2476 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2477 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302478 }
2479
Felipe Balbi72246da2011-08-19 18:10:58 +03002480 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002481 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2482 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002483 if (ret) {
2484 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2485 return;
2486 }
2487
2488 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002489 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2490 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002491 if (ret) {
2492 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2493 return;
2494 }
2495
2496 /*
2497 * Configure PHY via GUSB3PIPECTLn if required.
2498 *
2499 * Update GTXFIFOSIZn
2500 *
2501 * In both cases reset values should be sufficient.
2502 */
2503}
2504
2505static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2506{
Felipe Balbi72246da2011-08-19 18:10:58 +03002507 /*
2508 * TODO take core out of low power mode when that's
2509 * implemented.
2510 */
2511
Jiebing Liad14d4e2014-12-11 13:26:29 +08002512 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2513 spin_unlock(&dwc->lock);
2514 dwc->gadget_driver->resume(&dwc->gadget);
2515 spin_lock(&dwc->lock);
2516 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002517}
2518
2519static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2520 unsigned int evtinfo)
2521{
Felipe Balbifae2b902011-10-14 13:00:30 +03002522 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002523 unsigned int pwropt;
2524
2525 /*
2526 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2527 * Hibernation mode enabled which would show up when device detects
2528 * host-initiated U3 exit.
2529 *
2530 * In that case, device will generate a Link State Change Interrupt
2531 * from U3 to RESUME which is only necessary if Hibernation is
2532 * configured in.
2533 *
2534 * There are no functional changes due to such spurious event and we
2535 * just need to ignore it.
2536 *
2537 * Refers to:
2538 *
2539 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2540 * operational mode
2541 */
2542 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2543 if ((dwc->revision < DWC3_REVISION_250A) &&
2544 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2545 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2546 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002547 dwc3_trace(trace_dwc3_gadget,
2548 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002549 return;
2550 }
2551 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002552
2553 /*
2554 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2555 * on the link partner, the USB session might do multiple entry/exit
2556 * of low power states before a transfer takes place.
2557 *
2558 * Due to this problem, we might experience lower throughput. The
2559 * suggested workaround is to disable DCTL[12:9] bits if we're
2560 * transitioning from U1/U2 to U0 and enable those bits again
2561 * after a transfer completes and there are no pending transfers
2562 * on any of the enabled endpoints.
2563 *
2564 * This is the first half of that workaround.
2565 *
2566 * Refers to:
2567 *
2568 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2569 * core send LGO_Ux entering U0
2570 */
2571 if (dwc->revision < DWC3_REVISION_183A) {
2572 if (next == DWC3_LINK_STATE_U0) {
2573 u32 u1u2;
2574 u32 reg;
2575
2576 switch (dwc->link_state) {
2577 case DWC3_LINK_STATE_U1:
2578 case DWC3_LINK_STATE_U2:
2579 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2580 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2581 | DWC3_DCTL_ACCEPTU2ENA
2582 | DWC3_DCTL_INITU1ENA
2583 | DWC3_DCTL_ACCEPTU1ENA);
2584
2585 if (!dwc->u1u2)
2586 dwc->u1u2 = reg & u1u2;
2587
2588 reg &= ~u1u2;
2589
2590 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2591 break;
2592 default:
2593 /* do nothing */
2594 break;
2595 }
2596 }
2597 }
2598
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002599 switch (next) {
2600 case DWC3_LINK_STATE_U1:
2601 if (dwc->speed == USB_SPEED_SUPER)
2602 dwc3_suspend_gadget(dwc);
2603 break;
2604 case DWC3_LINK_STATE_U2:
2605 case DWC3_LINK_STATE_U3:
2606 dwc3_suspend_gadget(dwc);
2607 break;
2608 case DWC3_LINK_STATE_RESUME:
2609 dwc3_resume_gadget(dwc);
2610 break;
2611 default:
2612 /* do nothing */
2613 break;
2614 }
2615
Felipe Balbie57ebc12014-04-22 13:20:12 -05002616 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002617}
2618
Baolin Wang72704f82016-05-16 16:43:53 +08002619static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2620 unsigned int evtinfo)
2621{
2622 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2623
2624 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2625 dwc3_suspend_gadget(dwc);
2626
2627 dwc->link_state = next;
2628}
2629
Felipe Balbie1dadd32014-02-25 14:47:54 -06002630static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2631 unsigned int evtinfo)
2632{
2633 unsigned int is_ss = evtinfo & BIT(4);
2634
2635 /**
2636 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2637 * have a known issue which can cause USB CV TD.9.23 to fail
2638 * randomly.
2639 *
2640 * Because of this issue, core could generate bogus hibernation
2641 * events which SW needs to ignore.
2642 *
2643 * Refers to:
2644 *
2645 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2646 * Device Fallback from SuperSpeed
2647 */
2648 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2649 return;
2650
2651 /* enter hibernation here */
2652}
2653
Felipe Balbi72246da2011-08-19 18:10:58 +03002654static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2655 const struct dwc3_event_devt *event)
2656{
2657 switch (event->type) {
2658 case DWC3_DEVICE_EVENT_DISCONNECT:
2659 dwc3_gadget_disconnect_interrupt(dwc);
2660 break;
2661 case DWC3_DEVICE_EVENT_RESET:
2662 dwc3_gadget_reset_interrupt(dwc);
2663 break;
2664 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2665 dwc3_gadget_conndone_interrupt(dwc);
2666 break;
2667 case DWC3_DEVICE_EVENT_WAKEUP:
2668 dwc3_gadget_wakeup_interrupt(dwc);
2669 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002670 case DWC3_DEVICE_EVENT_HIBER_REQ:
2671 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2672 "unexpected hibernation event\n"))
2673 break;
2674
2675 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2676 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002677 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2678 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2679 break;
2680 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002681 /* It changed to be suspend event for version 2.30a and above */
2682 if (dwc->revision < DWC3_REVISION_230A) {
2683 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2684 } else {
2685 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2686
2687 /*
2688 * Ignore suspend event until the gadget enters into
2689 * USB_STATE_CONFIGURED state.
2690 */
2691 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2692 dwc3_gadget_suspend_interrupt(dwc,
2693 event->event_info);
2694 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002695 break;
2696 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002697 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002698 break;
2699 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002700 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002701 break;
2702 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002703 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002704 break;
2705 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002706 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002707 break;
2708 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002709 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002710 }
2711}
2712
2713static void dwc3_process_event_entry(struct dwc3 *dwc,
2714 const union dwc3_event *event)
2715{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002716 trace_dwc3_event(event->raw);
2717
Felipe Balbi72246da2011-08-19 18:10:58 +03002718 /* Endpoint IRQ, handle it and return early */
2719 if (event->type.is_devspec == 0) {
2720 /* depevt */
2721 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2722 }
2723
2724 switch (event->type.type) {
2725 case DWC3_EVENT_TYPE_DEV:
2726 dwc3_gadget_interrupt(dwc, &event->devt);
2727 break;
2728 /* REVISIT what to do with Carkit and I2C events ? */
2729 default:
2730 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2731 }
2732}
2733
Felipe Balbidea520a2016-03-30 09:39:34 +03002734static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002735{
Felipe Balbidea520a2016-03-30 09:39:34 +03002736 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002737 irqreturn_t ret = IRQ_NONE;
2738 int left;
2739 u32 reg;
2740
Felipe Balbif42f2442013-06-12 21:25:08 +03002741 left = evt->count;
2742
2743 if (!(evt->flags & DWC3_EVENT_PENDING))
2744 return IRQ_NONE;
2745
2746 while (left > 0) {
2747 union dwc3_event event;
2748
2749 event.raw = *(u32 *) (evt->buf + evt->lpos);
2750
2751 dwc3_process_event_entry(dwc, &event);
2752
2753 /*
2754 * FIXME we wrap around correctly to the next entry as
2755 * almost all entries are 4 bytes in size. There is one
2756 * entry which has 12 bytes which is a regular entry
2757 * followed by 8 bytes data. ATM I don't know how
2758 * things are organized if we get next to the a
2759 * boundary so I worry about that once we try to handle
2760 * that.
2761 */
2762 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2763 left -= 4;
2764
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002765 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002766 }
2767
2768 evt->count = 0;
2769 evt->flags &= ~DWC3_EVENT_PENDING;
2770 ret = IRQ_HANDLED;
2771
2772 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002773 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002774 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002775 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002776
2777 return ret;
2778}
2779
Felipe Balbidea520a2016-03-30 09:39:34 +03002780static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002781{
Felipe Balbidea520a2016-03-30 09:39:34 +03002782 struct dwc3_event_buffer *evt = _evt;
2783 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002784 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002785 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002786
Felipe Balbie5f68b42015-10-12 13:25:44 -05002787 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002788 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002789 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002790
2791 return ret;
2792}
2793
Felipe Balbidea520a2016-03-30 09:39:34 +03002794static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002795{
Felipe Balbidea520a2016-03-30 09:39:34 +03002796 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002797 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002798 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002799
Felipe Balbifc8bb912016-05-16 13:14:48 +03002800 if (pm_runtime_suspended(dwc->dev)) {
2801 pm_runtime_get(dwc->dev);
2802 disable_irq_nosync(dwc->irq_gadget);
2803 dwc->pending_events = true;
2804 return IRQ_HANDLED;
2805 }
2806
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002807 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002808 count &= DWC3_GEVNTCOUNT_MASK;
2809 if (!count)
2810 return IRQ_NONE;
2811
Felipe Balbib15a7622011-06-30 16:57:15 +03002812 evt->count = count;
2813 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002814
Felipe Balbie8adfc32013-06-12 21:11:14 +03002815 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002816 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002817 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002818 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002819
Felipe Balbib15a7622011-06-30 16:57:15 +03002820 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002821}
2822
Felipe Balbidea520a2016-03-30 09:39:34 +03002823static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002824{
Felipe Balbidea520a2016-03-30 09:39:34 +03002825 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002826
Felipe Balbidea520a2016-03-30 09:39:34 +03002827 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002828}
2829
2830/**
2831 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002832 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002833 *
2834 * Returns 0 on success otherwise negative errno.
2835 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002836int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002837{
Roger Quadros9522def2016-06-10 14:48:38 +03002838 int ret, irq;
2839 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2840
2841 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2842 if (irq == -EPROBE_DEFER)
2843 return irq;
2844
2845 if (irq <= 0) {
2846 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2847 if (irq == -EPROBE_DEFER)
2848 return irq;
2849
2850 if (irq <= 0) {
2851 irq = platform_get_irq(dwc3_pdev, 0);
2852 if (irq <= 0) {
2853 if (irq != -EPROBE_DEFER) {
2854 dev_err(dwc->dev,
2855 "missing peripheral IRQ\n");
2856 }
2857 if (!irq)
2858 irq = -EINVAL;
2859 return irq;
2860 }
2861 }
2862 }
2863
2864 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002865
2866 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2867 &dwc->ctrl_req_addr, GFP_KERNEL);
2868 if (!dwc->ctrl_req) {
2869 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2870 ret = -ENOMEM;
2871 goto err0;
2872 }
2873
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302874 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002875 &dwc->ep0_trb_addr, GFP_KERNEL);
2876 if (!dwc->ep0_trb) {
2877 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2878 ret = -ENOMEM;
2879 goto err1;
2880 }
2881
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002882 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002883 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002884 ret = -ENOMEM;
2885 goto err2;
2886 }
2887
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002888 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002889 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2890 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002891 if (!dwc->ep0_bounce) {
2892 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2893 ret = -ENOMEM;
2894 goto err3;
2895 }
2896
Felipe Balbi04c03d12015-12-02 10:06:45 -06002897 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2898 if (!dwc->zlp_buf) {
2899 ret = -ENOMEM;
2900 goto err4;
2901 }
2902
Felipe Balbi72246da2011-08-19 18:10:58 +03002903 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002904 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002905 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002906 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002907 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002908
2909 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002910 * FIXME We might be setting max_speed to <SUPER, however versions
2911 * <2.20a of dwc3 have an issue with metastability (documented
2912 * elsewhere in this driver) which tells us we can't set max speed to
2913 * anything lower than SUPER.
2914 *
2915 * Because gadget.max_speed is only used by composite.c and function
2916 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2917 * to happen so we avoid sending SuperSpeed Capability descriptor
2918 * together with our BOS descriptor as that could confuse host into
2919 * thinking we can handle super speed.
2920 *
2921 * Note that, in fact, we won't even support GetBOS requests when speed
2922 * is less than super speed because we don't have means, yet, to tell
2923 * composite.c that we are USB 2.0 + LPM ECN.
2924 */
2925 if (dwc->revision < DWC3_REVISION_220A)
2926 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002927 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002928 dwc->revision);
2929
2930 dwc->gadget.max_speed = dwc->maximum_speed;
2931
2932 /*
David Cohena4b9d942013-12-09 15:55:38 -08002933 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2934 * on ep out.
2935 */
2936 dwc->gadget.quirk_ep_out_aligned_size = true;
2937
2938 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002939 * REVISIT: Here we should clear all pending IRQs to be
2940 * sure we're starting from a well known location.
2941 */
2942
2943 ret = dwc3_gadget_init_endpoints(dwc);
2944 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002945 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002946
Felipe Balbi72246da2011-08-19 18:10:58 +03002947 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2948 if (ret) {
2949 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002950 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002951 }
2952
2953 return 0;
2954
Felipe Balbi04c03d12015-12-02 10:06:45 -06002955err5:
2956 kfree(dwc->zlp_buf);
2957
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002958err4:
David Cohene1f80462013-09-11 17:42:47 -07002959 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002960 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2961 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002962
Felipe Balbi72246da2011-08-19 18:10:58 +03002963err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002964 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002965
2966err2:
2967 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2968 dwc->ep0_trb, dwc->ep0_trb_addr);
2969
2970err1:
2971 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2972 dwc->ctrl_req, dwc->ctrl_req_addr);
2973
2974err0:
2975 return ret;
2976}
2977
Felipe Balbi7415f172012-04-30 14:56:33 +03002978/* -------------------------------------------------------------------------- */
2979
Felipe Balbi72246da2011-08-19 18:10:58 +03002980void dwc3_gadget_exit(struct dwc3 *dwc)
2981{
Felipe Balbi72246da2011-08-19 18:10:58 +03002982 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002983
Felipe Balbi72246da2011-08-19 18:10:58 +03002984 dwc3_gadget_free_endpoints(dwc);
2985
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002986 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2987 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002988
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002989 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06002990 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002991
2992 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2993 dwc->ep0_trb, dwc->ep0_trb_addr);
2994
2995 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2996 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03002997}
Felipe Balbi7415f172012-04-30 14:56:33 +03002998
Felipe Balbi0b0231a2014-10-07 10:19:23 -05002999int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003000{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003001 int ret;
3002
Roger Quadros9772b472016-04-12 11:33:29 +03003003 if (!dwc->gadget_driver)
3004 return 0;
3005
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003006 ret = dwc3_gadget_run_stop(dwc, false, false);
3007 if (ret < 0)
3008 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003009
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003010 dwc3_disconnect_gadget(dwc);
3011 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003012
3013 return 0;
3014}
3015
3016int dwc3_gadget_resume(struct dwc3 *dwc)
3017{
Felipe Balbi7415f172012-04-30 14:56:33 +03003018 int ret;
3019
Roger Quadros9772b472016-04-12 11:33:29 +03003020 if (!dwc->gadget_driver)
3021 return 0;
3022
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003023 ret = __dwc3_gadget_start(dwc);
3024 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003025 goto err0;
3026
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003027 ret = dwc3_gadget_run_stop(dwc, true, false);
3028 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003029 goto err1;
3030
Felipe Balbi7415f172012-04-30 14:56:33 +03003031 return 0;
3032
3033err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003034 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003035
3036err0:
3037 return ret;
3038}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003039
3040void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3041{
3042 if (dwc->pending_events) {
3043 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3044 dwc->pending_events = false;
3045 enable_irq(dwc->irq_gadget);
3046 }
3047}