blob: 3a78b92cbd4effacdf31158ca4b73c7af18f3a8e [file] [log] [blame]
Ralph Campbellf9315512010-05-23 21:44:54 -07001#ifndef _QIB_KERNEL_H
2#define _QIB_KERNEL_H
3/*
Mike Marciniszyn85caafe2013-06-04 15:05:37 -04004 * Copyright (c) 2012, 2013 Intel Corporation. All rights reserved.
Mike Marciniszyn551ace12012-07-19 13:03:56 +00005 * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
Ralph Campbellf9315512010-05-23 21:44:54 -07006 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
7 *
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
13 *
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
16 * conditions are met:
17 *
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer.
21 *
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 * SOFTWARE.
35 */
36
37/*
38 * This header file is the base header file for qlogic_ib kernel code
39 * qib_user.h serves a similar purpose for user code.
40 */
41
42#include <linux/interrupt.h>
43#include <linux/pci.h>
44#include <linux/dma-mapping.h>
45#include <linux/mutex.h>
46#include <linux/list.h>
47#include <linux/scatterlist.h>
David Millerba818af2010-08-05 05:55:52 +000048#include <linux/slab.h>
Ralph Campbellf9315512010-05-23 21:44:54 -070049#include <linux/io.h>
50#include <linux/fs.h>
51#include <linux/completion.h>
52#include <linux/kref.h>
53#include <linux/sched.h>
Mike Marciniszyn85caafe2013-06-04 15:05:37 -040054#include <linux/kthread.h>
Ralph Campbellf9315512010-05-23 21:44:54 -070055
56#include "qib_common.h"
57#include "qib_verbs.h"
58
59/* only s/w major version of QLogic_IB we can handle */
60#define QIB_CHIP_VERS_MAJ 2U
61
62/* don't care about this except printing */
63#define QIB_CHIP_VERS_MIN 0U
64
65/* The Organization Unique Identifier (Mfg code), and its position in GUID */
66#define QIB_OUI 0x001175
67#define QIB_OUI_LSB 40
68
69/*
70 * per driver stats, either not device nor port-specific, or
71 * summed over all of the devices and ports.
72 * They are described by name via ipathfs filesystem, so layout
73 * and number of elements can change without breaking compatibility.
74 * If members are added or deleted qib_statnames[] in qib_fs.c must
75 * change to match.
76 */
77struct qlogic_ib_stats {
78 __u64 sps_ints; /* number of interrupts handled */
79 __u64 sps_errints; /* number of error interrupts */
80 __u64 sps_txerrs; /* tx-related packet errors */
81 __u64 sps_rcverrs; /* non-crc rcv packet errors */
82 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
83 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
84 __u64 sps_ctxts; /* number of contexts currently open */
85 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
86 __u64 sps_buffull;
87 __u64 sps_hdrfull;
88};
89
90extern struct qlogic_ib_stats qib_stats;
Stephen Hemminger1d352032012-09-07 09:33:17 -070091extern const struct pci_error_handlers qib_pci_err_handler;
Ralph Campbellf9315512010-05-23 21:44:54 -070092extern struct pci_driver qib_driver;
93
94#define QIB_CHIP_SWVERSION QIB_CHIP_VERS_MAJ
95/*
96 * First-cut critierion for "device is active" is
97 * two thousand dwords combined Tx, Rx traffic per
98 * 5-second interval. SMA packets are 64 dwords,
99 * and occur "a few per second", presumably each way.
100 */
101#define QIB_TRAFFIC_ACTIVE_THRESHOLD (2000)
102
103/*
104 * Struct used to indicate which errors are logged in each of the
105 * error-counters that are logged to EEPROM. A counter is incremented
106 * _once_ (saturating at 255) for each event with any bits set in
107 * the error or hwerror register masks below.
108 */
109#define QIB_EEP_LOG_CNT (4)
110struct qib_eep_log_mask {
111 u64 errs_to_log;
112 u64 hwerrs_to_log;
113};
114
115/*
116 * Below contains all data related to a single context (formerly called port).
117 */
118struct qib_ctxtdata {
119 void **rcvegrbuf;
120 dma_addr_t *rcvegrbuf_phys;
121 /* rcvhdrq base, needs mmap before useful */
122 void *rcvhdrq;
123 /* kernel virtual address where hdrqtail is updated */
124 void *rcvhdrtail_kvaddr;
125 /*
126 * temp buffer for expected send setup, allocated at open, instead
127 * of each setup call
128 */
129 void *tid_pg_list;
130 /*
131 * Shared page for kernel to signal user processes that send buffers
132 * need disarming. The process should call QIB_CMD_DISARM_BUFS
133 * or QIB_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
134 */
135 unsigned long *user_event_mask;
136 /* when waiting for rcv or pioavail */
137 wait_queue_head_t wait;
138 /*
139 * rcvegr bufs base, physical, must fit
140 * in 44 bits so 32 bit programs mmap64 44 bit works)
141 */
142 dma_addr_t rcvegr_phys;
143 /* mmap of hdrq, must fit in 44 bits */
144 dma_addr_t rcvhdrq_phys;
145 dma_addr_t rcvhdrqtailaddr_phys;
146
147 /*
148 * number of opens (including slave sub-contexts) on this instance
149 * (ignoring forks, dup, etc. for now)
150 */
151 int cnt;
152 /*
153 * how much space to leave at start of eager TID entries for
154 * protocol use, on each TID
155 */
156 /* instead of calculating it */
157 unsigned ctxt;
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -0400158 /* local node of context */
159 int node_id;
Ralph Campbellf9315512010-05-23 21:44:54 -0700160 /* non-zero if ctxt is being shared. */
161 u16 subctxt_cnt;
162 /* non-zero if ctxt is being shared. */
163 u16 subctxt_id;
164 /* number of eager TID entries. */
165 u16 rcvegrcnt;
166 /* index of first eager TID entry. */
167 u16 rcvegr_tid_base;
168 /* number of pio bufs for this ctxt (all procs, if shared) */
169 u32 piocnt;
170 /* first pio buffer for this ctxt */
171 u32 pio_base;
172 /* chip offset of PIO buffers for this ctxt */
173 u32 piobufs;
174 /* how many alloc_pages() chunks in rcvegrbuf_pages */
175 u32 rcvegrbuf_chunks;
176 /* how many egrbufs per chunk */
Mike Marciniszyn9e1c0e42011-09-23 13:16:39 -0400177 u16 rcvegrbufs_perchunk;
178 /* ilog2 of above */
179 u16 rcvegrbufs_perchunk_shift;
Ralph Campbellf9315512010-05-23 21:44:54 -0700180 /* order for rcvegrbuf_pages */
181 size_t rcvegrbuf_size;
182 /* rcvhdrq size (for freeing) */
183 size_t rcvhdrq_size;
184 /* per-context flags for fileops/intr communication */
185 unsigned long flag;
186 /* next expected TID to check when looking for free */
187 u32 tidcursor;
188 /* WAIT_RCV that timed out, no interrupt */
189 u32 rcvwait_to;
190 /* WAIT_PIO that timed out, no interrupt */
191 u32 piowait_to;
192 /* WAIT_RCV already happened, no wait */
193 u32 rcvnowait;
194 /* WAIT_PIO already happened, no wait */
195 u32 pionowait;
196 /* total number of polled urgent packets */
197 u32 urgent;
198 /* saved total number of polled urgent packets for poll edge trigger */
199 u32 urgent_poll;
200 /* pid of process using this ctxt */
201 pid_t pid;
202 pid_t subpid[QLOGIC_IB_MAX_SUBCTXT];
203 /* same size as task_struct .comm[], command that opened context */
204 char comm[16];
205 /* pkeys set by this use of this ctxt */
206 u16 pkeys[4];
207 /* so file ops can get at unit */
208 struct qib_devdata *dd;
209 /* so funcs that need physical port can get it easily */
210 struct qib_pportdata *ppd;
211 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
212 void *subctxt_uregbase;
213 /* An array of pages for the eager receive buffers * N */
214 void *subctxt_rcvegrbuf;
215 /* An array of pages for the eager header queue entries * N */
216 void *subctxt_rcvhdr_base;
217 /* The version of the library which opened this ctxt */
218 u32 userversion;
219 /* Bitmask of active slaves */
220 u32 active_slaves;
221 /* Type of packets or conditions we want to poll for */
222 u16 poll_type;
223 /* receive packet sequence counter */
224 u8 seq_cnt;
225 u8 redirect_seq_cnt;
226 /* ctxt rcvhdrq head offset */
227 u32 head;
228 u32 pkt_count;
Mike Marciniszynaf061a62011-09-23 13:16:44 -0400229 /* lookaside fields */
230 struct qib_qp *lookaside_qp;
231 u32 lookaside_qpn;
Ralph Campbellf9315512010-05-23 21:44:54 -0700232 /* QPs waiting for context processing */
233 struct list_head qp_wait_list;
234};
235
236struct qib_sge_state;
237
238struct qib_sdma_txreq {
239 int flags;
240 int sg_count;
241 dma_addr_t addr;
242 void (*callback)(struct qib_sdma_txreq *, int);
243 u16 start_idx; /* sdma private */
244 u16 next_descq_idx; /* sdma private */
245 struct list_head list; /* sdma private */
246};
247
248struct qib_sdma_desc {
249 __le64 qw[2];
250};
251
252struct qib_verbs_txreq {
253 struct qib_sdma_txreq txreq;
254 struct qib_qp *qp;
255 struct qib_swqe *wqe;
256 u32 dwords;
257 u16 hdr_dwords;
258 u16 hdr_inx;
259 struct qib_pio_header *align_buf;
260 struct qib_mregion *mr;
261 struct qib_sge_state *ss;
262};
263
264#define QIB_SDMA_TXREQ_F_USELARGEBUF 0x1
265#define QIB_SDMA_TXREQ_F_HEADTOHOST 0x2
266#define QIB_SDMA_TXREQ_F_INTREQ 0x4
267#define QIB_SDMA_TXREQ_F_FREEBUF 0x8
268#define QIB_SDMA_TXREQ_F_FREEDESC 0x10
269
270#define QIB_SDMA_TXREQ_S_OK 0
271#define QIB_SDMA_TXREQ_S_SENDERROR 1
272#define QIB_SDMA_TXREQ_S_ABORTED 2
273#define QIB_SDMA_TXREQ_S_SHUTDOWN 3
274
275/*
276 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
277 * Mostly for MADs that set or query link parameters, also ipath
278 * config interfaces
279 */
280#define QIB_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
281#define QIB_IB_CFG_LWID_ENB 2 /* allowed Link-width */
282#define QIB_IB_CFG_LWID 3 /* currently active Link-width */
283#define QIB_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
284#define QIB_IB_CFG_SPD 5 /* current Link spd */
285#define QIB_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
286#define QIB_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
287#define QIB_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
288#define QIB_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
289#define QIB_IB_CFG_OP_VLS 10 /* operational VLs */
290#define QIB_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
291#define QIB_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
292#define QIB_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
293#define QIB_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
294#define QIB_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
295#define QIB_IB_CFG_PKEYS 16 /* update partition keys */
296#define QIB_IB_CFG_MTU 17 /* update MTU in IBC */
297#define QIB_IB_CFG_LSTATE 18 /* update linkcmd and linkinitcmd in IBC */
298#define QIB_IB_CFG_VL_HIGH_LIMIT 19
299#define QIB_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
300#define QIB_IB_CFG_PORT 21 /* switch port we are connected to */
301
302/*
303 * for CFG_LSTATE: LINKCMD in upper 16 bits, LINKINITCMD in lower 16
304 * IB_LINKINITCMD_POLL and SLEEP are also used as set/get values for
305 * QIB_IB_CFG_LINKDEFAULT cmd
306 */
307#define IB_LINKCMD_DOWN (0 << 16)
308#define IB_LINKCMD_ARMED (1 << 16)
309#define IB_LINKCMD_ACTIVE (2 << 16)
310#define IB_LINKINITCMD_NOP 0
311#define IB_LINKINITCMD_POLL 1
312#define IB_LINKINITCMD_SLEEP 2
313#define IB_LINKINITCMD_DISABLE 3
314
315/*
316 * valid states passed to qib_set_linkstate() user call
317 */
318#define QIB_IB_LINKDOWN 0
319#define QIB_IB_LINKARM 1
320#define QIB_IB_LINKACTIVE 2
321#define QIB_IB_LINKDOWN_ONLY 3
322#define QIB_IB_LINKDOWN_SLEEP 4
323#define QIB_IB_LINKDOWN_DISABLE 5
324
325/*
326 * These 7 values (SDR, DDR, and QDR may be ORed for auto-speed
327 * negotiation) are used for the 3rd argument to path_f_set_ib_cfg
328 * with cmd QIB_IB_CFG_SPD_ENB, by direct calls or via sysfs. They
329 * are also the the possible values for qib_link_speed_enabled and active
330 * The values were chosen to match values used within the IB spec.
331 */
332#define QIB_IB_SDR 1
333#define QIB_IB_DDR 2
334#define QIB_IB_QDR 4
335
336#define QIB_DEFAULT_MTU 4096
337
Ralph Campbellcc323b22010-06-03 00:21:07 +0000338/* max number of IB ports supported per HCA */
339#define QIB_MAX_IB_PORTS 2
340
Ralph Campbellf9315512010-05-23 21:44:54 -0700341/*
342 * Possible IB config parameters for f_get/set_ib_table()
343 */
344#define QIB_IB_TBL_VL_HIGH_ARB 1 /* Get/set VL high priority weights */
345#define QIB_IB_TBL_VL_LOW_ARB 2 /* Get/set VL low priority weights */
346
347/*
348 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
349 * these are bits so they can be combined, e.g.
350 * QIB_RCVCTRL_INTRAVAIL_ENB | QIB_RCVCTRL_CTXT_ENB
351 */
352#define QIB_RCVCTRL_TAILUPD_ENB 0x01
353#define QIB_RCVCTRL_TAILUPD_DIS 0x02
354#define QIB_RCVCTRL_CTXT_ENB 0x04
355#define QIB_RCVCTRL_CTXT_DIS 0x08
356#define QIB_RCVCTRL_INTRAVAIL_ENB 0x10
357#define QIB_RCVCTRL_INTRAVAIL_DIS 0x20
358#define QIB_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
359#define QIB_RCVCTRL_PKEY_DIS 0x80
360#define QIB_RCVCTRL_BP_ENB 0x0100
361#define QIB_RCVCTRL_BP_DIS 0x0200
362#define QIB_RCVCTRL_TIDFLOW_ENB 0x0400
363#define QIB_RCVCTRL_TIDFLOW_DIS 0x0800
364
365/*
366 * Possible "operations" for f_sendctrl(ppd, op, var)
367 * these are bits so they can be combined, e.g.
368 * QIB_SENDCTRL_BUFAVAIL_ENB | QIB_SENDCTRL_ENB
369 * Some operations (e.g. DISARM, ABORT) are known to
370 * be "one-shot", so do not modify shadow.
371 */
372#define QIB_SENDCTRL_DISARM (0x1000)
373#define QIB_SENDCTRL_DISARM_BUF(bufn) ((bufn) | QIB_SENDCTRL_DISARM)
374 /* available (0x2000) */
375#define QIB_SENDCTRL_AVAIL_DIS (0x4000)
376#define QIB_SENDCTRL_AVAIL_ENB (0x8000)
377#define QIB_SENDCTRL_AVAIL_BLIP (0x10000)
378#define QIB_SENDCTRL_SEND_DIS (0x20000)
379#define QIB_SENDCTRL_SEND_ENB (0x40000)
380#define QIB_SENDCTRL_FLUSH (0x80000)
381#define QIB_SENDCTRL_CLEAR (0x100000)
382#define QIB_SENDCTRL_DISARM_ALL (0x200000)
383
384/*
385 * These are the generic indices for requesting per-port
386 * counter values via the f_portcntr function. They
387 * are always returned as 64 bit values, although most
388 * are 32 bit counters.
389 */
390/* send-related counters */
391#define QIBPORTCNTR_PKTSEND 0U
392#define QIBPORTCNTR_WORDSEND 1U
393#define QIBPORTCNTR_PSXMITDATA 2U
394#define QIBPORTCNTR_PSXMITPKTS 3U
395#define QIBPORTCNTR_PSXMITWAIT 4U
396#define QIBPORTCNTR_SENDSTALL 5U
397/* receive-related counters */
398#define QIBPORTCNTR_PKTRCV 6U
399#define QIBPORTCNTR_PSRCVDATA 7U
400#define QIBPORTCNTR_PSRCVPKTS 8U
401#define QIBPORTCNTR_RCVEBP 9U
402#define QIBPORTCNTR_RCVOVFL 10U
403#define QIBPORTCNTR_WORDRCV 11U
404/* IB link related error counters */
405#define QIBPORTCNTR_RXLOCALPHYERR 12U
406#define QIBPORTCNTR_RXVLERR 13U
407#define QIBPORTCNTR_ERRICRC 14U
408#define QIBPORTCNTR_ERRVCRC 15U
409#define QIBPORTCNTR_ERRLPCRC 16U
410#define QIBPORTCNTR_BADFORMAT 17U
411#define QIBPORTCNTR_ERR_RLEN 18U
412#define QIBPORTCNTR_IBSYMBOLERR 19U
413#define QIBPORTCNTR_INVALIDRLEN 20U
414#define QIBPORTCNTR_UNSUPVL 21U
415#define QIBPORTCNTR_EXCESSBUFOVFL 22U
416#define QIBPORTCNTR_ERRLINK 23U
417#define QIBPORTCNTR_IBLINKDOWN 24U
418#define QIBPORTCNTR_IBLINKERRRECOV 25U
419#define QIBPORTCNTR_LLI 26U
420/* other error counters */
421#define QIBPORTCNTR_RXDROPPKT 27U
422#define QIBPORTCNTR_VL15PKTDROP 28U
423#define QIBPORTCNTR_ERRPKEY 29U
424#define QIBPORTCNTR_KHDROVFL 30U
425/* sampling counters (these are actually control registers) */
426#define QIBPORTCNTR_PSINTERVAL 31U
427#define QIBPORTCNTR_PSSTART 32U
428#define QIBPORTCNTR_PSSTAT 33U
429
430/* how often we check for packet activity for "power on hours (in seconds) */
431#define ACTIVITY_TIMER 5
432
Mike Marciniszyna778f3f2012-02-25 17:45:49 -0800433#define MAX_NAME_SIZE 64
Mike Marciniszyn8469ba32013-05-30 18:25:25 -0400434
435#ifdef CONFIG_INFINIBAND_QIB_DCA
436struct qib_irq_notify;
437#endif
438
Mike Marciniszyna778f3f2012-02-25 17:45:49 -0800439struct qib_msix_entry {
440 struct msix_entry msix;
441 void *arg;
Mike Marciniszyn8469ba32013-05-30 18:25:25 -0400442#ifdef CONFIG_INFINIBAND_QIB_DCA
443 int dca;
444 int rcv;
445 struct qib_irq_notify *notifier;
446#endif
Mike Marciniszyna778f3f2012-02-25 17:45:49 -0800447 char name[MAX_NAME_SIZE];
448 cpumask_var_t mask;
449};
450
Ralph Campbellf9315512010-05-23 21:44:54 -0700451/* Below is an opaque struct. Each chip (device) can maintain
452 * private data needed for its operation, but not germane to the
453 * rest of the driver. For convenience, we define another that
454 * is chip-specific, per-port
455 */
456struct qib_chip_specific;
457struct qib_chipport_specific;
458
459enum qib_sdma_states {
460 qib_sdma_state_s00_hw_down,
461 qib_sdma_state_s10_hw_start_up_wait,
462 qib_sdma_state_s20_idle,
463 qib_sdma_state_s30_sw_clean_up_wait,
464 qib_sdma_state_s40_hw_clean_up_wait,
465 qib_sdma_state_s50_hw_halt_wait,
466 qib_sdma_state_s99_running,
467};
468
469enum qib_sdma_events {
470 qib_sdma_event_e00_go_hw_down,
471 qib_sdma_event_e10_go_hw_start,
472 qib_sdma_event_e20_hw_started,
473 qib_sdma_event_e30_go_running,
474 qib_sdma_event_e40_sw_cleaned,
475 qib_sdma_event_e50_hw_cleaned,
476 qib_sdma_event_e60_hw_halted,
477 qib_sdma_event_e70_go_idle,
478 qib_sdma_event_e7220_err_halted,
479 qib_sdma_event_e7322_err_halted,
480 qib_sdma_event_e90_timer_tick,
481};
482
483extern char *qib_sdma_state_names[];
484extern char *qib_sdma_event_names[];
485
486struct sdma_set_state_action {
487 unsigned op_enable:1;
488 unsigned op_intenable:1;
489 unsigned op_halt:1;
490 unsigned op_drain:1;
491 unsigned go_s99_running_tofalse:1;
492 unsigned go_s99_running_totrue:1;
493};
494
495struct qib_sdma_state {
496 struct kref kref;
497 struct completion comp;
498 enum qib_sdma_states current_state;
499 struct sdma_set_state_action *set_state_action;
500 unsigned current_op;
501 unsigned go_s99_running;
502 unsigned first_sendbuf;
503 unsigned last_sendbuf; /* really last +1 */
504 /* debugging/devel */
505 enum qib_sdma_states previous_state;
506 unsigned previous_op;
507 enum qib_sdma_events last_event;
508};
509
510struct xmit_wait {
511 struct timer_list timer;
512 u64 counter;
513 u8 flags;
514 struct cache {
515 u64 psxmitdata;
516 u64 psrcvdata;
517 u64 psxmitpkts;
518 u64 psrcvpkts;
519 u64 psxmitwait;
520 } counter_cache;
521};
522
523/*
524 * The structure below encapsulates data relevant to a physical IB Port.
525 * Current chips support only one such port, but the separation
526 * clarifies things a bit. Note that to conform to IB conventions,
527 * port-numbers are one-based. The first or only port is port1.
528 */
529struct qib_pportdata {
530 struct qib_ibport ibport_data;
531
532 struct qib_devdata *dd;
533 struct qib_chippport_specific *cpspec; /* chip-specific per-port */
534 struct kobject pport_kobj;
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000535 struct kobject pport_cc_kobj;
Ralph Campbellf9315512010-05-23 21:44:54 -0700536 struct kobject sl2vl_kobj;
537 struct kobject diagc_kobj;
538
539 /* GUID for this interface, in network order */
540 __be64 guid;
541
542 /* QIB_POLL, etc. link-state specific flags, per port */
543 u32 lflags;
544 /* qib_lflags driver is waiting for */
545 u32 state_wanted;
546 spinlock_t lflags_lock;
Ralph Campbellf9315512010-05-23 21:44:54 -0700547
548 /* ref count for each pkey */
549 atomic_t pkeyrefs[4];
550
551 /*
552 * this address is mapped readonly into user processes so they can
553 * get status cheaply, whenever they want. One qword of status per port
554 */
555 u64 *statusp;
556
557 /* SendDMA related entries */
Ralph Campbellf9315512010-05-23 21:44:54 -0700558
Mike Marciniszyn1c942832012-05-07 14:02:31 -0400559 /* read mostly */
560 struct qib_sdma_desc *sdma_descq;
Mike Marciniszyn551ace12012-07-19 13:03:56 +0000561 struct workqueue_struct *qib_wq;
Mike Marciniszyn1c942832012-05-07 14:02:31 -0400562 struct qib_sdma_state sdma_state;
Ralph Campbellf9315512010-05-23 21:44:54 -0700563 dma_addr_t sdma_descq_phys;
564 volatile __le64 *sdma_head_dma; /* DMA'ed by chip */
565 dma_addr_t sdma_head_phys;
Mike Marciniszyn1c942832012-05-07 14:02:31 -0400566 u16 sdma_descq_cnt;
567
568 /* read/write using lock */
569 spinlock_t sdma_lock ____cacheline_aligned_in_smp;
570 struct list_head sdma_activelist;
571 u64 sdma_descq_added;
572 u64 sdma_descq_removed;
573 u16 sdma_descq_tail;
574 u16 sdma_descq_head;
575 u8 sdma_generation;
576
577 struct tasklet_struct sdma_sw_clean_up_task
578 ____cacheline_aligned_in_smp;
Ralph Campbellf9315512010-05-23 21:44:54 -0700579
580 wait_queue_head_t state_wait; /* for state_wanted */
581
582 /* HoL blocking for SMP replies */
583 unsigned hol_state;
584 struct timer_list hol_timer;
585
586 /*
587 * Shadow copies of registers; size indicates read access size.
588 * Most of them are readonly, but some are write-only register,
589 * where we manipulate the bits in the shadow copy, and then write
590 * the shadow copy to qlogic_ib.
591 *
592 * We deliberately make most of these 32 bits, since they have
593 * restricted range. For any that we read, we won't to generate 32
594 * bit accesses, since Opteron will generate 2 separate 32 bit HT
595 * transactions for a 64 bit read, and we want to avoid unnecessary
596 * bus transactions.
597 */
598
599 /* This is the 64 bit group */
600 /* last ibcstatus. opaque outside chip-specific code */
601 u64 lastibcstat;
602
603 /* these are the "32 bit" regs */
604
605 /*
606 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
607 * all expect bit fields to be "unsigned long"
608 */
609 unsigned long p_rcvctrl; /* shadow per-port rcvctrl */
610 unsigned long p_sendctrl; /* shadow per-port sendctrl */
611
612 u32 ibmtu; /* The MTU programmed for this unit */
613 /*
614 * Current max size IB packet (in bytes) including IB headers, that
615 * we can send. Changes when ibmtu changes.
616 */
617 u32 ibmaxlen;
618 /*
619 * ibmaxlen at init time, limited by chip and by receive buffer
620 * size. Not changed after init.
621 */
622 u32 init_ibmaxlen;
623 /* LID programmed for this instance */
624 u16 lid;
625 /* list of pkeys programmed; 0 if not set */
626 u16 pkeys[4];
627 /* LID mask control */
628 u8 lmc;
629 u8 link_width_supported;
630 u8 link_speed_supported;
631 u8 link_width_enabled;
632 u8 link_speed_enabled;
633 u8 link_width_active;
634 u8 link_speed_active;
635 u8 vls_supported;
636 u8 vls_operational;
637 /* Rx Polarity inversion (compensate for ~tx on partner) */
638 u8 rx_pol_inv;
639
640 u8 hw_pidx; /* physical port index */
641 u8 port; /* IB port number and index into dd->pports - 1 */
642
643 u8 delay_mult;
644
645 /* used to override LED behavior */
646 u8 led_override; /* Substituted for normal value, if non-zero */
647 u16 led_override_timeoff; /* delta to next timer event */
648 u8 led_override_vals[2]; /* Alternates per blink-frame */
649 u8 led_override_phase; /* Just counts, LSB picks from vals[] */
650 atomic_t led_override_timer_active;
651 /* Used to flash LEDs in override mode */
652 struct timer_list led_override_timer;
653 struct xmit_wait cong_stats;
654 struct timer_list symerr_clear_timer;
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000655
656 /* Synchronize access between driver writes and sysfs reads */
657 spinlock_t cc_shadow_lock
658 ____cacheline_aligned_in_smp;
659
660 /* Shadow copy of the congestion control table */
661 struct cc_table_shadow *ccti_entries_shadow;
662
663 /* Shadow copy of the congestion control entries */
664 struct ib_cc_congestion_setting_attr_shadow *congestion_entries_shadow;
665
666 /* List of congestion control table entries */
667 struct ib_cc_table_entry_shadow *ccti_entries;
668
669 /* 16 congestion entries with each entry corresponding to a SL */
670 struct ib_cc_congestion_entry_shadow *congestion_entries;
671
Mike Marciniszyn5d7fe4e2012-07-23 16:38:15 +0000672 /* Maximum number of congestion control entries that the agent expects
673 * the manager to send.
674 */
675 u16 cc_supported_table_entries;
676
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000677 /* Total number of congestion control table entries */
678 u16 total_cct_entry;
679
680 /* Bit map identifying service level */
681 u16 cc_sl_control_map;
682
683 /* maximum congestion control table index */
684 u16 ccti_limit;
685
686 /* CA's max number of 64 entry units in the congestion control table */
687 u8 cc_max_table_entries;
Ralph Campbellf9315512010-05-23 21:44:54 -0700688};
689
690/* Observers. Not to be taken lightly, possibly not to ship. */
691/*
692 * If a diag read or write is to (bottom <= offset <= top),
693 * the "hoook" is called, allowing, e.g. shadows to be
694 * updated in sync with the driver. struct diag_observer
695 * is the "visible" part.
696 */
697struct diag_observer;
698
699typedef int (*diag_hook) (struct qib_devdata *dd,
700 const struct diag_observer *op,
701 u32 offs, u64 *data, u64 mask, int only_32);
702
703struct diag_observer {
704 diag_hook hook;
705 u32 bottom;
706 u32 top;
707};
708
709extern int qib_register_observer(struct qib_devdata *dd,
710 const struct diag_observer *op);
711
712/* Only declared here, not defined. Private to diags */
713struct diag_observer_list_elt;
714
715/* device data struct now contains only "general per-device" info.
716 * fields related to a physical IB port are in a qib_pportdata struct,
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300717 * described above) while fields only used by a particular chip-type are in
Ralph Campbellf9315512010-05-23 21:44:54 -0700718 * a qib_chipdata struct, whose contents are opaque to this file.
719 */
720struct qib_devdata {
721 struct qib_ibdev verbs_dev; /* must be first */
722 struct list_head list;
723 /* pointers to related structs for this device */
724 /* pci access data structure */
725 struct pci_dev *pcidev;
726 struct cdev *user_cdev;
727 struct cdev *diag_cdev;
728 struct device *user_device;
729 struct device *diag_device;
730
731 /* mem-mapped pointer to base of chip regs */
732 u64 __iomem *kregbase;
733 /* end of mem-mapped chip space excluding sendbuf and user regs */
734 u64 __iomem *kregend;
735 /* physical address of chip for io_remap, etc. */
736 resource_size_t physaddr;
737 /* qib_cfgctxts pointers */
738 struct qib_ctxtdata **rcd; /* Receive Context Data */
739
740 /* qib_pportdata, points to array of (physical) port-specific
741 * data structs, indexed by pidx (0..n-1)
742 */
743 struct qib_pportdata *pport;
744 struct qib_chip_specific *cspec; /* chip-specific */
745
746 /* kvirt address of 1st 2k pio buffer */
747 void __iomem *pio2kbase;
748 /* kvirt address of 1st 4k pio buffer */
749 void __iomem *pio4kbase;
750 /* mem-mapped pointer to base of PIO buffers (if using WC PAT) */
751 void __iomem *piobase;
752 /* mem-mapped pointer to base of user chip regs (if using WC PAT) */
753 u64 __iomem *userbase;
Dave Olsonfce24a92010-06-17 23:13:44 +0000754 void __iomem *piovl15base; /* base of VL15 buffers, if not WC */
Ralph Campbellf9315512010-05-23 21:44:54 -0700755 /*
756 * points to area where PIOavail registers will be DMA'ed.
757 * Has to be on a page of it's own, because the page will be
758 * mapped into user program space. This copy is *ONLY* ever
759 * written by DMA, not by the driver! Need a copy per device
760 * when we get to multiple devices
761 */
762 volatile __le64 *pioavailregs_dma; /* DMA'ed by chip */
763 /* physical address where updates occur */
764 dma_addr_t pioavailregs_phys;
765
766 /* device-specific implementations of functions needed by
767 * common code. Contrary to previous consensus, we can't
768 * really just point to a device-specific table, because we
769 * may need to "bend", e.g. *_f_put_tid
770 */
771 /* fallback to alternate interrupt type if possible */
772 int (*f_intr_fallback)(struct qib_devdata *);
773 /* hard reset chip */
774 int (*f_reset)(struct qib_devdata *);
775 void (*f_quiet_serdes)(struct qib_pportdata *);
776 int (*f_bringup_serdes)(struct qib_pportdata *);
777 int (*f_early_init)(struct qib_devdata *);
778 void (*f_clear_tids)(struct qib_devdata *, struct qib_ctxtdata *);
779 void (*f_put_tid)(struct qib_devdata *, u64 __iomem*,
780 u32, unsigned long);
781 void (*f_cleanup)(struct qib_devdata *);
782 void (*f_setextled)(struct qib_pportdata *, u32);
783 /* fill out chip-specific fields */
784 int (*f_get_base_info)(struct qib_ctxtdata *, struct qib_base_info *);
785 /* free irq */
786 void (*f_free_irq)(struct qib_devdata *);
787 struct qib_message_header *(*f_get_msgheader)
788 (struct qib_devdata *, __le32 *);
789 void (*f_config_ctxts)(struct qib_devdata *);
790 int (*f_get_ib_cfg)(struct qib_pportdata *, int);
791 int (*f_set_ib_cfg)(struct qib_pportdata *, int, u32);
792 int (*f_set_ib_loopback)(struct qib_pportdata *, const char *);
793 int (*f_get_ib_table)(struct qib_pportdata *, int, void *);
794 int (*f_set_ib_table)(struct qib_pportdata *, int, void *);
795 u32 (*f_iblink_state)(u64);
796 u8 (*f_ibphys_portstate)(u64);
797 void (*f_xgxs_reset)(struct qib_pportdata *);
798 /* per chip actions needed for IB Link up/down changes */
799 int (*f_ib_updown)(struct qib_pportdata *, int, u64);
800 u32 __iomem *(*f_getsendbuf)(struct qib_pportdata *, u64, u32 *);
801 /* Read/modify/write of GPIO pins (potentially chip-specific */
802 int (*f_gpio_mod)(struct qib_devdata *dd, u32 out, u32 dir,
803 u32 mask);
804 /* Enable writes to config EEPROM (if supported) */
805 int (*f_eeprom_wen)(struct qib_devdata *dd, int wen);
806 /*
807 * modify rcvctrl shadow[s] and write to appropriate chip-regs.
808 * see above QIB_RCVCTRL_xxx_ENB/DIS for operations.
809 * (ctxt == -1) means "all contexts", only meaningful for
810 * clearing. Could remove if chip_spec shutdown properly done.
811 */
812 void (*f_rcvctrl)(struct qib_pportdata *, unsigned int op,
813 int ctxt);
814 /* Read/modify/write sendctrl appropriately for op and port. */
815 void (*f_sendctrl)(struct qib_pportdata *, u32 op);
816 void (*f_set_intr_state)(struct qib_devdata *, u32);
817 void (*f_set_armlaunch)(struct qib_devdata *, u32);
818 void (*f_wantpiobuf_intr)(struct qib_devdata *, u32);
819 int (*f_late_initreg)(struct qib_devdata *);
820 int (*f_init_sdma_regs)(struct qib_pportdata *);
821 u16 (*f_sdma_gethead)(struct qib_pportdata *);
822 int (*f_sdma_busy)(struct qib_pportdata *);
823 void (*f_sdma_update_tail)(struct qib_pportdata *, u16);
824 void (*f_sdma_set_desc_cnt)(struct qib_pportdata *, unsigned);
825 void (*f_sdma_sendctrl)(struct qib_pportdata *, unsigned);
826 void (*f_sdma_hw_clean_up)(struct qib_pportdata *);
827 void (*f_sdma_hw_start_up)(struct qib_pportdata *);
828 void (*f_sdma_init_early)(struct qib_pportdata *);
829 void (*f_set_cntr_sample)(struct qib_pportdata *, u32, u32);
Mike Marciniszyn19ede2e2011-01-10 17:42:21 -0800830 void (*f_update_usrhead)(struct qib_ctxtdata *, u64, u32, u32, u32);
Ralph Campbellf9315512010-05-23 21:44:54 -0700831 u32 (*f_hdrqempty)(struct qib_ctxtdata *);
832 u64 (*f_portcntr)(struct qib_pportdata *, u32);
833 u32 (*f_read_cntrs)(struct qib_devdata *, loff_t, char **,
834 u64 **);
835 u32 (*f_read_portcntrs)(struct qib_devdata *, loff_t, u32,
836 char **, u64 **);
837 u32 (*f_setpbc_control)(struct qib_pportdata *, u32, u8, u8);
838 void (*f_initvl15_bufs)(struct qib_devdata *);
839 void (*f_init_ctxt)(struct qib_ctxtdata *);
840 void (*f_txchk_change)(struct qib_devdata *, u32, u32, u32,
841 struct qib_ctxtdata *);
842 void (*f_writescratch)(struct qib_devdata *, u32);
843 int (*f_tempsense_rd)(struct qib_devdata *, int regnum);
Mike Marciniszyn8469ba32013-05-30 18:25:25 -0400844#ifdef CONFIG_INFINIBAND_QIB_DCA
845 int (*f_notify_dca)(struct qib_devdata *, unsigned long event);
846#endif
Ralph Campbellf9315512010-05-23 21:44:54 -0700847
848 char *boardname; /* human readable board info */
849
850 /* template for writing TIDs */
851 u64 tidtemplate;
852 /* value to write to free TIDs */
853 u64 tidinvalid;
854
855 /* number of registers used for pioavail */
856 u32 pioavregs;
857 /* device (not port) flags, basically device capabilities */
858 u32 flags;
859 /* last buffer for user use */
860 u32 lastctxt_piobuf;
861
862 /* saturating counter of (non-port-specific) device interrupts */
863 u32 int_counter;
864
865 /* pio bufs allocated per ctxt */
866 u32 pbufsctxt;
867 /* if remainder on bufs/ctxt, ctxts < extrabuf get 1 extra */
868 u32 ctxts_extrabuf;
869 /*
870 * number of ctxts configured as max; zero is set to number chip
871 * supports, less gives more pio bufs/ctxt, etc.
872 */
873 u32 cfgctxts;
Mike Marciniszyn53ab1c62011-10-06 09:33:35 -0700874 /*
875 * number of ctxts available for PSM open
876 */
877 u32 freectxts;
Ralph Campbellf9315512010-05-23 21:44:54 -0700878
879 /*
880 * hint that we should update pioavailshadow before
881 * looking for a PIO buffer
882 */
883 u32 upd_pio_shadow;
884
885 /* internal debugging stats */
886 u32 maxpkts_call;
887 u32 avgpkts_call;
888 u64 nopiobufs;
889
890 /* PCI Vendor ID (here for NodeInfo) */
891 u16 vendorid;
892 /* PCI Device ID (here for NodeInfo) */
893 u16 deviceid;
894 /* for write combining settings */
895 unsigned long wc_cookie;
896 unsigned long wc_base;
897 unsigned long wc_len;
898
899 /* shadow copy of struct page *'s for exp tid pages */
900 struct page **pageshadow;
901 /* shadow copy of dma handles for exp tid pages */
902 dma_addr_t *physshadow;
903 u64 __iomem *egrtidbase;
904 spinlock_t sendctrl_lock; /* protect changes to sendctrl shadow */
905 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
906 spinlock_t uctxt_lock; /* rcd and user context changes */
907 /*
908 * per unit status, see also portdata statusp
909 * mapped readonly into user processes so they can get unit and
910 * IB link status cheaply
911 */
912 u64 *devstatusp;
913 char *freezemsg; /* freeze msg if hw error put chip in freeze */
914 u32 freezelen; /* max length of freezemsg */
915 /* timer used to prevent stats overflow, error throttling, etc. */
916 struct timer_list stats_timer;
917
918 /* timer to verify interrupts work, and fallback if possible */
919 struct timer_list intrchk_timer;
920 unsigned long ureg_align; /* user register alignment */
921
922 /*
923 * Protects pioavailshadow, pioavailkernel, pio_need_disarm, and
924 * pio_writing.
925 */
926 spinlock_t pioavail_lock;
Mike Marciniszynbb77a072012-05-07 14:02:42 -0400927 /*
928 * index of last buffer to optimize search for next
929 */
930 u32 last_pio;
931 /*
932 * min kernel pio buffer to optimize search
933 */
934 u32 min_kernel_pio;
Ralph Campbellf9315512010-05-23 21:44:54 -0700935 /*
936 * Shadow copies of registers; size indicates read access size.
937 * Most of them are readonly, but some are write-only register,
938 * where we manipulate the bits in the shadow copy, and then write
939 * the shadow copy to qlogic_ib.
940 *
941 * We deliberately make most of these 32 bits, since they have
942 * restricted range. For any that we read, we won't to generate 32
943 * bit accesses, since Opteron will generate 2 separate 32 bit HT
944 * transactions for a 64 bit read, and we want to avoid unnecessary
945 * bus transactions.
946 */
947
948 /* This is the 64 bit group */
949
950 unsigned long pioavailshadow[6];
951 /* bitmap of send buffers available for the kernel to use with PIO. */
952 unsigned long pioavailkernel[6];
953 /* bitmap of send buffers which need to be disarmed. */
954 unsigned long pio_need_disarm[3];
955 /* bitmap of send buffers which are being written to. */
956 unsigned long pio_writing[3];
957 /* kr_revision shadow */
958 u64 revision;
959 /* Base GUID for device (from eeprom, network order) */
960 __be64 base_guid;
961
962 /*
963 * kr_sendpiobufbase value (chip offset of pio buffers), and the
964 * base of the 2KB buffer s(user processes only use 2K)
965 */
966 u64 piobufbase;
967 u32 pio2k_bufbase;
968
969 /* these are the "32 bit" regs */
970
971 /* number of GUIDs in the flash for this interface */
972 u32 nguid;
973 /*
974 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
975 * all expect bit fields to be "unsigned long"
976 */
977 unsigned long rcvctrl; /* shadow per device rcvctrl */
978 unsigned long sendctrl; /* shadow per device sendctrl */
979
980 /* value we put in kr_rcvhdrcnt */
981 u32 rcvhdrcnt;
982 /* value we put in kr_rcvhdrsize */
983 u32 rcvhdrsize;
984 /* value we put in kr_rcvhdrentsize */
985 u32 rcvhdrentsize;
986 /* kr_ctxtcnt value */
987 u32 ctxtcnt;
988 /* kr_pagealign value */
989 u32 palign;
990 /* number of "2KB" PIO buffers */
991 u32 piobcnt2k;
992 /* size in bytes of "2KB" PIO buffers */
993 u32 piosize2k;
994 /* max usable size in dwords of a "2KB" PIO buffer before going "4KB" */
995 u32 piosize2kmax_dwords;
996 /* number of "4KB" PIO buffers */
997 u32 piobcnt4k;
998 /* size in bytes of "4KB" PIO buffers */
999 u32 piosize4k;
1000 /* kr_rcvegrbase value */
1001 u32 rcvegrbase;
1002 /* kr_rcvtidbase value */
1003 u32 rcvtidbase;
1004 /* kr_rcvtidcnt value */
1005 u32 rcvtidcnt;
1006 /* kr_userregbase */
1007 u32 uregbase;
1008 /* shadow the control register contents */
1009 u32 control;
1010
1011 /* chip address space used by 4k pio buffers */
1012 u32 align4k;
1013 /* size of each rcvegrbuffer */
Mike Marciniszyn9e1c0e42011-09-23 13:16:39 -04001014 u16 rcvegrbufsize;
1015 /* log2 of above */
1016 u16 rcvegrbufsize_shift;
Ralph Campbellf9315512010-05-23 21:44:54 -07001017 /* localbus width (1, 2,4,8,16,32) from config space */
1018 u32 lbus_width;
1019 /* localbus speed in MHz */
1020 u32 lbus_speed;
1021 int unit; /* unit # of this chip */
1022
1023 /* start of CHIP_SPEC move to chipspec, but need code changes */
1024 /* low and high portions of MSI capability/vector */
1025 u32 msi_lo;
1026 /* saved after PCIe init for restore after reset */
1027 u32 msi_hi;
1028 /* MSI data (vector) saved for restore */
1029 u16 msi_data;
1030 /* so we can rewrite it after a chip reset */
1031 u32 pcibar0;
1032 /* so we can rewrite it after a chip reset */
1033 u32 pcibar1;
1034 u64 rhdrhead_intr_off;
1035
1036 /*
1037 * ASCII serial number, from flash, large enough for original
1038 * all digit strings, and longer QLogic serial number format
1039 */
1040 u8 serial[16];
1041 /* human readable board version */
1042 u8 boardversion[96];
1043 u8 lbus_info[32]; /* human readable localbus info */
1044 /* chip major rev, from qib_revision */
1045 u8 majrev;
1046 /* chip minor rev, from qib_revision */
1047 u8 minrev;
1048
1049 /* Misc small ints */
1050 /* Number of physical ports available */
1051 u8 num_pports;
1052 /* Lowest context number which can be used by user processes */
1053 u8 first_user_ctxt;
1054 u8 n_krcv_queues;
1055 u8 qpn_mask;
1056 u8 skip_kctxt_mask;
1057
1058 u16 rhf_offset; /* offset of RHF within receive header entry */
1059
1060 /*
1061 * GPIO pins for twsi-connected devices, and device code for eeprom
1062 */
1063 u8 gpio_sda_num;
1064 u8 gpio_scl_num;
1065 u8 twsi_eeprom_dev;
1066 u8 board_atten;
1067
1068 /* Support (including locks) for EEPROM logging of errors and time */
1069 /* control access to actual counters, timer */
1070 spinlock_t eep_st_lock;
1071 /* control high-level access to EEPROM */
1072 struct mutex eep_lock;
1073 uint64_t traffic_wds;
1074 /* active time is kept in seconds, but logged in hours */
1075 atomic_t active_time;
1076 /* Below are nominal shadow of EEPROM, new since last EEPROM update */
1077 uint8_t eep_st_errs[QIB_EEP_LOG_CNT];
1078 uint8_t eep_st_new_errs[QIB_EEP_LOG_CNT];
1079 uint16_t eep_hrs;
1080 /*
1081 * masks for which bits of errs, hwerrs that cause
1082 * each of the counters to increment.
1083 */
1084 struct qib_eep_log_mask eep_st_masks[QIB_EEP_LOG_CNT];
1085 struct qib_diag_client *diag_client;
1086 spinlock_t qib_diag_trans_lock; /* protect diag observer ops */
1087 struct diag_observer_list_elt *diag_observer_list;
1088
1089 u8 psxmitwait_supported;
1090 /* cycle length of PS* counters in HW (in picoseconds) */
1091 u16 psxmitwait_check_rate;
Mike Marciniszyne67306a2011-07-21 13:21:16 +00001092 /* high volume overflow errors defered to tasklet */
1093 struct tasklet_struct error_tasklet;
Mike Marciniszyn85caafe2013-06-04 15:05:37 -04001094 /* per device cq worker */
1095 struct kthread_worker *worker;
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001096
1097 int assigned_node_id; /* NUMA node closest to HCA */
Ralph Campbellf9315512010-05-23 21:44:54 -07001098};
1099
1100/* hol_state values */
1101#define QIB_HOL_UP 0
1102#define QIB_HOL_INIT 1
1103
1104#define QIB_SDMA_SENDCTRL_OP_ENABLE (1U << 0)
1105#define QIB_SDMA_SENDCTRL_OP_INTENABLE (1U << 1)
1106#define QIB_SDMA_SENDCTRL_OP_HALT (1U << 2)
1107#define QIB_SDMA_SENDCTRL_OP_CLEANUP (1U << 3)
1108#define QIB_SDMA_SENDCTRL_OP_DRAIN (1U << 4)
1109
1110/* operation types for f_txchk_change() */
1111#define TXCHK_CHG_TYPE_DIS1 3
1112#define TXCHK_CHG_TYPE_ENAB1 2
1113#define TXCHK_CHG_TYPE_KERN 1
1114#define TXCHK_CHG_TYPE_USER 0
1115
1116#define QIB_CHASE_TIME msecs_to_jiffies(145)
1117#define QIB_CHASE_DIS_TIME msecs_to_jiffies(160)
1118
1119/* Private data for file operations */
1120struct qib_filedata {
1121 struct qib_ctxtdata *rcd;
1122 unsigned subctxt;
1123 unsigned tidcursor;
1124 struct qib_user_sdma_queue *pq;
1125 int rec_cpu_num; /* for cpu affinity; -1 if none */
1126};
1127
1128extern struct list_head qib_dev_list;
1129extern spinlock_t qib_devs_lock;
1130extern struct qib_devdata *qib_lookup(int unit);
1131extern u32 qib_cpulist_count;
1132extern unsigned long *qib_cpulist;
1133
1134extern unsigned qib_wc_pat;
Mike Marciniszyn36a8f012012-07-19 13:04:04 +00001135extern unsigned qib_cc_table_size;
Ralph Campbellf9315512010-05-23 21:44:54 -07001136int qib_init(struct qib_devdata *, int);
1137int init_chip_wc_pat(struct qib_devdata *dd, u32);
1138int qib_enable_wc(struct qib_devdata *dd);
1139void qib_disable_wc(struct qib_devdata *dd);
1140int qib_count_units(int *npresentp, int *nupp);
1141int qib_count_active_units(void);
1142
1143int qib_cdev_init(int minor, const char *name,
1144 const struct file_operations *fops,
1145 struct cdev **cdevp, struct device **devp);
1146void qib_cdev_cleanup(struct cdev **cdevp, struct device **devp);
1147int qib_dev_init(void);
1148void qib_dev_cleanup(void);
1149
1150int qib_diag_add(struct qib_devdata *);
1151void qib_diag_remove(struct qib_devdata *);
1152void qib_handle_e_ibstatuschanged(struct qib_pportdata *, u64);
1153void qib_sdma_update_tail(struct qib_pportdata *, u16); /* hold sdma_lock */
1154
1155int qib_decode_err(struct qib_devdata *dd, char *buf, size_t blen, u64 err);
1156void qib_bad_intrstatus(struct qib_devdata *);
1157void qib_handle_urcv(struct qib_devdata *, u64);
1158
1159/* clean up any per-chip chip-specific stuff */
1160void qib_chip_cleanup(struct qib_devdata *);
1161/* clean up any chip type-specific stuff */
1162void qib_chip_done(void);
1163
1164/* check to see if we have to force ordering for write combining */
1165int qib_unordered_wc(void);
1166void qib_pio_copy(void __iomem *to, const void *from, size_t count);
1167
1168void qib_disarm_piobufs(struct qib_devdata *, unsigned, unsigned);
1169int qib_disarm_piobufs_ifneeded(struct qib_ctxtdata *);
1170void qib_disarm_piobufs_set(struct qib_devdata *, unsigned long *, unsigned);
1171void qib_cancel_sends(struct qib_pportdata *);
1172
1173int qib_create_rcvhdrq(struct qib_devdata *, struct qib_ctxtdata *);
1174int qib_setup_eagerbufs(struct qib_ctxtdata *);
1175void qib_set_ctxtcnt(struct qib_devdata *);
1176int qib_create_ctxts(struct qib_devdata *dd);
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001177struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *, u32, int);
Ralph Campbellf9315512010-05-23 21:44:54 -07001178void qib_init_pportdata(struct qib_pportdata *, struct qib_devdata *, u8, u8);
1179void qib_free_ctxtdata(struct qib_devdata *, struct qib_ctxtdata *);
1180
1181u32 qib_kreceive(struct qib_ctxtdata *, u32 *, u32 *);
1182int qib_reset_device(int);
1183int qib_wait_linkstate(struct qib_pportdata *, u32, int);
1184int qib_set_linkstate(struct qib_pportdata *, u8);
1185int qib_set_mtu(struct qib_pportdata *, u16);
1186int qib_set_lid(struct qib_pportdata *, u32, u8);
1187void qib_hol_down(struct qib_pportdata *);
1188void qib_hol_init(struct qib_pportdata *);
1189void qib_hol_up(struct qib_pportdata *);
1190void qib_hol_event(unsigned long);
1191void qib_disable_after_error(struct qib_devdata *);
1192int qib_set_uevent_bits(struct qib_pportdata *, const int);
1193
1194/* for use in system calls, where we want to know device type, etc. */
1195#define ctxt_fp(fp) \
1196 (((struct qib_filedata *)(fp)->private_data)->rcd)
1197#define subctxt_fp(fp) \
1198 (((struct qib_filedata *)(fp)->private_data)->subctxt)
1199#define tidcursor_fp(fp) \
1200 (((struct qib_filedata *)(fp)->private_data)->tidcursor)
1201#define user_sdma_queue_fp(fp) \
1202 (((struct qib_filedata *)(fp)->private_data)->pq)
1203
1204static inline struct qib_devdata *dd_from_ppd(struct qib_pportdata *ppd)
1205{
1206 return ppd->dd;
1207}
1208
1209static inline struct qib_devdata *dd_from_dev(struct qib_ibdev *dev)
1210{
1211 return container_of(dev, struct qib_devdata, verbs_dev);
1212}
1213
1214static inline struct qib_devdata *dd_from_ibdev(struct ib_device *ibdev)
1215{
1216 return dd_from_dev(to_idev(ibdev));
1217}
1218
1219static inline struct qib_pportdata *ppd_from_ibp(struct qib_ibport *ibp)
1220{
1221 return container_of(ibp, struct qib_pportdata, ibport_data);
1222}
1223
1224static inline struct qib_ibport *to_iport(struct ib_device *ibdev, u8 port)
1225{
1226 struct qib_devdata *dd = dd_from_ibdev(ibdev);
1227 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1228
1229 WARN_ON(pidx >= dd->num_pports);
1230 return &dd->pport[pidx].ibport_data;
1231}
1232
1233/*
1234 * values for dd->flags (_device_ related flags) and
1235 */
1236#define QIB_HAS_LINK_LATENCY 0x1 /* supports link latency (IB 1.2) */
1237#define QIB_INITTED 0x2 /* chip and driver up and initted */
1238#define QIB_DOING_RESET 0x4 /* in the middle of doing chip reset */
1239#define QIB_PRESENT 0x8 /* chip accesses can be done */
1240#define QIB_PIO_FLUSH_WC 0x10 /* Needs Write combining flush for PIO */
1241#define QIB_HAS_THRESH_UPDATE 0x40
1242#define QIB_HAS_SDMA_TIMEOUT 0x80
1243#define QIB_USE_SPCL_TRIG 0x100 /* SpecialTrigger launch enabled */
1244#define QIB_NODMA_RTAIL 0x200 /* rcvhdrtail register DMA enabled */
1245#define QIB_HAS_INTX 0x800 /* Supports INTx interrupts */
1246#define QIB_HAS_SEND_DMA 0x1000 /* Supports Send DMA */
1247#define QIB_HAS_VLSUPP 0x2000 /* Supports multiple VLs; PBC different */
1248#define QIB_HAS_HDRSUPP 0x4000 /* Supports header suppression */
1249#define QIB_BADINTR 0x8000 /* severe interrupt problems */
1250#define QIB_DCA_ENABLED 0x10000 /* Direct Cache Access enabled */
1251#define QIB_HAS_QSFP 0x20000 /* device (card instance) has QSFP */
1252
1253/*
1254 * values for ppd->lflags (_ib_port_ related flags)
1255 */
1256#define QIBL_LINKV 0x1 /* IB link state valid */
1257#define QIBL_LINKDOWN 0x8 /* IB link is down */
1258#define QIBL_LINKINIT 0x10 /* IB link level is up */
1259#define QIBL_LINKARMED 0x20 /* IB link is ARMED */
1260#define QIBL_LINKACTIVE 0x40 /* IB link is ACTIVE */
1261/* leave a gap for more IB-link state */
1262#define QIBL_IB_AUTONEG_INPROG 0x1000 /* non-IBTA DDR/QDR neg active */
1263#define QIBL_IB_AUTONEG_FAILED 0x2000 /* non-IBTA DDR/QDR neg failed */
1264#define QIBL_IB_LINK_DISABLED 0x4000 /* Linkdown-disable forced,
1265 * Do not try to bring up */
1266#define QIBL_IB_FORCE_NOTIFY 0x8000 /* force notify on next ib change */
1267
1268/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1269#define QIB_PBC_LENGTH_MASK ((1 << 11) - 1)
1270
1271
1272/* ctxt_flag bit offsets */
1273 /* waiting for a packet to arrive */
1274#define QIB_CTXT_WAITING_RCV 2
1275 /* master has not finished initializing */
1276#define QIB_CTXT_MASTER_UNINIT 4
1277 /* waiting for an urgent packet to arrive */
1278#define QIB_CTXT_WAITING_URG 5
1279
1280/* free up any allocated data at closes */
1281void qib_free_data(struct qib_ctxtdata *dd);
1282void qib_chg_pioavailkernel(struct qib_devdata *, unsigned, unsigned,
1283 u32, struct qib_ctxtdata *);
1284struct qib_devdata *qib_init_iba7322_funcs(struct pci_dev *,
1285 const struct pci_device_id *);
1286struct qib_devdata *qib_init_iba7220_funcs(struct pci_dev *,
1287 const struct pci_device_id *);
1288struct qib_devdata *qib_init_iba6120_funcs(struct pci_dev *,
1289 const struct pci_device_id *);
1290void qib_free_devdata(struct qib_devdata *);
1291struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra);
1292
1293#define QIB_TWSI_NO_DEV 0xFF
1294/* Below qib_twsi_ functions must be called with eep_lock held */
1295int qib_twsi_reset(struct qib_devdata *dd);
1296int qib_twsi_blk_rd(struct qib_devdata *dd, int dev, int addr, void *buffer,
1297 int len);
1298int qib_twsi_blk_wr(struct qib_devdata *dd, int dev, int addr,
1299 const void *buffer, int len);
1300void qib_get_eeprom_info(struct qib_devdata *);
1301int qib_update_eeprom_log(struct qib_devdata *dd);
1302void qib_inc_eeprom_err(struct qib_devdata *dd, u32 eidx, u32 incr);
1303void qib_dump_lookup_output_queue(struct qib_devdata *);
1304void qib_force_pio_avail_update(struct qib_devdata *);
1305void qib_clear_symerror_on_linkup(unsigned long opaque);
1306
1307/*
1308 * Set LED override, only the two LSBs have "public" meaning, but
1309 * any non-zero value substitutes them for the Link and LinkTrain
1310 * LED states.
1311 */
1312#define QIB_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
1313#define QIB_LED_LOG 2 /* Logical (link) YELLOW LED */
1314void qib_set_led_override(struct qib_pportdata *ppd, unsigned int val);
1315
1316/* send dma routines */
1317int qib_setup_sdma(struct qib_pportdata *);
1318void qib_teardown_sdma(struct qib_pportdata *);
1319void __qib_sdma_intr(struct qib_pportdata *);
1320void qib_sdma_intr(struct qib_pportdata *);
1321int qib_sdma_verbs_send(struct qib_pportdata *, struct qib_sge_state *,
1322 u32, struct qib_verbs_txreq *);
1323/* ppd->sdma_lock should be locked before calling this. */
1324int qib_sdma_make_progress(struct qib_pportdata *dd);
1325
Mike Marciniszyn551ace12012-07-19 13:03:56 +00001326static inline int qib_sdma_empty(const struct qib_pportdata *ppd)
1327{
1328 return ppd->sdma_descq_added == ppd->sdma_descq_removed;
1329}
1330
Ralph Campbellf9315512010-05-23 21:44:54 -07001331/* must be called under qib_sdma_lock */
1332static inline u16 qib_sdma_descq_freecnt(const struct qib_pportdata *ppd)
1333{
1334 return ppd->sdma_descq_cnt -
1335 (ppd->sdma_descq_added - ppd->sdma_descq_removed) - 1;
1336}
1337
1338static inline int __qib_sdma_running(struct qib_pportdata *ppd)
1339{
1340 return ppd->sdma_state.current_state == qib_sdma_state_s99_running;
1341}
1342int qib_sdma_running(struct qib_pportdata *);
1343
1344void __qib_sdma_process_event(struct qib_pportdata *, enum qib_sdma_events);
1345void qib_sdma_process_event(struct qib_pportdata *, enum qib_sdma_events);
1346
1347/*
1348 * number of words used for protocol header if not set by qib_userinit();
1349 */
1350#define QIB_DFLT_RCVHDRSIZE 9
1351
1352/*
1353 * We need to be able to handle an IB header of at least 24 dwords.
1354 * We need the rcvhdrq large enough to handle largest IB header, but
1355 * still have room for a 2KB MTU standard IB packet.
1356 * Additionally, some processor/memory controller combinations
1357 * benefit quite strongly from having the DMA'ed data be cacheline
1358 * aligned and a cacheline multiple, so we set the size to 32 dwords
1359 * (2 64-byte primary cachelines for pretty much all processors of
1360 * interest). The alignment hurts nothing, other than using somewhat
1361 * more memory.
1362 */
1363#define QIB_RCVHDR_ENTSIZE 32
1364
1365int qib_get_user_pages(unsigned long, size_t, struct page **);
1366void qib_release_user_pages(struct page **, size_t);
1367int qib_eeprom_read(struct qib_devdata *, u8, void *, int);
1368int qib_eeprom_write(struct qib_devdata *, u8, const void *, int);
1369u32 __iomem *qib_getsendbuf_range(struct qib_devdata *, u32 *, u32, u32);
1370void qib_sendbuf_done(struct qib_devdata *, unsigned);
1371
1372static inline void qib_clear_rcvhdrtail(const struct qib_ctxtdata *rcd)
1373{
1374 *((u64 *) rcd->rcvhdrtail_kvaddr) = 0ULL;
1375}
1376
1377static inline u32 qib_get_rcvhdrtail(const struct qib_ctxtdata *rcd)
1378{
1379 /*
1380 * volatile because it's a DMA target from the chip, routine is
1381 * inlined, and don't want register caching or reordering.
1382 */
1383 return (u32) le64_to_cpu(
1384 *((volatile __le64 *)rcd->rcvhdrtail_kvaddr)); /* DMA'ed */
1385}
1386
1387static inline u32 qib_get_hdrqtail(const struct qib_ctxtdata *rcd)
1388{
1389 const struct qib_devdata *dd = rcd->dd;
1390 u32 hdrqtail;
1391
1392 if (dd->flags & QIB_NODMA_RTAIL) {
1393 __le32 *rhf_addr;
1394 u32 seq;
1395
1396 rhf_addr = (__le32 *) rcd->rcvhdrq +
1397 rcd->head + dd->rhf_offset;
1398 seq = qib_hdrget_seq(rhf_addr);
1399 hdrqtail = rcd->head;
1400 if (seq == rcd->seq_cnt)
1401 hdrqtail++;
1402 } else
1403 hdrqtail = qib_get_rcvhdrtail(rcd);
1404
1405 return hdrqtail;
1406}
1407
1408/*
1409 * sysfs interface.
1410 */
1411
1412extern const char ib_qib_version[];
1413
1414int qib_device_create(struct qib_devdata *);
1415void qib_device_remove(struct qib_devdata *);
1416
1417int qib_create_port_files(struct ib_device *ibdev, u8 port_num,
1418 struct kobject *kobj);
1419int qib_verbs_register_sysfs(struct qib_devdata *);
1420void qib_verbs_unregister_sysfs(struct qib_devdata *);
1421/* Hook for sysfs read of QSFP */
1422extern int qib_qsfp_dump(struct qib_pportdata *ppd, char *buf, int len);
1423
1424int __init qib_init_qibfs(void);
1425int __exit qib_exit_qibfs(void);
1426
1427int qibfs_add(struct qib_devdata *);
1428int qibfs_remove(struct qib_devdata *);
1429
1430int qib_pcie_init(struct pci_dev *, const struct pci_device_id *);
1431int qib_pcie_ddinit(struct qib_devdata *, struct pci_dev *,
1432 const struct pci_device_id *);
1433void qib_pcie_ddcleanup(struct qib_devdata *);
Mike Marciniszyna778f3f2012-02-25 17:45:49 -08001434int qib_pcie_params(struct qib_devdata *, u32, u32 *, struct qib_msix_entry *);
Ralph Campbellf9315512010-05-23 21:44:54 -07001435int qib_reinit_intr(struct qib_devdata *);
1436void qib_enable_intx(struct pci_dev *);
1437void qib_nomsi(struct qib_devdata *);
1438void qib_nomsix(struct qib_devdata *);
1439void qib_pcie_getcmd(struct qib_devdata *, u16 *, u8 *, u8 *);
1440void qib_pcie_reenable(struct qib_devdata *, u16, u8, u8);
1441
1442/*
1443 * dma_addr wrappers - all 0's invalid for hw
1444 */
1445dma_addr_t qib_map_page(struct pci_dev *, struct page *, unsigned long,
1446 size_t, int);
1447const char *qib_get_unit_name(int unit);
1448
1449/*
1450 * Flush write combining store buffers (if present) and perform a write
1451 * barrier.
1452 */
1453#if defined(CONFIG_X86_64)
1454#define qib_flush_wc() asm volatile("sfence" : : : "memory")
1455#else
1456#define qib_flush_wc() wmb() /* no reorder around wc flush */
1457#endif
1458
1459/* global module parameter variables */
1460extern unsigned qib_ibmtu;
1461extern ushort qib_cfgctxts;
1462extern ushort qib_num_cfg_vls;
1463extern ushort qib_mini_init; /* If set, do few (ideally 0) writes to chip */
1464extern unsigned qib_n_krcv_queues;
1465extern unsigned qib_sdma_fetch_arb;
1466extern unsigned qib_compat_ddr_negotiate;
1467extern int qib_special_trigger;
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001468extern unsigned qib_numa_aware;
Ralph Campbellf9315512010-05-23 21:44:54 -07001469
1470extern struct mutex qib_mutex;
1471
1472/* Number of seconds before our card status check... */
1473#define STATUS_TIMEOUT 60
1474
1475#define QIB_DRV_NAME "ib_qib"
1476#define QIB_USER_MINOR_BASE 0
1477#define QIB_TRACE_MINOR 127
1478#define QIB_DIAGPKT_MINOR 128
1479#define QIB_DIAG_MINOR_BASE 129
1480#define QIB_NMINORS 255
1481
1482#define PCI_VENDOR_ID_PATHSCALE 0x1fc1
1483#define PCI_VENDOR_ID_QLOGIC 0x1077
1484#define PCI_DEVICE_ID_QLOGIC_IB_6120 0x10
1485#define PCI_DEVICE_ID_QLOGIC_IB_7220 0x7220
1486#define PCI_DEVICE_ID_QLOGIC_IB_7322 0x7322
1487
1488/*
1489 * qib_early_err is used (only!) to print early errors before devdata is
1490 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1491 * cleanup when devdata may have been freed, etc. qib_dev_porterr is
1492 * the same as qib_dev_err, but is used when the message really needs
1493 * the IB port# to be definitive as to what's happening..
1494 * All of these go to the trace log, and the trace log entry is done
1495 * first to avoid possible serial port delays from printk.
1496 */
1497#define qib_early_err(dev, fmt, ...) \
1498 do { \
Jason Gunthorpe82fdb0a2010-10-22 20:41:24 +00001499 dev_err(dev, fmt, ##__VA_ARGS__); \
Ralph Campbellf9315512010-05-23 21:44:54 -07001500 } while (0)
1501
1502#define qib_dev_err(dd, fmt, ...) \
1503 do { \
1504 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1505 qib_get_unit_name((dd)->unit), ##__VA_ARGS__); \
1506 } while (0)
1507
1508#define qib_dev_porterr(dd, port, fmt, ...) \
1509 do { \
1510 dev_err(&(dd)->pcidev->dev, "%s: IB%u:%u " fmt, \
1511 qib_get_unit_name((dd)->unit), (dd)->unit, (port), \
1512 ##__VA_ARGS__); \
1513 } while (0)
1514
1515#define qib_devinfo(pcidev, fmt, ...) \
1516 do { \
1517 dev_info(&(pcidev)->dev, fmt, ##__VA_ARGS__); \
1518 } while (0)
1519
1520/*
1521 * this is used for formatting hw error messages...
1522 */
1523struct qib_hwerror_msgs {
1524 u64 mask;
1525 const char *msg;
Mike Marciniszyne67306a2011-07-21 13:21:16 +00001526 size_t sz;
Ralph Campbellf9315512010-05-23 21:44:54 -07001527};
1528
1529#define QLOGIC_IB_HWE_MSG(a, b) { .mask = a, .msg = b }
1530
1531/* in qib_intr.c... */
1532void qib_format_hwerrors(u64 hwerrs,
1533 const struct qib_hwerror_msgs *hwerrmsgs,
1534 size_t nhwerrmsgs, char *msg, size_t lmsg);
1535#endif /* _QIB_KERNEL_H */