blob: 8bb5610c2d25aa7b402381f05df55c43af5df011 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/**
2 * \file amdgpu_drv.c
3 * AMD Amdgpu driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
32#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include <drm/drm_gem.h>
35#include "amdgpu_drv.h"
36
37#include <drm/drm_pciids.h>
38#include <linux/console.h>
39#include <linux/module.h>
40#include <linux/pm_runtime.h>
41#include <linux/vga_switcheroo.h>
42#include "drm_crtc_helper.h"
43
44#include "amdgpu.h"
45#include "amdgpu_irq.h"
46
Oded Gabbay130e0372015-06-12 21:35:14 +030047#include "amdgpu_amdkfd.h"
48
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049/*
50 * KMS wrapper.
51 * - 3.0.0 - initial driver
52 */
53#define KMS_DRIVER_MAJOR 3
54#define KMS_DRIVER_MINOR 0
55#define KMS_DRIVER_PATCHLEVEL 0
56
57int amdgpu_vram_limit = 0;
58int amdgpu_gart_size = -1; /* auto */
59int amdgpu_benchmarking = 0;
60int amdgpu_testing = 0;
61int amdgpu_audio = -1;
62int amdgpu_disp_priority = 0;
63int amdgpu_hw_i2c = 0;
64int amdgpu_pcie_gen2 = -1;
65int amdgpu_msi = -1;
66int amdgpu_lockup_timeout = 10000;
67int amdgpu_dpm = -1;
68int amdgpu_smc_load_fw = 1;
69int amdgpu_aspm = -1;
70int amdgpu_runtime_pm = -1;
71int amdgpu_hard_reset = 0;
72unsigned amdgpu_ip_block_mask = 0xffffffff;
73int amdgpu_bapm = -1;
74int amdgpu_deep_color = 0;
75int amdgpu_vm_size = 8;
76int amdgpu_vm_block_size = -1;
77int amdgpu_exp_hw_support = 0;
Alex Deucherb80d8472015-08-16 22:55:02 -040078int amdgpu_enable_scheduler = 0;
Jammy Zhou1333f722015-07-30 16:36:58 +080079int amdgpu_sched_jobs = 16;
Jammy Zhou4afcb302015-07-30 16:44:05 +080080int amdgpu_sched_hw_submission = 2;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040081
82MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
83module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
84
85MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
86module_param_named(gartsize, amdgpu_gart_size, int, 0600);
87
88MODULE_PARM_DESC(benchmark, "Run benchmark");
89module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
90
91MODULE_PARM_DESC(test, "Run tests");
92module_param_named(test, amdgpu_testing, int, 0444);
93
94MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
95module_param_named(audio, amdgpu_audio, int, 0444);
96
97MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
98module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
99
100MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
101module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
102
103MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
104module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
105
106MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
107module_param_named(msi, amdgpu_msi, int, 0444);
108
109MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)");
110module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
111
112MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
113module_param_named(dpm, amdgpu_dpm, int, 0444);
114
115MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
116module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
117
118MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
119module_param_named(aspm, amdgpu_aspm, int, 0444);
120
121MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
122module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
123
124MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
125module_param_named(hard_reset, amdgpu_hard_reset, int, 0444);
126
127MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
128module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
129
130MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
131module_param_named(bapm, amdgpu_bapm, int, 0444);
132
133MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
134module_param_named(deep_color, amdgpu_deep_color, int, 0444);
135
Alex Deucher8dacc122015-05-11 16:20:58 -0400136MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 8GB)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137module_param_named(vm_size, amdgpu_vm_size, int, 0444);
138
139MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
140module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
141
142MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
143module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
144
Jammy Zhou02b9f0b2015-05-27 18:23:34 +0800145MODULE_PARM_DESC(enable_scheduler, "enable SW GPU scheduler (1 = enable, 0 = disable ((default))");
146module_param_named(enable_scheduler, amdgpu_enable_scheduler, int, 0444);
147
Jammy Zhou1333f722015-07-30 16:36:58 +0800148MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 16)");
149module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
150
Jammy Zhou4afcb302015-07-30 16:44:05 +0800151MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
152module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
153
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154static struct pci_device_id pciidlist[] = {
Alex Deucher89330c32015-04-20 17:36:52 -0400155#ifdef CONFIG_DRM_AMDGPU_CIK
156 /* Kaveri */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800157 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
158 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
159 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
160 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
161 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
162 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
163 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
164 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
165 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
166 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
167 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
168 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
169 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
170 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
171 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
172 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
173 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
174 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
175 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
176 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
177 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
178 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400179 /* Bonaire */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800180 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
181 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
182 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
183 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
Alex Deucher89330c32015-04-20 17:36:52 -0400184 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
185 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
186 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
187 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
188 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
189 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucherfb4f1732015-05-12 13:06:45 -0400190 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucher89330c32015-04-20 17:36:52 -0400191 /* Hawaii */
192 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
193 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
194 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
195 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
196 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
197 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
198 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
199 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
200 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
201 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
202 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
203 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
204 /* Kabini */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800205 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
206 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
207 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
208 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
209 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
210 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
211 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
212 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
213 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
214 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
215 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
216 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
217 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
218 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
219 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
220 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400221 /* mullins */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800222 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
223 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
224 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
225 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
226 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
227 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
228 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
229 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
230 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
231 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
232 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
233 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
234 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
235 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
236 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
237 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400238#endif
Alex Deucher1256a8b2015-04-20 17:37:54 -0400239 /* topaz */
240 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
241 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
242 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
243 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
244 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
245 /* tonga */
246 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
247 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
248 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400249 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400250 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
251 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400252 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400253 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
254 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
David Zhang2da78e22015-07-11 23:13:40 +0800255 /* fiji */
256 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400257 /* carrizo */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800258 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
259 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
260 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
261 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
262 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400263
264 {0, 0, 0}
265};
266
267MODULE_DEVICE_TABLE(pci, pciidlist);
268
269static struct drm_driver kms_driver;
270
271static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
272{
273 struct apertures_struct *ap;
274 bool primary = false;
275
276 ap = alloc_apertures(1);
277 if (!ap)
278 return -ENOMEM;
279
280 ap->ranges[0].base = pci_resource_start(pdev, 0);
281 ap->ranges[0].size = pci_resource_len(pdev, 0);
282
283#ifdef CONFIG_X86
284 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
285#endif
286 remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
287 kfree(ap);
288
289 return 0;
290}
291
292static int amdgpu_pci_probe(struct pci_dev *pdev,
293 const struct pci_device_id *ent)
294{
295 unsigned long flags = ent->driver_data;
296 int ret;
297
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800298 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400299 DRM_INFO("This hardware requires experimental hardware support.\n"
300 "See modparam exp_hw_support\n");
301 return -ENODEV;
302 }
303
304 /* Get rid of things like offb */
305 ret = amdgpu_kick_out_firmware_fb(pdev);
306 if (ret)
307 return ret;
308
309 return drm_get_pci_dev(pdev, ent, &kms_driver);
310}
311
312static void
313amdgpu_pci_remove(struct pci_dev *pdev)
314{
315 struct drm_device *dev = pci_get_drvdata(pdev);
316
317 drm_put_dev(dev);
318}
319
320static int amdgpu_pmops_suspend(struct device *dev)
321{
322 struct pci_dev *pdev = to_pci_dev(dev);
323 struct drm_device *drm_dev = pci_get_drvdata(pdev);
324 return amdgpu_suspend_kms(drm_dev, true, true);
325}
326
327static int amdgpu_pmops_resume(struct device *dev)
328{
329 struct pci_dev *pdev = to_pci_dev(dev);
330 struct drm_device *drm_dev = pci_get_drvdata(pdev);
331 return amdgpu_resume_kms(drm_dev, true, true);
332}
333
334static int amdgpu_pmops_freeze(struct device *dev)
335{
336 struct pci_dev *pdev = to_pci_dev(dev);
337 struct drm_device *drm_dev = pci_get_drvdata(pdev);
338 return amdgpu_suspend_kms(drm_dev, false, true);
339}
340
341static int amdgpu_pmops_thaw(struct device *dev)
342{
343 struct pci_dev *pdev = to_pci_dev(dev);
344 struct drm_device *drm_dev = pci_get_drvdata(pdev);
345 return amdgpu_resume_kms(drm_dev, false, true);
346}
347
348static int amdgpu_pmops_runtime_suspend(struct device *dev)
349{
350 struct pci_dev *pdev = to_pci_dev(dev);
351 struct drm_device *drm_dev = pci_get_drvdata(pdev);
352 int ret;
353
354 if (!amdgpu_device_is_px(drm_dev)) {
355 pm_runtime_forbid(dev);
356 return -EBUSY;
357 }
358
359 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
360 drm_kms_helper_poll_disable(drm_dev);
361 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
362
363 ret = amdgpu_suspend_kms(drm_dev, false, false);
364 pci_save_state(pdev);
365 pci_disable_device(pdev);
366 pci_ignore_hotplug(pdev);
367 pci_set_power_state(pdev, PCI_D3cold);
368 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
369
370 return 0;
371}
372
373static int amdgpu_pmops_runtime_resume(struct device *dev)
374{
375 struct pci_dev *pdev = to_pci_dev(dev);
376 struct drm_device *drm_dev = pci_get_drvdata(pdev);
377 int ret;
378
379 if (!amdgpu_device_is_px(drm_dev))
380 return -EINVAL;
381
382 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
383
384 pci_set_power_state(pdev, PCI_D0);
385 pci_restore_state(pdev);
386 ret = pci_enable_device(pdev);
387 if (ret)
388 return ret;
389 pci_set_master(pdev);
390
391 ret = amdgpu_resume_kms(drm_dev, false, false);
392 drm_kms_helper_poll_enable(drm_dev);
393 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
394 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
395 return 0;
396}
397
398static int amdgpu_pmops_runtime_idle(struct device *dev)
399{
400 struct pci_dev *pdev = to_pci_dev(dev);
401 struct drm_device *drm_dev = pci_get_drvdata(pdev);
402 struct drm_crtc *crtc;
403
404 if (!amdgpu_device_is_px(drm_dev)) {
405 pm_runtime_forbid(dev);
406 return -EBUSY;
407 }
408
409 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
410 if (crtc->enabled) {
411 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
412 return -EBUSY;
413 }
414 }
415
416 pm_runtime_mark_last_busy(dev);
417 pm_runtime_autosuspend(dev);
418 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
419 return 1;
420}
421
422long amdgpu_drm_ioctl(struct file *filp,
423 unsigned int cmd, unsigned long arg)
424{
425 struct drm_file *file_priv = filp->private_data;
426 struct drm_device *dev;
427 long ret;
428 dev = file_priv->minor->dev;
429 ret = pm_runtime_get_sync(dev->dev);
430 if (ret < 0)
431 return ret;
432
433 ret = drm_ioctl(filp, cmd, arg);
434
435 pm_runtime_mark_last_busy(dev->dev);
436 pm_runtime_put_autosuspend(dev->dev);
437 return ret;
438}
439
440static const struct dev_pm_ops amdgpu_pm_ops = {
441 .suspend = amdgpu_pmops_suspend,
442 .resume = amdgpu_pmops_resume,
443 .freeze = amdgpu_pmops_freeze,
444 .thaw = amdgpu_pmops_thaw,
445 .poweroff = amdgpu_pmops_freeze,
446 .restore = amdgpu_pmops_resume,
447 .runtime_suspend = amdgpu_pmops_runtime_suspend,
448 .runtime_resume = amdgpu_pmops_runtime_resume,
449 .runtime_idle = amdgpu_pmops_runtime_idle,
450};
451
452static const struct file_operations amdgpu_driver_kms_fops = {
453 .owner = THIS_MODULE,
454 .open = drm_open,
455 .release = drm_release,
456 .unlocked_ioctl = amdgpu_drm_ioctl,
457 .mmap = amdgpu_mmap,
458 .poll = drm_poll,
459 .read = drm_read,
460#ifdef CONFIG_COMPAT
461 .compat_ioctl = amdgpu_kms_compat_ioctl,
462#endif
463};
464
465static struct drm_driver kms_driver = {
466 .driver_features =
467 DRIVER_USE_AGP |
468 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
469 DRIVER_PRIME | DRIVER_RENDER,
470 .dev_priv_size = 0,
471 .load = amdgpu_driver_load_kms,
472 .open = amdgpu_driver_open_kms,
473 .preclose = amdgpu_driver_preclose_kms,
474 .postclose = amdgpu_driver_postclose_kms,
475 .lastclose = amdgpu_driver_lastclose_kms,
476 .set_busid = drm_pci_set_busid,
477 .unload = amdgpu_driver_unload_kms,
478 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
479 .enable_vblank = amdgpu_enable_vblank_kms,
480 .disable_vblank = amdgpu_disable_vblank_kms,
481 .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
482 .get_scanout_position = amdgpu_get_crtc_scanoutpos,
483#if defined(CONFIG_DEBUG_FS)
484 .debugfs_init = amdgpu_debugfs_init,
485 .debugfs_cleanup = amdgpu_debugfs_cleanup,
486#endif
487 .irq_preinstall = amdgpu_irq_preinstall,
488 .irq_postinstall = amdgpu_irq_postinstall,
489 .irq_uninstall = amdgpu_irq_uninstall,
490 .irq_handler = amdgpu_irq_handler,
491 .ioctls = amdgpu_ioctls_kms,
492 .gem_free_object = amdgpu_gem_object_free,
493 .gem_open_object = amdgpu_gem_object_open,
494 .gem_close_object = amdgpu_gem_object_close,
495 .dumb_create = amdgpu_mode_dumb_create,
496 .dumb_map_offset = amdgpu_mode_dumb_mmap,
497 .dumb_destroy = drm_gem_dumb_destroy,
498 .fops = &amdgpu_driver_kms_fops,
499
500 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
501 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
502 .gem_prime_export = amdgpu_gem_prime_export,
503 .gem_prime_import = drm_gem_prime_import,
504 .gem_prime_pin = amdgpu_gem_prime_pin,
505 .gem_prime_unpin = amdgpu_gem_prime_unpin,
506 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
507 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
508 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
509 .gem_prime_vmap = amdgpu_gem_prime_vmap,
510 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
511
512 .name = DRIVER_NAME,
513 .desc = DRIVER_DESC,
514 .date = DRIVER_DATE,
515 .major = KMS_DRIVER_MAJOR,
516 .minor = KMS_DRIVER_MINOR,
517 .patchlevel = KMS_DRIVER_PATCHLEVEL,
518};
519
520static struct drm_driver *driver;
521static struct pci_driver *pdriver;
522
523static struct pci_driver amdgpu_kms_pci_driver = {
524 .name = DRIVER_NAME,
525 .id_table = pciidlist,
526 .probe = amdgpu_pci_probe,
527 .remove = amdgpu_pci_remove,
528 .driver.pm = &amdgpu_pm_ops,
529};
530
531static int __init amdgpu_init(void)
532{
533#ifdef CONFIG_VGA_CONSOLE
534 if (vgacon_text_force()) {
535 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
536 return -EINVAL;
537 }
538#endif
539 DRM_INFO("amdgpu kernel modesetting enabled.\n");
540 driver = &kms_driver;
541 pdriver = &amdgpu_kms_pci_driver;
542 driver->driver_features |= DRIVER_MODESET;
543 driver->num_ioctls = amdgpu_max_kms_ioctl;
544 amdgpu_register_atpx_handler();
545
Oded Gabbay130e0372015-06-12 21:35:14 +0300546 amdgpu_amdkfd_init();
547
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400548 /* let modprobe override vga console setting */
549 return drm_pci_init(driver, pdriver);
550}
551
552static void __exit amdgpu_exit(void)
553{
Oded Gabbay130e0372015-06-12 21:35:14 +0300554 amdgpu_amdkfd_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555 drm_pci_exit(driver, pdriver);
556 amdgpu_unregister_atpx_handler();
557}
558
559module_init(amdgpu_init);
560module_exit(amdgpu_exit);
561
562MODULE_AUTHOR(DRIVER_AUTHOR);
563MODULE_DESCRIPTION(DRIVER_DESC);
564MODULE_LICENSE("GPL and additional rights");