blob: 8633524b19616a43642c31dc4bcdb1728fed1f03 [file] [log] [blame]
Srinivas Kandagatla585e8812016-10-20 15:20:45 +01001#include <linux/module.h>
2#include <linux/err.h>
3#include <linux/kernel.h>
4#include <linux/delay.h>
5#include <linux/regulator/consumer.h>
6#include <linux/types.h>
7#include <linux/clk.h>
8#include <linux/of.h>
9#include <linux/platform_device.h>
10#include <linux/regmap.h>
11#include <sound/soc.h>
12#include <sound/pcm.h>
13#include <sound/pcm_params.h>
14#include <sound/tlv.h>
15
16#define CDC_D_REVISION1 (0xf000)
17#define CDC_D_PERPH_SUBTYPE (0xf005)
18#define CDC_D_CDC_RST_CTL (0xf046)
19#define RST_CTL_DIG_SW_RST_N_MASK BIT(7)
20#define RST_CTL_DIG_SW_RST_N_RESET 0
21#define RST_CTL_DIG_SW_RST_N_REMOVE_RESET BIT(7)
22
23#define CDC_D_CDC_TOP_CLK_CTL (0xf048)
24#define TOP_CLK_CTL_A_MCLK_MCLK2_EN_MASK (BIT(2) | BIT(3))
25#define TOP_CLK_CTL_A_MCLK_EN_ENABLE BIT(2)
26#define TOP_CLK_CTL_A_MCLK2_EN_ENABLE BIT(3)
27
28#define CDC_D_CDC_ANA_CLK_CTL (0xf049)
29#define ANA_CLK_CTL_EAR_HPHR_CLK_EN_MASK BIT(0)
30#define ANA_CLK_CTL_EAR_HPHR_CLK_EN BIT(0)
31#define ANA_CLK_CTL_EAR_HPHL_CLK_EN BIT(1)
32#define ANA_CLK_CTL_SPKR_CLK_EN_MASK BIT(4)
33#define ANA_CLK_CTL_SPKR_CLK_EN BIT(4)
34#define ANA_CLK_CTL_TXA_CLK25_EN BIT(5)
35
36#define CDC_D_CDC_DIG_CLK_CTL (0xf04A)
37#define DIG_CLK_CTL_RXD1_CLK_EN BIT(0)
38#define DIG_CLK_CTL_RXD2_CLK_EN BIT(1)
Damien Riegeldeab4562017-07-25 13:51:24 -040039#define DIG_CLK_CTL_RXD3_CLK_EN BIT(2)
Srinivas Kandagatla585e8812016-10-20 15:20:45 +010040#define DIG_CLK_CTL_TXD_CLK_EN BIT(4)
41#define DIG_CLK_CTL_NCP_CLK_EN_MASK BIT(6)
42#define DIG_CLK_CTL_NCP_CLK_EN BIT(6)
43#define DIG_CLK_CTL_RXD_PDM_CLK_EN_MASK BIT(7)
44#define DIG_CLK_CTL_RXD_PDM_CLK_EN BIT(7)
45
46#define CDC_D_CDC_CONN_TX1_CTL (0xf050)
47#define CONN_TX1_SERIAL_TX1_MUX GENMASK(1, 0)
48#define CONN_TX1_SERIAL_TX1_ADC_1 0x0
49#define CONN_TX1_SERIAL_TX1_RX_PDM_LB 0x1
50#define CONN_TX1_SERIAL_TX1_ZERO 0x2
51
52#define CDC_D_CDC_CONN_TX2_CTL (0xf051)
53#define CONN_TX2_SERIAL_TX2_MUX GENMASK(1, 0)
54#define CONN_TX2_SERIAL_TX2_ADC_2 0x0
55#define CONN_TX2_SERIAL_TX2_RX_PDM_LB 0x1
56#define CONN_TX2_SERIAL_TX2_ZERO 0x2
57#define CDC_D_CDC_CONN_HPHR_DAC_CTL (0xf052)
58#define CDC_D_CDC_CONN_RX1_CTL (0xf053)
59#define CDC_D_CDC_CONN_RX2_CTL (0xf054)
60#define CDC_D_CDC_CONN_RX3_CTL (0xf055)
61#define CDC_D_CDC_CONN_RX_LB_CTL (0xf056)
62#define CDC_D_SEC_ACCESS (0xf0D0)
63#define CDC_D_PERPH_RESET_CTL3 (0xf0DA)
64#define CDC_D_PERPH_RESET_CTL4 (0xf0DB)
65#define CDC_A_REVISION1 (0xf100)
66#define CDC_A_REVISION2 (0xf101)
67#define CDC_A_REVISION3 (0xf102)
68#define CDC_A_REVISION4 (0xf103)
69#define CDC_A_PERPH_TYPE (0xf104)
70#define CDC_A_PERPH_SUBTYPE (0xf105)
71#define CDC_A_INT_RT_STS (0xf110)
72#define CDC_A_INT_SET_TYPE (0xf111)
73#define CDC_A_INT_POLARITY_HIGH (0xf112)
74#define CDC_A_INT_POLARITY_LOW (0xf113)
75#define CDC_A_INT_LATCHED_CLR (0xf114)
76#define CDC_A_INT_EN_SET (0xf115)
77#define CDC_A_INT_EN_CLR (0xf116)
78#define CDC_A_INT_LATCHED_STS (0xf118)
79#define CDC_A_INT_PENDING_STS (0xf119)
80#define CDC_A_INT_MID_SEL (0xf11A)
81#define CDC_A_INT_PRIORITY (0xf11B)
82#define CDC_A_MICB_1_EN (0xf140)
83#define MICB_1_EN_MICB_ENABLE BIT(7)
84#define MICB_1_EN_BYP_CAP_MASK BIT(6)
85#define MICB_1_EN_NO_EXT_BYP_CAP BIT(6)
86#define MICB_1_EN_EXT_BYP_CAP 0
87#define MICB_1_EN_PULL_DOWN_EN_MASK BIT(5)
88#define MICB_1_EN_PULL_DOWN_EN_ENABLE BIT(5)
89#define MICB_1_EN_OPA_STG2_TAIL_CURR_MASK GENMASK(3, 1)
90#define MICB_1_EN_OPA_STG2_TAIL_CURR_1_60UA (0x4)
91#define MICB_1_EN_PULL_UP_EN_MASK BIT(4)
92#define MICB_1_EN_TX3_GND_SEL_MASK BIT(0)
93#define MICB_1_EN_TX3_GND_SEL_TX_GND 0
94
95#define CDC_A_MICB_1_VAL (0xf141)
Srinivas Kandagatlae2699982017-08-17 10:02:09 +020096#define MICB_MIN_VAL 1600
97#define MICB_STEP_SIZE 50
98#define MICB_VOLTAGE_REGVAL(v) ((v - MICB_MIN_VAL)/MICB_STEP_SIZE)
Srinivas Kandagatla585e8812016-10-20 15:20:45 +010099#define MICB_1_VAL_MICB_OUT_VAL_MASK GENMASK(7, 3)
100#define MICB_1_VAL_MICB_OUT_VAL_V2P70V ((0x16) << 3)
Srinivas Kandagatlae2699982017-08-17 10:02:09 +0200101#define MICB_1_VAL_MICB_OUT_VAL_V1P80V ((0x4) << 3)
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100102#define CDC_A_MICB_1_CTL (0xf142)
103
104#define MICB_1_CTL_CFILT_REF_SEL_MASK BIT(1)
105#define MICB_1_CTL_CFILT_REF_SEL_HPF_REF BIT(1)
106#define MICB_1_CTL_EXT_PRECHARG_EN_MASK BIT(5)
107#define MICB_1_CTL_EXT_PRECHARG_EN_ENABLE BIT(5)
108#define MICB_1_CTL_INT_PRECHARG_BYP_MASK BIT(6)
109#define MICB_1_CTL_INT_PRECHARG_BYP_EXT_PRECHRG_SEL BIT(6)
110
111#define CDC_A_MICB_1_INT_RBIAS (0xf143)
112#define MICB_1_INT_TX1_INT_RBIAS_EN_MASK BIT(7)
113#define MICB_1_INT_TX1_INT_RBIAS_EN_ENABLE BIT(7)
114#define MICB_1_INT_TX1_INT_RBIAS_EN_DISABLE 0
115
116#define MICB_1_INT_TX1_INT_PULLUP_EN_MASK BIT(6)
117#define MICB_1_INT_TX1_INT_PULLUP_EN_TX1N_TO_MICBIAS BIT(6)
118#define MICB_1_INT_TX1_INT_PULLUP_EN_TX1N_TO_GND 0
119
120#define MICB_1_INT_TX2_INT_RBIAS_EN_MASK BIT(4)
121#define MICB_1_INT_TX2_INT_RBIAS_EN_ENABLE BIT(4)
122#define MICB_1_INT_TX2_INT_RBIAS_EN_DISABLE 0
123#define MICB_1_INT_TX2_INT_PULLUP_EN_MASK BIT(3)
124#define MICB_1_INT_TX2_INT_PULLUP_EN_TX1N_TO_MICBIAS BIT(3)
125#define MICB_1_INT_TX2_INT_PULLUP_EN_TX1N_TO_GND 0
126
127#define MICB_1_INT_TX3_INT_RBIAS_EN_MASK BIT(1)
128#define MICB_1_INT_TX3_INT_RBIAS_EN_ENABLE BIT(1)
129#define MICB_1_INT_TX3_INT_RBIAS_EN_DISABLE 0
130#define MICB_1_INT_TX3_INT_PULLUP_EN_MASK BIT(0)
131#define MICB_1_INT_TX3_INT_PULLUP_EN_TX1N_TO_MICBIAS BIT(0)
132#define MICB_1_INT_TX3_INT_PULLUP_EN_TX1N_TO_GND 0
133
134#define CDC_A_MICB_2_EN (0xf144)
135#define CDC_A_TX_1_2_ATEST_CTL_2 (0xf145)
136#define CDC_A_MASTER_BIAS_CTL (0xf146)
137#define CDC_A_TX_1_EN (0xf160)
138#define CDC_A_TX_2_EN (0xf161)
139#define CDC_A_TX_1_2_TEST_CTL_1 (0xf162)
140#define CDC_A_TX_1_2_TEST_CTL_2 (0xf163)
141#define CDC_A_TX_1_2_ATEST_CTL (0xf164)
142#define CDC_A_TX_1_2_OPAMP_BIAS (0xf165)
143#define CDC_A_TX_3_EN (0xf167)
144#define CDC_A_NCP_EN (0xf180)
145#define CDC_A_NCP_CLK (0xf181)
146#define CDC_A_NCP_FBCTRL (0xf183)
147#define CDC_A_NCP_FBCTRL_FB_CLK_INV_MASK BIT(5)
148#define CDC_A_NCP_FBCTRL_FB_CLK_INV BIT(5)
149#define CDC_A_NCP_BIAS (0xf184)
150#define CDC_A_NCP_VCTRL (0xf185)
151#define CDC_A_NCP_TEST (0xf186)
152#define CDC_A_NCP_CLIM_ADDR (0xf187)
153#define CDC_A_RX_CLOCK_DIVIDER (0xf190)
154#define CDC_A_RX_COM_OCP_CTL (0xf191)
155#define CDC_A_RX_COM_OCP_COUNT (0xf192)
156#define CDC_A_RX_COM_BIAS_DAC (0xf193)
157#define RX_COM_BIAS_DAC_RX_BIAS_EN_MASK BIT(7)
158#define RX_COM_BIAS_DAC_RX_BIAS_EN_ENABLE BIT(7)
159#define RX_COM_BIAS_DAC_DAC_REF_EN_MASK BIT(0)
160#define RX_COM_BIAS_DAC_DAC_REF_EN_ENABLE BIT(0)
161
162#define CDC_A_RX_HPH_BIAS_PA (0xf194)
163#define CDC_A_RX_HPH_BIAS_LDO_OCP (0xf195)
164#define CDC_A_RX_HPH_BIAS_CNP (0xf196)
165#define CDC_A_RX_HPH_CNP_EN (0xf197)
166#define CDC_A_RX_HPH_L_PA_DAC_CTL (0xf19B)
167#define RX_HPA_L_PA_DAC_CTL_DATA_RESET_MASK BIT(1)
168#define RX_HPA_L_PA_DAC_CTL_DATA_RESET_RESET BIT(1)
169#define CDC_A_RX_HPH_R_PA_DAC_CTL (0xf19D)
170#define RX_HPH_R_PA_DAC_CTL_DATA_RESET BIT(1)
171#define RX_HPH_R_PA_DAC_CTL_DATA_RESET_MASK BIT(1)
172
173#define CDC_A_RX_EAR_CTL (0xf19E)
174#define RX_EAR_CTL_SPK_VBAT_LDO_EN_MASK BIT(0)
175#define RX_EAR_CTL_SPK_VBAT_LDO_EN_ENABLE BIT(0)
176
177#define CDC_A_SPKR_DAC_CTL (0xf1B0)
178#define SPKR_DAC_CTL_DAC_RESET_MASK BIT(4)
179#define SPKR_DAC_CTL_DAC_RESET_NORMAL 0
180
181#define CDC_A_SPKR_DRV_CTL (0xf1B2)
182#define SPKR_DRV_CTL_DEF_MASK 0xEF
183#define SPKR_DRV_CLASSD_PA_EN_MASK BIT(7)
184#define SPKR_DRV_CLASSD_PA_EN_ENABLE BIT(7)
185#define SPKR_DRV_CAL_EN BIT(6)
186#define SPKR_DRV_SETTLE_EN BIT(5)
187#define SPKR_DRV_FW_EN BIT(3)
188#define SPKR_DRV_BOOST_SET BIT(2)
189#define SPKR_DRV_CMFB_SET BIT(1)
190#define SPKR_DRV_GAIN_SET BIT(0)
191#define SPKR_DRV_CTL_DEF_VAL (SPKR_DRV_CLASSD_PA_EN_ENABLE | \
192 SPKR_DRV_CAL_EN | SPKR_DRV_SETTLE_EN | \
193 SPKR_DRV_FW_EN | SPKR_DRV_BOOST_SET | \
194 SPKR_DRV_CMFB_SET | SPKR_DRV_GAIN_SET)
195#define CDC_A_SPKR_OCP_CTL (0xf1B4)
196#define CDC_A_SPKR_PWRSTG_CTL (0xf1B5)
197#define SPKR_PWRSTG_CTL_DAC_EN_MASK BIT(0)
198#define SPKR_PWRSTG_CTL_DAC_EN BIT(0)
199#define SPKR_PWRSTG_CTL_MASK 0xE0
200#define SPKR_PWRSTG_CTL_BBM_MASK BIT(7)
201#define SPKR_PWRSTG_CTL_BBM_EN BIT(7)
202#define SPKR_PWRSTG_CTL_HBRDGE_EN_MASK BIT(6)
203#define SPKR_PWRSTG_CTL_HBRDGE_EN BIT(6)
204#define SPKR_PWRSTG_CTL_CLAMP_EN_MASK BIT(5)
205#define SPKR_PWRSTG_CTL_CLAMP_EN BIT(5)
206
207#define CDC_A_SPKR_DRV_DBG (0xf1B7)
208#define CDC_A_CURRENT_LIMIT (0xf1C0)
209#define CDC_A_BOOST_EN_CTL (0xf1C3)
210#define CDC_A_SLOPE_COMP_IP_ZERO (0xf1C4)
211#define CDC_A_SEC_ACCESS (0xf1D0)
212#define CDC_A_PERPH_RESET_CTL3 (0xf1DA)
213#define CDC_A_PERPH_RESET_CTL4 (0xf1DB)
214
215#define MSM8916_WCD_ANALOG_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
216 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
217#define MSM8916_WCD_ANALOG_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
218 SNDRV_PCM_FMTBIT_S24_LE)
219
220static const char * const supply_names[] = {
221 "vdd-cdc-io",
222 "vdd-cdc-tx-rx-cx",
223};
224
225struct pm8916_wcd_analog_priv {
226 u16 pmic_rev;
227 u16 codec_version;
228 struct clk *mclk;
229 struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
Takashi Sakamoto9f3b7772017-05-02 22:33:01 +0900230 unsigned int micbias1_cap_mode;
231 unsigned int micbias2_cap_mode;
Srinivas Kandagatlae2699982017-08-17 10:02:09 +0200232 unsigned int micbias_mv;
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100233};
234
235static const char *const adc2_mux_text[] = { "ZERO", "INP2", "INP3" };
236static const char *const rdac2_mux_text[] = { "ZERO", "RX2", "RX1" };
237static const char *const hph_text[] = { "ZERO", "Switch", };
238
239static const struct soc_enum hph_enum = SOC_ENUM_SINGLE_VIRT(
240 ARRAY_SIZE(hph_text), hph_text);
241
242static const struct snd_kcontrol_new hphl_mux = SOC_DAPM_ENUM("HPHL", hph_enum);
243static const struct snd_kcontrol_new hphr_mux = SOC_DAPM_ENUM("HPHR", hph_enum);
244
245/* ADC2 MUX */
246static const struct soc_enum adc2_enum = SOC_ENUM_SINGLE_VIRT(
247 ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
248
249/* RDAC2 MUX */
250static const struct soc_enum rdac2_mux_enum = SOC_ENUM_SINGLE(
251 CDC_D_CDC_CONN_HPHR_DAC_CTL, 0, 3, rdac2_mux_text);
252
253static const struct snd_kcontrol_new spkr_switch[] = {
254 SOC_DAPM_SINGLE("Switch", CDC_A_SPKR_DAC_CTL, 7, 1, 0)
255};
256
257static const struct snd_kcontrol_new rdac2_mux = SOC_DAPM_ENUM(
258 "RDAC2 MUX Mux", rdac2_mux_enum);
259static const struct snd_kcontrol_new tx_adc2_mux = SOC_DAPM_ENUM(
260 "ADC2 MUX Mux", adc2_enum);
261
262/* Analog Gain control 0 dB to +24 dB in 6 dB steps */
263static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 600, 0);
264
265static const struct snd_kcontrol_new pm8916_wcd_analog_snd_controls[] = {
266 SOC_SINGLE_TLV("ADC1 Volume", CDC_A_TX_1_EN, 3, 8, 0, analog_gain),
267 SOC_SINGLE_TLV("ADC2 Volume", CDC_A_TX_2_EN, 3, 8, 0, analog_gain),
268 SOC_SINGLE_TLV("ADC3 Volume", CDC_A_TX_3_EN, 3, 8, 0, analog_gain),
269};
270
271static void pm8916_wcd_analog_micbias_enable(struct snd_soc_codec *codec)
272{
Srinivas Kandagatlae2699982017-08-17 10:02:09 +0200273 struct pm8916_wcd_analog_priv *wcd = snd_soc_codec_get_drvdata(codec);
274
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100275 snd_soc_update_bits(codec, CDC_A_MICB_1_CTL,
276 MICB_1_CTL_EXT_PRECHARG_EN_MASK |
277 MICB_1_CTL_INT_PRECHARG_BYP_MASK,
278 MICB_1_CTL_INT_PRECHARG_BYP_EXT_PRECHRG_SEL
279 | MICB_1_CTL_EXT_PRECHARG_EN_ENABLE);
280
Srinivas Kandagatlae2699982017-08-17 10:02:09 +0200281 if (wcd->micbias_mv) {
282 snd_soc_write(codec, CDC_A_MICB_1_VAL,
283 MICB_VOLTAGE_REGVAL(wcd->micbias_mv));
284 /*
285 * Special headset needs MICBIAS as 2.7V so wait for
286 * 50 msec for the MICBIAS to reach 2.7 volts.
287 */
288 if (wcd->micbias_mv >= 2700)
289 msleep(50);
290 }
291
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100292 snd_soc_update_bits(codec, CDC_A_MICB_1_CTL,
293 MICB_1_CTL_EXT_PRECHARG_EN_MASK |
294 MICB_1_CTL_INT_PRECHARG_BYP_MASK, 0);
295
296}
297
298static int pm8916_wcd_analog_enable_micbias_ext(struct snd_soc_codec
299 *codec, int event,
Takashi Sakamoto9f3b7772017-05-02 22:33:01 +0900300 int reg, unsigned int cap_mode)
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100301{
302 switch (event) {
303 case SND_SOC_DAPM_POST_PMU:
304 pm8916_wcd_analog_micbias_enable(codec);
305 snd_soc_update_bits(codec, CDC_A_MICB_1_EN,
306 MICB_1_EN_BYP_CAP_MASK, cap_mode);
307 break;
308 }
309
310 return 0;
311}
312
313static int pm8916_wcd_analog_enable_micbias_int(struct snd_soc_codec
314 *codec, int event,
315 int reg, u32 cap_mode)
316{
317
318 switch (event) {
319 case SND_SOC_DAPM_PRE_PMU:
320 snd_soc_update_bits(codec, CDC_A_MICB_1_INT_RBIAS,
321 MICB_1_INT_TX2_INT_RBIAS_EN_MASK,
322 MICB_1_INT_TX2_INT_RBIAS_EN_ENABLE);
323 snd_soc_update_bits(codec, reg, MICB_1_EN_PULL_DOWN_EN_MASK, 0);
324 snd_soc_update_bits(codec, CDC_A_MICB_1_EN,
325 MICB_1_EN_OPA_STG2_TAIL_CURR_MASK,
326 MICB_1_EN_OPA_STG2_TAIL_CURR_1_60UA);
327
328 break;
329 case SND_SOC_DAPM_POST_PMU:
330 pm8916_wcd_analog_micbias_enable(codec);
331 snd_soc_update_bits(codec, CDC_A_MICB_1_EN,
332 MICB_1_EN_BYP_CAP_MASK, cap_mode);
333 break;
334 }
335
336 return 0;
337}
338
339static int pm8916_wcd_analog_enable_micbias_ext1(struct
340 snd_soc_dapm_widget
341 *w, struct snd_kcontrol
342 *kcontrol, int event)
343{
344 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
345 struct pm8916_wcd_analog_priv *wcd = snd_soc_codec_get_drvdata(codec);
346
347 return pm8916_wcd_analog_enable_micbias_ext(codec, event, w->reg,
348 wcd->micbias1_cap_mode);
349}
350
351static int pm8916_wcd_analog_enable_micbias_ext2(struct
352 snd_soc_dapm_widget
353 *w, struct snd_kcontrol
354 *kcontrol, int event)
355{
356 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
357 struct pm8916_wcd_analog_priv *wcd = snd_soc_codec_get_drvdata(codec);
358
359 return pm8916_wcd_analog_enable_micbias_ext(codec, event, w->reg,
360 wcd->micbias2_cap_mode);
361
362}
363
Axel Linb4f89a02016-11-05 15:28:55 +0800364static int pm8916_wcd_analog_enable_micbias_int1(struct
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100365 snd_soc_dapm_widget
366 *w, struct snd_kcontrol
367 *kcontrol, int event)
368{
369 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
370 struct pm8916_wcd_analog_priv *wcd = snd_soc_codec_get_drvdata(codec);
371
372 return pm8916_wcd_analog_enable_micbias_int(codec, event, w->reg,
Axel Linb4f89a02016-11-05 15:28:55 +0800373 wcd->micbias1_cap_mode);
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100374}
375
Axel Linb4f89a02016-11-05 15:28:55 +0800376static int pm8916_wcd_analog_enable_micbias_int2(struct
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100377 snd_soc_dapm_widget
378 *w, struct snd_kcontrol
379 *kcontrol, int event)
380{
381 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
382 struct pm8916_wcd_analog_priv *wcd = snd_soc_codec_get_drvdata(codec);
383
384 return pm8916_wcd_analog_enable_micbias_int(codec, event, w->reg,
385 wcd->micbias2_cap_mode);
386}
387
388static int pm8916_wcd_analog_enable_adc(struct snd_soc_dapm_widget *w,
389 struct snd_kcontrol *kcontrol,
390 int event)
391{
392 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
393 u16 adc_reg = CDC_A_TX_1_2_TEST_CTL_2;
394 u8 init_bit_shift;
395
396 if (w->reg == CDC_A_TX_1_EN)
397 init_bit_shift = 5;
398 else
399 init_bit_shift = 4;
400
401 switch (event) {
402 case SND_SOC_DAPM_PRE_PMU:
403 if (w->reg == CDC_A_TX_2_EN)
404 snd_soc_update_bits(codec, CDC_A_MICB_1_CTL,
405 MICB_1_CTL_CFILT_REF_SEL_MASK,
406 MICB_1_CTL_CFILT_REF_SEL_HPF_REF);
407 /*
408 * Add delay of 10 ms to give sufficient time for the voltage
409 * to shoot up and settle so that the txfe init does not
410 * happen when the input voltage is changing too much.
411 */
412 usleep_range(10000, 10010);
413 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
414 1 << init_bit_shift);
415 switch (w->reg) {
416 case CDC_A_TX_1_EN:
417 snd_soc_update_bits(codec, CDC_D_CDC_CONN_TX1_CTL,
418 CONN_TX1_SERIAL_TX1_MUX,
419 CONN_TX1_SERIAL_TX1_ADC_1);
420 break;
421 case CDC_A_TX_2_EN:
422 case CDC_A_TX_3_EN:
423 snd_soc_update_bits(codec, CDC_D_CDC_CONN_TX2_CTL,
424 CONN_TX2_SERIAL_TX2_MUX,
425 CONN_TX2_SERIAL_TX2_ADC_2);
426 break;
427 }
428 break;
429 case SND_SOC_DAPM_POST_PMU:
430 /*
431 * Add delay of 12 ms before deasserting the init
432 * to reduce the tx pop
433 */
434 usleep_range(12000, 12010);
435 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
436 break;
437 case SND_SOC_DAPM_POST_PMD:
438 switch (w->reg) {
439 case CDC_A_TX_1_EN:
440 snd_soc_update_bits(codec, CDC_D_CDC_CONN_TX1_CTL,
441 CONN_TX1_SERIAL_TX1_MUX,
442 CONN_TX1_SERIAL_TX1_ZERO);
443 break;
444 case CDC_A_TX_2_EN:
445 snd_soc_update_bits(codec, CDC_A_MICB_1_CTL,
446 MICB_1_CTL_CFILT_REF_SEL_MASK, 0);
447 case CDC_A_TX_3_EN:
448 snd_soc_update_bits(codec, CDC_D_CDC_CONN_TX2_CTL,
449 CONN_TX2_SERIAL_TX2_MUX,
450 CONN_TX2_SERIAL_TX2_ZERO);
451 break;
452 }
453
454
455 break;
456 }
457 return 0;
458}
459
460static int pm8916_wcd_analog_enable_spk_pa(struct snd_soc_dapm_widget *w,
461 struct snd_kcontrol *kcontrol,
462 int event)
463{
464 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
465
466 switch (event) {
467 case SND_SOC_DAPM_PRE_PMU:
468 snd_soc_update_bits(codec, CDC_A_SPKR_PWRSTG_CTL,
469 SPKR_PWRSTG_CTL_DAC_EN_MASK |
470 SPKR_PWRSTG_CTL_BBM_MASK |
471 SPKR_PWRSTG_CTL_HBRDGE_EN_MASK |
472 SPKR_PWRSTG_CTL_CLAMP_EN_MASK,
473 SPKR_PWRSTG_CTL_DAC_EN|
474 SPKR_PWRSTG_CTL_BBM_EN |
475 SPKR_PWRSTG_CTL_HBRDGE_EN |
476 SPKR_PWRSTG_CTL_CLAMP_EN);
477
478 snd_soc_update_bits(codec, CDC_A_RX_EAR_CTL,
479 RX_EAR_CTL_SPK_VBAT_LDO_EN_MASK,
480 RX_EAR_CTL_SPK_VBAT_LDO_EN_ENABLE);
481 break;
482 case SND_SOC_DAPM_POST_PMU:
483 snd_soc_update_bits(codec, CDC_A_SPKR_DRV_CTL,
484 SPKR_DRV_CTL_DEF_MASK,
485 SPKR_DRV_CTL_DEF_VAL);
486 snd_soc_update_bits(codec, w->reg,
487 SPKR_DRV_CLASSD_PA_EN_MASK,
488 SPKR_DRV_CLASSD_PA_EN_ENABLE);
489 break;
490 case SND_SOC_DAPM_POST_PMD:
491 snd_soc_update_bits(codec, CDC_A_SPKR_PWRSTG_CTL,
492 SPKR_PWRSTG_CTL_DAC_EN_MASK|
493 SPKR_PWRSTG_CTL_BBM_MASK |
494 SPKR_PWRSTG_CTL_HBRDGE_EN_MASK |
495 SPKR_PWRSTG_CTL_CLAMP_EN_MASK, 0);
496
497 snd_soc_update_bits(codec, CDC_A_SPKR_DAC_CTL,
498 SPKR_DAC_CTL_DAC_RESET_MASK,
499 SPKR_DAC_CTL_DAC_RESET_NORMAL);
500 snd_soc_update_bits(codec, CDC_A_RX_EAR_CTL,
501 RX_EAR_CTL_SPK_VBAT_LDO_EN_MASK, 0);
502 break;
503 }
504 return 0;
505}
506
507static const struct reg_default wcd_reg_defaults_2_0[] = {
508 {CDC_A_RX_COM_OCP_CTL, 0xD1},
509 {CDC_A_RX_COM_OCP_COUNT, 0xFF},
510 {CDC_D_SEC_ACCESS, 0xA5},
511 {CDC_D_PERPH_RESET_CTL3, 0x0F},
512 {CDC_A_TX_1_2_OPAMP_BIAS, 0x4F},
513 {CDC_A_NCP_FBCTRL, 0x28},
514 {CDC_A_SPKR_DRV_CTL, 0x69},
515 {CDC_A_SPKR_DRV_DBG, 0x01},
516 {CDC_A_BOOST_EN_CTL, 0x5F},
517 {CDC_A_SLOPE_COMP_IP_ZERO, 0x88},
518 {CDC_A_SEC_ACCESS, 0xA5},
519 {CDC_A_PERPH_RESET_CTL3, 0x0F},
520 {CDC_A_CURRENT_LIMIT, 0x82},
521 {CDC_A_SPKR_DAC_CTL, 0x03},
522 {CDC_A_SPKR_OCP_CTL, 0xE1},
523 {CDC_A_MASTER_BIAS_CTL, 0x30},
524};
525
526static int pm8916_wcd_analog_probe(struct snd_soc_codec *codec)
527{
528 struct pm8916_wcd_analog_priv *priv = dev_get_drvdata(codec->dev);
529 int err, reg;
530
531 err = regulator_bulk_enable(ARRAY_SIZE(priv->supplies), priv->supplies);
532 if (err != 0) {
533 dev_err(codec->dev, "failed to enable regulators (%d)\n", err);
534 return err;
535 }
536
537 snd_soc_codec_set_drvdata(codec, priv);
538 priv->pmic_rev = snd_soc_read(codec, CDC_D_REVISION1);
539 priv->codec_version = snd_soc_read(codec, CDC_D_PERPH_SUBTYPE);
540
541 dev_info(codec->dev, "PMIC REV: %d\t CODEC Version: %d\n",
542 priv->pmic_rev, priv->codec_version);
543
544 snd_soc_write(codec, CDC_D_PERPH_RESET_CTL4, 0x01);
545 snd_soc_write(codec, CDC_A_PERPH_RESET_CTL4, 0x01);
546
547 for (reg = 0; reg < ARRAY_SIZE(wcd_reg_defaults_2_0); reg++)
548 snd_soc_write(codec, wcd_reg_defaults_2_0[reg].reg,
549 wcd_reg_defaults_2_0[reg].def);
550
Srinivas Kandagatla52981e22017-08-09 18:49:23 +0200551 snd_soc_update_bits(codec, CDC_D_CDC_RST_CTL,
552 RST_CTL_DIG_SW_RST_N_MASK,
553 RST_CTL_DIG_SW_RST_N_REMOVE_RESET);
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100554 return 0;
555}
556
557static int pm8916_wcd_analog_remove(struct snd_soc_codec *codec)
558{
559 struct pm8916_wcd_analog_priv *priv = dev_get_drvdata(codec->dev);
560
Srinivas Kandagatla52981e22017-08-09 18:49:23 +0200561 snd_soc_update_bits(codec, CDC_D_CDC_RST_CTL,
562 RST_CTL_DIG_SW_RST_N_MASK, 0);
563
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100564 return regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
565 priv->supplies);
566}
567
568static const struct snd_soc_dapm_route pm8916_wcd_analog_audio_map[] = {
569
570 {"PDM_RX1", NULL, "PDM Playback"},
571 {"PDM_RX2", NULL, "PDM Playback"},
572 {"PDM_RX3", NULL, "PDM Playback"},
573 {"PDM Capture", NULL, "PDM_TX"},
574
575 /* ADC Connections */
576 {"PDM_TX", NULL, "ADC2"},
577 {"PDM_TX", NULL, "ADC3"},
578 {"ADC2", NULL, "ADC2 MUX"},
579 {"ADC3", NULL, "ADC2 MUX"},
580 {"ADC2 MUX", "INP2", "ADC2_INP2"},
581 {"ADC2 MUX", "INP3", "ADC2_INP3"},
582
583 {"PDM_TX", NULL, "ADC1"},
584 {"ADC1", NULL, "AMIC1"},
585 {"ADC2_INP2", NULL, "AMIC2"},
586 {"ADC2_INP3", NULL, "AMIC3"},
587
588 /* RDAC Connections */
589 {"HPHR DAC", NULL, "RDAC2 MUX"},
590 {"RDAC2 MUX", "RX1", "PDM_RX1"},
591 {"RDAC2 MUX", "RX2", "PDM_RX2"},
592 {"HPHL DAC", NULL, "PDM_RX1"},
593 {"PDM_RX1", NULL, "RXD1_CLK"},
594 {"PDM_RX2", NULL, "RXD2_CLK"},
595 {"PDM_RX3", NULL, "RXD3_CLK"},
596
597 {"PDM_RX1", NULL, "RXD_PDM_CLK"},
598 {"PDM_RX2", NULL, "RXD_PDM_CLK"},
599 {"PDM_RX3", NULL, "RXD_PDM_CLK"},
600
601 {"ADC1", NULL, "TXD_CLK"},
602 {"ADC2", NULL, "TXD_CLK"},
603 {"ADC3", NULL, "TXD_CLK"},
604
605 {"ADC1", NULL, "TXA_CLK25"},
606 {"ADC2", NULL, "TXA_CLK25"},
607 {"ADC3", NULL, "TXA_CLK25"},
608
609 {"PDM_RX1", NULL, "A_MCLK2"},
610 {"PDM_RX2", NULL, "A_MCLK2"},
611 {"PDM_RX3", NULL, "A_MCLK2"},
612
613 {"PDM_TX", NULL, "A_MCLK2"},
614 {"A_MCLK2", NULL, "A_MCLK"},
615
616 /* Headset (RX MIX1 and RX MIX2) */
617 {"HEADPHONE", NULL, "HPHL PA"},
618 {"HEADPHONE", NULL, "HPHR PA"},
619
620 {"HPHL PA", NULL, "EAR_HPHL_CLK"},
621 {"HPHR PA", NULL, "EAR_HPHR_CLK"},
622
623 {"CP", NULL, "NCP_CLK"},
624
625 {"HPHL PA", NULL, "HPHL"},
626 {"HPHR PA", NULL, "HPHR"},
627 {"HPHL PA", NULL, "CP"},
628 {"HPHL PA", NULL, "RX_BIAS"},
629 {"HPHR PA", NULL, "CP"},
630 {"HPHR PA", NULL, "RX_BIAS"},
631 {"HPHL", "Switch", "HPHL DAC"},
632 {"HPHR", "Switch", "HPHR DAC"},
633
634 {"RX_BIAS", NULL, "DAC_REF"},
635
636 {"SPK_OUT", NULL, "SPK PA"},
637 {"SPK PA", NULL, "RX_BIAS"},
638 {"SPK PA", NULL, "SPKR_CLK"},
639 {"SPK PA", NULL, "SPK DAC"},
640 {"SPK DAC", "Switch", "PDM_RX3"},
641
642 {"MIC BIAS Internal1", NULL, "INT_LDO_H"},
643 {"MIC BIAS Internal2", NULL, "INT_LDO_H"},
644 {"MIC BIAS External1", NULL, "INT_LDO_H"},
645 {"MIC BIAS External2", NULL, "INT_LDO_H"},
646 {"MIC BIAS Internal1", NULL, "vdd-micbias"},
647 {"MIC BIAS Internal2", NULL, "vdd-micbias"},
648 {"MIC BIAS External1", NULL, "vdd-micbias"},
649 {"MIC BIAS External2", NULL, "vdd-micbias"},
650};
651
652static const struct snd_soc_dapm_widget pm8916_wcd_analog_dapm_widgets[] = {
653
654 SND_SOC_DAPM_AIF_IN("PDM_RX1", NULL, 0, SND_SOC_NOPM, 0, 0),
655 SND_SOC_DAPM_AIF_IN("PDM_RX2", NULL, 0, SND_SOC_NOPM, 0, 0),
656 SND_SOC_DAPM_AIF_IN("PDM_RX3", NULL, 0, SND_SOC_NOPM, 0, 0),
657 SND_SOC_DAPM_AIF_OUT("PDM_TX", NULL, 0, SND_SOC_NOPM, 0, 0),
658
659 SND_SOC_DAPM_INPUT("AMIC1"),
660 SND_SOC_DAPM_INPUT("AMIC3"),
661 SND_SOC_DAPM_INPUT("AMIC2"),
662 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
663
664 /* RX stuff */
665 SND_SOC_DAPM_SUPPLY("INT_LDO_H", SND_SOC_NOPM, 1, 0, NULL, 0),
666
667 SND_SOC_DAPM_PGA("HPHL PA", CDC_A_RX_HPH_CNP_EN, 5, 0, NULL, 0),
668 SND_SOC_DAPM_MUX("HPHL", SND_SOC_NOPM, 0, 0, &hphl_mux),
669 SND_SOC_DAPM_MIXER("HPHL DAC", CDC_A_RX_HPH_L_PA_DAC_CTL, 3, 0, NULL,
670 0),
671 SND_SOC_DAPM_PGA("HPHR PA", CDC_A_RX_HPH_CNP_EN, 4, 0, NULL, 0),
672 SND_SOC_DAPM_MUX("HPHR", SND_SOC_NOPM, 0, 0, &hphr_mux),
673 SND_SOC_DAPM_MIXER("HPHR DAC", CDC_A_RX_HPH_R_PA_DAC_CTL, 3, 0, NULL,
674 0),
675 SND_SOC_DAPM_MIXER("SPK DAC", SND_SOC_NOPM, 0, 0,
676 spkr_switch, ARRAY_SIZE(spkr_switch)),
677
678 /* Speaker */
679 SND_SOC_DAPM_OUTPUT("SPK_OUT"),
680 SND_SOC_DAPM_PGA_E("SPK PA", CDC_A_SPKR_DRV_CTL,
681 6, 0, NULL, 0,
682 pm8916_wcd_analog_enable_spk_pa,
683 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
684 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
685 SND_SOC_DAPM_REGULATOR_SUPPLY("vdd-micbias", 0, 0),
686 SND_SOC_DAPM_SUPPLY("CP", CDC_A_NCP_EN, 0, 0, NULL, 0),
687
688 SND_SOC_DAPM_SUPPLY("DAC_REF", CDC_A_RX_COM_BIAS_DAC, 0, 0, NULL, 0),
689 SND_SOC_DAPM_SUPPLY("RX_BIAS", CDC_A_RX_COM_BIAS_DAC, 7, 0, NULL, 0),
690
691 /* TX */
692 SND_SOC_DAPM_SUPPLY("MIC BIAS Internal1", CDC_A_MICB_1_EN, 7, 0,
693 pm8916_wcd_analog_enable_micbias_int1,
694 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
695 SND_SOC_DAPM_POST_PMD),
696 SND_SOC_DAPM_SUPPLY("MIC BIAS Internal2", CDC_A_MICB_2_EN, 7, 0,
697 pm8916_wcd_analog_enable_micbias_int2,
698 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
699 SND_SOC_DAPM_POST_PMD),
700
701 SND_SOC_DAPM_SUPPLY("MIC BIAS External1", CDC_A_MICB_1_EN, 7, 0,
702 pm8916_wcd_analog_enable_micbias_ext1,
703 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
704 SND_SOC_DAPM_SUPPLY("MIC BIAS External2", CDC_A_MICB_2_EN, 7, 0,
705 pm8916_wcd_analog_enable_micbias_ext2,
706 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
707
708 SND_SOC_DAPM_ADC_E("ADC1", NULL, CDC_A_TX_1_EN, 7, 0,
709 pm8916_wcd_analog_enable_adc,
710 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
711 SND_SOC_DAPM_POST_PMD),
712 SND_SOC_DAPM_ADC_E("ADC2_INP2", NULL, CDC_A_TX_2_EN, 7, 0,
713 pm8916_wcd_analog_enable_adc,
714 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
715 SND_SOC_DAPM_POST_PMD),
716 SND_SOC_DAPM_ADC_E("ADC2_INP3", NULL, CDC_A_TX_3_EN, 7, 0,
717 pm8916_wcd_analog_enable_adc,
718 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
719 SND_SOC_DAPM_POST_PMD),
720
721 SND_SOC_DAPM_MIXER("ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
722 SND_SOC_DAPM_MIXER("ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
723
724 SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0, &tx_adc2_mux),
725 SND_SOC_DAPM_MUX("RDAC2 MUX", SND_SOC_NOPM, 0, 0, &rdac2_mux),
726
727 /* Analog path clocks */
728 SND_SOC_DAPM_SUPPLY("EAR_HPHR_CLK", CDC_D_CDC_ANA_CLK_CTL, 0, 0, NULL,
729 0),
730 SND_SOC_DAPM_SUPPLY("EAR_HPHL_CLK", CDC_D_CDC_ANA_CLK_CTL, 1, 0, NULL,
731 0),
732 SND_SOC_DAPM_SUPPLY("SPKR_CLK", CDC_D_CDC_ANA_CLK_CTL, 4, 0, NULL, 0),
733 SND_SOC_DAPM_SUPPLY("TXA_CLK25", CDC_D_CDC_ANA_CLK_CTL, 5, 0, NULL, 0),
734
735 /* Digital path clocks */
736
737 SND_SOC_DAPM_SUPPLY("RXD1_CLK", CDC_D_CDC_DIG_CLK_CTL, 0, 0, NULL, 0),
738 SND_SOC_DAPM_SUPPLY("RXD2_CLK", CDC_D_CDC_DIG_CLK_CTL, 1, 0, NULL, 0),
739 SND_SOC_DAPM_SUPPLY("RXD3_CLK", CDC_D_CDC_DIG_CLK_CTL, 2, 0, NULL, 0),
740
741 SND_SOC_DAPM_SUPPLY("TXD_CLK", CDC_D_CDC_DIG_CLK_CTL, 4, 0, NULL, 0),
742 SND_SOC_DAPM_SUPPLY("NCP_CLK", CDC_D_CDC_DIG_CLK_CTL, 6, 0, NULL, 0),
743 SND_SOC_DAPM_SUPPLY("RXD_PDM_CLK", CDC_D_CDC_DIG_CLK_CTL, 7, 0, NULL,
744 0),
745
746 /* System Clock source */
747 SND_SOC_DAPM_SUPPLY("A_MCLK", CDC_D_CDC_TOP_CLK_CTL, 2, 0, NULL, 0),
748 /* TX ADC and RX DAC Clock source. */
749 SND_SOC_DAPM_SUPPLY("A_MCLK2", CDC_D_CDC_TOP_CLK_CTL, 3, 0, NULL, 0),
750};
751
752static struct regmap *pm8916_get_regmap(struct device *dev)
753{
754 return dev_get_regmap(dev->parent, NULL);
755}
756
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100757static struct snd_soc_dai_driver pm8916_wcd_analog_dai[] = {
758 [0] = {
759 .name = "pm8916_wcd_analog_pdm_rx",
760 .id = 0,
761 .playback = {
762 .stream_name = "PDM Playback",
763 .rates = MSM8916_WCD_ANALOG_RATES,
764 .formats = MSM8916_WCD_ANALOG_FORMATS,
765 .channels_min = 1,
766 .channels_max = 3,
767 },
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100768 },
769 [1] = {
770 .name = "pm8916_wcd_analog_pdm_tx",
771 .id = 1,
772 .capture = {
773 .stream_name = "PDM Capture",
774 .rates = MSM8916_WCD_ANALOG_RATES,
775 .formats = MSM8916_WCD_ANALOG_FORMATS,
776 .channels_min = 1,
777 .channels_max = 4,
778 },
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100779 },
780};
781
Bhumika Goyala180ba42017-08-03 21:30:19 +0530782static const struct snd_soc_codec_driver pm8916_wcd_analog = {
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100783 .probe = pm8916_wcd_analog_probe,
784 .remove = pm8916_wcd_analog_remove,
785 .get_regmap = pm8916_get_regmap,
786 .component_driver = {
787 .controls = pm8916_wcd_analog_snd_controls,
788 .num_controls = ARRAY_SIZE(pm8916_wcd_analog_snd_controls),
789 .dapm_widgets = pm8916_wcd_analog_dapm_widgets,
790 .num_dapm_widgets = ARRAY_SIZE(pm8916_wcd_analog_dapm_widgets),
791 .dapm_routes = pm8916_wcd_analog_audio_map,
792 .num_dapm_routes = ARRAY_SIZE(pm8916_wcd_analog_audio_map),
793 },
794};
795
796static int pm8916_wcd_analog_parse_dt(struct device *dev,
797 struct pm8916_wcd_analog_priv *priv)
798{
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100799
800 if (of_property_read_bool(dev->of_node, "qcom,micbias1-ext-cap"))
801 priv->micbias1_cap_mode = MICB_1_EN_EXT_BYP_CAP;
802 else
803 priv->micbias1_cap_mode = MICB_1_EN_NO_EXT_BYP_CAP;
804
805 if (of_property_read_bool(dev->of_node, "qcom,micbias2-ext-cap"))
806 priv->micbias2_cap_mode = MICB_1_EN_EXT_BYP_CAP;
807 else
808 priv->micbias2_cap_mode = MICB_1_EN_NO_EXT_BYP_CAP;
809
Srinivas Kandagatlae2699982017-08-17 10:02:09 +0200810 of_property_read_u32(dev->of_node, "qcom,micbias-lvl",
811 &priv->micbias_mv);
812
Srinivas Kandagatla4323ec22016-11-04 14:45:39 +0000813 return 0;
814}
815
816static int pm8916_wcd_analog_spmi_probe(struct platform_device *pdev)
817{
818 struct pm8916_wcd_analog_priv *priv;
819 struct device *dev = &pdev->dev;
820 int ret, i;
821
822 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
823 if (!priv)
824 return -ENOMEM;
825
826 ret = pm8916_wcd_analog_parse_dt(dev, priv);
827 if (ret < 0)
828 return ret;
829
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100830 priv->mclk = devm_clk_get(dev, "mclk");
831 if (IS_ERR(priv->mclk)) {
832 dev_err(dev, "failed to get mclk\n");
833 return PTR_ERR(priv->mclk);
834 }
Srinivas Kandagatla4323ec22016-11-04 14:45:39 +0000835
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100836 for (i = 0; i < ARRAY_SIZE(supply_names); i++)
837 priv->supplies[i].supply = supply_names[i];
838
839 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(priv->supplies),
840 priv->supplies);
841 if (ret) {
842 dev_err(dev, "Failed to get regulator supplies %d\n", ret);
843 return ret;
844 }
845
Srinivas Kandagatla585e8812016-10-20 15:20:45 +0100846 ret = clk_prepare_enable(priv->mclk);
847 if (ret < 0) {
848 dev_err(dev, "failed to enable mclk %d\n", ret);
849 return ret;
850 }
851
852 dev_set_drvdata(dev, priv);
853
854 return snd_soc_register_codec(dev, &pm8916_wcd_analog,
855 pm8916_wcd_analog_dai,
856 ARRAY_SIZE(pm8916_wcd_analog_dai));
857}
858
859static int pm8916_wcd_analog_spmi_remove(struct platform_device *pdev)
860{
861 struct pm8916_wcd_analog_priv *priv = dev_get_drvdata(&pdev->dev);
862
863 snd_soc_unregister_codec(&pdev->dev);
864 clk_disable_unprepare(priv->mclk);
865
866 return 0;
867}
868
869static const struct of_device_id pm8916_wcd_analog_spmi_match_table[] = {
870 { .compatible = "qcom,pm8916-wcd-analog-codec", },
871 { }
872};
873
874static struct platform_driver pm8916_wcd_analog_spmi_driver = {
875 .driver = {
876 .name = "qcom,pm8916-wcd-spmi-codec",
877 .of_match_table = pm8916_wcd_analog_spmi_match_table,
878 },
879 .probe = pm8916_wcd_analog_spmi_probe,
880 .remove = pm8916_wcd_analog_spmi_remove,
881};
882
883module_platform_driver(pm8916_wcd_analog_spmi_driver);
884
885MODULE_AUTHOR("Srinivas Kandagatla <srinivas.kandagatla@linaro.org>");
886MODULE_DESCRIPTION("PMIC PM8916 WCD Analog Codec driver");
887MODULE_LICENSE("GPL v2");