blob: 2db62b550b95a5045b9d386757b173addeb2f3cb [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07002#ifndef __LINUX_GPIO_DRIVER_H
3#define __LINUX_GPIO_DRIVER_H
4
Linus Walleijff2b1352015-10-20 11:10:38 +02005#include <linux/device.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07006#include <linux/types.h>
Linus Walleij14250522014-03-25 10:40:18 +01007#include <linux/irq.h>
8#include <linux/irqchip/chained_irq.h>
9#include <linux/irqdomain.h>
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +030010#include <linux/lockdep.h>
Linus Walleij964cb342015-03-18 01:56:17 +010011#include <linux/pinctrl/pinctrl.h>
Mika Westerberg2956b5d2017-01-23 15:34:34 +030012#include <linux/pinctrl/pinconf-generic.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070013
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070014struct gpio_desc;
Alexandre Courbotc9a99722013-11-25 18:34:24 +090015struct of_phandle_args;
16struct device_node;
Stephen Rothwellf3ed0b62013-10-29 01:06:23 +110017struct seq_file;
Linus Walleijff2b1352015-10-20 11:10:38 +020018struct gpio_device;
Paul Gortmakerd47529b2016-09-12 18:16:31 -040019struct module;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070020
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +090021#ifdef CONFIG_GPIOLIB
22
Thierry Redingc44eafd2017-11-07 19:15:45 +010023#ifdef CONFIG_GPIOLIB_IRQCHIP
24/**
25 * struct gpio_irq_chip - GPIO interrupt controller
26 */
27struct gpio_irq_chip {
28 /**
Thierry Redingda80ff82017-11-07 19:15:46 +010029 * @chip:
30 *
31 * GPIO IRQ chip implementation, provided by GPIO driver.
32 */
33 struct irq_chip *chip;
34
35 /**
Thierry Redingf0fbe7b2017-11-07 19:15:47 +010036 * @domain:
37 *
38 * Interrupt translation domain; responsible for mapping between GPIO
39 * hwirq number and Linux IRQ number.
40 */
41 struct irq_domain *domain;
42
43 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010044 * @domain_ops:
45 *
46 * Table of interrupt domain operations for this IRQ chip.
47 */
48 const struct irq_domain_ops *domain_ops;
49
50 /**
Thierry Redingc7a0aa52017-11-07 19:15:48 +010051 * @handler:
52 *
53 * The IRQ handler to use (often a predefined IRQ core function) for
54 * GPIO IRQs, provided by GPIO driver.
55 */
56 irq_flow_handler_t handler;
57
58 /**
Thierry Reding3634eeb2017-11-07 19:15:49 +010059 * @default_type:
60 *
61 * Default IRQ triggering type applied during GPIO driver
62 * initialization, provided by GPIO driver.
63 */
64 unsigned int default_type;
65
66 /**
Thierry Redingca9df052017-11-07 19:15:53 +010067 * @lock_key:
68 *
Randy Dunlap02ad0432018-09-03 12:55:30 -070069 * Per GPIO IRQ chip lockdep class for IRQ lock.
Thierry Redingca9df052017-11-07 19:15:53 +010070 */
71 struct lock_class_key *lock_key;
Randy Dunlap02ad0432018-09-03 12:55:30 -070072
73 /**
74 * @request_key:
75 *
76 * Per GPIO IRQ chip lockdep class for IRQ request.
77 */
Andrew Lunn39c3fd52017-12-02 18:11:04 +010078 struct lock_class_key *request_key;
Thierry Redingca9df052017-11-07 19:15:53 +010079
80 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010081 * @parent_handler:
82 *
83 * The interrupt handler for the GPIO chip's parent interrupts, may be
84 * NULL if the parent interrupts are nested rather than cascaded.
85 */
86 irq_flow_handler_t parent_handler;
87
88 /**
89 * @parent_handler_data:
90 *
91 * Data associated, and passed to, the handler for the parent
92 * interrupt.
93 */
94 void *parent_handler_data;
Thierry Reding39e5f092017-11-07 19:15:50 +010095
96 /**
97 * @num_parents:
98 *
99 * The number of interrupt parents of a GPIO chip.
100 */
101 unsigned int num_parents;
102
103 /**
Stephen Boyd3e779a22018-10-08 09:32:13 -0700104 * @parent_irq:
105 *
106 * For use by gpiochip_set_cascaded_irqchip()
107 */
108 unsigned int parent_irq;
109
110 /**
Thierry Reding39e5f092017-11-07 19:15:50 +0100111 * @parents:
112 *
113 * A list of interrupt parents of a GPIO chip. This is owned by the
114 * driver, so the core will only reference this list, not modify it.
115 */
116 unsigned int *parents;
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100117
118 /**
Thierry Redinge0d89722017-11-07 19:15:54 +0100119 * @map:
120 *
121 * A list of interrupt parents for each line of a GPIO chip.
122 */
123 unsigned int *map;
124
125 /**
Thierry Reding60ed54c2017-11-07 19:15:57 +0100126 * @threaded:
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100127 *
Thierry Reding60ed54c2017-11-07 19:15:57 +0100128 * True if set the interrupt handling uses nested threads.
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100129 */
Thierry Reding60ed54c2017-11-07 19:15:57 +0100130 bool threaded;
Thierry Redingdc7b0382017-11-07 19:15:52 +0100131
132 /**
133 * @need_valid_mask:
134 *
135 * If set core allocates @valid_mask with all bits set to one.
136 */
137 bool need_valid_mask;
138
139 /**
140 * @valid_mask:
141 *
142 * If not %NULL holds bitmask of GPIOs which are valid to be included
143 * in IRQ domain of the chip.
144 */
145 unsigned long *valid_mask;
Thierry Reding8302cf52017-11-07 19:15:58 +0100146
147 /**
148 * @first:
149 *
150 * Required for static IRQ allocation. If set, irq_domain_add_simple()
151 * will allocate and map all IRQs during initialization.
152 */
153 unsigned int first;
Hans Verkuil461c1a72018-09-08 11:23:17 +0200154
155 /**
156 * @irq_enable:
157 *
158 * Store old irq_chip irq_enable callback
159 */
160 void (*irq_enable)(struct irq_data *data);
161
162 /**
163 * @irq_disable:
164 *
165 * Store old irq_chip irq_disable callback
166 */
167 void (*irq_disable)(struct irq_data *data);
Thierry Redingc44eafd2017-11-07 19:15:45 +0100168};
Thierry Redingda80ff82017-11-07 19:15:46 +0100169
170static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
171{
172 return container_of(chip, struct gpio_irq_chip, chip);
173}
Thierry Redingc44eafd2017-11-07 19:15:45 +0100174#endif
175
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700176/**
177 * struct gpio_chip - abstract a GPIO controller
Linus Walleijdf4878e2016-02-12 14:48:23 +0100178 * @label: a functional name for the GPIO device, such as a part
179 * number or the name of the SoC IP-block implementing it.
Linus Walleijff2b1352015-10-20 11:10:38 +0200180 * @gpiodev: the internal state holder, opaque struct
Linus Walleij58383c782015-11-04 09:56:26 +0100181 * @parent: optional parent device providing the GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700182 * @owner: helps prevent removal of modules exporting active GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700183 * @request: optional hook for chip-specific activation, such as
184 * enabling module power and clock; may sleep
185 * @free: optional hook for chip-specific deactivation, such as
186 * disabling module power and clock; may sleep
187 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
Linus Walleije48d1942018-09-25 09:54:14 +0200188 * (same as GPIOF_DIR_XXX), or negative error.
189 * It is recommended to always implement this function, even on
190 * input-only or output-only gpio chips.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700191 * @direction_input: configures signal "offset" as input, or returns error
Linus Walleije48d1942018-09-25 09:54:14 +0200192 * This can be omitted on input-only or output-only gpio chips.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700193 * @direction_output: configures signal "offset" as output, or returns error
Linus Walleije48d1942018-09-25 09:54:14 +0200194 * This can be omitted on input-only or output-only gpio chips.
Vladimir Zapolskiy60befd22015-12-22 16:37:28 +0200195 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
Lukas Wunnereec1d562017-10-12 12:40:10 +0200196 * @get_multiple: reads values for multiple signals defined by "mask" and
197 * stores them in "bits", returns 0 on success or negative error
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700198 * @set: assigns output value for signal "offset"
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100199 * @set_multiple: assigns output values for multiple signals defined by "mask"
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300200 * @set_config: optional hook for all kinds of settings. Uses the same
201 * packed config format as generic pinconf.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700202 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
203 * implementation may not sleep
204 * @dbg_show: optional routine to show contents in debugfs; default code
205 * will be used when this is omitted, but custom code can show extra
206 * state (such as pullup/pulldown configuration).
Linus Walleijaf6c2352015-05-13 13:03:21 +0200207 * @base: identifies the first GPIO number handled by this chip;
208 * or, if negative during registration, requests dynamic ID allocation.
209 * DEPRECATION: providing anything non-negative and nailing the base
Geert Uytterhoeven30bb6fb2015-06-15 13:31:33 +0200210 * offset of GPIO chips is deprecated. Please pass -1 as base to
Linus Walleijaf6c2352015-05-13 13:03:21 +0200211 * let gpiolib select the chip base in all possible cases. We want to
212 * get rid of the static GPIO number space in the long run.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700213 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
214 * handled is (base + ngpio - 1).
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700215 * @names: if set, must be an array of strings to use as alternative
216 * names for the GPIOs in this chip. Any entry in the array
217 * may be NULL if there is no alias for the GPIO, however the
218 * array must be @ngpio entries long. A name can include a single printk
219 * format specifier for an unsigned int. It is substituted by the actual
220 * number of the gpio.
Linus Walleij9fb1f392013-12-04 14:42:46 +0100221 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
Linus Walleij1c8732b2014-04-09 13:34:39 +0200222 * must while accessing GPIO expander chips over I2C or SPI. This
223 * implies that if the chip supports IRQs, these IRQs need to be threaded
224 * as the chip access may sleep when e.g. reading out the IRQ status
225 * registers.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100226 * @read_reg: reader function for generic GPIO
227 * @write_reg: writer function for generic GPIO
Linus Walleij24efd942017-10-20 16:31:27 +0200228 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
229 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
230 * generic GPIO core. It is for internal housekeeping only.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100231 * @reg_dat: data (in) register for generic GPIO
232 * @reg_set: output set register (out=high) for generic GPIO
Anthony Best08bcd3e2016-10-04 14:15:42 -0600233 * @reg_clr: output clear register (out=low) for generic GPIO
Linus Walleij0f4630f2015-12-04 14:02:58 +0100234 * @reg_dir: direction setting register for generic GPIO
Linus Walleijd799a4d2018-08-03 00:52:18 +0200235 * @bgpio_dir_inverted: indicates that the direction register is inverted
236 * (gpiolib private state variable)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100237 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
238 * <register width> * 8
239 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
240 * shadowed and real data registers writes together.
241 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
242 * safely.
243 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
244 * direction safely.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700245 *
246 * A gpio_chip can help platforms abstract various sources of GPIOs so
247 * they can all be accessed through a common programing interface.
248 * Example sources would be SOC controllers, FPGAs, multifunction
249 * chips, dedicated GPIO expanders, and so on.
250 *
251 * Each chip controls a number of signals, identified in method calls
252 * by "offset" values in the range 0..(@ngpio - 1). When those signals
253 * are referenced through calls like gpio_get_value(gpio), the offset
254 * is calculated by subtracting @base from the gpio number.
255 */
256struct gpio_chip {
257 const char *label;
Linus Walleijff2b1352015-10-20 11:10:38 +0200258 struct gpio_device *gpiodev;
Linus Walleij58383c782015-11-04 09:56:26 +0100259 struct device *parent;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700260 struct module *owner;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700261
262 int (*request)(struct gpio_chip *chip,
263 unsigned offset);
264 void (*free)(struct gpio_chip *chip,
265 unsigned offset);
266 int (*get_direction)(struct gpio_chip *chip,
267 unsigned offset);
268 int (*direction_input)(struct gpio_chip *chip,
269 unsigned offset);
270 int (*direction_output)(struct gpio_chip *chip,
271 unsigned offset, int value);
272 int (*get)(struct gpio_chip *chip,
273 unsigned offset);
Lukas Wunnereec1d562017-10-12 12:40:10 +0200274 int (*get_multiple)(struct gpio_chip *chip,
275 unsigned long *mask,
276 unsigned long *bits);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700277 void (*set)(struct gpio_chip *chip,
278 unsigned offset, int value);
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100279 void (*set_multiple)(struct gpio_chip *chip,
280 unsigned long *mask,
281 unsigned long *bits);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300282 int (*set_config)(struct gpio_chip *chip,
283 unsigned offset,
284 unsigned long config);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700285 int (*to_irq)(struct gpio_chip *chip,
286 unsigned offset);
287
288 void (*dbg_show)(struct seq_file *s,
289 struct gpio_chip *chip);
Ricardo Ribalda Delgadof8ec92a2018-10-05 08:52:58 +0200290
291 int (*init_valid_mask)(struct gpio_chip *chip);
292
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700293 int base;
294 u16 ngpio;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700295 const char *const *names;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100296 bool can_sleep;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700297
Linus Walleij0f4630f2015-12-04 14:02:58 +0100298#if IS_ENABLED(CONFIG_GPIO_GENERIC)
299 unsigned long (*read_reg)(void __iomem *reg);
300 void (*write_reg)(void __iomem *reg, unsigned long data);
Linus Walleij24efd942017-10-20 16:31:27 +0200301 bool be_bits;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100302 void __iomem *reg_dat;
303 void __iomem *reg_set;
304 void __iomem *reg_clr;
305 void __iomem *reg_dir;
Linus Walleijd799a4d2018-08-03 00:52:18 +0200306 bool bgpio_dir_inverted;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100307 int bgpio_bits;
308 spinlock_t bgpio_lock;
309 unsigned long bgpio_data;
310 unsigned long bgpio_dir;
311#endif
312
Linus Walleij14250522014-03-25 10:40:18 +0100313#ifdef CONFIG_GPIOLIB_IRQCHIP
314 /*
Paul Bolle7d75a872014-09-05 13:09:25 +0200315 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
Linus Walleij14250522014-03-25 10:40:18 +0100316 * to handle IRQs for most practical cases.
317 */
Thierry Redingc44eafd2017-11-07 19:15:45 +0100318
319 /**
320 * @irq:
321 *
322 * Integrates interrupt chip functionality with the GPIO chip. Can be
323 * used to handle IRQs for most practical cases.
324 */
325 struct gpio_irq_chip irq;
Linus Walleij14250522014-03-25 10:40:18 +0100326#endif
327
Stephen Boyd726cb3b2018-03-23 09:34:52 -0700328 /**
329 * @need_valid_mask:
330 *
Ricardo Ribalda Delgadof8ec92a2018-10-05 08:52:58 +0200331 * If set core allocates @valid_mask with all its values initialized
332 * with init_valid_mask() or set to one if init_valid_mask() is not
333 * defined
Stephen Boyd726cb3b2018-03-23 09:34:52 -0700334 */
335 bool need_valid_mask;
336
337 /**
338 * @valid_mask:
339 *
340 * If not %NULL holds bitmask of GPIOs which are valid to be used
341 * from the chip.
342 */
343 unsigned long *valid_mask;
344
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700345#if defined(CONFIG_OF_GPIO)
346 /*
347 * If CONFIG_OF is enabled, then all GPIO controllers described in the
348 * device tree automatically may have an OF translation
349 */
Thierry Reding67049c52017-07-24 16:57:23 +0200350
351 /**
352 * @of_node:
353 *
354 * Pointer to a device tree node representing this GPIO controller.
355 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700356 struct device_node *of_node;
Thierry Reding67049c52017-07-24 16:57:23 +0200357
358 /**
359 * @of_gpio_n_cells:
360 *
361 * Number of cells used to form the GPIO specifier.
362 */
Thierry Redinge3b445d2017-07-24 16:57:28 +0200363 unsigned int of_gpio_n_cells;
Thierry Reding67049c52017-07-24 16:57:23 +0200364
365 /**
366 * @of_xlate:
367 *
368 * Callback to translate a device tree GPIO specifier into a chip-
369 * relative GPIO number and flags.
370 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700371 int (*of_xlate)(struct gpio_chip *gc,
372 const struct of_phandle_args *gpiospec, u32 *flags);
373#endif
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700374};
375
376extern const char *gpiochip_is_requested(struct gpio_chip *chip,
377 unsigned offset);
378
379/* add/remove chips */
Thierry Reding959bc7b2017-11-07 19:15:59 +0100380extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100381 struct lock_class_key *lock_key,
382 struct lock_class_key *request_key);
Thierry Reding959bc7b2017-11-07 19:15:59 +0100383
384/**
385 * gpiochip_add_data() - register a gpio_chip
386 * @chip: the chip to register, with chip->base initialized
387 * @data: driver-private data associated with this chip
388 *
389 * Context: potentially before irqs will work
390 *
391 * When gpiochip_add_data() is called very early during boot, so that GPIOs
392 * can be freely used, the chip->parent device must be registered before
393 * the gpio framework's arch_initcall(). Otherwise sysfs initialization
394 * for GPIOs will fail rudely.
395 *
396 * gpiochip_add_data() must only be called after gpiolib initialization,
397 * ie after core_initcall().
398 *
399 * If chip->base is negative, this requests dynamic assignment of
400 * a range of valid GPIOs.
401 *
402 * Returns:
403 * A negative errno if the chip can't be registered, such as because the
404 * chip->base is invalid or already associated with a different chip.
405 * Otherwise it returns zero as a success code.
406 */
407#ifdef CONFIG_LOCKDEP
408#define gpiochip_add_data(chip, data) ({ \
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100409 static struct lock_class_key lock_key; \
410 static struct lock_class_key request_key; \
411 gpiochip_add_data_with_key(chip, data, &lock_key, \
412 &request_key); \
Thierry Reding959bc7b2017-11-07 19:15:59 +0100413 })
414#else
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100415#define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL)
Thierry Reding959bc7b2017-11-07 19:15:59 +0100416#endif
417
Linus Walleijb08ea352015-12-03 15:14:13 +0100418static inline int gpiochip_add(struct gpio_chip *chip)
419{
420 return gpiochip_add_data(chip, NULL);
421}
abdoulaye berthee1db1702014-07-05 18:28:50 +0200422extern void gpiochip_remove(struct gpio_chip *chip);
Laxman Dewangan0cf32922016-02-15 16:32:09 +0530423extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
424 void *data);
425extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
426
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700427extern struct gpio_chip *gpiochip_find(void *data,
428 int (*match)(struct gpio_chip *chip, void *data));
429
430/* lock/unlock as IRQ */
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900431int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
432void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
Linus Walleij6cee3822016-02-11 20:16:45 +0100433bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
Hans Verkuil4e6b8232018-09-08 11:23:14 +0200434int gpiochip_reqres_irq(struct gpio_chip *chip, unsigned int offset);
435void gpiochip_relres_irq(struct gpio_chip *chip, unsigned int offset);
Hans Verkuil4e9439d2018-09-08 11:23:16 +0200436void gpiochip_disable_irq(struct gpio_chip *chip, unsigned int offset);
437void gpiochip_enable_irq(struct gpio_chip *chip, unsigned int offset);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700438
Linus Walleij143b65d2016-02-16 15:41:42 +0100439/* Line status inquiry for drivers */
440bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
441bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
442
Charles Keepax05f479b2017-05-23 15:47:29 +0100443/* Sleep persistence inquiry for drivers */
444bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
Stephen Boyd726cb3b2018-03-23 09:34:52 -0700445bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset);
Charles Keepax05f479b2017-05-23 15:47:29 +0100446
Linus Walleijb08ea352015-12-03 15:14:13 +0100447/* get driver data */
Linus Walleij43c54ec2016-02-11 11:37:48 +0100448void *gpiochip_get_data(struct gpio_chip *chip);
Linus Walleijb08ea352015-12-03 15:14:13 +0100449
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900450struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
451
Linus Walleij0f4630f2015-12-04 14:02:58 +0100452struct bgpio_pdata {
453 const char *label;
454 int base;
455 int ngpio;
456};
457
Arnd Bergmannc474e342016-01-09 22:16:42 +0100458#if IS_ENABLED(CONFIG_GPIO_GENERIC)
459
Linus Walleij0f4630f2015-12-04 14:02:58 +0100460int bgpio_init(struct gpio_chip *gc, struct device *dev,
461 unsigned long sz, void __iomem *dat, void __iomem *set,
462 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
463 unsigned long flags);
464
465#define BGPIOF_BIG_ENDIAN BIT(0)
466#define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
467#define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
468#define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
469#define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
470#define BGPIOF_NO_OUTPUT BIT(5) /* only input */
471
472#endif
473
Linus Walleij14250522014-03-25 10:40:18 +0100474#ifdef CONFIG_GPIOLIB_IRQCHIP
475
Thierry Reding1b95b4e2017-11-07 19:15:55 +0100476int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
477 irq_hw_number_t hwirq);
478void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
479
Linus Walleij14250522014-03-25 10:40:18 +0100480void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
481 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200482 unsigned int parent_irq,
Linus Walleij14250522014-03-25 10:40:18 +0100483 irq_flow_handler_t parent_handler);
484
Linus Walleijd245b3f2016-11-24 10:57:25 +0100485void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
486 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200487 unsigned int parent_irq);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100488
Linus Walleij739e6f52017-01-11 13:37:07 +0100489int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
490 struct irq_chip *irqchip,
491 unsigned int first_irq,
492 irq_flow_handler_t handler,
493 unsigned int type,
Thierry Reding60ed54c2017-11-07 19:15:57 +0100494 bool threaded,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100495 struct lock_class_key *lock_key,
496 struct lock_class_key *request_key);
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300497
Stephen Boyd64ff2c82018-01-09 17:58:46 -0800498bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip,
499 unsigned int offset);
500
Linus Walleij739e6f52017-01-11 13:37:07 +0100501#ifdef CONFIG_LOCKDEP
502
503/*
504 * Lockdep requires that each irqchip instance be created with a
505 * unique key so as to avoid unnecessary warnings. This upfront
506 * boilerplate static inlines provides such a key for each
507 * unique instance.
508 */
509static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
510 struct irq_chip *irqchip,
511 unsigned int first_irq,
512 irq_flow_handler_t handler,
513 unsigned int type)
514{
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100515 static struct lock_class_key lock_key;
516 static struct lock_class_key request_key;
Linus Walleij739e6f52017-01-11 13:37:07 +0100517
518 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100519 handler, type, false,
520 &lock_key, &request_key);
Linus Walleij739e6f52017-01-11 13:37:07 +0100521}
522
Linus Walleijd245b3f2016-11-24 10:57:25 +0100523static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
524 struct irq_chip *irqchip,
525 unsigned int first_irq,
526 irq_flow_handler_t handler,
527 unsigned int type)
528{
Linus Walleij739e6f52017-01-11 13:37:07 +0100529
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100530 static struct lock_class_key lock_key;
531 static struct lock_class_key request_key;
Linus Walleij739e6f52017-01-11 13:37:07 +0100532
533 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100534 handler, type, true,
535 &lock_key, &request_key);
Linus Walleij739e6f52017-01-11 13:37:07 +0100536}
537#else
538static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
539 struct irq_chip *irqchip,
540 unsigned int first_irq,
541 irq_flow_handler_t handler,
542 unsigned int type)
543{
544 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100545 handler, type, false, NULL, NULL);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100546}
547
Linus Walleij739e6f52017-01-11 13:37:07 +0100548static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
549 struct irq_chip *irqchip,
550 unsigned int first_irq,
551 irq_flow_handler_t handler,
552 unsigned int type)
553{
554 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100555 handler, type, true, NULL, NULL);
Linus Walleij739e6f52017-01-11 13:37:07 +0100556}
557#endif /* CONFIG_LOCKDEP */
Linus Walleij14250522014-03-25 10:40:18 +0100558
Paul Bolle7d75a872014-09-05 13:09:25 +0200559#endif /* CONFIG_GPIOLIB_IRQCHIP */
Linus Walleij14250522014-03-25 10:40:18 +0100560
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200561int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
562void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300563int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
564 unsigned long config);
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200565
Linus Walleij964cb342015-03-18 01:56:17 +0100566#ifdef CONFIG_PINCTRL
567
568/**
569 * struct gpio_pin_range - pin range controlled by a gpio chip
Thierry Reding950d55f52017-07-24 16:57:22 +0200570 * @node: list for maintaining set of pin ranges, used internally
Linus Walleij964cb342015-03-18 01:56:17 +0100571 * @pctldev: pinctrl device which handles corresponding pins
572 * @range: actual range of pins controlled by a gpio controller
573 */
Linus Walleij964cb342015-03-18 01:56:17 +0100574struct gpio_pin_range {
575 struct list_head node;
576 struct pinctrl_dev *pctldev;
577 struct pinctrl_gpio_range range;
578};
579
580int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
581 unsigned int gpio_offset, unsigned int pin_offset,
582 unsigned int npins);
583int gpiochip_add_pingroup_range(struct gpio_chip *chip,
584 struct pinctrl_dev *pctldev,
585 unsigned int gpio_offset, const char *pin_group);
586void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
587
588#else
589
590static inline int
591gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
592 unsigned int gpio_offset, unsigned int pin_offset,
593 unsigned int npins)
594{
595 return 0;
596}
597static inline int
598gpiochip_add_pingroup_range(struct gpio_chip *chip,
599 struct pinctrl_dev *pctldev,
600 unsigned int gpio_offset, const char *pin_group)
601{
602 return 0;
603}
604
605static inline void
606gpiochip_remove_pin_ranges(struct gpio_chip *chip)
607{
608}
609
610#endif /* CONFIG_PINCTRL */
611
Alexandre Courbotabdc08a2014-08-19 10:06:09 -0700612struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
613 const char *label);
Guenter Roeckf7d4ad92014-07-22 08:01:01 -0700614void gpiochip_free_own_desc(struct gpio_desc *desc);
615
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900616#else /* CONFIG_GPIOLIB */
617
618static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
619{
620 /* GPIO can never have been requested */
621 WARN_ON(1);
622 return ERR_PTR(-ENODEV);
623}
624
625#endif /* CONFIG_GPIOLIB */
626
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700627#endif