blob: 78f0631b1c43ae33cf5259ea1672efdc0d5af484 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010043#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080044
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040046 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080047
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000049#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080050#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010051#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010052#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080053
Jesse Barnes79e53942008-11-07 14:24:08 -080054
Chris Wilson2e88e402010-08-07 11:01:27 +010055static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080056 "NTSC_M" , "NTSC_J" , "NTSC_443",
57 "PAL_B" , "PAL_D" , "PAL_G" ,
58 "PAL_H" , "PAL_I" , "PAL_M" ,
59 "PAL_N" , "PAL_NC" , "PAL_60" ,
60 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
61 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
62 "SECAM_60"
63};
64
65#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
66
Chris Wilsonea5b2132010-08-04 13:50:23 +010067struct intel_sdvo {
68 struct intel_encoder base;
69
Chris Wilsonf899fc62010-07-20 15:44:45 -070070 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070071 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080072
Chris Wilsone957d772010-09-24 12:52:03 +010073 struct i2c_adapter ddc;
74
Jesse Barnese2f0ba92009-02-02 15:11:52 -080075 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010076 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnese2f0ba92009-02-02 15:11:52 -080078 /* Active outputs controlled by this SDVO output */
79 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081 /*
82 * Capabilities of the SDVO device returned by
83 * i830_sdvo_get_capabilities()
84 */
Jesse Barnes79e53942008-11-07 14:24:08 -080085 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080086
87 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080088 int pixel_clock_min, pixel_clock_max;
89
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080090 /*
91 * For multiple function SDVO device,
92 * this is for current attached outputs.
93 */
94 uint16_t attached_output;
95
Simon Farnsworthcc68c812011-09-21 17:13:30 +010096 /*
97 * Hotplug activation bits for this device
98 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +030099 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100100
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800101 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000102 * This is used to select the color range of RBG outputs in HDMI mode.
103 * It is only valid when using TMDS encoding and 8 bit per color mode.
104 */
105 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200106 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000107
108 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
Daniel Vettereef4eac2012-03-23 23:43:35 +0100117 /* On different gens SDVOB is at different places. */
118 bool is_sdvob;
119
Zhao Yakuice6feab2009-08-24 13:50:26 +0800120 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100121 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200129 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800130
Ma Ling7086c872009-05-13 11:20:06 +0800131 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100132 * This is set if we detect output of sdvo device as LVDS and
133 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800134 */
135 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800136
137 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800138 * This is sdvo fixed pannel mode pointer
139 */
140 struct drm_display_mode *sdvo_lvds_fixed_mode;
141
Eric Anholtc751ce42010-03-25 11:48:48 -0700142 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800143 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200144
145 /*
146 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
147 */
148 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800149};
150
151struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100152 struct intel_connector base;
153
Zhenyu Wang14571b42010-03-30 14:06:33 +0800154 /* Mark the type of connector */
155 uint16_t output_flag;
156
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100157 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100158
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100160 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800161 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100162 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800163
Zhao Yakuib9219c52009-09-10 15:45:46 +0800164 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *left;
166 struct drm_property *right;
167 struct drm_property *top;
168 struct drm_property *bottom;
169 struct drm_property *hpos;
170 struct drm_property *vpos;
171 struct drm_property *contrast;
172 struct drm_property *saturation;
173 struct drm_property *hue;
174 struct drm_property *sharpness;
175 struct drm_property *flicker_filter;
176 struct drm_property *flicker_filter_adaptive;
177 struct drm_property *flicker_filter_2d;
178 struct drm_property *tv_chroma_filter;
179 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100180 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800181
182 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100183 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800184
185 /* Add variable to record current setting for the above property */
186 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100187
Zhao Yakuib9219c52009-09-10 15:45:46 +0800188 /* this is to get the range of margin.*/
189 u32 max_hscan, max_vscan;
190 u32 max_hpos, cur_hpos;
191 u32 max_vpos, cur_vpos;
192 u32 cur_brightness, max_brightness;
193 u32 cur_contrast, max_contrast;
194 u32 cur_saturation, max_saturation;
195 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100196 u32 cur_sharpness, max_sharpness;
197 u32 cur_flicker_filter, max_flicker_filter;
198 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
199 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
200 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
201 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100202 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Chris Wilson890f3352010-09-14 16:46:59 +0100205static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100206{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100207 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100208}
209
Chris Wilsondf0e9242010-09-09 16:20:55 +0100210static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
211{
212 return container_of(intel_attached_encoder(connector),
213 struct intel_sdvo, base);
214}
215
Chris Wilson615fb932010-08-04 13:50:24 +0100216static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
217{
218 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
219}
220
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800221static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100222intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100223static bool
224intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
225 struct intel_sdvo_connector *intel_sdvo_connector,
226 int type);
227static bool
228intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
229 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800230
Jesse Barnes79e53942008-11-07 14:24:08 -0800231/**
232 * Writes the SDVOB or SDVOC with the given value, but always writes both
233 * SDVOB and SDVOC to work around apparent hardware issues (according to
234 * comments in the BIOS).
235 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100236static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800237{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100238 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800240 u32 bval = val, cval = val;
241 int i;
242
Chris Wilsonea5b2132010-08-04 13:50:23 +0100243 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
244 I915_WRITE(intel_sdvo->sdvo_reg, val);
245 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800246 return;
247 }
248
Paulo Zanonie2debe92013-02-18 19:00:27 -0300249 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
250 cval = I915_READ(GEN3_SDVOC);
251 else
252 bval = I915_READ(GEN3_SDVOB);
253
Jesse Barnes79e53942008-11-07 14:24:08 -0800254 /*
255 * Write the registers twice for luck. Sometimes,
256 * writing them only once doesn't appear to 'stick'.
257 * The BIOS does this too. Yay, magic
258 */
259 for (i = 0; i < 2; i++)
260 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300261 I915_WRITE(GEN3_SDVOB, bval);
262 I915_READ(GEN3_SDVOB);
263 I915_WRITE(GEN3_SDVOC, cval);
264 I915_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800265 }
266}
267
Chris Wilson32aad862010-08-04 13:50:25 +0100268static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800269{
Jesse Barnes79e53942008-11-07 14:24:08 -0800270 struct i2c_msg msgs[] = {
271 {
Chris Wilsone957d772010-09-24 12:52:03 +0100272 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800273 .flags = 0,
274 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100275 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800276 },
277 {
Chris Wilsone957d772010-09-24 12:52:03 +0100278 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800279 .flags = I2C_M_RD,
280 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100281 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800282 }
283 };
Chris Wilson32aad862010-08-04 13:50:25 +0100284 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800285
Chris Wilsonf899fc62010-07-20 15:44:45 -0700286 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800287 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800288
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800289 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800290 return false;
291}
292
Jesse Barnes79e53942008-11-07 14:24:08 -0800293#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
294/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100295static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800296 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100297 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800298} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100342
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 /* Add the op code for SDVO enhancements */
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100388
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 /* HDMI op code */
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
409 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800410};
411
Daniel Vettereef4eac2012-03-23 23:43:35 +0100412#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800413
Chris Wilsonea5b2132010-08-04 13:50:23 +0100414static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100415 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 int i;
418
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800419 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100420 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800421 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800422 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800423 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800424 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400425 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800427 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800428 break;
429 }
430 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400431 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800432 DRM_LOG_KMS("(%02X)", cmd);
433 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800434}
Jesse Barnes79e53942008-11-07 14:24:08 -0800435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436static const char *cmd_status_names[] = {
437 "Power on",
438 "Success",
439 "Not supported",
440 "Invalid arg",
441 "Pending",
442 "Target not specified",
443 "Scaling not supported"
444};
445
Chris Wilsone957d772010-09-24 12:52:03 +0100446static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
447 const void *args, int args_len)
448{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700449 u8 *buf, status;
450 struct i2c_msg *msgs;
451 int i, ret = true;
452
Alan Cox0274df32012-07-25 13:51:04 +0100453 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200454 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700455 if (!buf)
456 return false;
457
458 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100459 if (!msgs) {
460 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700461 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100462 }
Chris Wilsone957d772010-09-24 12:52:03 +0100463
464 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
465
466 for (i = 0; i < args_len; i++) {
467 msgs[i].addr = intel_sdvo->slave_addr;
468 msgs[i].flags = 0;
469 msgs[i].len = 2;
470 msgs[i].buf = buf + 2 *i;
471 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
472 buf[2*i + 1] = ((u8*)args)[i];
473 }
474 msgs[i].addr = intel_sdvo->slave_addr;
475 msgs[i].flags = 0;
476 msgs[i].len = 2;
477 msgs[i].buf = buf + 2*i;
478 buf[2*i + 0] = SDVO_I2C_OPCODE;
479 buf[2*i + 1] = cmd;
480
481 /* the following two are to read the response */
482 status = SDVO_I2C_CMD_STATUS;
483 msgs[i+1].addr = intel_sdvo->slave_addr;
484 msgs[i+1].flags = 0;
485 msgs[i+1].len = 1;
486 msgs[i+1].buf = &status;
487
488 msgs[i+2].addr = intel_sdvo->slave_addr;
489 msgs[i+2].flags = I2C_M_RD;
490 msgs[i+2].len = 1;
491 msgs[i+2].buf = &status;
492
493 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
494 if (ret < 0) {
495 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700496 ret = false;
497 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100498 }
499 if (ret != i+3) {
500 /* failure in I2C transfer */
501 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700502 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100503 }
504
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700505out:
506 kfree(msgs);
507 kfree(buf);
508 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100509}
510
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100511static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
512 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
Chris Wilsonfc373812012-11-23 11:57:56 +0000514 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100515 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800516 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800517
Chris Wilsond121a5d2011-01-25 15:00:01 +0000518 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
519
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100520 /*
521 * The documentation states that all commands will be
522 * processed within 15µs, and that we need only poll
523 * the status byte a maximum of 3 times in order for the
524 * command to be complete.
525 *
526 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000527 *
528 * Also beware that the first response by many devices is to
529 * reply PENDING and stall for time. TVs are notorious for
530 * requiring longer than specified to complete their replies.
531 * Originally (in the DDX long ago), the delay was only ever 15ms
532 * with an additional delay of 30ms applied for TVs added later after
533 * many experiments. To accommodate both sets of delays, we do a
534 * sequence of slow checks if the device is falling behind and fails
535 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100536 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000537 if (!intel_sdvo_read_byte(intel_sdvo,
538 SDVO_I2C_CMD_STATUS,
539 &status))
540 goto log_fail;
541
Chris Wilsonfc373812012-11-23 11:57:56 +0000542 while (status == SDVO_CMD_STATUS_PENDING && --retry) {
543 if (retry < 10)
544 msleep(15);
545 else
546 udelay(15);
547
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100548 if (!intel_sdvo_read_byte(intel_sdvo,
549 SDVO_I2C_CMD_STATUS,
550 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000551 goto log_fail;
552 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100553
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800555 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 else
yakui_zhao342dc382009-06-02 14:12:00 +0800557 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800558
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100559 if (status != SDVO_CMD_STATUS_SUCCESS)
560 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800561
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100562 /* Read the command response */
563 for (i = 0; i < response_len; i++) {
564 if (!intel_sdvo_read_byte(intel_sdvo,
565 SDVO_I2C_RETURN_0 + i,
566 &((u8 *)response)[i]))
567 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100568 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100570 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100571 return true;
572
573log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000574 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100575 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Hannes Ederb358d0a2008-12-18 21:18:47 +0100578static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 if (mode->clock >= 100000)
581 return 1;
582 else if (mode->clock >= 50000)
583 return 2;
584 else
585 return 4;
586}
587
Chris Wilsone957d772010-09-24 12:52:03 +0100588static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
589 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800590{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000591 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100592 return intel_sdvo_write_cmd(intel_sdvo,
593 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
594 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800595}
596
Chris Wilson32aad862010-08-04 13:50:25 +0100597static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
598{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000599 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
600 return false;
601
602 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100603}
604
605static bool
606intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
607{
608 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
609 return false;
610
611 return intel_sdvo_read_response(intel_sdvo, value, len);
612}
613
614static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
616 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100617 return intel_sdvo_set_value(intel_sdvo,
618 SDVO_CMD_SET_TARGET_INPUT,
619 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800620}
621
622/**
623 * Return whether each input is trained.
624 *
625 * This function is making an assumption about the layout of the response,
626 * which should be checked against the docs.
627 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100628static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800629{
630 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631
Chris Wilson1a3665c2011-01-25 13:59:37 +0000632 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100633 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
634 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 return false;
636
637 *input_1 = response.input0_trained;
638 *input_2 = response.input1_trained;
639 return true;
640}
641
Chris Wilsonea5b2132010-08-04 13:50:23 +0100642static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 u16 outputs)
644{
Chris Wilson32aad862010-08-04 13:50:25 +0100645 return intel_sdvo_set_value(intel_sdvo,
646 SDVO_CMD_SET_ACTIVE_OUTPUTS,
647 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800648}
649
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200650static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
651 u16 *outputs)
652{
653 return intel_sdvo_get_value(intel_sdvo,
654 SDVO_CMD_GET_ACTIVE_OUTPUTS,
655 outputs, sizeof(*outputs));
656}
657
Chris Wilsonea5b2132010-08-04 13:50:23 +0100658static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 int mode)
660{
Chris Wilson32aad862010-08-04 13:50:25 +0100661 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662
663 switch (mode) {
664 case DRM_MODE_DPMS_ON:
665 state = SDVO_ENCODER_STATE_ON;
666 break;
667 case DRM_MODE_DPMS_STANDBY:
668 state = SDVO_ENCODER_STATE_STANDBY;
669 break;
670 case DRM_MODE_DPMS_SUSPEND:
671 state = SDVO_ENCODER_STATE_SUSPEND;
672 break;
673 case DRM_MODE_DPMS_OFF:
674 state = SDVO_ENCODER_STATE_OFF;
675 break;
676 }
677
Chris Wilson32aad862010-08-04 13:50:25 +0100678 return intel_sdvo_set_value(intel_sdvo,
679 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800680}
681
Chris Wilsonea5b2132010-08-04 13:50:23 +0100682static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 int *clock_min,
684 int *clock_max)
685{
686 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Chris Wilson1a3665c2011-01-25 13:59:37 +0000688 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100689 if (!intel_sdvo_get_value(intel_sdvo,
690 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
691 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 return false;
693
694 /* Convert the values from units of 10 kHz to kHz. */
695 *clock_min = clocks.min * 10;
696 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 return true;
698}
699
Chris Wilsonea5b2132010-08-04 13:50:23 +0100700static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 u16 outputs)
702{
Chris Wilson32aad862010-08-04 13:50:25 +0100703 return intel_sdvo_set_value(intel_sdvo,
704 SDVO_CMD_SET_TARGET_OUTPUT,
705 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800706}
707
Chris Wilsonea5b2132010-08-04 13:50:23 +0100708static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 struct intel_sdvo_dtd *dtd)
710{
Chris Wilson32aad862010-08-04 13:50:25 +0100711 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
712 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800713}
714
Chris Wilsonea5b2132010-08-04 13:50:23 +0100715static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800716 struct intel_sdvo_dtd *dtd)
717{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100718 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800719 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
720}
721
Chris Wilsonea5b2132010-08-04 13:50:23 +0100722static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 struct intel_sdvo_dtd *dtd)
724{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100725 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
727}
728
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800729static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100730intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800731 uint16_t clock,
732 uint16_t width,
733 uint16_t height)
734{
735 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800736
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800737 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800738 args.clock = clock;
739 args.width = width;
740 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800741 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800742
Chris Wilsonea5b2132010-08-04 13:50:23 +0100743 if (intel_sdvo->is_lvds &&
744 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
745 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800746 args.scaled = 1;
747
Chris Wilson32aad862010-08-04 13:50:25 +0100748 return intel_sdvo_set_value(intel_sdvo,
749 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
750 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800751}
752
Chris Wilsonea5b2132010-08-04 13:50:23 +0100753static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800754 struct intel_sdvo_dtd *dtd)
755{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000756 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
757 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100758 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
759 &dtd->part1, sizeof(dtd->part1)) &&
760 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
761 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800762}
Jesse Barnes79e53942008-11-07 14:24:08 -0800763
Chris Wilsonea5b2132010-08-04 13:50:23 +0100764static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800765{
Chris Wilson32aad862010-08-04 13:50:25 +0100766 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800767}
768
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800769static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100770 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800771{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800772 uint16_t width, height;
773 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
774 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200775 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800776
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200777 width = mode->hdisplay;
778 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800779
780 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200781 h_blank_len = mode->htotal - mode->hdisplay;
782 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800783
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200784 v_blank_len = mode->vtotal - mode->vdisplay;
785 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800786
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200787 h_sync_offset = mode->hsync_start - mode->hdisplay;
788 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800789
Daniel Vetter66518192012-04-01 19:16:18 +0200790 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200791 mode_clock /= 10;
792 dtd->part1.clock = mode_clock;
793
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800794 dtd->part1.h_active = width & 0xff;
795 dtd->part1.h_blank = h_blank_len & 0xff;
796 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800797 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800798 dtd->part1.v_active = height & 0xff;
799 dtd->part1.v_blank = v_blank_len & 0xff;
800 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800801 ((v_blank_len >> 8) & 0xf);
802
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800803 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800804 dtd->part2.h_sync_width = h_sync_len & 0xff;
805 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800806 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800807 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800808 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
809 ((v_sync_len & 0x30) >> 4);
810
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800811 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200812 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
813 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200815 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800816 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200817 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800818
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800819 dtd->part2.sdvo_flags = 0;
820 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
821 dtd->part2.reserved = 0;
822}
Jesse Barnes79e53942008-11-07 14:24:08 -0800823
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800824static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100825 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800826{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800827 mode->hdisplay = dtd->part1.h_active;
828 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
829 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800830 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800831 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
832 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
833 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
834 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
835
836 mode->vdisplay = dtd->part1.v_active;
837 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
838 mode->vsync_start = mode->vdisplay;
839 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800840 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800841 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
842 mode->vsync_end = mode->vsync_start +
843 (dtd->part2.v_sync_off_width & 0xf);
844 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
845 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
846 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
847
848 mode->clock = dtd->part1.clock * 10;
849
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800850 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200851 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
852 mode->flags |= DRM_MODE_FLAG_INTERLACE;
853 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800854 mode->flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200855 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800856 mode->flags |= DRM_MODE_FLAG_PVSYNC;
857}
858
Chris Wilsone27d8532010-10-22 09:15:22 +0100859static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800860{
Chris Wilsone27d8532010-10-22 09:15:22 +0100861 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800862
Chris Wilson1a3665c2011-01-25 13:59:37 +0000863 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100864 return intel_sdvo_get_value(intel_sdvo,
865 SDVO_CMD_GET_SUPP_ENCODE,
866 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800867}
868
Chris Wilsonea5b2132010-08-04 13:50:23 +0100869static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700870 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800871{
Chris Wilson32aad862010-08-04 13:50:25 +0100872 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800873}
874
Chris Wilsonea5b2132010-08-04 13:50:23 +0100875static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800876 uint8_t mode)
877{
Chris Wilson32aad862010-08-04 13:50:25 +0100878 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800879}
880
881#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100882static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800883{
884 int i, j;
885 uint8_t set_buf_index[2];
886 uint8_t av_split;
887 uint8_t buf_size;
888 uint8_t buf[48];
889 uint8_t *pos;
890
Chris Wilson32aad862010-08-04 13:50:25 +0100891 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800892
893 for (i = 0; i <= av_split; i++) {
894 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700895 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800896 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700897 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
898 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800899
900 pos = buf;
901 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700902 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800903 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700904 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800905 pos += 8;
906 }
907 }
908}
909#endif
910
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200911static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
912 unsigned if_index, uint8_t tx_rate,
913 uint8_t *data, unsigned length)
914{
915 uint8_t set_buf_index[2] = { if_index, 0 };
916 uint8_t hbuf_size, tmp[8];
917 int i;
918
919 if (!intel_sdvo_set_value(intel_sdvo,
920 SDVO_CMD_SET_HBUF_INDEX,
921 set_buf_index, 2))
922 return false;
923
924 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
925 &hbuf_size, 1))
926 return false;
927
928 /* Buffer size is 0 based, hooray! */
929 hbuf_size++;
930
931 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
932 if_index, length, hbuf_size);
933
934 for (i = 0; i < hbuf_size; i += 8) {
935 memset(tmp, 0, 8);
936 if (i < length)
937 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
938
939 if (!intel_sdvo_set_value(intel_sdvo,
940 SDVO_CMD_SET_HBUF_DATA,
941 tmp, 8))
942 return false;
943 }
944
945 return intel_sdvo_set_value(intel_sdvo,
946 SDVO_CMD_SET_HBUF_TXRATE,
947 &tx_rate, 1);
948}
949
Ville Syrjäläabedc072013-01-17 16:31:31 +0200950static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
951 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800952{
953 struct dip_infoframe avi_if = {
954 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200955 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800956 .len = DIP_LEN_AVI,
957 };
Daniel Vetter81014b92012-05-12 20:22:00 +0200958 uint8_t sdvo_data[4 + sizeof(avi_if.body.avi)];
Daniel Vetter50f3b012013-03-27 00:44:56 +0100959 struct intel_crtc *intel_crtc = to_intel_crtc(intel_sdvo->base.base.crtc);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800960
Ville Syrjäläabedc072013-01-17 16:31:31 +0200961 if (intel_sdvo->rgb_quant_range_selectable) {
Daniel Vetter50f3b012013-03-27 00:44:56 +0100962 if (intel_crtc->config.limited_color_range)
Ville Syrjäläabedc072013-01-17 16:31:31 +0200963 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
964 else
965 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
966 }
967
Ville Syrjälä96b219f2013-03-20 18:10:07 +0200968 avi_if.body.avi.VIC = drm_match_cea_mode(adjusted_mode);
969
David Härdeman3c17fe42010-09-24 21:44:32 +0200970 intel_dip_infoframe_csum(&avi_if);
971
Daniel Vetter81014b92012-05-12 20:22:00 +0200972 /* sdvo spec says that the ecc is handled by the hw, and it looks like
973 * we must not send the ecc field, either. */
974 memcpy(sdvo_data, &avi_if, 3);
975 sdvo_data[3] = avi_if.checksum;
976 memcpy(&sdvo_data[4], &avi_if.body, sizeof(avi_if.body.avi));
977
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200978 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
979 SDVO_HBUF_TX_VSYNC,
980 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800981}
982
Chris Wilson32aad862010-08-04 13:50:25 +0100983static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800984{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800985 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100986 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800987
Chris Wilson40039752010-08-04 13:50:26 +0100988 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800989 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +0100990 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +0800991
Chris Wilson32aad862010-08-04 13:50:25 +0100992 BUILD_BUG_ON(sizeof(format) != 6);
993 return intel_sdvo_set_value(intel_sdvo,
994 SDVO_CMD_SET_TV_FORMAT,
995 &format, sizeof(format));
996}
Zhao Yakuice6feab2009-08-24 13:50:26 +0800997
Chris Wilson32aad862010-08-04 13:50:25 +0100998static bool
999intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001000 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001001{
1002 struct intel_sdvo_dtd output_dtd;
1003
1004 if (!intel_sdvo_set_target_output(intel_sdvo,
1005 intel_sdvo->attached_output))
1006 return false;
1007
1008 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1009 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1010 return false;
1011
1012 return true;
1013}
1014
Daniel Vetterc9a29692012-04-10 13:55:47 +02001015/* Asks the sdvo controller for the preferred input mode given the output mode.
1016 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001017static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001018intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001019 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001020 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001021{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001022 struct intel_sdvo_dtd input_dtd;
1023
Chris Wilson32aad862010-08-04 13:50:25 +01001024 /* Reset the input timing to the screen. Assume always input 0. */
1025 if (!intel_sdvo_set_target_input(intel_sdvo))
1026 return false;
1027
1028 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1029 mode->clock / 10,
1030 mode->hdisplay,
1031 mode->vdisplay))
1032 return false;
1033
1034 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001035 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001036 return false;
1037
Daniel Vetterc9a29692012-04-10 13:55:47 +02001038 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001039 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001040
Chris Wilson32aad862010-08-04 13:50:25 +01001041 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001042}
1043
Daniel Vetter70484552013-04-30 14:01:41 +02001044static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_config *pipe_config)
1045{
1046 unsigned dotclock = pipe_config->adjusted_mode.clock;
1047 struct dpll *clock = &pipe_config->dpll;
1048
1049 /* SDVO TV has fixed PLL values depend on its clock range,
1050 this mirrors vbios setting. */
1051 if (dotclock >= 100000 && dotclock < 140500) {
1052 clock->p1 = 2;
1053 clock->p2 = 10;
1054 clock->n = 3;
1055 clock->m1 = 16;
1056 clock->m2 = 8;
1057 } else if (dotclock >= 140500 && dotclock <= 200000) {
1058 clock->p1 = 1;
1059 clock->p2 = 10;
1060 clock->n = 6;
1061 clock->m1 = 12;
1062 clock->m2 = 8;
1063 } else {
1064 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1065 }
1066
1067 pipe_config->clock_set = true;
1068}
1069
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001070static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
1071 struct intel_crtc_config *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001072{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001073 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
1074 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
1075 struct drm_display_mode *mode = &pipe_config->requested_mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001076
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001077 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1078 pipe_config->pipe_bpp = 8*3;
1079
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001080 if (HAS_PCH_SPLIT(encoder->base.dev))
1081 pipe_config->has_pch_encoder = true;
1082
Chris Wilson32aad862010-08-04 13:50:25 +01001083 /* We need to construct preferred input timings based on our
1084 * output timings. To do that, we have to set the output
1085 * timings, even though this isn't really the right place in
1086 * the sequence to do it. Oh well.
1087 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001088 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001089 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001090 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001091
Daniel Vetterc9a29692012-04-10 13:55:47 +02001092 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1093 mode,
1094 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001095 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001096 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001097 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001098 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001099 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001100
Daniel Vetterc9a29692012-04-10 13:55:47 +02001101 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1102 mode,
1103 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001104 }
Chris Wilson32aad862010-08-04 13:50:25 +01001105
1106 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001107 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001108 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001109 pipe_config->pixel_multiplier =
1110 intel_sdvo_get_pixel_multiplier(adjusted_mode);
1111 adjusted_mode->clock *= pipe_config->pixel_multiplier;
Chris Wilson32aad862010-08-04 13:50:25 +01001112
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001113 if (intel_sdvo->color_range_auto) {
1114 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001115 /* FIXME: This bit is only valid when using TMDS encoding and 8
1116 * bit per color mode. */
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001117 if (intel_sdvo->has_hdmi_monitor &&
Thierry Reding18316c82012-12-20 15:41:44 +01001118 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001119 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001120 else
1121 intel_sdvo->color_range = 0;
1122 }
1123
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001124 if (intel_sdvo->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001125 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001126
Daniel Vetter70484552013-04-30 14:01:41 +02001127 /* Clock computation needs to happen after pixel multiplier. */
1128 if (intel_sdvo->is_tv)
1129 i9xx_adjust_sdvo_tv_clock(pipe_config);
1130
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001131 return true;
1132}
1133
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001134static void intel_sdvo_mode_set(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001135{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001136 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001137 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001138 struct drm_crtc *crtc = intel_encoder->base.crtc;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001140 struct drm_display_mode *adjusted_mode =
1141 &intel_crtc->config.adjusted_mode;
1142 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
1143 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&intel_encoder->base);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001144 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001145 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001146 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001147 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001148
1149 if (!mode)
1150 return;
1151
1152 /* First, set the input mapping for the first input to our controlled
1153 * output. This is only correct if we're a single-input device, in
1154 * which case the first input is the output from the appropriate SDVO
1155 * channel on the motherboard. In a two-input device, the first input
1156 * will be SDVOB and the second SDVOC.
1157 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001158 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001159 in_out.in1 = 0;
1160
Pavel Roskinc74696b2010-09-02 14:46:34 -04001161 intel_sdvo_set_value(intel_sdvo,
1162 SDVO_CMD_SET_IN_OUT_MAP,
1163 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001164
Chris Wilson6c9547f2010-08-25 10:05:17 +01001165 /* Set the output timings to the screen */
1166 if (!intel_sdvo_set_target_output(intel_sdvo,
1167 intel_sdvo->attached_output))
1168 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001169
Daniel Vetter66518192012-04-01 19:16:18 +02001170 /* lvds has a special fixed output timing. */
1171 if (intel_sdvo->is_lvds)
1172 intel_sdvo_get_dtd_from_mode(&output_dtd,
1173 intel_sdvo->sdvo_lvds_fixed_mode);
1174 else
1175 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001176 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1177 DRM_INFO("Setting output timings on %s failed\n",
1178 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001179
1180 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001181 if (!intel_sdvo_set_target_input(intel_sdvo))
1182 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001183
Chris Wilson97aaf912011-01-04 20:10:52 +00001184 if (intel_sdvo->has_hdmi_monitor) {
1185 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1186 intel_sdvo_set_colorimetry(intel_sdvo,
1187 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001188 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001189 } else
1190 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001191
Chris Wilson6c9547f2010-08-25 10:05:17 +01001192 if (intel_sdvo->is_tv &&
1193 !intel_sdvo_set_tv_format(intel_sdvo))
1194 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001195
Daniel Vetter66518192012-04-01 19:16:18 +02001196 /* We have tried to get input timing in mode_fixup, and filled into
1197 * adjusted_mode.
1198 */
1199 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Egbert Eiche7518232012-10-13 14:29:31 +02001200 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1201 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001202 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1203 DRM_INFO("Setting input timings on %s failed\n",
1204 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001205
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001206 switch (intel_crtc->config.pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001207 default:
Chris Wilson32aad862010-08-04 13:50:25 +01001208 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1209 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1210 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001211 }
Chris Wilson32aad862010-08-04 13:50:25 +01001212 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1213 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001214
1215 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001216 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001217 /* The real mode polarity is set by the SDVO commands, using
1218 * struct intel_sdvo_dtd. */
1219 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001220 if (!HAS_PCH_SPLIT(dev) && intel_sdvo->is_hdmi)
Chris Wilsone953fd72011-02-21 22:23:52 +00001221 sdvox |= intel_sdvo->color_range;
Chris Wilson6714afb2010-12-17 04:10:51 +00001222 if (INTEL_INFO(dev)->gen < 5)
1223 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001224 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001225 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001226 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001227 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001228 sdvox &= SDVOB_PRESERVE_MASK;
1229 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001230 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001231 sdvox &= SDVOC_PRESERVE_MASK;
1232 break;
1233 }
1234 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1235 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001236
1237 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001238 sdvox |= SDVO_PIPE_SEL_CPT(intel_crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001239 else
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001240 sdvox |= SDVO_PIPE_SEL(intel_crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001241
Chris Wilsonda79de92010-11-22 11:12:46 +00001242 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001243 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001244
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001245 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001246 /* done in crtc_mode_set as the dpll_md reg must be written early */
1247 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1248 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001249 } else {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001250 sdvox |= (intel_crtc->config.pixel_multiplier - 1)
1251 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001252 }
1253
Chris Wilson6714afb2010-12-17 04:10:51 +00001254 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1255 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001256 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001257 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001258}
1259
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001260static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001261{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001262 struct intel_sdvo_connector *intel_sdvo_connector =
1263 to_intel_sdvo_connector(&connector->base);
1264 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
1265 u16 active_outputs;
1266
1267 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1268
1269 if (active_outputs & intel_sdvo_connector->output_flag)
1270 return true;
1271 else
1272 return false;
1273}
1274
1275static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1276 enum pipe *pipe)
1277{
1278 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001279 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001280 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001281 u16 active_outputs;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001282 u32 tmp;
1283
1284 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001285 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001286
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001287 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001288 return false;
1289
1290 if (HAS_PCH_CPT(dev))
1291 *pipe = PORT_TO_PIPE_CPT(tmp);
1292 else
1293 *pipe = PORT_TO_PIPE(tmp);
1294
1295 return true;
1296}
1297
Daniel Vetterce22c322012-07-01 15:31:04 +02001298static void intel_disable_sdvo(struct intel_encoder *encoder)
1299{
1300 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1301 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001302 u32 temp;
1303
Daniel Vetterce22c322012-07-01 15:31:04 +02001304 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1305 if (0)
1306 intel_sdvo_set_encoder_power_state(intel_sdvo,
1307 DRM_MODE_DPMS_OFF);
1308
1309 temp = I915_READ(intel_sdvo->sdvo_reg);
1310 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilson776ca7c2012-11-21 10:44:23 +00001311 /* HW workaround for IBX, we need to move the port to
1312 * transcoder A before disabling it. */
1313 if (HAS_PCH_IBX(encoder->base.dev)) {
1314 struct drm_crtc *crtc = encoder->base.crtc;
1315 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1316
1317 if (temp & SDVO_PIPE_B_SELECT) {
1318 temp &= ~SDVO_PIPE_B_SELECT;
1319 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1320 POSTING_READ(intel_sdvo->sdvo_reg);
1321
1322 /* Again we need to write this twice. */
1323 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1324 POSTING_READ(intel_sdvo->sdvo_reg);
1325
1326 /* Transcoder selection bits only update
1327 * effectively on vblank. */
1328 if (crtc)
1329 intel_wait_for_vblank(encoder->base.dev, pipe);
1330 else
1331 msleep(50);
1332 }
1333 }
1334
Daniel Vetterce22c322012-07-01 15:31:04 +02001335 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1336 }
1337}
1338
1339static void intel_enable_sdvo(struct intel_encoder *encoder)
1340{
1341 struct drm_device *dev = encoder->base.dev;
1342 struct drm_i915_private *dev_priv = dev->dev_private;
1343 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
1344 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1345 u32 temp;
1346 bool input1, input2;
1347 int i;
1348 u8 status;
1349
1350 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001351 if ((temp & SDVO_ENABLE) == 0) {
1352 /* HW workaround for IBX, we need to move the port
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001353 * to transcoder A before disabling it, so restore it here. */
1354 if (HAS_PCH_IBX(dev))
1355 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001356
Daniel Vetterce22c322012-07-01 15:31:04 +02001357 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001358 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001359 for (i = 0; i < 2; i++)
1360 intel_wait_for_vblank(dev, intel_crtc->pipe);
1361
1362 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
1363 /* Warn if the device reported failure to sync.
1364 * A lot of SDVO devices fail to notify of sync, but it's
1365 * a given it the status is a success, we succeeded.
1366 */
1367 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
1368 DRM_DEBUG_KMS("First %s output reported failure to "
1369 "sync\n", SDVO_NAME(intel_sdvo));
1370 }
1371
1372 if (0)
1373 intel_sdvo_set_encoder_power_state(intel_sdvo,
1374 DRM_MODE_DPMS_ON);
1375 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1376}
1377
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001378static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001379{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001380 struct drm_crtc *crtc;
1381 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1382
1383 /* dvo supports only 2 dpms states. */
1384 if (mode != DRM_MODE_DPMS_ON)
1385 mode = DRM_MODE_DPMS_OFF;
1386
1387 if (mode == connector->dpms)
1388 return;
1389
1390 connector->dpms = mode;
1391
1392 /* Only need to change hw state when actually enabled */
1393 crtc = intel_sdvo->base.base.crtc;
1394 if (!crtc) {
1395 intel_sdvo->base.connectors_active = false;
1396 return;
1397 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001398
1399 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001400 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001401 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001402 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001403
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001404 intel_sdvo->base.connectors_active = false;
1405
1406 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001407 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001408 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001409
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001410 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001411
1412 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001413 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1414 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001415 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001416
Daniel Vetterb9805142012-08-31 17:37:33 +02001417 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001418}
1419
Jesse Barnes79e53942008-11-07 14:24:08 -08001420static int intel_sdvo_mode_valid(struct drm_connector *connector,
1421 struct drm_display_mode *mode)
1422{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001423 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001424
1425 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1426 return MODE_NO_DBLESCAN;
1427
Chris Wilsonea5b2132010-08-04 13:50:23 +01001428 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001429 return MODE_CLOCK_LOW;
1430
Chris Wilsonea5b2132010-08-04 13:50:23 +01001431 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001432 return MODE_CLOCK_HIGH;
1433
Chris Wilson85454232010-08-08 14:28:23 +01001434 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001435 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001436 return MODE_PANEL;
1437
Chris Wilsonea5b2132010-08-04 13:50:23 +01001438 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001439 return MODE_PANEL;
1440 }
1441
Jesse Barnes79e53942008-11-07 14:24:08 -08001442 return MODE_OK;
1443}
1444
Chris Wilsonea5b2132010-08-04 13:50:23 +01001445static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001446{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001447 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001448 if (!intel_sdvo_get_value(intel_sdvo,
1449 SDVO_CMD_GET_DEVICE_CAPS,
1450 caps, sizeof(*caps)))
1451 return false;
1452
1453 DRM_DEBUG_KMS("SDVO capabilities:\n"
1454 " vendor_id: %d\n"
1455 " device_id: %d\n"
1456 " device_rev_id: %d\n"
1457 " sdvo_version_major: %d\n"
1458 " sdvo_version_minor: %d\n"
1459 " sdvo_inputs_mask: %d\n"
1460 " smooth_scaling: %d\n"
1461 " sharp_scaling: %d\n"
1462 " up_scaling: %d\n"
1463 " down_scaling: %d\n"
1464 " stall_support: %d\n"
1465 " output_flags: %d\n",
1466 caps->vendor_id,
1467 caps->device_id,
1468 caps->device_rev_id,
1469 caps->sdvo_version_major,
1470 caps->sdvo_version_minor,
1471 caps->sdvo_inputs_mask,
1472 caps->smooth_scaling,
1473 caps->sharp_scaling,
1474 caps->up_scaling,
1475 caps->down_scaling,
1476 caps->stall_support,
1477 caps->output_flags);
1478
1479 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001480}
1481
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001482static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001483{
Daniel Vetter768b1072012-05-04 11:29:56 +02001484 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001485 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001486
Daniel Vetter768b1072012-05-04 11:29:56 +02001487 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1488 * on the line. */
1489 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001490 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001491
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001492 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1493 &hotplug, sizeof(hotplug)))
1494 return 0;
1495
1496 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001497}
1498
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001499static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001500{
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001501 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001502
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001503 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1504 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001505}
1506
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001507static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001508intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001509{
Chris Wilsonbc652122011-01-25 13:28:29 +00001510 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001511 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001512}
1513
Chris Wilsonf899fc62010-07-20 15:44:45 -07001514static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001515intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001516{
Chris Wilsone957d772010-09-24 12:52:03 +01001517 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1518 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001519}
1520
Chris Wilsonff482d82010-09-15 10:40:38 +01001521/* Mac mini hack -- use the same DDC as the analog connector */
1522static struct edid *
1523intel_sdvo_get_analog_edid(struct drm_connector *connector)
1524{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001525 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001526
Chris Wilson0c1dab82010-11-23 22:37:01 +00001527 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001528 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001529 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001530}
1531
Ben Widawskyc43b5632012-04-16 14:07:40 -07001532static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001533intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001534{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001535 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001536 enum drm_connector_status status;
1537 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001538
Chris Wilsone957d772010-09-24 12:52:03 +01001539 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001540
Chris Wilsonea5b2132010-08-04 13:50:23 +01001541 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001542 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001543
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001544 /*
1545 * Don't use the 1 as the argument of DDC bus switch to get
1546 * the EDID. It is used for SDVO SPD ROM.
1547 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001548 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001549 intel_sdvo->ddc_bus = ddc;
1550 edid = intel_sdvo_get_edid(connector);
1551 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001552 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001553 }
Chris Wilsone957d772010-09-24 12:52:03 +01001554 /*
1555 * If we found the EDID on the other bus,
1556 * assume that is the correct DDC bus.
1557 */
1558 if (edid == NULL)
1559 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001560 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001561
1562 /*
1563 * When there is no edid and no monitor is connected with VGA
1564 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001565 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001566 if (edid == NULL)
1567 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001568
Chris Wilson2f551c82010-09-15 10:42:50 +01001569 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001570 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001571 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001572 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1573 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001574 if (intel_sdvo->is_hdmi) {
1575 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1576 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001577 intel_sdvo->rgb_quant_range_selectable =
1578 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001579 }
Chris Wilson139467432011-02-09 20:01:16 +00001580 } else
1581 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001582 kfree(edid);
1583 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001584
1585 if (status == connector_status_connected) {
1586 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001587 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1588 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001589 }
1590
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001591 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001592}
1593
Chris Wilson52220082011-06-20 14:45:50 +01001594static bool
1595intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1596 struct edid *edid)
1597{
1598 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1599 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1600
1601 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1602 connector_is_digital, monitor_is_digital);
1603 return connector_is_digital == monitor_is_digital;
1604}
1605
Chris Wilson7b334fc2010-09-09 23:51:02 +01001606static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001607intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001608{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001609 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001610 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001611 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001612 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001613
Chris Wilsonfc373812012-11-23 11:57:56 +00001614 if (!intel_sdvo_get_value(intel_sdvo,
1615 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1616 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001617 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001618
Chris Wilsone957d772010-09-24 12:52:03 +01001619 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1620 response & 0xff, response >> 8,
1621 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001622
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001623 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001624 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001625
Chris Wilsonea5b2132010-08-04 13:50:23 +01001626 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001627
Chris Wilson97aaf912011-01-04 20:10:52 +00001628 intel_sdvo->has_hdmi_monitor = false;
1629 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001630 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001631
Chris Wilson615fb932010-08-04 13:50:24 +01001632 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001633 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001634 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001635 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001636 else {
1637 struct edid *edid;
1638
1639 /* if we have an edid check it matches the connection */
1640 edid = intel_sdvo_get_edid(connector);
1641 if (edid == NULL)
1642 edid = intel_sdvo_get_analog_edid(connector);
1643 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001644 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1645 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001646 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001647 else
1648 ret = connector_status_disconnected;
1649
Chris Wilson139467432011-02-09 20:01:16 +00001650 kfree(edid);
1651 } else
1652 ret = connector_status_connected;
1653 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001654
1655 /* May update encoder flag for like clock for SDVO TV, etc.*/
1656 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001657 intel_sdvo->is_tv = false;
1658 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001659
Daniel Vetter09ede542013-04-30 14:01:45 +02001660 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001661 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001662 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001663 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001664 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001665
1666 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001667}
1668
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001669static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001670{
Chris Wilsonff482d82010-09-15 10:40:38 +01001671 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001672
1673 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001674 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001675
Keith Packard57cdaf92009-09-04 13:07:54 +08001676 /*
1677 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1678 * link between analog and digital outputs. So, if the regular SDVO
1679 * DDC fails, check to see if the analog output is disconnected, in
1680 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001681 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001682 if (edid == NULL)
1683 edid = intel_sdvo_get_analog_edid(connector);
1684
Chris Wilsonff482d82010-09-15 10:40:38 +01001685 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001686 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1687 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001688 drm_mode_connector_update_edid_property(connector, edid);
1689 drm_add_edid_modes(connector, edid);
1690 }
Chris Wilson139467432011-02-09 20:01:16 +00001691
Chris Wilsonff482d82010-09-15 10:40:38 +01001692 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001693 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001694}
1695
1696/*
1697 * Set of SDVO TV modes.
1698 * Note! This is in reply order (see loop in get_tv_modes).
1699 * XXX: all 60Hz refresh?
1700 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001701static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001702 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1703 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001704 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001705 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1706 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001707 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001708 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1709 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001710 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001711 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1712 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001713 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001714 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1715 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001716 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001717 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1718 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001719 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001720 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1721 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001722 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001723 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1724 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001725 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001726 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1727 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001728 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001729 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1730 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001731 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001732 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1733 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001734 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001735 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1736 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001737 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001738 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1739 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001740 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001741 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1742 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001743 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001744 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1745 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001746 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001747 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1748 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001749 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001750 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1751 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001752 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001753 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1754 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001755 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001756 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1757 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001758 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1759};
1760
1761static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1762{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001763 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001764 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001765 uint32_t reply = 0, format_map = 0;
1766 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001767
1768 /* Read the list of supported input resolutions for the selected TV
1769 * format.
1770 */
Chris Wilson40039752010-08-04 13:50:26 +01001771 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001772 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001773 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001774
Chris Wilson32aad862010-08-04 13:50:25 +01001775 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1776 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001777
Chris Wilson32aad862010-08-04 13:50:25 +01001778 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001779 if (!intel_sdvo_write_cmd(intel_sdvo,
1780 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001781 &tv_res, sizeof(tv_res)))
1782 return;
1783 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001784 return;
1785
1786 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001787 if (reply & (1 << i)) {
1788 struct drm_display_mode *nmode;
1789 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001790 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001791 if (nmode)
1792 drm_mode_probed_add(connector, nmode);
1793 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001794}
1795
Ma Ling7086c872009-05-13 11:20:06 +08001796static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1797{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001798 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001799 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001800 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001801
1802 /*
1803 * Attempt to get the mode list from DDC.
1804 * Assume that the preferred modes are
1805 * arranged in priority order.
1806 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001807 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001808 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001809 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001810
1811 /* Fetch modes from VBT */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001812 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001813 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001814 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001815 if (newmode != NULL) {
1816 /* Guarantee the mode is preferred */
1817 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1818 DRM_MODE_TYPE_DRIVER);
1819 drm_mode_probed_add(connector, newmode);
1820 }
1821 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001822
1823end:
1824 list_for_each_entry(newmode, &connector->probed_modes, head) {
1825 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001826 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001827 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001828
Chris Wilson85454232010-08-08 14:28:23 +01001829 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001830 break;
1831 }
1832 }
1833
Ma Ling7086c872009-05-13 11:20:06 +08001834}
1835
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001836static int intel_sdvo_get_modes(struct drm_connector *connector)
1837{
Chris Wilson615fb932010-08-04 13:50:24 +01001838 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001839
Chris Wilson615fb932010-08-04 13:50:24 +01001840 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001841 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001842 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001843 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001844 else
1845 intel_sdvo_get_ddc_modes(connector);
1846
Chris Wilson32aad862010-08-04 13:50:25 +01001847 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001848}
1849
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001850static void
1851intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001852{
Chris Wilson615fb932010-08-04 13:50:24 +01001853 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001854 struct drm_device *dev = connector->dev;
1855
Chris Wilsonc5521702010-08-04 13:50:28 +01001856 if (intel_sdvo_connector->left)
1857 drm_property_destroy(dev, intel_sdvo_connector->left);
1858 if (intel_sdvo_connector->right)
1859 drm_property_destroy(dev, intel_sdvo_connector->right);
1860 if (intel_sdvo_connector->top)
1861 drm_property_destroy(dev, intel_sdvo_connector->top);
1862 if (intel_sdvo_connector->bottom)
1863 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1864 if (intel_sdvo_connector->hpos)
1865 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1866 if (intel_sdvo_connector->vpos)
1867 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1868 if (intel_sdvo_connector->saturation)
1869 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1870 if (intel_sdvo_connector->contrast)
1871 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1872 if (intel_sdvo_connector->hue)
1873 drm_property_destroy(dev, intel_sdvo_connector->hue);
1874 if (intel_sdvo_connector->sharpness)
1875 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1876 if (intel_sdvo_connector->flicker_filter)
1877 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1878 if (intel_sdvo_connector->flicker_filter_2d)
1879 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1880 if (intel_sdvo_connector->flicker_filter_adaptive)
1881 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1882 if (intel_sdvo_connector->tv_luma_filter)
1883 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1884 if (intel_sdvo_connector->tv_chroma_filter)
1885 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001886 if (intel_sdvo_connector->dot_crawl)
1887 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001888 if (intel_sdvo_connector->brightness)
1889 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001890}
1891
Jesse Barnes79e53942008-11-07 14:24:08 -08001892static void intel_sdvo_destroy(struct drm_connector *connector)
1893{
Chris Wilson615fb932010-08-04 13:50:24 +01001894 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001895
Chris Wilsonc5521702010-08-04 13:50:28 +01001896 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001897 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001898 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001899
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001900 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001901 drm_sysfs_connector_remove(connector);
1902 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02001903 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001904}
1905
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001906static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1907{
1908 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1909 struct edid *edid;
1910 bool has_audio = false;
1911
1912 if (!intel_sdvo->is_hdmi)
1913 return false;
1914
1915 edid = intel_sdvo_get_edid(connector);
1916 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1917 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a22012-08-15 12:32:36 +03001918 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001919
1920 return has_audio;
1921}
1922
Zhao Yakuice6feab2009-08-24 13:50:26 +08001923static int
1924intel_sdvo_set_property(struct drm_connector *connector,
1925 struct drm_property *property,
1926 uint64_t val)
1927{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001928 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001929 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001930 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001931 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001932 uint8_t cmd;
1933 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001934
Rob Clark662595d2012-10-11 20:36:04 -05001935 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001936 if (ret)
1937 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001938
Chris Wilson3f43c482011-05-12 22:17:24 +01001939 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001940 int i = val;
1941 bool has_audio;
1942
1943 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001944 return 0;
1945
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001946 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001947
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001948 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001949 has_audio = intel_sdvo_detect_hdmi_audio(connector);
1950 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001951 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001952
1953 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001954 return 0;
1955
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001956 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001957 goto done;
1958 }
1959
Chris Wilsone953fd72011-02-21 22:23:52 +00001960 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02001961 bool old_auto = intel_sdvo->color_range_auto;
1962 uint32_t old_range = intel_sdvo->color_range;
1963
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001964 switch (val) {
1965 case INTEL_BROADCAST_RGB_AUTO:
1966 intel_sdvo->color_range_auto = true;
1967 break;
1968 case INTEL_BROADCAST_RGB_FULL:
1969 intel_sdvo->color_range_auto = false;
1970 intel_sdvo->color_range = 0;
1971 break;
1972 case INTEL_BROADCAST_RGB_LIMITED:
1973 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001974 /* FIXME: this bit is only valid when using TMDS
1975 * encoding and 8 bit per color mode. */
1976 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001977 break;
1978 default:
1979 return -EINVAL;
1980 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02001981
1982 if (old_auto == intel_sdvo->color_range_auto &&
1983 old_range == intel_sdvo->color_range)
1984 return 0;
1985
Zhao Yakuice6feab2009-08-24 13:50:26 +08001986 goto done;
1987 }
1988
Chris Wilsonc5521702010-08-04 13:50:28 +01001989#define CHECK_PROPERTY(name, NAME) \
1990 if (intel_sdvo_connector->name == property) { \
1991 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1992 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1993 cmd = SDVO_CMD_SET_##NAME; \
1994 intel_sdvo_connector->cur_##name = temp_value; \
1995 goto set_value; \
1996 }
1997
1998 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001999 if (val >= TV_FORMAT_NUM)
2000 return -EINVAL;
2001
Chris Wilson40039752010-08-04 13:50:26 +01002002 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002003 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002004 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002005
Chris Wilson40039752010-08-04 13:50:26 +01002006 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002007 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002008 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002009 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002010 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002011 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002012 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002013 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002014 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002015
Chris Wilson615fb932010-08-04 13:50:24 +01002016 intel_sdvo_connector->left_margin = temp_value;
2017 intel_sdvo_connector->right_margin = temp_value;
2018 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002019 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002020 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002021 goto set_value;
2022 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002023 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002024 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002025 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002026 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002027
Chris Wilson615fb932010-08-04 13:50:24 +01002028 intel_sdvo_connector->left_margin = temp_value;
2029 intel_sdvo_connector->right_margin = temp_value;
2030 temp_value = intel_sdvo_connector->max_hscan -
2031 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002032 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002033 goto set_value;
2034 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002035 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002036 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002037 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002038 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002039
Chris Wilson615fb932010-08-04 13:50:24 +01002040 intel_sdvo_connector->top_margin = temp_value;
2041 intel_sdvo_connector->bottom_margin = temp_value;
2042 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002043 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002044 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002045 goto set_value;
2046 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002047 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002048 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002049 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002050 return 0;
2051
Chris Wilson615fb932010-08-04 13:50:24 +01002052 intel_sdvo_connector->top_margin = temp_value;
2053 intel_sdvo_connector->bottom_margin = temp_value;
2054 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002055 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002056 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002057 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002058 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002059 CHECK_PROPERTY(hpos, HPOS)
2060 CHECK_PROPERTY(vpos, VPOS)
2061 CHECK_PROPERTY(saturation, SATURATION)
2062 CHECK_PROPERTY(contrast, CONTRAST)
2063 CHECK_PROPERTY(hue, HUE)
2064 CHECK_PROPERTY(brightness, BRIGHTNESS)
2065 CHECK_PROPERTY(sharpness, SHARPNESS)
2066 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2067 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2068 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2069 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2070 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002071 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002072 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002073
2074 return -EINVAL; /* unknown property */
2075
2076set_value:
2077 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2078 return -EIO;
2079
2080
2081done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002082 if (intel_sdvo->base.base.crtc)
2083 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002084
Chris Wilson32aad862010-08-04 13:50:25 +01002085 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002086#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002087}
2088
Jesse Barnes79e53942008-11-07 14:24:08 -08002089static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002090 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002091 .detect = intel_sdvo_detect,
2092 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002093 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002094 .destroy = intel_sdvo_destroy,
2095};
2096
2097static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2098 .get_modes = intel_sdvo_get_modes,
2099 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002100 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002101};
2102
Hannes Ederb358d0a2008-12-18 21:18:47 +01002103static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002104{
Chris Wilson890f3352010-09-14 16:46:59 +01002105 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002106
Chris Wilsonea5b2132010-08-04 13:50:23 +01002107 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002108 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002109 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002110
Chris Wilsone957d772010-09-24 12:52:03 +01002111 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002112 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002113}
2114
2115static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2116 .destroy = intel_sdvo_enc_destroy,
2117};
2118
Chris Wilsonb66d8422010-08-12 15:26:41 +01002119static void
2120intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2121{
2122 uint16_t mask = 0;
2123 unsigned int num_bits;
2124
2125 /* Make a mask of outputs less than or equal to our own priority in the
2126 * list.
2127 */
2128 switch (sdvo->controlled_output) {
2129 case SDVO_OUTPUT_LVDS1:
2130 mask |= SDVO_OUTPUT_LVDS1;
2131 case SDVO_OUTPUT_LVDS0:
2132 mask |= SDVO_OUTPUT_LVDS0;
2133 case SDVO_OUTPUT_TMDS1:
2134 mask |= SDVO_OUTPUT_TMDS1;
2135 case SDVO_OUTPUT_TMDS0:
2136 mask |= SDVO_OUTPUT_TMDS0;
2137 case SDVO_OUTPUT_RGB1:
2138 mask |= SDVO_OUTPUT_RGB1;
2139 case SDVO_OUTPUT_RGB0:
2140 mask |= SDVO_OUTPUT_RGB0;
2141 break;
2142 }
2143
2144 /* Count bits to find what number we are in the priority list. */
2145 mask &= sdvo->caps.output_flags;
2146 num_bits = hweight16(mask);
2147 /* If more than 3 outputs, default to DDC bus 3 for now. */
2148 if (num_bits > 3)
2149 num_bits = 3;
2150
2151 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2152 sdvo->ddc_bus = 1 << num_bits;
2153}
Jesse Barnes79e53942008-11-07 14:24:08 -08002154
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002155/**
2156 * Choose the appropriate DDC bus for control bus switch command for this
2157 * SDVO output based on the controlled output.
2158 *
2159 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2160 * outputs, then LVDS outputs.
2161 */
2162static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002163intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002164 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002165{
Adam Jacksonb1083332010-04-23 16:07:40 -04002166 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002167
Daniel Vettereef4eac2012-03-23 23:43:35 +01002168 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002169 mapping = &(dev_priv->sdvo_mappings[0]);
2170 else
2171 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002172
Chris Wilsonb66d8422010-08-12 15:26:41 +01002173 if (mapping->initialized)
2174 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2175 else
2176 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002177}
2178
Chris Wilsone957d772010-09-24 12:52:03 +01002179static void
2180intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2181 struct intel_sdvo *sdvo, u32 reg)
2182{
2183 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002184 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002185
Daniel Vettereef4eac2012-03-23 23:43:35 +01002186 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002187 mapping = &dev_priv->sdvo_mappings[0];
2188 else
2189 mapping = &dev_priv->sdvo_mappings[1];
2190
Jani Nikula6cb16122012-10-22 16:12:17 +03002191 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002192 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002193 else
2194 pin = GMBUS_PORT_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002195
Jani Nikula6cb16122012-10-22 16:12:17 +03002196 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2197
2198 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2199 * our code totally fails once we start using gmbus. Hence fall back to
2200 * bit banging for now. */
2201 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002202}
2203
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002204/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2205static void
2206intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2207{
2208 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002209}
2210
2211static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002212intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002213{
Chris Wilson97aaf912011-01-04 20:10:52 +00002214 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002215}
2216
yakui_zhao714605e2009-05-31 17:18:07 +08002217static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002218intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002219{
2220 struct drm_i915_private *dev_priv = dev->dev_private;
2221 struct sdvo_device_mapping *my_mapping, *other_mapping;
2222
Daniel Vettereef4eac2012-03-23 23:43:35 +01002223 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002224 my_mapping = &dev_priv->sdvo_mappings[0];
2225 other_mapping = &dev_priv->sdvo_mappings[1];
2226 } else {
2227 my_mapping = &dev_priv->sdvo_mappings[1];
2228 other_mapping = &dev_priv->sdvo_mappings[0];
2229 }
2230
2231 /* If the BIOS described our SDVO device, take advantage of it. */
2232 if (my_mapping->slave_addr)
2233 return my_mapping->slave_addr;
2234
2235 /* If the BIOS only described a different SDVO device, use the
2236 * address that it isn't using.
2237 */
2238 if (other_mapping->slave_addr) {
2239 if (other_mapping->slave_addr == 0x70)
2240 return 0x72;
2241 else
2242 return 0x70;
2243 }
2244
2245 /* No SDVO device info is found for another DVO port,
2246 * so use mapping assumption we had before BIOS parsing.
2247 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002248 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002249 return 0x70;
2250 else
2251 return 0x72;
2252}
2253
Zhenyu Wang14571b42010-03-30 14:06:33 +08002254static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002255intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2256 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002257{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002258 drm_connector_init(encoder->base.base.dev,
2259 &connector->base.base,
2260 &intel_sdvo_connector_funcs,
2261 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002262
Chris Wilsondf0e9242010-09-09 16:20:55 +01002263 drm_connector_helper_add(&connector->base.base,
2264 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002265
Peter Ross8f4839e2012-01-28 14:49:25 +01002266 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002267 connector->base.base.doublescan_allowed = 0;
2268 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002269 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002270
Chris Wilsondf0e9242010-09-09 16:20:55 +01002271 intel_connector_attach_encoder(&connector->base, &encoder->base);
2272 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002273}
2274
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002275static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002276intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2277 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002278{
2279 struct drm_device *dev = connector->base.base.dev;
2280
Chris Wilson3f43c482011-05-12 22:17:24 +01002281 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002282 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002283 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002284 intel_sdvo->color_range_auto = true;
2285 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002286}
2287
Zhenyu Wang14571b42010-03-30 14:06:33 +08002288static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002289intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002290{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002291 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002292 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002293 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002294 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002295 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002296
Chris Wilson615fb932010-08-04 13:50:24 +01002297 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2298 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002299 return false;
2300
Zhenyu Wang14571b42010-03-30 14:06:33 +08002301 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002302 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002303 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002304 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002305 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002306 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002307 }
2308
Chris Wilson615fb932010-08-04 13:50:24 +01002309 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002310 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002311 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2312 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002313 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002314 /* Some SDVO devices have one-shot hotplug interrupts.
2315 * Ensure that they get re-enabled when an interrupt happens.
2316 */
2317 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2318 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002319 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002320 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002321 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002322 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2323 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2324
Chris Wilsone27d8532010-10-22 09:15:22 +01002325 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002326 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002327 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002328 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002329
Chris Wilsondf0e9242010-09-09 16:20:55 +01002330 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002331 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002332 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002333
2334 return true;
2335}
2336
2337static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002338intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002339{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002340 struct drm_encoder *encoder = &intel_sdvo->base.base;
2341 struct drm_connector *connector;
2342 struct intel_connector *intel_connector;
2343 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002344
Chris Wilson615fb932010-08-04 13:50:24 +01002345 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2346 if (!intel_sdvo_connector)
2347 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002348
Chris Wilson615fb932010-08-04 13:50:24 +01002349 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002350 connector = &intel_connector->base;
2351 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2352 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002353
Chris Wilson4ef69c72010-09-09 15:14:28 +01002354 intel_sdvo->controlled_output |= type;
2355 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002356
Chris Wilson4ef69c72010-09-09 15:14:28 +01002357 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002358
Chris Wilsondf0e9242010-09-09 16:20:55 +01002359 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002360
Chris Wilson4ef69c72010-09-09 15:14:28 +01002361 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002362 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002363
Chris Wilson4ef69c72010-09-09 15:14:28 +01002364 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002365 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002366
Chris Wilson4ef69c72010-09-09 15:14:28 +01002367 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002368
2369err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002370 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002371 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002372}
2373
2374static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002375intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002376{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002377 struct drm_encoder *encoder = &intel_sdvo->base.base;
2378 struct drm_connector *connector;
2379 struct intel_connector *intel_connector;
2380 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002381
Chris Wilson615fb932010-08-04 13:50:24 +01002382 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2383 if (!intel_sdvo_connector)
2384 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002385
Chris Wilson615fb932010-08-04 13:50:24 +01002386 intel_connector = &intel_sdvo_connector->base;
2387 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002388 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002389 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2390 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002391
Chris Wilson4ef69c72010-09-09 15:14:28 +01002392 if (device == 0) {
2393 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2394 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2395 } else if (device == 1) {
2396 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2397 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2398 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002399
Chris Wilsondf0e9242010-09-09 16:20:55 +01002400 intel_sdvo_connector_init(intel_sdvo_connector,
2401 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002402 return true;
2403}
2404
2405static bool
2406intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2407{
2408 struct drm_encoder *encoder = &intel_sdvo->base.base;
2409 struct drm_connector *connector;
2410 struct intel_connector *intel_connector;
2411 struct intel_sdvo_connector *intel_sdvo_connector;
2412
2413 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2414 if (!intel_sdvo_connector)
2415 return false;
2416
2417 intel_connector = &intel_sdvo_connector->base;
2418 connector = &intel_connector->base;
2419 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2420 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2421
2422 if (device == 0) {
2423 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2424 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2425 } else if (device == 1) {
2426 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2427 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2428 }
2429
Chris Wilsondf0e9242010-09-09 16:20:55 +01002430 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002431 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002432 goto err;
2433
2434 return true;
2435
2436err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002437 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002438 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002439}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002440
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002441static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002442intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002443{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002444 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002445 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002446
Zhenyu Wang14571b42010-03-30 14:06:33 +08002447 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002448
Zhenyu Wang14571b42010-03-30 14:06:33 +08002449 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002450 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002451 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002452
Zhenyu Wang14571b42010-03-30 14:06:33 +08002453 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002454 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002455 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002456
Zhenyu Wang14571b42010-03-30 14:06:33 +08002457 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002458 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002459 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002460 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002461
Zhenyu Wang14571b42010-03-30 14:06:33 +08002462 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002463 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002464 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002465
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002466 if (flags & SDVO_OUTPUT_YPRPB0)
2467 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2468 return false;
2469
Zhenyu Wang14571b42010-03-30 14:06:33 +08002470 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002471 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002472 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002473
Zhenyu Wang14571b42010-03-30 14:06:33 +08002474 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002475 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002476 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002477
Zhenyu Wang14571b42010-03-30 14:06:33 +08002478 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002479 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002480 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002481
Zhenyu Wang14571b42010-03-30 14:06:33 +08002482 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002483 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002484 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002485
Zhenyu Wang14571b42010-03-30 14:06:33 +08002486 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002487 unsigned char bytes[2];
2488
Chris Wilsonea5b2132010-08-04 13:50:23 +01002489 intel_sdvo->controlled_output = 0;
2490 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002491 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002492 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002493 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002494 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002495 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002496 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002497
Zhenyu Wang14571b42010-03-30 14:06:33 +08002498 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002499}
2500
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002501static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2502{
2503 struct drm_device *dev = intel_sdvo->base.base.dev;
2504 struct drm_connector *connector, *tmp;
2505
2506 list_for_each_entry_safe(connector, tmp,
2507 &dev->mode_config.connector_list, head) {
2508 if (intel_attached_encoder(connector) == &intel_sdvo->base)
2509 intel_sdvo_destroy(connector);
2510 }
2511}
2512
Chris Wilson32aad862010-08-04 13:50:25 +01002513static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2514 struct intel_sdvo_connector *intel_sdvo_connector,
2515 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002516{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002517 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002518 struct intel_sdvo_tv_format format;
2519 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002520
Chris Wilson32aad862010-08-04 13:50:25 +01002521 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2522 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002523
Chris Wilson1a3665c2011-01-25 13:59:37 +00002524 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002525 if (!intel_sdvo_get_value(intel_sdvo,
2526 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2527 &format, sizeof(format)))
2528 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002529
Chris Wilson32aad862010-08-04 13:50:25 +01002530 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002531
2532 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002533 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002534
Chris Wilson615fb932010-08-04 13:50:24 +01002535 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002536 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002537 if (format_map & (1 << i))
2538 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002539
2540
Chris Wilsonc5521702010-08-04 13:50:28 +01002541 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002542 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2543 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002544 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002545 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002546
Chris Wilson615fb932010-08-04 13:50:24 +01002547 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002548 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002549 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002550 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002551
Chris Wilson40039752010-08-04 13:50:26 +01002552 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002553 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002554 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002555 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002556
2557}
2558
Chris Wilsonc5521702010-08-04 13:50:28 +01002559#define ENHANCEMENT(name, NAME) do { \
2560 if (enhancements.name) { \
2561 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2562 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2563 return false; \
2564 intel_sdvo_connector->max_##name = data_value[0]; \
2565 intel_sdvo_connector->cur_##name = response; \
2566 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002567 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002568 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002569 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002570 intel_sdvo_connector->name, \
2571 intel_sdvo_connector->cur_##name); \
2572 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2573 data_value[0], data_value[1], response); \
2574 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002575} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002576
2577static bool
2578intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2579 struct intel_sdvo_connector *intel_sdvo_connector,
2580 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002581{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002582 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002583 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002584 uint16_t response, data_value[2];
2585
Chris Wilsonc5521702010-08-04 13:50:28 +01002586 /* when horizontal overscan is supported, Add the left/right property */
2587 if (enhancements.overscan_h) {
2588 if (!intel_sdvo_get_value(intel_sdvo,
2589 SDVO_CMD_GET_MAX_OVERSCAN_H,
2590 &data_value, 4))
2591 return false;
2592
2593 if (!intel_sdvo_get_value(intel_sdvo,
2594 SDVO_CMD_GET_OVERSCAN_H,
2595 &response, 2))
2596 return false;
2597
2598 intel_sdvo_connector->max_hscan = data_value[0];
2599 intel_sdvo_connector->left_margin = data_value[0] - response;
2600 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2601 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002602 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002603 if (!intel_sdvo_connector->left)
2604 return false;
2605
Rob Clark662595d2012-10-11 20:36:04 -05002606 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002607 intel_sdvo_connector->left,
2608 intel_sdvo_connector->left_margin);
2609
2610 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002611 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002612 if (!intel_sdvo_connector->right)
2613 return false;
2614
Rob Clark662595d2012-10-11 20:36:04 -05002615 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002616 intel_sdvo_connector->right,
2617 intel_sdvo_connector->right_margin);
2618 DRM_DEBUG_KMS("h_overscan: max %d, "
2619 "default %d, current %d\n",
2620 data_value[0], data_value[1], response);
2621 }
2622
2623 if (enhancements.overscan_v) {
2624 if (!intel_sdvo_get_value(intel_sdvo,
2625 SDVO_CMD_GET_MAX_OVERSCAN_V,
2626 &data_value, 4))
2627 return false;
2628
2629 if (!intel_sdvo_get_value(intel_sdvo,
2630 SDVO_CMD_GET_OVERSCAN_V,
2631 &response, 2))
2632 return false;
2633
2634 intel_sdvo_connector->max_vscan = data_value[0];
2635 intel_sdvo_connector->top_margin = data_value[0] - response;
2636 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2637 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002638 drm_property_create_range(dev, 0,
2639 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002640 if (!intel_sdvo_connector->top)
2641 return false;
2642
Rob Clark662595d2012-10-11 20:36:04 -05002643 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002644 intel_sdvo_connector->top,
2645 intel_sdvo_connector->top_margin);
2646
2647 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002648 drm_property_create_range(dev, 0,
2649 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002650 if (!intel_sdvo_connector->bottom)
2651 return false;
2652
Rob Clark662595d2012-10-11 20:36:04 -05002653 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002654 intel_sdvo_connector->bottom,
2655 intel_sdvo_connector->bottom_margin);
2656 DRM_DEBUG_KMS("v_overscan: max %d, "
2657 "default %d, current %d\n",
2658 data_value[0], data_value[1], response);
2659 }
2660
2661 ENHANCEMENT(hpos, HPOS);
2662 ENHANCEMENT(vpos, VPOS);
2663 ENHANCEMENT(saturation, SATURATION);
2664 ENHANCEMENT(contrast, CONTRAST);
2665 ENHANCEMENT(hue, HUE);
2666 ENHANCEMENT(sharpness, SHARPNESS);
2667 ENHANCEMENT(brightness, BRIGHTNESS);
2668 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2669 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2670 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2671 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2672 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2673
Chris Wilsone0442182010-08-04 13:50:29 +01002674 if (enhancements.dot_crawl) {
2675 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2676 return false;
2677
2678 intel_sdvo_connector->max_dot_crawl = 1;
2679 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2680 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002681 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002682 if (!intel_sdvo_connector->dot_crawl)
2683 return false;
2684
Rob Clark662595d2012-10-11 20:36:04 -05002685 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002686 intel_sdvo_connector->dot_crawl,
2687 intel_sdvo_connector->cur_dot_crawl);
2688 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2689 }
2690
Chris Wilsonc5521702010-08-04 13:50:28 +01002691 return true;
2692}
2693
2694static bool
2695intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2696 struct intel_sdvo_connector *intel_sdvo_connector,
2697 struct intel_sdvo_enhancements_reply enhancements)
2698{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002699 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002700 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2701 uint16_t response, data_value[2];
2702
2703 ENHANCEMENT(brightness, BRIGHTNESS);
2704
2705 return true;
2706}
2707#undef ENHANCEMENT
2708
2709static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2710 struct intel_sdvo_connector *intel_sdvo_connector)
2711{
2712 union {
2713 struct intel_sdvo_enhancements_reply reply;
2714 uint16_t response;
2715 } enhancements;
2716
Chris Wilson1a3665c2011-01-25 13:59:37 +00002717 BUILD_BUG_ON(sizeof(enhancements) != 2);
2718
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002719 enhancements.response = 0;
2720 intel_sdvo_get_value(intel_sdvo,
2721 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2722 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002723 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002724 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002725 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002726 }
Chris Wilson32aad862010-08-04 13:50:25 +01002727
Chris Wilsonc5521702010-08-04 13:50:28 +01002728 if (IS_TV(intel_sdvo_connector))
2729 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002730 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002731 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2732 else
2733 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002734}
Chris Wilson32aad862010-08-04 13:50:25 +01002735
Chris Wilsone957d772010-09-24 12:52:03 +01002736static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2737 struct i2c_msg *msgs,
2738 int num)
2739{
2740 struct intel_sdvo *sdvo = adapter->algo_data;
2741
2742 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2743 return -EIO;
2744
2745 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2746}
2747
2748static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2749{
2750 struct intel_sdvo *sdvo = adapter->algo_data;
2751 return sdvo->i2c->algo->functionality(sdvo->i2c);
2752}
2753
2754static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2755 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2756 .functionality = intel_sdvo_ddc_proxy_func
2757};
2758
2759static bool
2760intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2761 struct drm_device *dev)
2762{
2763 sdvo->ddc.owner = THIS_MODULE;
2764 sdvo->ddc.class = I2C_CLASS_DDC;
2765 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2766 sdvo->ddc.dev.parent = &dev->pdev->dev;
2767 sdvo->ddc.algo_data = sdvo;
2768 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2769
2770 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002771}
2772
Daniel Vettereef4eac2012-03-23 23:43:35 +01002773bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002774{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002775 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002776 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002777 struct intel_sdvo *intel_sdvo;
Chris Wilson084b6122012-05-11 18:01:33 +01002778 u32 hotplug_mask;
Jesse Barnes79e53942008-11-07 14:24:08 -08002779 int i;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002780 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2781 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002782 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002783
Chris Wilson56184e32011-05-17 14:03:50 +01002784 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002785 intel_sdvo->is_sdvob = is_sdvob;
2786 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002787 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002788 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2789 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002790
Chris Wilson56184e32011-05-17 14:03:50 +01002791 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002792 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002793 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002794 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002795
Jesse Barnes79e53942008-11-07 14:24:08 -08002796 /* Read the regs to test if we can talk to the device */
2797 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002798 u8 byte;
2799
2800 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002801 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2802 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002803 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002804 }
2805 }
2806
Chris Wilson084b6122012-05-11 18:01:33 +01002807 hotplug_mask = 0;
2808 if (IS_G4X(dev)) {
2809 hotplug_mask = intel_sdvo->is_sdvob ?
2810 SDVOB_HOTPLUG_INT_STATUS_G4X : SDVOC_HOTPLUG_INT_STATUS_G4X;
2811 } else if (IS_GEN4(dev)) {
2812 hotplug_mask = intel_sdvo->is_sdvob ?
2813 SDVOB_HOTPLUG_INT_STATUS_I965 : SDVOC_HOTPLUG_INT_STATUS_I965;
2814 } else {
2815 hotplug_mask = intel_sdvo->is_sdvob ?
2816 SDVOB_HOTPLUG_INT_STATUS_I915 : SDVOC_HOTPLUG_INT_STATUS_I915;
2817 }
Ma Ling619ac3b2009-05-18 16:12:46 +08002818
Egbert Eich4f770a52013-02-25 12:06:52 -05002819 /* Only enable the hotplug irq if we need it, to work around noisy
2820 * hotplug lines.
2821 */
Egbert Eich1d843f92013-02-25 12:06:49 -05002822 if (intel_sdvo->hotplug_active)
2823 intel_encoder->hpd_pin = HPD_SDVO_B ? HPD_SDVO_B : HPD_SDVO_C;
2824
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002825 intel_encoder->compute_config = intel_sdvo_compute_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002826 intel_encoder->disable = intel_disable_sdvo;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002827 intel_encoder->mode_set = intel_sdvo_mode_set;
Daniel Vetterce22c322012-07-01 15:31:04 +02002828 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002829 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Daniel Vetterce22c322012-07-01 15:31:04 +02002830
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002831 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002832 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002833 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002834
Chris Wilsonea5b2132010-08-04 13:50:23 +01002835 if (intel_sdvo_output_setup(intel_sdvo,
2836 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002837 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2838 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002839 /* Output_setup can leave behind connectors! */
2840 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002841 }
2842
Daniel Vettere506d6f2012-11-13 17:24:43 +01002843 /*
2844 * Cloning SDVO with anything is often impossible, since the SDVO
2845 * encoder can request a special input timing mode. And even if that's
2846 * not the case we have evidence that cloning a plain unscaled mode with
2847 * VGA doesn't really work. Furthermore the cloning flags are way too
2848 * simplistic anyway to express such constraints, so just give up on
2849 * cloning for SDVO encoders.
2850 */
2851 intel_sdvo->base.cloneable = false;
2852
Chris Wilsonea5b2132010-08-04 13:50:23 +01002853 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002854
Jesse Barnes79e53942008-11-07 14:24:08 -08002855 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002856 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002857 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002858
Chris Wilson32aad862010-08-04 13:50:25 +01002859 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2860 &intel_sdvo->pixel_clock_min,
2861 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002862 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002863
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002864 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002865 "clock range %dMHz - %dMHz, "
2866 "input 1: %c, input 2: %c, "
2867 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002868 SDVO_NAME(intel_sdvo),
2869 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2870 intel_sdvo->caps.device_rev_id,
2871 intel_sdvo->pixel_clock_min / 1000,
2872 intel_sdvo->pixel_clock_max / 1000,
2873 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2874 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002875 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002876 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002877 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002878 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002879 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002880 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002881
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002882err_output:
2883 intel_sdvo_output_cleanup(intel_sdvo);
2884
Chris Wilsonf899fc62010-07-20 15:44:45 -07002885err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002886 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002887 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002888err_i2c_bus:
2889 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002890 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002891
Eric Anholt7d573822009-01-02 13:33:00 -08002892 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002893}