blob: 9fafc302686561b66b7c5b5245d05e8a6a35630e [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
57#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
58
Joerg Roedel815b33f2011-04-06 17:26:49 +020059#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020060
Joerg Roedel307d5852016-07-05 11:54:04 +020061/* IO virtual address start page frame number */
62#define IOVA_START_PFN (1)
63#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
64#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
65
Joerg Roedel81cd07b2016-07-07 18:01:10 +020066/* Reserved IOVA ranges */
67#define MSI_RANGE_START (0xfee00000)
68#define MSI_RANGE_END (0xfeefffff)
69#define HT_RANGE_START (0xfd00000000ULL)
70#define HT_RANGE_END (0xffffffffffULL)
71
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020072/*
73 * This bitmap is used to advertise the page sizes our hardware support
74 * to the IOMMU core, which will then use this information to split
75 * physically contiguous memory regions it is mapping into page sizes
76 * that we support.
77 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010078 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020079 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081
Joerg Roedelb6c02712008-06-26 21:27:53 +020082static DEFINE_RWLOCK(amd_iommu_devtable_lock);
83
Joerg Roedel8fa5f802011-06-09 12:24:45 +020084/* List of all available dev_data structures */
85static LIST_HEAD(dev_data_list);
86static DEFINE_SPINLOCK(dev_data_list_lock);
87
Joerg Roedel6efed632012-06-14 15:52:58 +020088LIST_HEAD(ioapic_map);
89LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040090LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020091
Joerg Roedel0feae532009-08-26 15:26:30 +020092/*
93 * Domain for untranslated devices - only allocated
94 * if iommu=pt passed on kernel cmd line.
95 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010096const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010097
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010098static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010099int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100
Bart Van Assche52997092017-01-20 13:04:01 -0800101static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200102
Joerg Roedel431b2a22008-07-11 17:14:22 +0200103/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200104 * This struct contains device specific data for the IOMMU
105 */
106struct iommu_dev_data {
107 struct list_head list; /* For domain->dev_list */
108 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200109 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200110 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200111 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200112 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200113 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200114 struct {
115 bool enabled;
116 int qdep;
117 } ats; /* ATS state */
118 bool pri_tlp; /* PASID TLB required for
119 PPR completions */
120 u32 errata; /* Bitmap for errata to apply */
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500121 bool use_vapic; /* Enable device to use vapic mode */
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200122
123 struct ratelimit_state rs; /* Ratelimit IOPF messages */
Joerg Roedel50917e22014-08-05 16:38:38 +0200124};
125
126/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200127 * general struct to manage commands send to an IOMMU
128 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200129struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200130 u32 data[4];
131};
132
Joerg Roedel05152a02012-06-15 16:53:51 +0200133struct kmem_cache *amd_iommu_irq_cache;
134
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200135static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200136static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100137static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700138
Joerg Roedeld4241a22017-06-02 14:55:56 +0200139#define FLUSH_QUEUE_SIZE 256
140
141struct flush_queue_entry {
142 unsigned long iova_pfn;
143 unsigned long pages;
144};
145
146struct flush_queue {
147 struct flush_queue_entry *entries;
148 unsigned head, tail;
149};
150
Joerg Roedel007b74b2015-12-21 12:53:54 +0100151/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100152 * Data container for a dma_ops specific protection domain
153 */
154struct dma_ops_domain {
155 /* generic protection domain information */
156 struct protection_domain domain;
157
Joerg Roedel307d5852016-07-05 11:54:04 +0200158 /* IOVA RB-Tree */
159 struct iova_domain iovad;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200160
161 struct flush_queue __percpu *flush_queue;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100162};
163
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200164static struct iova_domain reserved_iova_ranges;
165static struct lock_class_key reserved_rbtree_key;
166
Joerg Roedel15898bb2009-11-24 15:39:42 +0100167/****************************************************************************
168 *
169 * Helper functions
170 *
171 ****************************************************************************/
172
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400173static inline int match_hid_uid(struct device *dev,
174 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100175{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400176 const char *hid, *uid;
177
178 hid = acpi_device_hid(ACPI_COMPANION(dev));
179 uid = acpi_device_uid(ACPI_COMPANION(dev));
180
181 if (!hid || !(*hid))
182 return -ENODEV;
183
184 if (!uid || !(*uid))
185 return strcmp(hid, entry->hid);
186
187 if (!(*entry->uid))
188 return strcmp(hid, entry->hid);
189
190 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100191}
192
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400193static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200194{
195 struct pci_dev *pdev = to_pci_dev(dev);
196
197 return PCI_DEVID(pdev->bus->number, pdev->devfn);
198}
199
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400200static inline int get_acpihid_device_id(struct device *dev,
201 struct acpihid_map_entry **entry)
202{
203 struct acpihid_map_entry *p;
204
205 list_for_each_entry(p, &acpihid_map, list) {
206 if (!match_hid_uid(dev, p)) {
207 if (entry)
208 *entry = p;
209 return p->devid;
210 }
211 }
212 return -EINVAL;
213}
214
215static inline int get_device_id(struct device *dev)
216{
217 int devid;
218
219 if (dev_is_pci(dev))
220 devid = get_pci_device_id(dev);
221 else
222 devid = get_acpihid_device_id(dev, NULL);
223
224 return devid;
225}
226
Joerg Roedel15898bb2009-11-24 15:39:42 +0100227static struct protection_domain *to_pdomain(struct iommu_domain *dom)
228{
229 return container_of(dom, struct protection_domain, domain);
230}
231
Joerg Roedelb3311b02016-07-08 13:31:31 +0200232static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
233{
234 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
235 return container_of(domain, struct dma_ops_domain, domain);
236}
237
Joerg Roedelf62dda62011-06-09 12:55:35 +0200238static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200239{
240 struct iommu_dev_data *dev_data;
241 unsigned long flags;
242
243 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
244 if (!dev_data)
245 return NULL;
246
Joerg Roedelf62dda62011-06-09 12:55:35 +0200247 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200248
249 spin_lock_irqsave(&dev_data_list_lock, flags);
250 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
251 spin_unlock_irqrestore(&dev_data_list_lock, flags);
252
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200253 ratelimit_default_init(&dev_data->rs);
254
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200255 return dev_data;
256}
257
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200258static struct iommu_dev_data *search_dev_data(u16 devid)
259{
260 struct iommu_dev_data *dev_data;
261 unsigned long flags;
262
263 spin_lock_irqsave(&dev_data_list_lock, flags);
264 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
265 if (dev_data->devid == devid)
266 goto out_unlock;
267 }
268
269 dev_data = NULL;
270
271out_unlock:
272 spin_unlock_irqrestore(&dev_data_list_lock, flags);
273
274 return dev_data;
275}
276
Joerg Roedele3156042016-04-08 15:12:24 +0200277static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
278{
279 *(u16 *)data = alias;
280 return 0;
281}
282
283static u16 get_alias(struct device *dev)
284{
285 struct pci_dev *pdev = to_pci_dev(dev);
286 u16 devid, ivrs_alias, pci_alias;
287
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200288 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200289 devid = get_device_id(dev);
290 ivrs_alias = amd_iommu_alias_table[devid];
291 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
292
293 if (ivrs_alias == pci_alias)
294 return ivrs_alias;
295
296 /*
297 * DMA alias showdown
298 *
299 * The IVRS is fairly reliable in telling us about aliases, but it
300 * can't know about every screwy device. If we don't have an IVRS
301 * reported alias, use the PCI reported alias. In that case we may
302 * still need to initialize the rlookup and dev_table entries if the
303 * alias is to a non-existent device.
304 */
305 if (ivrs_alias == devid) {
306 if (!amd_iommu_rlookup_table[pci_alias]) {
307 amd_iommu_rlookup_table[pci_alias] =
308 amd_iommu_rlookup_table[devid];
309 memcpy(amd_iommu_dev_table[pci_alias].data,
310 amd_iommu_dev_table[devid].data,
311 sizeof(amd_iommu_dev_table[pci_alias].data));
312 }
313
314 return pci_alias;
315 }
316
317 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
318 "for device %s[%04x:%04x], kernel reported alias "
319 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
320 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
321 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
322 PCI_FUNC(pci_alias));
323
324 /*
325 * If we don't have a PCI DMA alias and the IVRS alias is on the same
326 * bus, then the IVRS table may know about a quirk that we don't.
327 */
328 if (pci_alias == devid &&
329 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700330 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200331 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
332 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
333 dev_name(dev));
334 }
335
336 return ivrs_alias;
337}
338
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200339static struct iommu_dev_data *find_dev_data(u16 devid)
340{
341 struct iommu_dev_data *dev_data;
342
343 dev_data = search_dev_data(devid);
344
345 if (dev_data == NULL)
346 dev_data = alloc_dev_data(devid);
347
348 return dev_data;
349}
350
Joerg Roedel657cbb62009-11-23 15:26:46 +0100351static struct iommu_dev_data *get_dev_data(struct device *dev)
352{
353 return dev->archdata.iommu;
354}
355
Wan Zongshunb097d112016-04-01 09:06:04 -0400356/*
357* Find or create an IOMMU group for a acpihid device.
358*/
359static struct iommu_group *acpihid_device_group(struct device *dev)
360{
361 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300362 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400363
364 devid = get_acpihid_device_id(dev, &entry);
365 if (devid < 0)
366 return ERR_PTR(devid);
367
368 list_for_each_entry(p, &acpihid_map, list) {
369 if ((devid == p->devid) && p->group)
370 entry->group = p->group;
371 }
372
373 if (!entry->group)
374 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000375 else
376 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400377
378 return entry->group;
379}
380
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100381static bool pci_iommuv2_capable(struct pci_dev *pdev)
382{
383 static const int caps[] = {
384 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100385 PCI_EXT_CAP_ID_PRI,
386 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100387 };
388 int i, pos;
389
390 for (i = 0; i < 3; ++i) {
391 pos = pci_find_ext_capability(pdev, caps[i]);
392 if (pos == 0)
393 return false;
394 }
395
396 return true;
397}
398
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100399static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
400{
401 struct iommu_dev_data *dev_data;
402
403 dev_data = get_dev_data(&pdev->dev);
404
405 return dev_data->errata & (1 << erratum) ? true : false;
406}
407
Joerg Roedel71c70982009-11-24 16:43:06 +0100408/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100409 * This function checks if the driver got a valid device from the caller to
410 * avoid dereferencing invalid pointers.
411 */
412static bool check_device(struct device *dev)
413{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400414 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100415
416 if (!dev || !dev->dma_mask)
417 return false;
418
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100419 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200420 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400421 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100422
423 /* Out of our scope? */
424 if (devid > amd_iommu_last_bdf)
425 return false;
426
427 if (amd_iommu_rlookup_table[devid] == NULL)
428 return false;
429
430 return true;
431}
432
Alex Williamson25b11ce2014-09-19 10:03:13 -0600433static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600434{
Alex Williamson2851db22012-10-08 22:49:41 -0600435 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600436
Alex Williamson65d53522014-07-03 09:51:30 -0600437 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200438 if (IS_ERR(group))
439 return;
440
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200441 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600442}
443
444static int iommu_init_device(struct device *dev)
445{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600446 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100447 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400448 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600449
450 if (dev->archdata.iommu)
451 return 0;
452
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400453 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200454 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400455 return devid;
456
Joerg Roedel39ab9552017-02-01 16:56:46 +0100457 iommu = amd_iommu_rlookup_table[devid];
458
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400459 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600460 if (!dev_data)
461 return -ENOMEM;
462
Joerg Roedele3156042016-04-08 15:12:24 +0200463 dev_data->alias = get_alias(dev);
464
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400465 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100466 struct amd_iommu *iommu;
467
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400468 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100469 dev_data->iommu_v2 = iommu->is_iommu_v2;
470 }
471
Joerg Roedel657cbb62009-11-23 15:26:46 +0100472 dev->archdata.iommu = dev_data;
473
Joerg Roedele3d10af2017-02-01 17:23:22 +0100474 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600475
Joerg Roedel657cbb62009-11-23 15:26:46 +0100476 return 0;
477}
478
Joerg Roedel26018872011-06-06 16:50:14 +0200479static void iommu_ignore_device(struct device *dev)
480{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400481 u16 alias;
482 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200483
484 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200485 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400486 return;
487
Joerg Roedele3156042016-04-08 15:12:24 +0200488 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200489
490 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
491 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
492
493 amd_iommu_rlookup_table[devid] = NULL;
494 amd_iommu_rlookup_table[alias] = NULL;
495}
496
Joerg Roedel657cbb62009-11-23 15:26:46 +0100497static void iommu_uninit_device(struct device *dev)
498{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400499 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100500 struct amd_iommu *iommu;
501 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600502
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400503 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200504 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400505 return;
506
Joerg Roedel39ab9552017-02-01 16:56:46 +0100507 iommu = amd_iommu_rlookup_table[devid];
508
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400509 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600510 if (!dev_data)
511 return;
512
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100513 if (dev_data->domain)
514 detach_device(dev);
515
Joerg Roedele3d10af2017-02-01 17:23:22 +0100516 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600517
Alex Williamson9dcd6132012-05-30 14:19:07 -0600518 iommu_group_remove_device(dev);
519
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200520 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800521 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200522
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200523 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600524 * We keep dev_data around for unplugged devices and reuse it when the
525 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200526 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100527}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100528
Joerg Roedel431b2a22008-07-11 17:14:22 +0200529/****************************************************************************
530 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200531 * Interrupt handling functions
532 *
533 ****************************************************************************/
534
Joerg Roedele3e59872009-09-03 14:02:10 +0200535static void dump_dte_entry(u16 devid)
536{
537 int i;
538
Joerg Roedelee6c2862011-11-09 12:06:03 +0100539 for (i = 0; i < 4; ++i)
540 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200541 amd_iommu_dev_table[devid].data[i]);
542}
543
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200544static void dump_command(unsigned long phys_addr)
545{
546 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
547 int i;
548
549 for (i = 0; i < 4; ++i)
550 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
551}
552
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200553static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
554 u64 address, int flags)
555{
556 struct iommu_dev_data *dev_data = NULL;
557 struct pci_dev *pdev;
558
559 pdev = pci_get_bus_and_slot(PCI_BUS_NUM(devid), devid & 0xff);
560 if (pdev)
561 dev_data = get_dev_data(&pdev->dev);
562
563 if (dev_data && __ratelimit(&dev_data->rs)) {
564 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
565 domain_id, address, flags);
566 } else if (printk_ratelimit()) {
567 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
568 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
569 domain_id, address, flags);
570 }
571
572 if (pdev)
573 pci_dev_put(pdev);
574}
575
Joerg Roedela345b232009-09-03 15:01:43 +0200576static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200577{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200578 int type, devid, domid, flags;
579 volatile u32 *event = __evt;
580 int count = 0;
581 u64 address;
582
583retry:
584 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
585 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
586 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
587 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
588 address = (u64)(((u64)event[3]) << 32) | event[2];
589
590 if (type == 0) {
591 /* Did we hit the erratum? */
592 if (++count == LOOP_TIMEOUT) {
593 pr_err("AMD-Vi: No event written to event log\n");
594 return;
595 }
596 udelay(1);
597 goto retry;
598 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200599
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200600 if (type == EVENT_TYPE_IO_FAULT) {
601 amd_iommu_report_page_fault(devid, domid, address, flags);
602 return;
603 } else {
604 printk(KERN_ERR "AMD-Vi: Event logged [");
605 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200606
607 switch (type) {
608 case EVENT_TYPE_ILL_DEV:
609 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
610 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700611 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200612 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200613 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200614 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200615 case EVENT_TYPE_DEV_TAB_ERR:
616 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
617 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700618 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200619 address, flags);
620 break;
621 case EVENT_TYPE_PAGE_TAB_ERR:
622 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
623 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700624 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200625 domid, address, flags);
626 break;
627 case EVENT_TYPE_ILL_CMD:
628 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200629 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200630 break;
631 case EVENT_TYPE_CMD_HARD_ERR:
632 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
633 "flags=0x%04x]\n", address, flags);
634 break;
635 case EVENT_TYPE_IOTLB_INV_TO:
636 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
637 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700638 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200639 address);
640 break;
641 case EVENT_TYPE_INV_DEV_REQ:
642 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
643 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700644 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200645 address, flags);
646 break;
647 default:
648 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
649 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200650
651 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200652}
653
654static void iommu_poll_events(struct amd_iommu *iommu)
655{
656 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200657
658 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
659 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
660
661 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200662 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200663 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200664 }
665
666 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200667}
668
Joerg Roedeleee53532012-06-01 15:20:23 +0200669static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100670{
671 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100672
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100673 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
674 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
675 return;
676 }
677
678 fault.address = raw[1];
679 fault.pasid = PPR_PASID(raw[0]);
680 fault.device_id = PPR_DEVID(raw[0]);
681 fault.tag = PPR_TAG(raw[0]);
682 fault.flags = PPR_FLAGS(raw[0]);
683
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100684 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
685}
686
687static void iommu_poll_ppr_log(struct amd_iommu *iommu)
688{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100689 u32 head, tail;
690
691 if (iommu->ppr_log == NULL)
692 return;
693
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100694 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
695 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
696
697 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200698 volatile u64 *raw;
699 u64 entry[2];
700 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100701
Joerg Roedeleee53532012-06-01 15:20:23 +0200702 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100703
Joerg Roedeleee53532012-06-01 15:20:23 +0200704 /*
705 * Hardware bug: Interrupt may arrive before the entry is
706 * written to memory. If this happens we need to wait for the
707 * entry to arrive.
708 */
709 for (i = 0; i < LOOP_TIMEOUT; ++i) {
710 if (PPR_REQ_TYPE(raw[0]) != 0)
711 break;
712 udelay(1);
713 }
714
715 /* Avoid memcpy function-call overhead */
716 entry[0] = raw[0];
717 entry[1] = raw[1];
718
719 /*
720 * To detect the hardware bug we need to clear the entry
721 * back to zero.
722 */
723 raw[0] = raw[1] = 0UL;
724
725 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100726 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
727 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200728
Joerg Roedeleee53532012-06-01 15:20:23 +0200729 /* Handle PPR entry */
730 iommu_handle_ppr_entry(iommu, entry);
731
Joerg Roedeleee53532012-06-01 15:20:23 +0200732 /* Refresh ring-buffer information */
733 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100734 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
735 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100736}
737
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500738#ifdef CONFIG_IRQ_REMAP
739static int (*iommu_ga_log_notifier)(u32);
740
741int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
742{
743 iommu_ga_log_notifier = notifier;
744
745 return 0;
746}
747EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
748
749static void iommu_poll_ga_log(struct amd_iommu *iommu)
750{
751 u32 head, tail, cnt = 0;
752
753 if (iommu->ga_log == NULL)
754 return;
755
756 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
757 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
758
759 while (head != tail) {
760 volatile u64 *raw;
761 u64 log_entry;
762
763 raw = (u64 *)(iommu->ga_log + head);
764 cnt++;
765
766 /* Avoid memcpy function-call overhead */
767 log_entry = *raw;
768
769 /* Update head pointer of hardware ring-buffer */
770 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
771 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
772
773 /* Handle GA entry */
774 switch (GA_REQ_TYPE(log_entry)) {
775 case GA_GUEST_NR:
776 if (!iommu_ga_log_notifier)
777 break;
778
779 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
780 __func__, GA_DEVID(log_entry),
781 GA_TAG(log_entry));
782
783 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
784 pr_err("AMD-Vi: GA log notifier failed.\n");
785 break;
786 default:
787 break;
788 }
789 }
790}
791#endif /* CONFIG_IRQ_REMAP */
792
793#define AMD_IOMMU_INT_MASK \
794 (MMIO_STATUS_EVT_INT_MASK | \
795 MMIO_STATUS_PPR_INT_MASK | \
796 MMIO_STATUS_GALOG_INT_MASK)
797
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200798irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200799{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500800 struct amd_iommu *iommu = (struct amd_iommu *) data;
801 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200802
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500803 while (status & AMD_IOMMU_INT_MASK) {
804 /* Enable EVT and PPR and GA interrupts again */
805 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500806 iommu->mmio_base + MMIO_STATUS_OFFSET);
807
808 if (status & MMIO_STATUS_EVT_INT_MASK) {
809 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
810 iommu_poll_events(iommu);
811 }
812
813 if (status & MMIO_STATUS_PPR_INT_MASK) {
814 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
815 iommu_poll_ppr_log(iommu);
816 }
817
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500818#ifdef CONFIG_IRQ_REMAP
819 if (status & MMIO_STATUS_GALOG_INT_MASK) {
820 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
821 iommu_poll_ga_log(iommu);
822 }
823#endif
824
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500825 /*
826 * Hardware bug: ERBT1312
827 * When re-enabling interrupt (by writing 1
828 * to clear the bit), the hardware might also try to set
829 * the interrupt bit in the event status register.
830 * In this scenario, the bit will be set, and disable
831 * subsequent interrupts.
832 *
833 * Workaround: The IOMMU driver should read back the
834 * status register and check if the interrupt bits are cleared.
835 * If not, driver will need to go through the interrupt handler
836 * again and re-clear the bits
837 */
838 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100839 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200840 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200841}
842
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200843irqreturn_t amd_iommu_int_handler(int irq, void *data)
844{
845 return IRQ_WAKE_THREAD;
846}
847
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200848/****************************************************************************
849 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200850 * IOMMU command queuing functions
851 *
852 ****************************************************************************/
853
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200854static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200855{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200856 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200857
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200858 while (*sem == 0 && i < LOOP_TIMEOUT) {
859 udelay(1);
860 i += 1;
861 }
862
863 if (i == LOOP_TIMEOUT) {
864 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
865 return -EIO;
866 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200867
868 return 0;
869}
870
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200871static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500872 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200873{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200874 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200875
Tom Lendackyd334a562017-06-05 14:52:12 -0500876 target = iommu->cmd_buf + iommu->cmd_buf_tail;
877
878 iommu->cmd_buf_tail += sizeof(*cmd);
879 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200880
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200881 /* Copy command to buffer */
882 memcpy(target, cmd, sizeof(*cmd));
883
884 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500885 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200886}
887
Joerg Roedel815b33f2011-04-06 17:26:49 +0200888static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200889{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200890 WARN_ON(address & 0x7ULL);
891
Joerg Roedelded46732011-04-06 10:53:48 +0200892 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200893 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
894 cmd->data[1] = upper_32_bits(__pa(address));
895 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200896 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
897}
898
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200899static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
900{
901 memset(cmd, 0, sizeof(*cmd));
902 cmd->data[0] = devid;
903 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
904}
905
Joerg Roedel11b64022011-04-06 11:49:28 +0200906static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
907 size_t size, u16 domid, int pde)
908{
909 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100910 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200911
912 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100913 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200914
915 if (pages > 1) {
916 /*
917 * If we have to flush more than one page, flush all
918 * TLB entries for this domain
919 */
920 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100921 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200922 }
923
924 address &= PAGE_MASK;
925
926 memset(cmd, 0, sizeof(*cmd));
927 cmd->data[1] |= domid;
928 cmd->data[2] = lower_32_bits(address);
929 cmd->data[3] = upper_32_bits(address);
930 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
931 if (s) /* size bit - we flush more than one 4kb page */
932 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200933 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200934 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
935}
936
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200937static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
938 u64 address, size_t size)
939{
940 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100941 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200942
943 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100944 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200945
946 if (pages > 1) {
947 /*
948 * If we have to flush more than one page, flush all
949 * TLB entries for this domain
950 */
951 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100952 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200953 }
954
955 address &= PAGE_MASK;
956
957 memset(cmd, 0, sizeof(*cmd));
958 cmd->data[0] = devid;
959 cmd->data[0] |= (qdep & 0xff) << 24;
960 cmd->data[1] = devid;
961 cmd->data[2] = lower_32_bits(address);
962 cmd->data[3] = upper_32_bits(address);
963 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
964 if (s)
965 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
966}
967
Joerg Roedel22e266c2011-11-21 15:59:08 +0100968static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
969 u64 address, bool size)
970{
971 memset(cmd, 0, sizeof(*cmd));
972
973 address &= ~(0xfffULL);
974
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600975 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100976 cmd->data[1] = domid;
977 cmd->data[2] = lower_32_bits(address);
978 cmd->data[3] = upper_32_bits(address);
979 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
980 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
981 if (size)
982 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
983 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
984}
985
986static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
987 int qdep, u64 address, bool size)
988{
989 memset(cmd, 0, sizeof(*cmd));
990
991 address &= ~(0xfffULL);
992
993 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600994 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100995 cmd->data[0] |= (qdep & 0xff) << 24;
996 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600997 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100998 cmd->data[2] = lower_32_bits(address);
999 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1000 cmd->data[3] = upper_32_bits(address);
1001 if (size)
1002 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1003 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
1004}
1005
Joerg Roedelc99afa22011-11-21 18:19:25 +01001006static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
1007 int status, int tag, bool gn)
1008{
1009 memset(cmd, 0, sizeof(*cmd));
1010
1011 cmd->data[0] = devid;
1012 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001013 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +01001014 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1015 }
1016 cmd->data[3] = tag & 0x1ff;
1017 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1018
1019 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1020}
1021
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001022static void build_inv_all(struct iommu_cmd *cmd)
1023{
1024 memset(cmd, 0, sizeof(*cmd));
1025 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001026}
1027
Joerg Roedel7ef27982012-06-21 16:46:04 +02001028static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1029{
1030 memset(cmd, 0, sizeof(*cmd));
1031 cmd->data[0] = devid;
1032 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1033}
1034
Joerg Roedel431b2a22008-07-11 17:14:22 +02001035/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001036 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001037 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001038 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001039static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1040 struct iommu_cmd *cmd,
1041 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001042{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001043 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001044 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001045
Tom Lendackyd334a562017-06-05 14:52:12 -05001046 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001047again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001048 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001049
Huang Rui432abf62016-12-12 07:28:26 -05001050 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001051 /* Skip udelay() the first time around */
1052 if (count++) {
1053 if (count == LOOP_TIMEOUT) {
1054 pr_err("AMD-Vi: Command buffer timeout\n");
1055 return -EIO;
1056 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001057
Tom Lendacky23e967e2017-06-05 14:52:26 -05001058 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001059 }
1060
Tom Lendacky23e967e2017-06-05 14:52:26 -05001061 /* Update head and recheck remaining space */
1062 iommu->cmd_buf_head = readl(iommu->mmio_base +
1063 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001064
1065 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001066 }
1067
Tom Lendackyd334a562017-06-05 14:52:12 -05001068 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001069
Tom Lendacky23e967e2017-06-05 14:52:26 -05001070 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001071 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001072
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001073 return 0;
1074}
1075
1076static int iommu_queue_command_sync(struct amd_iommu *iommu,
1077 struct iommu_cmd *cmd,
1078 bool sync)
1079{
1080 unsigned long flags;
1081 int ret;
1082
1083 spin_lock_irqsave(&iommu->lock, flags);
1084 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001085 spin_unlock_irqrestore(&iommu->lock, flags);
1086
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001087 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001088}
1089
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001090static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1091{
1092 return iommu_queue_command_sync(iommu, cmd, true);
1093}
1094
Joerg Roedel8d201962008-12-02 20:34:41 +01001095/*
1096 * This function queues a completion wait command into the command
1097 * buffer of an IOMMU
1098 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001099static int iommu_completion_wait(struct amd_iommu *iommu)
1100{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001101 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001102 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001103 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001104
1105 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001106 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001107
Joerg Roedel8d201962008-12-02 20:34:41 +01001108
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001109 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1110
1111 spin_lock_irqsave(&iommu->lock, flags);
1112
1113 iommu->cmd_sem = 0;
1114
1115 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001116 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001117 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001118
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001119 ret = wait_on_sem(&iommu->cmd_sem);
1120
1121out_unlock:
1122 spin_unlock_irqrestore(&iommu->lock, flags);
1123
1124 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001125}
1126
Joerg Roedeld8c13082011-04-06 18:51:26 +02001127static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001128{
1129 struct iommu_cmd cmd;
1130
Joerg Roedeld8c13082011-04-06 18:51:26 +02001131 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001132
Joerg Roedeld8c13082011-04-06 18:51:26 +02001133 return iommu_queue_command(iommu, &cmd);
1134}
1135
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001136static void iommu_flush_dte_all(struct amd_iommu *iommu)
1137{
1138 u32 devid;
1139
1140 for (devid = 0; devid <= 0xffff; ++devid)
1141 iommu_flush_dte(iommu, devid);
1142
1143 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001144}
1145
1146/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001147 * This function uses heavy locking and may disable irqs for some time. But
1148 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001149 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001150static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001151{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001152 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001153
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001154 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1155 struct iommu_cmd cmd;
1156 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1157 dom_id, 1);
1158 iommu_queue_command(iommu, &cmd);
1159 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001160
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001161 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001162}
1163
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001164static void iommu_flush_all(struct amd_iommu *iommu)
1165{
1166 struct iommu_cmd cmd;
1167
1168 build_inv_all(&cmd);
1169
1170 iommu_queue_command(iommu, &cmd);
1171 iommu_completion_wait(iommu);
1172}
1173
Joerg Roedel7ef27982012-06-21 16:46:04 +02001174static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1175{
1176 struct iommu_cmd cmd;
1177
1178 build_inv_irt(&cmd, devid);
1179
1180 iommu_queue_command(iommu, &cmd);
1181}
1182
1183static void iommu_flush_irt_all(struct amd_iommu *iommu)
1184{
1185 u32 devid;
1186
1187 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1188 iommu_flush_irt(iommu, devid);
1189
1190 iommu_completion_wait(iommu);
1191}
1192
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001193void iommu_flush_all_caches(struct amd_iommu *iommu)
1194{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001195 if (iommu_feature(iommu, FEATURE_IA)) {
1196 iommu_flush_all(iommu);
1197 } else {
1198 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001199 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001200 iommu_flush_tlb_all(iommu);
1201 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001202}
1203
Joerg Roedel431b2a22008-07-11 17:14:22 +02001204/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001205 * Command send function for flushing on-device TLB
1206 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001207static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1208 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001209{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001210 struct amd_iommu *iommu;
1211 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001212 int qdep;
1213
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001214 qdep = dev_data->ats.qdep;
1215 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001216
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001217 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001218
1219 return iommu_queue_command(iommu, &cmd);
1220}
1221
1222/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001223 * Command send function for invalidating a device table entry
1224 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001225static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001226{
1227 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001228 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001229 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001230
Joerg Roedel6c542042011-06-09 17:07:31 +02001231 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001232 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001233
Joerg Roedelf62dda62011-06-09 12:55:35 +02001234 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001235 if (!ret && alias != dev_data->devid)
1236 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001237 if (ret)
1238 return ret;
1239
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001240 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001241 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001242
1243 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001244}
1245
Joerg Roedel431b2a22008-07-11 17:14:22 +02001246/*
1247 * TLB invalidation function which is called from the mapping functions.
1248 * It invalidates a single PTE if the range to flush is within a single
1249 * page. Otherwise it flushes the whole TLB of the IOMMU.
1250 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001251static void __domain_flush_pages(struct protection_domain *domain,
1252 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001253{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001254 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001255 struct iommu_cmd cmd;
1256 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001257
Joerg Roedel11b64022011-04-06 11:49:28 +02001258 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001259
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001260 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001261 if (!domain->dev_iommu[i])
1262 continue;
1263
1264 /*
1265 * Devices of this domain are behind this IOMMU
1266 * We need a TLB flush
1267 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001268 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001269 }
1270
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001271 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001272
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001273 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001274 continue;
1275
Joerg Roedel6c542042011-06-09 17:07:31 +02001276 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001277 }
1278
Joerg Roedel11b64022011-04-06 11:49:28 +02001279 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001280}
1281
Joerg Roedel17b124b2011-04-06 18:01:35 +02001282static void domain_flush_pages(struct protection_domain *domain,
1283 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001284{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001285 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001286}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001287
Joerg Roedel1c655772008-09-04 18:40:05 +02001288/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001289static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001290{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001291 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001292}
1293
Chris Wright42a49f92009-06-15 15:42:00 +02001294/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001295static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001296{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001297 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1298}
1299
1300static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001301{
1302 int i;
1303
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001304 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001305 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001306 continue;
1307
1308 /*
1309 * Devices of this domain are behind this IOMMU
1310 * We need to wait for completion of all commands.
1311 */
1312 iommu_completion_wait(amd_iommus[i]);
1313 }
1314}
1315
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001316
Joerg Roedel43f49602008-12-02 21:01:12 +01001317/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001318 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001319 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001320static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001321{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001322 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001323
1324 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001325 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001326}
1327
Joerg Roedel431b2a22008-07-11 17:14:22 +02001328/****************************************************************************
1329 *
1330 * The functions below are used the create the page table mappings for
1331 * unity mapped regions.
1332 *
1333 ****************************************************************************/
1334
1335/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001336 * This function is used to add another level to an IO page table. Adding
1337 * another level increases the size of the address space by 9 bits to a size up
1338 * to 64 bits.
1339 */
1340static bool increase_address_space(struct protection_domain *domain,
1341 gfp_t gfp)
1342{
1343 u64 *pte;
1344
1345 if (domain->mode == PAGE_MODE_6_LEVEL)
1346 /* address space already 64 bit large */
1347 return false;
1348
1349 pte = (void *)get_zeroed_page(gfp);
1350 if (!pte)
1351 return false;
1352
1353 *pte = PM_LEVEL_PDE(domain->mode,
1354 virt_to_phys(domain->pt_root));
1355 domain->pt_root = pte;
1356 domain->mode += 1;
1357 domain->updated = true;
1358
1359 return true;
1360}
1361
1362static u64 *alloc_pte(struct protection_domain *domain,
1363 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001364 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001365 u64 **pte_page,
1366 gfp_t gfp)
1367{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001368 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001369 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001370
1371 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001372
1373 while (address > PM_LEVEL_SIZE(domain->mode))
1374 increase_address_space(domain, gfp);
1375
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001376 level = domain->mode - 1;
1377 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1378 address = PAGE_SIZE_ALIGN(address, page_size);
1379 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001380
1381 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001382 u64 __pte, __npte;
1383
1384 __pte = *pte;
1385
1386 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001387 page = (u64 *)get_zeroed_page(gfp);
1388 if (!page)
1389 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001390
1391 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1392
Baoquan He134414f2016-09-15 16:50:50 +08001393 /* pte could have been changed somewhere. */
1394 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001395 free_page((unsigned long)page);
1396 continue;
1397 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001398 }
1399
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001400 /* No level skipping support yet */
1401 if (PM_PTE_LEVEL(*pte) != level)
1402 return NULL;
1403
Joerg Roedel308973d2009-11-24 17:43:32 +01001404 level -= 1;
1405
1406 pte = IOMMU_PTE_PAGE(*pte);
1407
1408 if (pte_page && level == end_lvl)
1409 *pte_page = pte;
1410
1411 pte = &pte[PM_LEVEL_INDEX(level, address)];
1412 }
1413
1414 return pte;
1415}
1416
1417/*
1418 * This function checks if there is a PTE for a given dma address. If
1419 * there is one, it returns the pointer to it.
1420 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001421static u64 *fetch_pte(struct protection_domain *domain,
1422 unsigned long address,
1423 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001424{
1425 int level;
1426 u64 *pte;
1427
Joerg Roedel24cd7722010-01-19 17:27:39 +01001428 if (address > PM_LEVEL_SIZE(domain->mode))
1429 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001430
Joerg Roedel3039ca12015-04-01 14:58:48 +02001431 level = domain->mode - 1;
1432 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1433 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001434
1435 while (level > 0) {
1436
1437 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001438 if (!IOMMU_PTE_PRESENT(*pte))
1439 return NULL;
1440
Joerg Roedel24cd7722010-01-19 17:27:39 +01001441 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001442 if (PM_PTE_LEVEL(*pte) == 7 ||
1443 PM_PTE_LEVEL(*pte) == 0)
1444 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001445
1446 /* No level skipping support yet */
1447 if (PM_PTE_LEVEL(*pte) != level)
1448 return NULL;
1449
Joerg Roedel308973d2009-11-24 17:43:32 +01001450 level -= 1;
1451
Joerg Roedel24cd7722010-01-19 17:27:39 +01001452 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001453 pte = IOMMU_PTE_PAGE(*pte);
1454 pte = &pte[PM_LEVEL_INDEX(level, address)];
1455 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1456 }
1457
1458 if (PM_PTE_LEVEL(*pte) == 0x07) {
1459 unsigned long pte_mask;
1460
1461 /*
1462 * If we have a series of large PTEs, make
1463 * sure to return a pointer to the first one.
1464 */
1465 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1466 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1467 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001468 }
1469
1470 return pte;
1471}
1472
1473/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001474 * Generic mapping functions. It maps a physical address into a DMA
1475 * address space. It allocates the page table pages if necessary.
1476 * In the future it can be extended to a generic mapping function
1477 * supporting all features of AMD IOMMU page tables like level skipping
1478 * and full 64 bit address spaces.
1479 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001480static int iommu_map_page(struct protection_domain *dom,
1481 unsigned long bus_addr,
1482 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001483 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001484 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001485 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001486{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001487 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001488 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001489
Joerg Roedeld4b03662015-04-01 14:58:52 +02001490 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1491 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1492
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001493 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001494 return -EINVAL;
1495
Joerg Roedeld4b03662015-04-01 14:58:52 +02001496 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001497 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001498
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001499 if (!pte)
1500 return -ENOMEM;
1501
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001502 for (i = 0; i < count; ++i)
1503 if (IOMMU_PTE_PRESENT(pte[i]))
1504 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001505
Joerg Roedeld4b03662015-04-01 14:58:52 +02001506 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001507 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1508 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1509 } else
1510 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1511
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001512 if (prot & IOMMU_PROT_IR)
1513 __pte |= IOMMU_PTE_IR;
1514 if (prot & IOMMU_PROT_IW)
1515 __pte |= IOMMU_PTE_IW;
1516
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001517 for (i = 0; i < count; ++i)
1518 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001519
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001520 update_domain(dom);
1521
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001522 return 0;
1523}
1524
Joerg Roedel24cd7722010-01-19 17:27:39 +01001525static unsigned long iommu_unmap_page(struct protection_domain *dom,
1526 unsigned long bus_addr,
1527 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001528{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001529 unsigned long long unmapped;
1530 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001531 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001532
Joerg Roedel24cd7722010-01-19 17:27:39 +01001533 BUG_ON(!is_power_of_2(page_size));
1534
1535 unmapped = 0;
1536
1537 while (unmapped < page_size) {
1538
Joerg Roedel71b390e2015-04-01 14:58:49 +02001539 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001540
Joerg Roedel71b390e2015-04-01 14:58:49 +02001541 if (pte) {
1542 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001543
Joerg Roedel71b390e2015-04-01 14:58:49 +02001544 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001545 for (i = 0; i < count; i++)
1546 pte[i] = 0ULL;
1547 }
1548
1549 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1550 unmapped += unmap_size;
1551 }
1552
Alex Williamson60d0ca32013-06-21 14:33:19 -06001553 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001554
1555 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001556}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001557
Joerg Roedel431b2a22008-07-11 17:14:22 +02001558/****************************************************************************
1559 *
1560 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001561 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001562 *
1563 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001564
Joerg Roedel9cabe892009-05-18 16:38:55 +02001565
Joerg Roedel256e4622016-07-05 14:23:01 +02001566static unsigned long dma_ops_alloc_iova(struct device *dev,
1567 struct dma_ops_domain *dma_dom,
1568 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001569{
Joerg Roedel256e4622016-07-05 14:23:01 +02001570 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001571
Joerg Roedel256e4622016-07-05 14:23:01 +02001572 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001573
Joerg Roedel256e4622016-07-05 14:23:01 +02001574 if (dma_mask > DMA_BIT_MASK(32))
1575 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1576 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001577
Joerg Roedel256e4622016-07-05 14:23:01 +02001578 if (!pfn)
1579 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001580
Joerg Roedel256e4622016-07-05 14:23:01 +02001581 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001582}
1583
Joerg Roedel256e4622016-07-05 14:23:01 +02001584static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1585 unsigned long address,
1586 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001587{
Joerg Roedel256e4622016-07-05 14:23:01 +02001588 pages = __roundup_pow_of_two(pages);
1589 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001590
Joerg Roedel256e4622016-07-05 14:23:01 +02001591 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001592}
1593
Joerg Roedel431b2a22008-07-11 17:14:22 +02001594/****************************************************************************
1595 *
1596 * The next functions belong to the domain allocation. A domain is
1597 * allocated for every IOMMU as the default domain. If device isolation
1598 * is enabled, every device get its own domain. The most important thing
1599 * about domains is the page table mapping the DMA address space they
1600 * contain.
1601 *
1602 ****************************************************************************/
1603
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001604/*
1605 * This function adds a protection domain to the global protection domain list
1606 */
1607static void add_domain_to_list(struct protection_domain *domain)
1608{
1609 unsigned long flags;
1610
1611 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1612 list_add(&domain->list, &amd_iommu_pd_list);
1613 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1614}
1615
1616/*
1617 * This function removes a protection domain to the global
1618 * protection domain list
1619 */
1620static void del_domain_from_list(struct protection_domain *domain)
1621{
1622 unsigned long flags;
1623
1624 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1625 list_del(&domain->list);
1626 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1627}
1628
Joerg Roedelec487d12008-06-26 21:27:58 +02001629static u16 domain_id_alloc(void)
1630{
1631 unsigned long flags;
1632 int id;
1633
1634 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1635 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1636 BUG_ON(id == 0);
1637 if (id > 0 && id < MAX_DOMAIN_ID)
1638 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1639 else
1640 id = 0;
1641 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1642
1643 return id;
1644}
1645
Joerg Roedela2acfb72008-12-02 18:28:53 +01001646static void domain_id_free(int id)
1647{
1648 unsigned long flags;
1649
1650 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1651 if (id > 0 && id < MAX_DOMAIN_ID)
1652 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1653 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1654}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001655
Joerg Roedel5c34c402013-06-20 20:22:58 +02001656#define DEFINE_FREE_PT_FN(LVL, FN) \
1657static void free_pt_##LVL (unsigned long __pt) \
1658{ \
1659 unsigned long p; \
1660 u64 *pt; \
1661 int i; \
1662 \
1663 pt = (u64 *)__pt; \
1664 \
1665 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001666 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001667 if (!IOMMU_PTE_PRESENT(pt[i])) \
1668 continue; \
1669 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001670 /* Large PTE? */ \
1671 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1672 PM_PTE_LEVEL(pt[i]) == 7) \
1673 continue; \
1674 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001675 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1676 FN(p); \
1677 } \
1678 free_page((unsigned long)pt); \
1679}
1680
1681DEFINE_FREE_PT_FN(l2, free_page)
1682DEFINE_FREE_PT_FN(l3, free_pt_l2)
1683DEFINE_FREE_PT_FN(l4, free_pt_l3)
1684DEFINE_FREE_PT_FN(l5, free_pt_l4)
1685DEFINE_FREE_PT_FN(l6, free_pt_l5)
1686
Joerg Roedel86db2e52008-12-02 18:20:21 +01001687static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001688{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001689 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001690
Joerg Roedel5c34c402013-06-20 20:22:58 +02001691 switch (domain->mode) {
1692 case PAGE_MODE_NONE:
1693 break;
1694 case PAGE_MODE_1_LEVEL:
1695 free_page(root);
1696 break;
1697 case PAGE_MODE_2_LEVEL:
1698 free_pt_l2(root);
1699 break;
1700 case PAGE_MODE_3_LEVEL:
1701 free_pt_l3(root);
1702 break;
1703 case PAGE_MODE_4_LEVEL:
1704 free_pt_l4(root);
1705 break;
1706 case PAGE_MODE_5_LEVEL:
1707 free_pt_l5(root);
1708 break;
1709 case PAGE_MODE_6_LEVEL:
1710 free_pt_l6(root);
1711 break;
1712 default:
1713 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001714 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001715}
1716
Joerg Roedelb16137b2011-11-21 16:50:23 +01001717static void free_gcr3_tbl_level1(u64 *tbl)
1718{
1719 u64 *ptr;
1720 int i;
1721
1722 for (i = 0; i < 512; ++i) {
1723 if (!(tbl[i] & GCR3_VALID))
1724 continue;
1725
1726 ptr = __va(tbl[i] & PAGE_MASK);
1727
1728 free_page((unsigned long)ptr);
1729 }
1730}
1731
1732static void free_gcr3_tbl_level2(u64 *tbl)
1733{
1734 u64 *ptr;
1735 int i;
1736
1737 for (i = 0; i < 512; ++i) {
1738 if (!(tbl[i] & GCR3_VALID))
1739 continue;
1740
1741 ptr = __va(tbl[i] & PAGE_MASK);
1742
1743 free_gcr3_tbl_level1(ptr);
1744 }
1745}
1746
Joerg Roedel52815b72011-11-17 17:24:28 +01001747static void free_gcr3_table(struct protection_domain *domain)
1748{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001749 if (domain->glx == 2)
1750 free_gcr3_tbl_level2(domain->gcr3_tbl);
1751 else if (domain->glx == 1)
1752 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001753 else
1754 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001755
Joerg Roedel52815b72011-11-17 17:24:28 +01001756 free_page((unsigned long)domain->gcr3_tbl);
1757}
1758
Joerg Roedeld4241a22017-06-02 14:55:56 +02001759static void dma_ops_domain_free_flush_queue(struct dma_ops_domain *dom)
1760{
1761 int cpu;
1762
1763 for_each_possible_cpu(cpu) {
1764 struct flush_queue *queue;
1765
1766 queue = per_cpu_ptr(dom->flush_queue, cpu);
1767 kfree(queue->entries);
1768 }
1769
1770 free_percpu(dom->flush_queue);
1771
1772 dom->flush_queue = NULL;
1773}
1774
1775static int dma_ops_domain_alloc_flush_queue(struct dma_ops_domain *dom)
1776{
1777 int cpu;
1778
1779 dom->flush_queue = alloc_percpu(struct flush_queue);
1780 if (!dom->flush_queue)
1781 return -ENOMEM;
1782
1783 /* First make sure everything is cleared */
1784 for_each_possible_cpu(cpu) {
1785 struct flush_queue *queue;
1786
1787 queue = per_cpu_ptr(dom->flush_queue, cpu);
1788 queue->head = 0;
1789 queue->tail = 0;
1790 queue->entries = NULL;
1791 }
1792
1793 /* Now start doing the allocation */
1794 for_each_possible_cpu(cpu) {
1795 struct flush_queue *queue;
1796
1797 queue = per_cpu_ptr(dom->flush_queue, cpu);
1798 queue->entries = kzalloc(FLUSH_QUEUE_SIZE * sizeof(*queue->entries),
1799 GFP_KERNEL);
1800 if (!queue->entries) {
1801 dma_ops_domain_free_flush_queue(dom);
1802 return -ENOMEM;
1803 }
1804 }
1805
1806 return 0;
1807}
1808
Joerg Roedelfd621902017-06-02 15:37:26 +02001809static inline bool queue_ring_full(struct flush_queue *queue)
1810{
1811 return (((queue->tail + 1) % FLUSH_QUEUE_SIZE) == queue->head);
1812}
1813
1814#define queue_ring_for_each(i, q) \
1815 for (i = (q)->head; i != (q)->tail; i = (i + 1) % FLUSH_QUEUE_SIZE)
1816
1817static void queue_release(struct dma_ops_domain *dom,
1818 struct flush_queue *queue)
1819{
1820 unsigned i;
1821
1822 queue_ring_for_each(i, queue)
1823 free_iova_fast(&dom->iovad,
1824 queue->entries[i].iova_pfn,
1825 queue->entries[i].pages);
1826
1827 queue->head = queue->tail = 0;
1828}
1829
1830static inline unsigned queue_ring_add(struct flush_queue *queue)
1831{
1832 unsigned idx = queue->tail;
1833
1834 queue->tail = (idx + 1) % FLUSH_QUEUE_SIZE;
1835
1836 return idx;
1837}
1838
1839static void queue_add(struct dma_ops_domain *dom,
1840 unsigned long address, unsigned long pages)
1841{
1842 struct flush_queue *queue;
1843 int idx;
1844
1845 pages = __roundup_pow_of_two(pages);
1846 address >>= PAGE_SHIFT;
1847
1848 queue = get_cpu_ptr(dom->flush_queue);
1849
1850 if (queue_ring_full(queue)) {
1851 domain_flush_tlb(&dom->domain);
1852 domain_flush_complete(&dom->domain);
1853 queue_release(dom, queue);
1854 }
1855
1856 idx = queue_ring_add(queue);
1857
1858 queue->entries[idx].iova_pfn = address;
1859 queue->entries[idx].pages = pages;
1860
1861 put_cpu_ptr(dom->flush_queue);
1862}
1863
Joerg Roedel431b2a22008-07-11 17:14:22 +02001864/*
1865 * Free a domain, only used if something went wrong in the
1866 * allocation path and we need to free an already allocated page table
1867 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001868static void dma_ops_domain_free(struct dma_ops_domain *dom)
1869{
1870 if (!dom)
1871 return;
1872
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001873 del_domain_from_list(&dom->domain);
1874
Joerg Roedeld4241a22017-06-02 14:55:56 +02001875 dma_ops_domain_free_flush_queue(dom);
1876
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001877 put_iova_domain(&dom->iovad);
1878
Joerg Roedel86db2e52008-12-02 18:20:21 +01001879 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001880
Baoquan Hec3db9012016-09-15 16:50:52 +08001881 if (dom->domain.id)
1882 domain_id_free(dom->domain.id);
1883
Joerg Roedelec487d12008-06-26 21:27:58 +02001884 kfree(dom);
1885}
1886
Joerg Roedel431b2a22008-07-11 17:14:22 +02001887/*
1888 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001889 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001890 * structures required for the dma_ops interface
1891 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001892static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001893{
1894 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001895
1896 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1897 if (!dma_dom)
1898 return NULL;
1899
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001900 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001901 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001902
Joerg Roedelffec2192016-07-26 15:31:23 +02001903 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001904 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001905 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001906 if (!dma_dom->domain.pt_root)
1907 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001908
Joerg Roedel307d5852016-07-05 11:54:04 +02001909 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1910 IOVA_START_PFN, DMA_32BIT_PFN);
1911
Joerg Roedel81cd07b2016-07-07 18:01:10 +02001912 /* Initialize reserved ranges */
1913 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
1914
Joerg Roedeld4241a22017-06-02 14:55:56 +02001915 if (dma_ops_domain_alloc_flush_queue(dma_dom))
1916 goto free_dma_dom;
1917
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001918 add_domain_to_list(&dma_dom->domain);
1919
Joerg Roedelec487d12008-06-26 21:27:58 +02001920 return dma_dom;
1921
1922free_dma_dom:
1923 dma_ops_domain_free(dma_dom);
1924
1925 return NULL;
1926}
1927
Joerg Roedel431b2a22008-07-11 17:14:22 +02001928/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001929 * little helper function to check whether a given protection domain is a
1930 * dma_ops domain
1931 */
1932static bool dma_ops_domain(struct protection_domain *domain)
1933{
1934 return domain->flags & PD_DMA_OPS_MASK;
1935}
1936
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001937static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001938{
Joerg Roedel132bd682011-11-17 14:18:46 +01001939 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001940 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001941
Joerg Roedel132bd682011-11-17 14:18:46 +01001942 if (domain->mode != PAGE_MODE_NONE)
1943 pte_root = virt_to_phys(domain->pt_root);
1944
Joerg Roedel38ddf412008-09-11 10:38:32 +02001945 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1946 << DEV_ENTRY_MODE_SHIFT;
1947 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001948
Joerg Roedelee6c2862011-11-09 12:06:03 +01001949 flags = amd_iommu_dev_table[devid].data[1];
1950
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001951 if (ats)
1952 flags |= DTE_FLAG_IOTLB;
1953
Joerg Roedel52815b72011-11-17 17:24:28 +01001954 if (domain->flags & PD_IOMMUV2_MASK) {
1955 u64 gcr3 = __pa(domain->gcr3_tbl);
1956 u64 glx = domain->glx;
1957 u64 tmp;
1958
1959 pte_root |= DTE_FLAG_GV;
1960 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1961
1962 /* First mask out possible old values for GCR3 table */
1963 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1964 flags &= ~tmp;
1965
1966 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1967 flags &= ~tmp;
1968
1969 /* Encode GCR3 table into DTE */
1970 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1971 pte_root |= tmp;
1972
1973 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1974 flags |= tmp;
1975
1976 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1977 flags |= tmp;
1978 }
1979
Joerg Roedelee6c2862011-11-09 12:06:03 +01001980 flags &= ~(0xffffUL);
1981 flags |= domain->id;
1982
1983 amd_iommu_dev_table[devid].data[1] = flags;
1984 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001985}
1986
Joerg Roedel15898bb2009-11-24 15:39:42 +01001987static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001988{
Joerg Roedel355bf552008-12-08 12:02:41 +01001989 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001990 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1991 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001992
Joerg Roedelc5cca142009-10-09 18:31:20 +02001993 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001994}
1995
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001996static void do_attach(struct iommu_dev_data *dev_data,
1997 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001998{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001999 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002000 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002001 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002002
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002003 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002004 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002005 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002006
2007 /* Update data structures */
2008 dev_data->domain = domain;
2009 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002010
2011 /* Do reference counting */
2012 domain->dev_iommu[iommu->index] += 1;
2013 domain->dev_cnt += 1;
2014
Joerg Roedele25bfb52015-10-20 17:33:38 +02002015 /* Update device table */
2016 set_dte_entry(dev_data->devid, domain, ats);
2017 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08002018 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002019
Joerg Roedel6c542042011-06-09 17:07:31 +02002020 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002021}
2022
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002023static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002024{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002025 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002026 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002027
Joerg Roedel5adad992015-10-09 16:23:33 +02002028 /*
2029 * First check if the device is still attached. It might already
2030 * be detached from its domain because the generic
2031 * iommu_detach_group code detached it and we try again here in
2032 * our alias handling.
2033 */
2034 if (!dev_data->domain)
2035 return;
2036
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002037 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002038 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02002039
Joerg Roedelc4596112009-11-20 14:57:32 +01002040 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002041 dev_data->domain->dev_iommu[iommu->index] -= 1;
2042 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002043
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002044 /* Update data structures */
2045 dev_data->domain = NULL;
2046 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002047 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002048 if (alias != dev_data->devid)
2049 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002050
2051 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002052 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002053}
2054
2055/*
2056 * If a device is not yet associated with a domain, this function does
2057 * assigns it visible for the hardware
2058 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002059static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002060 struct protection_domain *domain)
2061{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002062 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002063
Joerg Roedel272e4f92015-10-20 17:33:37 +02002064 /*
2065 * Must be called with IRQs disabled. Warn here to detect early
2066 * when its not.
2067 */
2068 WARN_ON(!irqs_disabled());
2069
Joerg Roedel15898bb2009-11-24 15:39:42 +01002070 /* lock domain */
2071 spin_lock(&domain->lock);
2072
Joerg Roedel397111a2014-08-05 17:31:51 +02002073 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002074 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002075 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002076
Joerg Roedel397111a2014-08-05 17:31:51 +02002077 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002078 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002079
Julia Lawall84fe6c12010-05-27 12:31:51 +02002080 ret = 0;
2081
2082out_unlock:
2083
Joerg Roedel355bf552008-12-08 12:02:41 +01002084 /* ready */
2085 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002086
Julia Lawall84fe6c12010-05-27 12:31:51 +02002087 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002088}
2089
Joerg Roedel52815b72011-11-17 17:24:28 +01002090
2091static void pdev_iommuv2_disable(struct pci_dev *pdev)
2092{
2093 pci_disable_ats(pdev);
2094 pci_disable_pri(pdev);
2095 pci_disable_pasid(pdev);
2096}
2097
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002098/* FIXME: Change generic reset-function to do the same */
2099static int pri_reset_while_enabled(struct pci_dev *pdev)
2100{
2101 u16 control;
2102 int pos;
2103
Joerg Roedel46277b72011-12-07 14:34:02 +01002104 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002105 if (!pos)
2106 return -EINVAL;
2107
Joerg Roedel46277b72011-12-07 14:34:02 +01002108 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2109 control |= PCI_PRI_CTRL_RESET;
2110 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002111
2112 return 0;
2113}
2114
Joerg Roedel52815b72011-11-17 17:24:28 +01002115static int pdev_iommuv2_enable(struct pci_dev *pdev)
2116{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002117 bool reset_enable;
2118 int reqs, ret;
2119
2120 /* FIXME: Hardcode number of outstanding requests for now */
2121 reqs = 32;
2122 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2123 reqs = 1;
2124 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002125
2126 /* Only allow access to user-accessible pages */
2127 ret = pci_enable_pasid(pdev, 0);
2128 if (ret)
2129 goto out_err;
2130
2131 /* First reset the PRI state of the device */
2132 ret = pci_reset_pri(pdev);
2133 if (ret)
2134 goto out_err;
2135
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002136 /* Enable PRI */
2137 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002138 if (ret)
2139 goto out_err;
2140
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002141 if (reset_enable) {
2142 ret = pri_reset_while_enabled(pdev);
2143 if (ret)
2144 goto out_err;
2145 }
2146
Joerg Roedel52815b72011-11-17 17:24:28 +01002147 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2148 if (ret)
2149 goto out_err;
2150
2151 return 0;
2152
2153out_err:
2154 pci_disable_pri(pdev);
2155 pci_disable_pasid(pdev);
2156
2157 return ret;
2158}
2159
Joerg Roedelc99afa22011-11-21 18:19:25 +01002160/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002161#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002162
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002163static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002164{
Joerg Roedela3b93122012-04-12 12:49:26 +02002165 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002166 int pos;
2167
Joerg Roedel46277b72011-12-07 14:34:02 +01002168 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002169 if (!pos)
2170 return false;
2171
Joerg Roedela3b93122012-04-12 12:49:26 +02002172 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002173
Joerg Roedela3b93122012-04-12 12:49:26 +02002174 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002175}
2176
Joerg Roedel15898bb2009-11-24 15:39:42 +01002177/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002178 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002179 * assigns it visible for the hardware
2180 */
2181static int attach_device(struct device *dev,
2182 struct protection_domain *domain)
2183{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002184 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002185 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002186 unsigned long flags;
2187 int ret;
2188
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002189 dev_data = get_dev_data(dev);
2190
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002191 if (!dev_is_pci(dev))
2192 goto skip_ats_check;
2193
2194 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002195 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002196 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002197 return -EINVAL;
2198
Joerg Roedel02ca2022015-07-28 16:58:49 +02002199 if (dev_data->iommu_v2) {
2200 if (pdev_iommuv2_enable(pdev) != 0)
2201 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002202
Joerg Roedel02ca2022015-07-28 16:58:49 +02002203 dev_data->ats.enabled = true;
2204 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2205 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2206 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002207 } else if (amd_iommu_iotlb_sup &&
2208 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002209 dev_data->ats.enabled = true;
2210 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2211 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002212
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002213skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002214 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002215 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002216 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2217
2218 /*
2219 * We might boot into a crash-kernel here. The crashed kernel
2220 * left the caches in the IOMMU dirty. So we have to flush
2221 * here to evict all dirty stuff.
2222 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002223 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002224
2225 return ret;
2226}
2227
2228/*
2229 * Removes a device from a protection domain (unlocked)
2230 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002231static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002232{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002233 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002234
Joerg Roedel272e4f92015-10-20 17:33:37 +02002235 /*
2236 * Must be called with IRQs disabled. Warn here to detect early
2237 * when its not.
2238 */
2239 WARN_ON(!irqs_disabled());
2240
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002241 if (WARN_ON(!dev_data->domain))
2242 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002243
Joerg Roedel2ca76272010-01-22 16:45:31 +01002244 domain = dev_data->domain;
2245
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002246 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002247
Joerg Roedel150952f2015-10-20 17:33:35 +02002248 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002249
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002250 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002251}
2252
2253/*
2254 * Removes a device from a protection domain (with devtable_lock held)
2255 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002256static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002257{
Joerg Roedel52815b72011-11-17 17:24:28 +01002258 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002259 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002260 unsigned long flags;
2261
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002262 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002263 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002264
Joerg Roedel355bf552008-12-08 12:02:41 +01002265 /* lock device table */
2266 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002267 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002268 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002269
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002270 if (!dev_is_pci(dev))
2271 return;
2272
Joerg Roedel02ca2022015-07-28 16:58:49 +02002273 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002274 pdev_iommuv2_disable(to_pci_dev(dev));
2275 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002276 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002277
2278 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002279}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002280
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002281static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002282{
Joerg Roedel71f77582011-06-09 19:03:15 +02002283 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002284 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002285 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002286 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002287
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002288 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002289 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002290
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002291 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002292 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002293 return devid;
2294
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002295 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002296
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002297 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002298 if (ret) {
2299 if (ret != -ENOTSUPP)
2300 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2301 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002302
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002303 iommu_ignore_device(dev);
Bart Van Assche56579332017-01-20 13:04:02 -08002304 dev->dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002305 goto out;
2306 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002307 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002308
Joerg Roedel07ee8692015-05-28 18:41:42 +02002309 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002310
2311 BUG_ON(!dev_data);
2312
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002313 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002314 iommu_request_dm_for_dev(dev);
2315
2316 /* Domains are initialized for this device - have a look what we ended up with */
2317 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002318 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002319 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002320 else
Bart Van Assche56579332017-01-20 13:04:02 -08002321 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002322
2323out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002324 iommu_completion_wait(iommu);
2325
Joerg Roedele275a2a2008-12-10 18:27:25 +01002326 return 0;
2327}
2328
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002329static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002330{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002331 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002332 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002333
2334 if (!check_device(dev))
2335 return;
2336
2337 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002338 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002339 return;
2340
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002341 iommu = amd_iommu_rlookup_table[devid];
2342
2343 iommu_uninit_device(dev);
2344 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002345}
2346
Wan Zongshunb097d112016-04-01 09:06:04 -04002347static struct iommu_group *amd_iommu_device_group(struct device *dev)
2348{
2349 if (dev_is_pci(dev))
2350 return pci_device_group(dev);
2351
2352 return acpihid_device_group(dev);
2353}
2354
Joerg Roedel431b2a22008-07-11 17:14:22 +02002355/*****************************************************************************
2356 *
2357 * The next functions belong to the dma_ops mapping/unmapping code.
2358 *
2359 *****************************************************************************/
2360
2361/*
2362 * In the dma_ops path we only have the struct device. This function
2363 * finds the corresponding IOMMU, the protection domain and the
2364 * requestor id for a given device.
2365 * If the device is not yet associated with a domain this is also done
2366 * in this function.
2367 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002368static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002369{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002370 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002371
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002372 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002373 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002374
Joerg Roedeld26592a2016-07-07 15:31:13 +02002375 domain = get_dev_data(dev)->domain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002376 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002377 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002378
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002379 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002380}
2381
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002382static void update_device_table(struct protection_domain *domain)
2383{
Joerg Roedel492667d2009-11-27 13:25:47 +01002384 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002385
Joerg Roedel3254de62016-07-26 15:18:54 +02002386 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002387 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002388
2389 if (dev_data->devid == dev_data->alias)
2390 continue;
2391
2392 /* There is an alias, update device table entry for it */
2393 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2394 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002395}
2396
2397static void update_domain(struct protection_domain *domain)
2398{
2399 if (!domain->updated)
2400 return;
2401
2402 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002403
2404 domain_flush_devices(domain);
2405 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002406
2407 domain->updated = false;
2408}
2409
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002410static int dir2prot(enum dma_data_direction direction)
2411{
2412 if (direction == DMA_TO_DEVICE)
2413 return IOMMU_PROT_IR;
2414 else if (direction == DMA_FROM_DEVICE)
2415 return IOMMU_PROT_IW;
2416 else if (direction == DMA_BIDIRECTIONAL)
2417 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2418 else
2419 return 0;
2420}
Joerg Roedel431b2a22008-07-11 17:14:22 +02002421/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002422 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002423 * contiguous memory region into DMA address space. It is used by all
2424 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002425 * Must be called with the domain lock held.
2426 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002427static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002428 struct dma_ops_domain *dma_dom,
2429 phys_addr_t paddr,
2430 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002431 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002432 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002433{
2434 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002435 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002436 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002437 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002438 int i;
2439
Joerg Roedele3c449f2008-10-15 22:02:11 -07002440 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002441 paddr &= PAGE_MASK;
2442
Joerg Roedel256e4622016-07-05 14:23:01 +02002443 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002444 if (address == DMA_ERROR_CODE)
2445 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002446
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002447 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002448
Joerg Roedelcb76c322008-06-26 21:28:00 +02002449 start = address;
2450 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002451 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2452 PAGE_SIZE, prot, GFP_ATOMIC);
2453 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002454 goto out_unmap;
2455
Joerg Roedelcb76c322008-06-26 21:28:00 +02002456 paddr += PAGE_SIZE;
2457 start += PAGE_SIZE;
2458 }
2459 address += offset;
2460
Joerg Roedelab7032b2015-12-21 18:47:11 +01002461 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002462 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002463 domain_flush_complete(&dma_dom->domain);
2464 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002465
Joerg Roedelcb76c322008-06-26 21:28:00 +02002466out:
2467 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002468
2469out_unmap:
2470
2471 for (--i; i >= 0; --i) {
2472 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002473 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002474 }
2475
Joerg Roedel256e4622016-07-05 14:23:01 +02002476 domain_flush_tlb(&dma_dom->domain);
2477 domain_flush_complete(&dma_dom->domain);
2478
2479 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002480
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002481 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002482}
2483
Joerg Roedel431b2a22008-07-11 17:14:22 +02002484/*
2485 * Does the reverse of the __map_single function. Must be called with
2486 * the domain lock held too
2487 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002488static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002489 dma_addr_t dma_addr,
2490 size_t size,
2491 int dir)
2492{
Joerg Roedel04e04632010-09-23 16:12:48 +02002493 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002494 dma_addr_t i, start;
2495 unsigned int pages;
2496
Joerg Roedel04e04632010-09-23 16:12:48 +02002497 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002498 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002499 dma_addr &= PAGE_MASK;
2500 start = dma_addr;
2501
2502 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002503 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002504 start += PAGE_SIZE;
2505 }
2506
Joerg Roedelb1516a12016-07-06 13:07:22 +02002507 if (amd_iommu_unmap_flush) {
2508 dma_ops_free_iova(dma_dom, dma_addr, pages);
2509 domain_flush_tlb(&dma_dom->domain);
2510 domain_flush_complete(&dma_dom->domain);
2511 } else {
Joerg Roedelfd621902017-06-02 15:37:26 +02002512 queue_add(dma_dom, dma_addr, pages);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002513 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002514}
2515
Joerg Roedel431b2a22008-07-11 17:14:22 +02002516/*
2517 * The exported map_single function for dma_ops.
2518 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002519static dma_addr_t map_page(struct device *dev, struct page *page,
2520 unsigned long offset, size_t size,
2521 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002522 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002523{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002524 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002525 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002526 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002527 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002528
Joerg Roedel94f6d192009-11-24 16:40:02 +01002529 domain = get_domain(dev);
2530 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002531 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002532 else if (IS_ERR(domain))
2533 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002534
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002535 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002536 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002537
Joerg Roedelb3311b02016-07-08 13:31:31 +02002538 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002539}
2540
Joerg Roedel431b2a22008-07-11 17:14:22 +02002541/*
2542 * The exported unmap_single function for dma_ops.
2543 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002544static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002545 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002546{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002547 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002548 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002549
Joerg Roedel94f6d192009-11-24 16:40:02 +01002550 domain = get_domain(dev);
2551 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002552 return;
2553
Joerg Roedelb3311b02016-07-08 13:31:31 +02002554 dma_dom = to_dma_ops_domain(domain);
2555
2556 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002557}
2558
Joerg Roedel80187fd2016-07-06 17:20:54 +02002559static int sg_num_pages(struct device *dev,
2560 struct scatterlist *sglist,
2561 int nelems)
2562{
2563 unsigned long mask, boundary_size;
2564 struct scatterlist *s;
2565 int i, npages = 0;
2566
2567 mask = dma_get_seg_boundary(dev);
2568 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2569 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2570
2571 for_each_sg(sglist, s, nelems, i) {
2572 int p, n;
2573
2574 s->dma_address = npages << PAGE_SHIFT;
2575 p = npages % boundary_size;
2576 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2577 if (p + n > boundary_size)
2578 npages += boundary_size - p;
2579 npages += n;
2580 }
2581
2582 return npages;
2583}
2584
Joerg Roedel431b2a22008-07-11 17:14:22 +02002585/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002586 * The exported map_sg function for dma_ops (handles scatter-gather
2587 * lists).
2588 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002589static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002590 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002591 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002592{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002593 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002594 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002595 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002596 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002597 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002598 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002599
Joerg Roedel94f6d192009-11-24 16:40:02 +01002600 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002601 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002602 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002603
Joerg Roedelb3311b02016-07-08 13:31:31 +02002604 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002605 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002606
Joerg Roedel80187fd2016-07-06 17:20:54 +02002607 npages = sg_num_pages(dev, sglist, nelems);
2608
2609 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
2610 if (address == DMA_ERROR_CODE)
2611 goto out_err;
2612
2613 prot = dir2prot(direction);
2614
2615 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002616 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002617 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002618
Joerg Roedel80187fd2016-07-06 17:20:54 +02002619 for (j = 0; j < pages; ++j) {
2620 unsigned long bus_addr, phys_addr;
2621 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002622
Joerg Roedel80187fd2016-07-06 17:20:54 +02002623 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2624 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2625 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2626 if (ret)
2627 goto out_unmap;
2628
2629 mapped_pages += 1;
2630 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002631 }
2632
Joerg Roedel80187fd2016-07-06 17:20:54 +02002633 /* Everything is mapped - write the right values into s->dma_address */
2634 for_each_sg(sglist, s, nelems, i) {
2635 s->dma_address += address + s->offset;
2636 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002637 }
2638
Joerg Roedel80187fd2016-07-06 17:20:54 +02002639 return nelems;
2640
2641out_unmap:
2642 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2643 dev_name(dev), npages);
2644
2645 for_each_sg(sglist, s, nelems, i) {
2646 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2647
2648 for (j = 0; j < pages; ++j) {
2649 unsigned long bus_addr;
2650
2651 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2652 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2653
2654 if (--mapped_pages)
2655 goto out_free_iova;
2656 }
2657 }
2658
2659out_free_iova:
2660 free_iova_fast(&dma_dom->iovad, address, npages);
2661
2662out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002663 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002664}
2665
Joerg Roedel431b2a22008-07-11 17:14:22 +02002666/*
2667 * The exported map_sg function for dma_ops (handles scatter-gather
2668 * lists).
2669 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002670static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002671 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002672 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002673{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002674 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002675 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002676 unsigned long startaddr;
2677 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002678
Joerg Roedel94f6d192009-11-24 16:40:02 +01002679 domain = get_domain(dev);
2680 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002681 return;
2682
Joerg Roedel80187fd2016-07-06 17:20:54 +02002683 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002684 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002685 npages = sg_num_pages(dev, sglist, nelems);
2686
Joerg Roedelb3311b02016-07-08 13:31:31 +02002687 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002688}
2689
Joerg Roedel431b2a22008-07-11 17:14:22 +02002690/*
2691 * The exported alloc_coherent function for dma_ops.
2692 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002693static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002694 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002695 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002696{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002697 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002698 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002699 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002700 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002701
Joerg Roedel94f6d192009-11-24 16:40:02 +01002702 domain = get_domain(dev);
2703 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002704 page = alloc_pages(flag, get_order(size));
2705 *dma_addr = page_to_phys(page);
2706 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002707 } else if (IS_ERR(domain))
2708 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002709
Joerg Roedelb3311b02016-07-08 13:31:31 +02002710 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002711 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002712 dma_mask = dev->coherent_dma_mask;
2713 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002714 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002715
Joerg Roedel3b839a52015-04-01 14:58:47 +02002716 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2717 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002718 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002719 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002720
Joerg Roedel3b839a52015-04-01 14:58:47 +02002721 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Lucas Stach712c6042017-02-24 14:58:44 -08002722 get_order(size), flag);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002723 if (!page)
2724 return NULL;
2725 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002726
Joerg Roedel832a90c2008-09-18 15:54:23 +02002727 if (!dma_mask)
2728 dma_mask = *dev->dma_mask;
2729
Joerg Roedelb3311b02016-07-08 13:31:31 +02002730 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002731 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002732
Joerg Roedel92d420e2015-12-21 19:31:33 +01002733 if (*dma_addr == DMA_ERROR_CODE)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002734 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002735
Joerg Roedel3b839a52015-04-01 14:58:47 +02002736 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002737
2738out_free:
2739
Joerg Roedel3b839a52015-04-01 14:58:47 +02002740 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2741 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002742
2743 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002744}
2745
Joerg Roedel431b2a22008-07-11 17:14:22 +02002746/*
2747 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002748 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002749static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002750 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002751 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002752{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002753 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002754 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002755 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002756
Joerg Roedel3b839a52015-04-01 14:58:47 +02002757 page = virt_to_page(virt_addr);
2758 size = PAGE_ALIGN(size);
2759
Joerg Roedel94f6d192009-11-24 16:40:02 +01002760 domain = get_domain(dev);
2761 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002762 goto free_mem;
2763
Joerg Roedelb3311b02016-07-08 13:31:31 +02002764 dma_dom = to_dma_ops_domain(domain);
2765
2766 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002767
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002768free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002769 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2770 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002771}
2772
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002773/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002774 * This function is called by the DMA layer to find out if we can handle a
2775 * particular device. It is part of the dma_ops.
2776 */
2777static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2778{
Joerg Roedel420aef82009-11-23 16:14:57 +01002779 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002780}
2781
Bart Van Assche52997092017-01-20 13:04:01 -08002782static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002783 .alloc = alloc_coherent,
2784 .free = free_coherent,
2785 .map_page = map_page,
2786 .unmap_page = unmap_page,
2787 .map_sg = map_sg,
2788 .unmap_sg = unmap_sg,
2789 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002790};
2791
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002792static int init_reserved_iova_ranges(void)
2793{
2794 struct pci_dev *pdev = NULL;
2795 struct iova *val;
2796
2797 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2798 IOVA_START_PFN, DMA_32BIT_PFN);
2799
2800 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2801 &reserved_rbtree_key);
2802
2803 /* MSI memory range */
2804 val = reserve_iova(&reserved_iova_ranges,
2805 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2806 if (!val) {
2807 pr_err("Reserving MSI range failed\n");
2808 return -ENOMEM;
2809 }
2810
2811 /* HT memory range */
2812 val = reserve_iova(&reserved_iova_ranges,
2813 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2814 if (!val) {
2815 pr_err("Reserving HT range failed\n");
2816 return -ENOMEM;
2817 }
2818
2819 /*
2820 * Memory used for PCI resources
2821 * FIXME: Check whether we can reserve the PCI-hole completly
2822 */
2823 for_each_pci_dev(pdev) {
2824 int i;
2825
2826 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2827 struct resource *r = &pdev->resource[i];
2828
2829 if (!(r->flags & IORESOURCE_MEM))
2830 continue;
2831
2832 val = reserve_iova(&reserved_iova_ranges,
2833 IOVA_PFN(r->start),
2834 IOVA_PFN(r->end));
2835 if (!val) {
2836 pr_err("Reserve pci-resource range failed\n");
2837 return -ENOMEM;
2838 }
2839 }
2840 }
2841
2842 return 0;
2843}
2844
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002845int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002846{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002847 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002848
2849 ret = iova_cache_get();
2850 if (ret)
2851 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002852
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002853 ret = init_reserved_iova_ranges();
2854 if (ret)
2855 return ret;
2856
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002857 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2858 if (err)
2859 return err;
2860#ifdef CONFIG_ARM_AMBA
2861 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2862 if (err)
2863 return err;
2864#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002865 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2866 if (err)
2867 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002868
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002869 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002870}
2871
Joerg Roedel6631ee92008-06-26 21:28:05 +02002872int __init amd_iommu_init_dma_ops(void)
2873{
Joerg Roedel32302322015-07-28 16:58:50 +02002874 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002875 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002876
Joerg Roedel52717822015-07-28 16:58:51 +02002877 /*
2878 * In case we don't initialize SWIOTLB (actually the common case
2879 * when AMD IOMMU is enabled), make sure there are global
2880 * dma_ops set as a fall-back for devices not handled by this
2881 * driver (for example non-PCI devices).
2882 */
2883 if (!swiotlb)
2884 dma_ops = &nommu_dma_ops;
2885
Joerg Roedel62410ee2012-06-12 16:42:43 +02002886 if (amd_iommu_unmap_flush)
2887 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2888 else
2889 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2890
Joerg Roedel6631ee92008-06-26 21:28:05 +02002891 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002892
Joerg Roedel6631ee92008-06-26 21:28:05 +02002893}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002894
2895/*****************************************************************************
2896 *
2897 * The following functions belong to the exported interface of AMD IOMMU
2898 *
2899 * This interface allows access to lower level functions of the IOMMU
2900 * like protection domain handling and assignement of devices to domains
2901 * which is not possible with the dma_ops interface.
2902 *
2903 *****************************************************************************/
2904
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002905static void cleanup_domain(struct protection_domain *domain)
2906{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002907 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002908 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002909
2910 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2911
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002912 while (!list_empty(&domain->dev_list)) {
2913 entry = list_first_entry(&domain->dev_list,
2914 struct iommu_dev_data, list);
2915 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002916 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002917
2918 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2919}
2920
Joerg Roedel26508152009-08-26 16:52:40 +02002921static void protection_domain_free(struct protection_domain *domain)
2922{
2923 if (!domain)
2924 return;
2925
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002926 del_domain_from_list(domain);
2927
Joerg Roedel26508152009-08-26 16:52:40 +02002928 if (domain->id)
2929 domain_id_free(domain->id);
2930
2931 kfree(domain);
2932}
2933
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002934static int protection_domain_init(struct protection_domain *domain)
2935{
2936 spin_lock_init(&domain->lock);
2937 mutex_init(&domain->api_lock);
2938 domain->id = domain_id_alloc();
2939 if (!domain->id)
2940 return -ENOMEM;
2941 INIT_LIST_HEAD(&domain->dev_list);
2942
2943 return 0;
2944}
2945
Joerg Roedel26508152009-08-26 16:52:40 +02002946static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002947{
2948 struct protection_domain *domain;
2949
2950 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2951 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002952 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002953
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002954 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002955 goto out_err;
2956
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002957 add_domain_to_list(domain);
2958
Joerg Roedel26508152009-08-26 16:52:40 +02002959 return domain;
2960
2961out_err:
2962 kfree(domain);
2963
2964 return NULL;
2965}
2966
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002967static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2968{
2969 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002970 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002971
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002972 switch (type) {
2973 case IOMMU_DOMAIN_UNMANAGED:
2974 pdomain = protection_domain_alloc();
2975 if (!pdomain)
2976 return NULL;
2977
2978 pdomain->mode = PAGE_MODE_3_LEVEL;
2979 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2980 if (!pdomain->pt_root) {
2981 protection_domain_free(pdomain);
2982 return NULL;
2983 }
2984
2985 pdomain->domain.geometry.aperture_start = 0;
2986 pdomain->domain.geometry.aperture_end = ~0ULL;
2987 pdomain->domain.geometry.force_aperture = true;
2988
2989 break;
2990 case IOMMU_DOMAIN_DMA:
2991 dma_domain = dma_ops_domain_alloc();
2992 if (!dma_domain) {
2993 pr_err("AMD-Vi: Failed to allocate\n");
2994 return NULL;
2995 }
2996 pdomain = &dma_domain->domain;
2997 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002998 case IOMMU_DOMAIN_IDENTITY:
2999 pdomain = protection_domain_alloc();
3000 if (!pdomain)
3001 return NULL;
3002
3003 pdomain->mode = PAGE_MODE_NONE;
3004 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003005 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003006 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003007 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003008
3009 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003010}
3011
3012static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02003013{
3014 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02003015 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003016
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003017 domain = to_pdomain(dom);
3018
Joerg Roedel98383fc2008-12-02 18:34:12 +01003019 if (domain->dev_cnt > 0)
3020 cleanup_domain(domain);
3021
3022 BUG_ON(domain->dev_cnt != 0);
3023
Joerg Roedelcda70052016-07-07 15:57:04 +02003024 if (!dom)
3025 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003026
Joerg Roedelcda70052016-07-07 15:57:04 +02003027 switch (dom->type) {
3028 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02003029 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02003030 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02003031 dma_ops_domain_free(dma_dom);
3032 break;
3033 default:
3034 if (domain->mode != PAGE_MODE_NONE)
3035 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01003036
Joerg Roedelcda70052016-07-07 15:57:04 +02003037 if (domain->flags & PD_IOMMUV2_MASK)
3038 free_gcr3_table(domain);
3039
3040 protection_domain_free(domain);
3041 break;
3042 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003043}
3044
Joerg Roedel684f2882008-12-08 12:07:44 +01003045static void amd_iommu_detach_device(struct iommu_domain *dom,
3046 struct device *dev)
3047{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003048 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003049 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003050 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003051
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003052 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003053 return;
3054
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003055 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003056 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003057 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003058
Joerg Roedel657cbb62009-11-23 15:26:46 +01003059 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003060 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003061
3062 iommu = amd_iommu_rlookup_table[devid];
3063 if (!iommu)
3064 return;
3065
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003066#ifdef CONFIG_IRQ_REMAP
3067 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3068 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3069 dev_data->use_vapic = 0;
3070#endif
3071
Joerg Roedel684f2882008-12-08 12:07:44 +01003072 iommu_completion_wait(iommu);
3073}
3074
Joerg Roedel01106062008-12-02 19:34:11 +01003075static int amd_iommu_attach_device(struct iommu_domain *dom,
3076 struct device *dev)
3077{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003078 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003079 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003080 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003081 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003082
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003083 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003084 return -EINVAL;
3085
Joerg Roedel657cbb62009-11-23 15:26:46 +01003086 dev_data = dev->archdata.iommu;
3087
Joerg Roedelf62dda62011-06-09 12:55:35 +02003088 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003089 if (!iommu)
3090 return -EINVAL;
3091
Joerg Roedel657cbb62009-11-23 15:26:46 +01003092 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003093 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003094
Joerg Roedel15898bb2009-11-24 15:39:42 +01003095 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003096
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003097#ifdef CONFIG_IRQ_REMAP
3098 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3099 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3100 dev_data->use_vapic = 1;
3101 else
3102 dev_data->use_vapic = 0;
3103 }
3104#endif
3105
Joerg Roedel01106062008-12-02 19:34:11 +01003106 iommu_completion_wait(iommu);
3107
Joerg Roedel15898bb2009-11-24 15:39:42 +01003108 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003109}
3110
Joerg Roedel468e2362010-01-21 16:37:36 +01003111static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003112 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003113{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003114 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003115 int prot = 0;
3116 int ret;
3117
Joerg Roedel132bd682011-11-17 14:18:46 +01003118 if (domain->mode == PAGE_MODE_NONE)
3119 return -EINVAL;
3120
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003121 if (iommu_prot & IOMMU_READ)
3122 prot |= IOMMU_PROT_IR;
3123 if (iommu_prot & IOMMU_WRITE)
3124 prot |= IOMMU_PROT_IW;
3125
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003126 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003127 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003128 mutex_unlock(&domain->api_lock);
3129
Joerg Roedel795e74f72010-05-11 17:40:57 +02003130 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003131}
3132
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003133static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3134 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003135{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003136 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003137 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003138
Joerg Roedel132bd682011-11-17 14:18:46 +01003139 if (domain->mode == PAGE_MODE_NONE)
3140 return -EINVAL;
3141
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003142 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003143 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003144 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003145
Joerg Roedel17b124b2011-04-06 18:01:35 +02003146 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003147
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003148 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003149}
3150
Joerg Roedel645c4c82008-12-02 20:05:50 +01003151static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303152 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003153{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003154 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003155 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003156 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003157
Joerg Roedel132bd682011-11-17 14:18:46 +01003158 if (domain->mode == PAGE_MODE_NONE)
3159 return iova;
3160
Joerg Roedel3039ca12015-04-01 14:58:48 +02003161 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003162
Joerg Roedela6d41a42009-09-02 17:08:55 +02003163 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003164 return 0;
3165
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003166 offset_mask = pte_pgsize - 1;
3167 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003168
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003169 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003170}
3171
Joerg Roedelab636482014-09-05 10:48:21 +02003172static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003173{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003174 switch (cap) {
3175 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003176 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003177 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003178 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003179 case IOMMU_CAP_NOEXEC:
3180 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003181 }
3182
Joerg Roedelab636482014-09-05 10:48:21 +02003183 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003184}
3185
Eric Augere5b52342017-01-19 20:57:47 +00003186static void amd_iommu_get_resv_regions(struct device *dev,
3187 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003188{
Eric Auger4397f322017-01-19 20:57:54 +00003189 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003190 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003191 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003192
3193 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003194 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003195 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003196
3197 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003198 size_t length;
3199 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003200
3201 if (devid < entry->devid_start || devid > entry->devid_end)
3202 continue;
3203
Eric Auger4397f322017-01-19 20:57:54 +00003204 length = entry->address_end - entry->address_start;
3205 if (entry->prot & IOMMU_PROT_IR)
3206 prot |= IOMMU_READ;
3207 if (entry->prot & IOMMU_PROT_IW)
3208 prot |= IOMMU_WRITE;
3209
3210 region = iommu_alloc_resv_region(entry->address_start,
3211 length, prot,
3212 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003213 if (!region) {
3214 pr_err("Out of memory allocating dm-regions for %s\n",
3215 dev_name(dev));
3216 return;
3217 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003218 list_add_tail(&region->list, head);
3219 }
Eric Auger4397f322017-01-19 20:57:54 +00003220
3221 region = iommu_alloc_resv_region(MSI_RANGE_START,
3222 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003223 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003224 if (!region)
3225 return;
3226 list_add_tail(&region->list, head);
3227
3228 region = iommu_alloc_resv_region(HT_RANGE_START,
3229 HT_RANGE_END - HT_RANGE_START + 1,
3230 0, IOMMU_RESV_RESERVED);
3231 if (!region)
3232 return;
3233 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003234}
3235
Eric Augere5b52342017-01-19 20:57:47 +00003236static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003237 struct list_head *head)
3238{
Eric Augere5b52342017-01-19 20:57:47 +00003239 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003240
3241 list_for_each_entry_safe(entry, next, head, list)
3242 kfree(entry);
3243}
3244
Eric Augere5b52342017-01-19 20:57:47 +00003245static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003246 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003247 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003248{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003249 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003250 unsigned long start, end;
3251
3252 start = IOVA_PFN(region->start);
3253 end = IOVA_PFN(region->start + region->length);
3254
3255 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3256}
3257
Joerg Roedelb0119e82017-02-01 13:23:08 +01003258const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003259 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003260 .domain_alloc = amd_iommu_domain_alloc,
3261 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003262 .attach_dev = amd_iommu_attach_device,
3263 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003264 .map = amd_iommu_map,
3265 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003266 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003267 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003268 .add_device = amd_iommu_add_device,
3269 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003270 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003271 .get_resv_regions = amd_iommu_get_resv_regions,
3272 .put_resv_regions = amd_iommu_put_resv_regions,
3273 .apply_resv_region = amd_iommu_apply_resv_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003274 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003275};
3276
Joerg Roedel0feae532009-08-26 15:26:30 +02003277/*****************************************************************************
3278 *
3279 * The next functions do a basic initialization of IOMMU for pass through
3280 * mode
3281 *
3282 * In passthrough mode the IOMMU is initialized and enabled but not used for
3283 * DMA-API translation.
3284 *
3285 *****************************************************************************/
3286
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003287/* IOMMUv2 specific functions */
3288int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3289{
3290 return atomic_notifier_chain_register(&ppr_notifier, nb);
3291}
3292EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3293
3294int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3295{
3296 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3297}
3298EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003299
3300void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3301{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003302 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003303 unsigned long flags;
3304
3305 spin_lock_irqsave(&domain->lock, flags);
3306
3307 /* Update data structure */
3308 domain->mode = PAGE_MODE_NONE;
3309 domain->updated = true;
3310
3311 /* Make changes visible to IOMMUs */
3312 update_domain(domain);
3313
3314 /* Page-table is not visible to IOMMU anymore, so free it */
3315 free_pagetable(domain);
3316
3317 spin_unlock_irqrestore(&domain->lock, flags);
3318}
3319EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003320
3321int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3322{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003323 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003324 unsigned long flags;
3325 int levels, ret;
3326
3327 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3328 return -EINVAL;
3329
3330 /* Number of GCR3 table levels required */
3331 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3332 levels += 1;
3333
3334 if (levels > amd_iommu_max_glx_val)
3335 return -EINVAL;
3336
3337 spin_lock_irqsave(&domain->lock, flags);
3338
3339 /*
3340 * Save us all sanity checks whether devices already in the
3341 * domain support IOMMUv2. Just force that the domain has no
3342 * devices attached when it is switched into IOMMUv2 mode.
3343 */
3344 ret = -EBUSY;
3345 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3346 goto out;
3347
3348 ret = -ENOMEM;
3349 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3350 if (domain->gcr3_tbl == NULL)
3351 goto out;
3352
3353 domain->glx = levels;
3354 domain->flags |= PD_IOMMUV2_MASK;
3355 domain->updated = true;
3356
3357 update_domain(domain);
3358
3359 ret = 0;
3360
3361out:
3362 spin_unlock_irqrestore(&domain->lock, flags);
3363
3364 return ret;
3365}
3366EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003367
3368static int __flush_pasid(struct protection_domain *domain, int pasid,
3369 u64 address, bool size)
3370{
3371 struct iommu_dev_data *dev_data;
3372 struct iommu_cmd cmd;
3373 int i, ret;
3374
3375 if (!(domain->flags & PD_IOMMUV2_MASK))
3376 return -EINVAL;
3377
3378 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3379
3380 /*
3381 * IOMMU TLB needs to be flushed before Device TLB to
3382 * prevent device TLB refill from IOMMU TLB
3383 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003384 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003385 if (domain->dev_iommu[i] == 0)
3386 continue;
3387
3388 ret = iommu_queue_command(amd_iommus[i], &cmd);
3389 if (ret != 0)
3390 goto out;
3391 }
3392
3393 /* Wait until IOMMU TLB flushes are complete */
3394 domain_flush_complete(domain);
3395
3396 /* Now flush device TLBs */
3397 list_for_each_entry(dev_data, &domain->dev_list, list) {
3398 struct amd_iommu *iommu;
3399 int qdep;
3400
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003401 /*
3402 There might be non-IOMMUv2 capable devices in an IOMMUv2
3403 * domain.
3404 */
3405 if (!dev_data->ats.enabled)
3406 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003407
3408 qdep = dev_data->ats.qdep;
3409 iommu = amd_iommu_rlookup_table[dev_data->devid];
3410
3411 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3412 qdep, address, size);
3413
3414 ret = iommu_queue_command(iommu, &cmd);
3415 if (ret != 0)
3416 goto out;
3417 }
3418
3419 /* Wait until all device TLBs are flushed */
3420 domain_flush_complete(domain);
3421
3422 ret = 0;
3423
3424out:
3425
3426 return ret;
3427}
3428
3429static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3430 u64 address)
3431{
3432 return __flush_pasid(domain, pasid, address, false);
3433}
3434
3435int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3436 u64 address)
3437{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003438 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003439 unsigned long flags;
3440 int ret;
3441
3442 spin_lock_irqsave(&domain->lock, flags);
3443 ret = __amd_iommu_flush_page(domain, pasid, address);
3444 spin_unlock_irqrestore(&domain->lock, flags);
3445
3446 return ret;
3447}
3448EXPORT_SYMBOL(amd_iommu_flush_page);
3449
3450static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3451{
3452 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3453 true);
3454}
3455
3456int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3457{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003458 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003459 unsigned long flags;
3460 int ret;
3461
3462 spin_lock_irqsave(&domain->lock, flags);
3463 ret = __amd_iommu_flush_tlb(domain, pasid);
3464 spin_unlock_irqrestore(&domain->lock, flags);
3465
3466 return ret;
3467}
3468EXPORT_SYMBOL(amd_iommu_flush_tlb);
3469
Joerg Roedelb16137b2011-11-21 16:50:23 +01003470static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3471{
3472 int index;
3473 u64 *pte;
3474
3475 while (true) {
3476
3477 index = (pasid >> (9 * level)) & 0x1ff;
3478 pte = &root[index];
3479
3480 if (level == 0)
3481 break;
3482
3483 if (!(*pte & GCR3_VALID)) {
3484 if (!alloc)
3485 return NULL;
3486
3487 root = (void *)get_zeroed_page(GFP_ATOMIC);
3488 if (root == NULL)
3489 return NULL;
3490
3491 *pte = __pa(root) | GCR3_VALID;
3492 }
3493
3494 root = __va(*pte & PAGE_MASK);
3495
3496 level -= 1;
3497 }
3498
3499 return pte;
3500}
3501
3502static int __set_gcr3(struct protection_domain *domain, int pasid,
3503 unsigned long cr3)
3504{
3505 u64 *pte;
3506
3507 if (domain->mode != PAGE_MODE_NONE)
3508 return -EINVAL;
3509
3510 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3511 if (pte == NULL)
3512 return -ENOMEM;
3513
3514 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3515
3516 return __amd_iommu_flush_tlb(domain, pasid);
3517}
3518
3519static int __clear_gcr3(struct protection_domain *domain, int pasid)
3520{
3521 u64 *pte;
3522
3523 if (domain->mode != PAGE_MODE_NONE)
3524 return -EINVAL;
3525
3526 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3527 if (pte == NULL)
3528 return 0;
3529
3530 *pte = 0;
3531
3532 return __amd_iommu_flush_tlb(domain, pasid);
3533}
3534
3535int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3536 unsigned long cr3)
3537{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003538 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003539 unsigned long flags;
3540 int ret;
3541
3542 spin_lock_irqsave(&domain->lock, flags);
3543 ret = __set_gcr3(domain, pasid, cr3);
3544 spin_unlock_irqrestore(&domain->lock, flags);
3545
3546 return ret;
3547}
3548EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3549
3550int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3551{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003552 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003553 unsigned long flags;
3554 int ret;
3555
3556 spin_lock_irqsave(&domain->lock, flags);
3557 ret = __clear_gcr3(domain, pasid);
3558 spin_unlock_irqrestore(&domain->lock, flags);
3559
3560 return ret;
3561}
3562EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003563
3564int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3565 int status, int tag)
3566{
3567 struct iommu_dev_data *dev_data;
3568 struct amd_iommu *iommu;
3569 struct iommu_cmd cmd;
3570
3571 dev_data = get_dev_data(&pdev->dev);
3572 iommu = amd_iommu_rlookup_table[dev_data->devid];
3573
3574 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3575 tag, dev_data->pri_tlp);
3576
3577 return iommu_queue_command(iommu, &cmd);
3578}
3579EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003580
3581struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3582{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003583 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003584
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003585 pdomain = get_domain(&pdev->dev);
3586 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003587 return NULL;
3588
3589 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003590 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003591 return NULL;
3592
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003593 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003594}
3595EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003596
3597void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3598{
3599 struct iommu_dev_data *dev_data;
3600
3601 if (!amd_iommu_v2_supported())
3602 return;
3603
3604 dev_data = get_dev_data(&pdev->dev);
3605 dev_data->errata |= (1 << erratum);
3606}
3607EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003608
3609int amd_iommu_device_info(struct pci_dev *pdev,
3610 struct amd_iommu_device_info *info)
3611{
3612 int max_pasids;
3613 int pos;
3614
3615 if (pdev == NULL || info == NULL)
3616 return -EINVAL;
3617
3618 if (!amd_iommu_v2_supported())
3619 return -EINVAL;
3620
3621 memset(info, 0, sizeof(*info));
3622
3623 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3624 if (pos)
3625 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3626
3627 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3628 if (pos)
3629 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3630
3631 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3632 if (pos) {
3633 int features;
3634
3635 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3636 max_pasids = min(max_pasids, (1 << 20));
3637
3638 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3639 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3640
3641 features = pci_pasid_features(pdev);
3642 if (features & PCI_PASID_CAP_EXEC)
3643 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3644 if (features & PCI_PASID_CAP_PRIV)
3645 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3646 }
3647
3648 return 0;
3649}
3650EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003651
3652#ifdef CONFIG_IRQ_REMAP
3653
3654/*****************************************************************************
3655 *
3656 * Interrupt Remapping Implementation
3657 *
3658 *****************************************************************************/
3659
Jiang Liu7c71d302015-04-13 14:11:33 +08003660static struct irq_chip amd_ir_chip;
3661
Joerg Roedel2b324502012-06-21 16:29:10 +02003662#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3663#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3664#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3665#define DTE_IRQ_REMAP_ENABLE 1ULL
3666
3667static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3668{
3669 u64 dte;
3670
3671 dte = amd_iommu_dev_table[devid].data[2];
3672 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3673 dte |= virt_to_phys(table->table);
3674 dte |= DTE_IRQ_REMAP_INTCTL;
3675 dte |= DTE_IRQ_TABLE_LEN;
3676 dte |= DTE_IRQ_REMAP_ENABLE;
3677
3678 amd_iommu_dev_table[devid].data[2] = dte;
3679}
3680
Joerg Roedel2b324502012-06-21 16:29:10 +02003681static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3682{
3683 struct irq_remap_table *table = NULL;
3684 struct amd_iommu *iommu;
3685 unsigned long flags;
3686 u16 alias;
3687
3688 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3689
3690 iommu = amd_iommu_rlookup_table[devid];
3691 if (!iommu)
3692 goto out_unlock;
3693
3694 table = irq_lookup_table[devid];
3695 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003696 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003697
3698 alias = amd_iommu_alias_table[devid];
3699 table = irq_lookup_table[alias];
3700 if (table) {
3701 irq_lookup_table[devid] = table;
3702 set_dte_irq_entry(devid, table);
3703 iommu_flush_dte(iommu, devid);
3704 goto out;
3705 }
3706
3707 /* Nothing there yet, allocate new irq remapping table */
3708 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3709 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003710 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003711
Joerg Roedel197887f2013-04-09 21:14:08 +02003712 /* Initialize table spin-lock */
3713 spin_lock_init(&table->lock);
3714
Joerg Roedel2b324502012-06-21 16:29:10 +02003715 if (ioapic)
3716 /* Keep the first 32 indexes free for IOAPIC interrupts */
3717 table->min_index = 32;
3718
3719 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3720 if (!table->table) {
3721 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003722 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003723 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003724 }
3725
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003726 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3727 memset(table->table, 0,
3728 MAX_IRQS_PER_TABLE * sizeof(u32));
3729 else
3730 memset(table->table, 0,
3731 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003732
3733 if (ioapic) {
3734 int i;
3735
3736 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003737 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003738 }
3739
3740 irq_lookup_table[devid] = table;
3741 set_dte_irq_entry(devid, table);
3742 iommu_flush_dte(iommu, devid);
3743 if (devid != alias) {
3744 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003745 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003746 iommu_flush_dte(iommu, alias);
3747 }
3748
3749out:
3750 iommu_completion_wait(iommu);
3751
3752out_unlock:
3753 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3754
3755 return table;
3756}
3757
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003758static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003759{
3760 struct irq_remap_table *table;
3761 unsigned long flags;
3762 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003763 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3764
3765 if (!iommu)
3766 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003767
3768 table = get_irq_table(devid, false);
3769 if (!table)
3770 return -ENODEV;
3771
3772 spin_lock_irqsave(&table->lock, flags);
3773
3774 /* Scan table for free entries */
3775 for (c = 0, index = table->min_index;
3776 index < MAX_IRQS_PER_TABLE;
3777 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003778 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003779 c += 1;
3780 else
3781 c = 0;
3782
3783 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003784 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003785 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003786
3787 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003788 goto out;
3789 }
3790 }
3791
3792 index = -ENOSPC;
3793
3794out:
3795 spin_unlock_irqrestore(&table->lock, flags);
3796
3797 return index;
3798}
3799
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003800static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3801 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003802{
3803 struct irq_remap_table *table;
3804 struct amd_iommu *iommu;
3805 unsigned long flags;
3806 struct irte_ga *entry;
3807
3808 iommu = amd_iommu_rlookup_table[devid];
3809 if (iommu == NULL)
3810 return -EINVAL;
3811
3812 table = get_irq_table(devid, false);
3813 if (!table)
3814 return -ENOMEM;
3815
3816 spin_lock_irqsave(&table->lock, flags);
3817
3818 entry = (struct irte_ga *)table->table;
3819 entry = &entry[index];
3820 entry->lo.fields_remap.valid = 0;
3821 entry->hi.val = irte->hi.val;
3822 entry->lo.val = irte->lo.val;
3823 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003824 if (data)
3825 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003826
3827 spin_unlock_irqrestore(&table->lock, flags);
3828
3829 iommu_flush_irt(iommu, devid);
3830 iommu_completion_wait(iommu);
3831
3832 return 0;
3833}
3834
3835static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003836{
3837 struct irq_remap_table *table;
3838 struct amd_iommu *iommu;
3839 unsigned long flags;
3840
3841 iommu = amd_iommu_rlookup_table[devid];
3842 if (iommu == NULL)
3843 return -EINVAL;
3844
3845 table = get_irq_table(devid, false);
3846 if (!table)
3847 return -ENOMEM;
3848
3849 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003850 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003851 spin_unlock_irqrestore(&table->lock, flags);
3852
3853 iommu_flush_irt(iommu, devid);
3854 iommu_completion_wait(iommu);
3855
3856 return 0;
3857}
3858
3859static void free_irte(u16 devid, int index)
3860{
3861 struct irq_remap_table *table;
3862 struct amd_iommu *iommu;
3863 unsigned long flags;
3864
3865 iommu = amd_iommu_rlookup_table[devid];
3866 if (iommu == NULL)
3867 return;
3868
3869 table = get_irq_table(devid, false);
3870 if (!table)
3871 return;
3872
3873 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003874 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003875 spin_unlock_irqrestore(&table->lock, flags);
3876
3877 iommu_flush_irt(iommu, devid);
3878 iommu_completion_wait(iommu);
3879}
3880
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003881static void irte_prepare(void *entry,
3882 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003883 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003884{
3885 union irte *irte = (union irte *) entry;
3886
3887 irte->val = 0;
3888 irte->fields.vector = vector;
3889 irte->fields.int_type = delivery_mode;
3890 irte->fields.destination = dest_apicid;
3891 irte->fields.dm = dest_mode;
3892 irte->fields.valid = 1;
3893}
3894
3895static void irte_ga_prepare(void *entry,
3896 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003897 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003898{
3899 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003900 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003901
3902 irte->lo.val = 0;
3903 irte->hi.val = 0;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003904 irte->lo.fields_remap.guest_mode = dev_data ? dev_data->use_vapic : 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003905 irte->lo.fields_remap.int_type = delivery_mode;
3906 irte->lo.fields_remap.dm = dest_mode;
3907 irte->hi.fields.vector = vector;
3908 irte->lo.fields_remap.destination = dest_apicid;
3909 irte->lo.fields_remap.valid = 1;
3910}
3911
3912static void irte_activate(void *entry, u16 devid, u16 index)
3913{
3914 union irte *irte = (union irte *) entry;
3915
3916 irte->fields.valid = 1;
3917 modify_irte(devid, index, irte);
3918}
3919
3920static void irte_ga_activate(void *entry, u16 devid, u16 index)
3921{
3922 struct irte_ga *irte = (struct irte_ga *) entry;
3923
3924 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003925 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003926}
3927
3928static void irte_deactivate(void *entry, u16 devid, u16 index)
3929{
3930 union irte *irte = (union irte *) entry;
3931
3932 irte->fields.valid = 0;
3933 modify_irte(devid, index, irte);
3934}
3935
3936static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3937{
3938 struct irte_ga *irte = (struct irte_ga *) entry;
3939
3940 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003941 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003942}
3943
3944static void irte_set_affinity(void *entry, u16 devid, u16 index,
3945 u8 vector, u32 dest_apicid)
3946{
3947 union irte *irte = (union irte *) entry;
3948
3949 irte->fields.vector = vector;
3950 irte->fields.destination = dest_apicid;
3951 modify_irte(devid, index, irte);
3952}
3953
3954static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3955 u8 vector, u32 dest_apicid)
3956{
3957 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003958 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003959
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003960 if (!dev_data || !dev_data->use_vapic) {
3961 irte->hi.fields.vector = vector;
3962 irte->lo.fields_remap.destination = dest_apicid;
3963 irte->lo.fields_remap.guest_mode = 0;
3964 modify_irte_ga(devid, index, irte, NULL);
3965 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003966}
3967
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003968#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003969static void irte_set_allocated(struct irq_remap_table *table, int index)
3970{
3971 table->table[index] = IRTE_ALLOCATED;
3972}
3973
3974static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3975{
3976 struct irte_ga *ptr = (struct irte_ga *)table->table;
3977 struct irte_ga *irte = &ptr[index];
3978
3979 memset(&irte->lo.val, 0, sizeof(u64));
3980 memset(&irte->hi.val, 0, sizeof(u64));
3981 irte->hi.fields.vector = 0xff;
3982}
3983
3984static bool irte_is_allocated(struct irq_remap_table *table, int index)
3985{
3986 union irte *ptr = (union irte *)table->table;
3987 union irte *irte = &ptr[index];
3988
3989 return irte->val != 0;
3990}
3991
3992static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3993{
3994 struct irte_ga *ptr = (struct irte_ga *)table->table;
3995 struct irte_ga *irte = &ptr[index];
3996
3997 return irte->hi.fields.vector != 0;
3998}
3999
4000static void irte_clear_allocated(struct irq_remap_table *table, int index)
4001{
4002 table->table[index] = 0;
4003}
4004
4005static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4006{
4007 struct irte_ga *ptr = (struct irte_ga *)table->table;
4008 struct irte_ga *irte = &ptr[index];
4009
4010 memset(&irte->lo.val, 0, sizeof(u64));
4011 memset(&irte->hi.val, 0, sizeof(u64));
4012}
4013
Jiang Liu7c71d302015-04-13 14:11:33 +08004014static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004015{
Jiang Liu7c71d302015-04-13 14:11:33 +08004016 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004017
Jiang Liu7c71d302015-04-13 14:11:33 +08004018 switch (info->type) {
4019 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4020 devid = get_ioapic_devid(info->ioapic_id);
4021 break;
4022 case X86_IRQ_ALLOC_TYPE_HPET:
4023 devid = get_hpet_devid(info->hpet_id);
4024 break;
4025 case X86_IRQ_ALLOC_TYPE_MSI:
4026 case X86_IRQ_ALLOC_TYPE_MSIX:
4027 devid = get_device_id(&info->msi_dev->dev);
4028 break;
4029 default:
4030 BUG_ON(1);
4031 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004032 }
4033
Jiang Liu7c71d302015-04-13 14:11:33 +08004034 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004035}
4036
Jiang Liu7c71d302015-04-13 14:11:33 +08004037static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004038{
Jiang Liu7c71d302015-04-13 14:11:33 +08004039 struct amd_iommu *iommu;
4040 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004041
Jiang Liu7c71d302015-04-13 14:11:33 +08004042 if (!info)
4043 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004044
Jiang Liu7c71d302015-04-13 14:11:33 +08004045 devid = get_devid(info);
4046 if (devid >= 0) {
4047 iommu = amd_iommu_rlookup_table[devid];
4048 if (iommu)
4049 return iommu->ir_domain;
4050 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004051
Jiang Liu7c71d302015-04-13 14:11:33 +08004052 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004053}
4054
Jiang Liu7c71d302015-04-13 14:11:33 +08004055static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004056{
Jiang Liu7c71d302015-04-13 14:11:33 +08004057 struct amd_iommu *iommu;
4058 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004059
Jiang Liu7c71d302015-04-13 14:11:33 +08004060 if (!info)
4061 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004062
Jiang Liu7c71d302015-04-13 14:11:33 +08004063 switch (info->type) {
4064 case X86_IRQ_ALLOC_TYPE_MSI:
4065 case X86_IRQ_ALLOC_TYPE_MSIX:
4066 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004067 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004068 return NULL;
4069
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004070 iommu = amd_iommu_rlookup_table[devid];
4071 if (iommu)
4072 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004073 break;
4074 default:
4075 break;
4076 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004077
Jiang Liu7c71d302015-04-13 14:11:33 +08004078 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004079}
4080
Joerg Roedel6b474b82012-06-26 16:46:04 +02004081struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004082 .prepare = amd_iommu_prepare,
4083 .enable = amd_iommu_enable,
4084 .disable = amd_iommu_disable,
4085 .reenable = amd_iommu_reenable,
4086 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004087 .get_ir_irq_domain = get_ir_irq_domain,
4088 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004089};
Jiang Liu7c71d302015-04-13 14:11:33 +08004090
4091static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4092 struct irq_cfg *irq_cfg,
4093 struct irq_alloc_info *info,
4094 int devid, int index, int sub_handle)
4095{
4096 struct irq_2_irte *irte_info = &data->irq_2_irte;
4097 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004098 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004099 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4100
4101 if (!iommu)
4102 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004103
Jiang Liu7c71d302015-04-13 14:11:33 +08004104 data->irq_2_irte.devid = devid;
4105 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004106 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4107 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004108 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004109
4110 switch (info->type) {
4111 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4112 /* Setup IOAPIC entry */
4113 entry = info->ioapic_entry;
4114 info->ioapic_entry = NULL;
4115 memset(entry, 0, sizeof(*entry));
4116 entry->vector = index;
4117 entry->mask = 0;
4118 entry->trigger = info->ioapic_trigger;
4119 entry->polarity = info->ioapic_polarity;
4120 /* Mask level triggered irqs. */
4121 if (info->ioapic_trigger)
4122 entry->mask = 1;
4123 break;
4124
4125 case X86_IRQ_ALLOC_TYPE_HPET:
4126 case X86_IRQ_ALLOC_TYPE_MSI:
4127 case X86_IRQ_ALLOC_TYPE_MSIX:
4128 msg->address_hi = MSI_ADDR_BASE_HI;
4129 msg->address_lo = MSI_ADDR_BASE_LO;
4130 msg->data = irte_info->index;
4131 break;
4132
4133 default:
4134 BUG_ON(1);
4135 break;
4136 }
4137}
4138
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004139struct amd_irte_ops irte_32_ops = {
4140 .prepare = irte_prepare,
4141 .activate = irte_activate,
4142 .deactivate = irte_deactivate,
4143 .set_affinity = irte_set_affinity,
4144 .set_allocated = irte_set_allocated,
4145 .is_allocated = irte_is_allocated,
4146 .clear_allocated = irte_clear_allocated,
4147};
4148
4149struct amd_irte_ops irte_128_ops = {
4150 .prepare = irte_ga_prepare,
4151 .activate = irte_ga_activate,
4152 .deactivate = irte_ga_deactivate,
4153 .set_affinity = irte_ga_set_affinity,
4154 .set_allocated = irte_ga_set_allocated,
4155 .is_allocated = irte_ga_is_allocated,
4156 .clear_allocated = irte_ga_clear_allocated,
4157};
4158
Jiang Liu7c71d302015-04-13 14:11:33 +08004159static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4160 unsigned int nr_irqs, void *arg)
4161{
4162 struct irq_alloc_info *info = arg;
4163 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004164 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004165 struct irq_cfg *cfg;
4166 int i, ret, devid;
4167 int index = -1;
4168
4169 if (!info)
4170 return -EINVAL;
4171 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4172 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4173 return -EINVAL;
4174
4175 /*
4176 * With IRQ remapping enabled, don't need contiguous CPU vectors
4177 * to support multiple MSI interrupts.
4178 */
4179 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4180 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4181
4182 devid = get_devid(info);
4183 if (devid < 0)
4184 return -EINVAL;
4185
4186 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4187 if (ret < 0)
4188 return ret;
4189
Jiang Liu7c71d302015-04-13 14:11:33 +08004190 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4191 if (get_irq_table(devid, true))
4192 index = info->ioapic_pin;
4193 else
4194 ret = -ENOMEM;
4195 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004196 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004197 }
4198 if (index < 0) {
4199 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004200 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004201 goto out_free_parent;
4202 }
4203
4204 for (i = 0; i < nr_irqs; i++) {
4205 irq_data = irq_domain_get_irq_data(domain, virq + i);
4206 cfg = irqd_cfg(irq_data);
4207 if (!irq_data || !cfg) {
4208 ret = -EINVAL;
4209 goto out_free_data;
4210 }
4211
Joerg Roedela130e692015-08-13 11:07:25 +02004212 ret = -ENOMEM;
4213 data = kzalloc(sizeof(*data), GFP_KERNEL);
4214 if (!data)
4215 goto out_free_data;
4216
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004217 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4218 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4219 else
4220 data->entry = kzalloc(sizeof(struct irte_ga),
4221 GFP_KERNEL);
4222 if (!data->entry) {
4223 kfree(data);
4224 goto out_free_data;
4225 }
4226
Jiang Liu7c71d302015-04-13 14:11:33 +08004227 irq_data->hwirq = (devid << 16) + i;
4228 irq_data->chip_data = data;
4229 irq_data->chip = &amd_ir_chip;
4230 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4231 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4232 }
Joerg Roedela130e692015-08-13 11:07:25 +02004233
Jiang Liu7c71d302015-04-13 14:11:33 +08004234 return 0;
4235
4236out_free_data:
4237 for (i--; i >= 0; i--) {
4238 irq_data = irq_domain_get_irq_data(domain, virq + i);
4239 if (irq_data)
4240 kfree(irq_data->chip_data);
4241 }
4242 for (i = 0; i < nr_irqs; i++)
4243 free_irte(devid, index + i);
4244out_free_parent:
4245 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4246 return ret;
4247}
4248
4249static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4250 unsigned int nr_irqs)
4251{
4252 struct irq_2_irte *irte_info;
4253 struct irq_data *irq_data;
4254 struct amd_ir_data *data;
4255 int i;
4256
4257 for (i = 0; i < nr_irqs; i++) {
4258 irq_data = irq_domain_get_irq_data(domain, virq + i);
4259 if (irq_data && irq_data->chip_data) {
4260 data = irq_data->chip_data;
4261 irte_info = &data->irq_2_irte;
4262 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004263 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004264 kfree(data);
4265 }
4266 }
4267 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4268}
4269
4270static void irq_remapping_activate(struct irq_domain *domain,
4271 struct irq_data *irq_data)
4272{
4273 struct amd_ir_data *data = irq_data->chip_data;
4274 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004275 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004276
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004277 if (iommu)
4278 iommu->irte_ops->activate(data->entry, irte_info->devid,
4279 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004280}
4281
4282static void irq_remapping_deactivate(struct irq_domain *domain,
4283 struct irq_data *irq_data)
4284{
4285 struct amd_ir_data *data = irq_data->chip_data;
4286 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004287 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004288
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004289 if (iommu)
4290 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4291 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004292}
4293
Tobias Klausere2f9d452017-05-24 16:31:16 +02004294static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004295 .alloc = irq_remapping_alloc,
4296 .free = irq_remapping_free,
4297 .activate = irq_remapping_activate,
4298 .deactivate = irq_remapping_deactivate,
4299};
4300
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004301static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4302{
4303 struct amd_iommu *iommu;
4304 struct amd_iommu_pi_data *pi_data = vcpu_info;
4305 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4306 struct amd_ir_data *ir_data = data->chip_data;
4307 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4308 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004309 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4310
4311 /* Note:
4312 * This device has never been set up for guest mode.
4313 * we should not modify the IRTE
4314 */
4315 if (!dev_data || !dev_data->use_vapic)
4316 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004317
4318 pi_data->ir_data = ir_data;
4319
4320 /* Note:
4321 * SVM tries to set up for VAPIC mode, but we are in
4322 * legacy mode. So, we force legacy mode instead.
4323 */
4324 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4325 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4326 __func__);
4327 pi_data->is_guest_mode = false;
4328 }
4329
4330 iommu = amd_iommu_rlookup_table[irte_info->devid];
4331 if (iommu == NULL)
4332 return -EINVAL;
4333
4334 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4335 if (pi_data->is_guest_mode) {
4336 /* Setting */
4337 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4338 irte->hi.fields.vector = vcpu_pi_info->vector;
4339 irte->lo.fields_vapic.guest_mode = 1;
4340 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4341
4342 ir_data->cached_ga_tag = pi_data->ga_tag;
4343 } else {
4344 /* Un-Setting */
4345 struct irq_cfg *cfg = irqd_cfg(data);
4346
4347 irte->hi.val = 0;
4348 irte->lo.val = 0;
4349 irte->hi.fields.vector = cfg->vector;
4350 irte->lo.fields_remap.guest_mode = 0;
4351 irte->lo.fields_remap.destination = cfg->dest_apicid;
4352 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4353 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4354
4355 /*
4356 * This communicates the ga_tag back to the caller
4357 * so that it can do all the necessary clean up.
4358 */
4359 ir_data->cached_ga_tag = 0;
4360 }
4361
4362 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4363}
4364
Jiang Liu7c71d302015-04-13 14:11:33 +08004365static int amd_ir_set_affinity(struct irq_data *data,
4366 const struct cpumask *mask, bool force)
4367{
4368 struct amd_ir_data *ir_data = data->chip_data;
4369 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4370 struct irq_cfg *cfg = irqd_cfg(data);
4371 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004372 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004373 int ret;
4374
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004375 if (!iommu)
4376 return -ENODEV;
4377
Jiang Liu7c71d302015-04-13 14:11:33 +08004378 ret = parent->chip->irq_set_affinity(parent, mask, force);
4379 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4380 return ret;
4381
4382 /*
4383 * Atomically updates the IRTE with the new destination, vector
4384 * and flushes the interrupt entry cache.
4385 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004386 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4387 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004388
4389 /*
4390 * After this point, all the interrupts will start arriving
4391 * at the new destination. So, time to cleanup the previous
4392 * vector allocation.
4393 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004394 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004395
4396 return IRQ_SET_MASK_OK_DONE;
4397}
4398
4399static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4400{
4401 struct amd_ir_data *ir_data = irq_data->chip_data;
4402
4403 *msg = ir_data->msi_entry;
4404}
4405
4406static struct irq_chip amd_ir_chip = {
4407 .irq_ack = ir_ack_apic_edge,
4408 .irq_set_affinity = amd_ir_set_affinity,
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004409 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
Jiang Liu7c71d302015-04-13 14:11:33 +08004410 .irq_compose_msi_msg = ir_compose_msi_msg,
4411};
4412
4413int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4414{
4415 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4416 if (!iommu->ir_domain)
4417 return -ENOMEM;
4418
4419 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4420 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4421
4422 return 0;
4423}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004424
4425int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4426{
4427 unsigned long flags;
4428 struct amd_iommu *iommu;
4429 struct irq_remap_table *irt;
4430 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4431 int devid = ir_data->irq_2_irte.devid;
4432 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4433 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4434
4435 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4436 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4437 return 0;
4438
4439 iommu = amd_iommu_rlookup_table[devid];
4440 if (!iommu)
4441 return -ENODEV;
4442
4443 irt = get_irq_table(devid, false);
4444 if (!irt)
4445 return -ENODEV;
4446
4447 spin_lock_irqsave(&irt->lock, flags);
4448
4449 if (ref->lo.fields_vapic.guest_mode) {
4450 if (cpu >= 0)
4451 ref->lo.fields_vapic.destination = cpu;
4452 ref->lo.fields_vapic.is_run = is_run;
4453 barrier();
4454 }
4455
4456 spin_unlock_irqrestore(&irt->lock, flags);
4457
4458 iommu_flush_irt(iommu, devid);
4459 iommu_completion_wait(iommu);
4460 return 0;
4461}
4462EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004463#endif