blob: cdaeeeee6cec6260a8f13ea6b7ba2c10076bbc1e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for Motorola IMX serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
8 *
Fabian Godehardtb6e49132009-06-11 14:53:18 +01009 * Copyright (C) 2009 emlix GmbH
10 * Author: Fabian Godehardt (added IrDA support for iMX)
11 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 *
26 * [29-Mar-2005] Mike Lee
27 * Added hardware handshake
28 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31#define SUPPORT_SYSRQ
32#endif
33
34#include <linux/module.h>
35#include <linux/ioport.h>
36#include <linux/init.h>
37#include <linux/console.h>
38#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010039#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/tty.h>
41#include <linux/tty_flip.h>
42#include <linux/serial_core.h>
43#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020044#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010045#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010046#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080048#include <linux/of.h>
49#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053050#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080051#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020054#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080055#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Sascha Hauerff4bfb22007-04-26 08:26:13 +010057/* Register definitions */
58#define URXD0 0x0 /* Receiver Register */
59#define URTX0 0x40 /* Transmitter Register */
60#define UCR1 0x80 /* Control Register 1 */
61#define UCR2 0x84 /* Control Register 2 */
62#define UCR3 0x88 /* Control Register 3 */
63#define UCR4 0x8c /* Control Register 4 */
64#define UFCR 0x90 /* FIFO Control Register */
65#define USR1 0x94 /* Status Register 1 */
66#define USR2 0x98 /* Status Register 2 */
67#define UESC 0x9c /* Escape Character Register */
68#define UTIM 0xa0 /* Escape Timer Register */
69#define UBIR 0xa4 /* BRM Incremental Register */
70#define UBMR 0xa8 /* BRM Modulator Register */
71#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080072#define IMX21_ONEMS 0xb0 /* One Millisecond register */
73#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
74#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010075
76/* UART Control Register Bit Fields.*/
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define URXD_CHARRDY (1<<15)
78#define URXD_ERR (1<<14)
79#define URXD_OVRRUN (1<<13)
80#define URXD_FRMERR (1<<12)
81#define URXD_BRK (1<<11)
82#define URXD_PRERR (1<<10)
83#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
84#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
85#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
86#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080087#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053088#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
89#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
90#define UCR1_IREN (1<<7) /* Infrared interface enable */
91#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
92#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
93#define UCR1_SNDBRK (1<<4) /* Send break */
94#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
95#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080096#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053097#define UCR1_DOZE (1<<1) /* Doze */
98#define UCR1_UARTEN (1<<0) /* UART enabled */
99#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
100#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
101#define UCR2_CTSC (1<<13) /* CTS pin control */
102#define UCR2_CTS (1<<12) /* Clear to send */
103#define UCR2_ESCEN (1<<11) /* Escape enable */
104#define UCR2_PREN (1<<8) /* Parity enable */
105#define UCR2_PROE (1<<7) /* Parity odd/even */
106#define UCR2_STPB (1<<6) /* Stop */
107#define UCR2_WS (1<<5) /* Word size */
108#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
109#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
110#define UCR2_TXEN (1<<2) /* Transmitter enabled */
111#define UCR2_RXEN (1<<1) /* Receiver enabled */
112#define UCR2_SRST (1<<0) /* SW reset */
113#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
114#define UCR3_PARERREN (1<<12) /* Parity enable */
115#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
116#define UCR3_DSR (1<<10) /* Data set ready */
117#define UCR3_DCD (1<<9) /* Data carrier detect */
118#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300119#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530120#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
121#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
122#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
123#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
124#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
125#define UCR3_BPEN (1<<0) /* Preset registers enable */
126#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
127#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
128#define UCR4_INVR (1<<9) /* Inverted infrared reception */
129#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
130#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
131#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800132#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530133#define UCR4_IRSC (1<<5) /* IR special case */
134#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
135#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
136#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
137#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
138#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
139#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
140#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
141#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
142#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
143#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
144#define USR1_RTSS (1<<14) /* RTS pin status */
145#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
146#define USR1_RTSD (1<<12) /* RTS delta */
147#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
148#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
149#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
150#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
151#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
152#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
153#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
154#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
155#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
156#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
157#define USR2_IDLE (1<<12) /* Idle condition */
158#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
159#define USR2_WAKE (1<<7) /* Wake */
160#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
161#define USR2_TXDC (1<<3) /* Transmitter complete */
162#define USR2_BRCD (1<<2) /* Break condition */
163#define USR2_ORE (1<<1) /* Overrun error */
164#define USR2_RDR (1<<0) /* Recv data ready */
165#define UTS_FRCPERR (1<<13) /* Force parity error */
166#define UTS_LOOP (1<<12) /* Loop tx and rx */
167#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
168#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
169#define UTS_TXFULL (1<<4) /* TxFIFO full */
170#define UTS_RXFULL (1<<3) /* RxFIFO full */
171#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530174#define SERIAL_IMX_MAJOR 207
175#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200176#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 * This determines how often we check the modem status signals
180 * for any change. They generally aren't connected to an IRQ
181 * so we have to poll them. We also check immediately before
182 * filling the TX fifo incase CTS has been dropped.
183 */
184#define MCTRL_TIMEOUT (250*HZ/1000)
185
186#define DRIVER_NAME "IMX-uart"
187
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200188#define UART_NR 8
189
Shawn Guofe6b5402011-06-25 02:04:33 +0800190/* i.mx21 type uart runs on all i.mx except i.mx1 */
191enum imx_uart_type {
192 IMX1_UART,
193 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800194 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800195};
196
197/* device type dependent stuff */
198struct imx_uart_data {
199 unsigned uts_reg;
200 enum imx_uart_type devtype;
201};
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203struct imx_port {
204 struct uart_port port;
205 struct timer_list timer;
206 unsigned int old_status;
Sachin Kamat82313e62013-01-07 10:25:02 +0530207 int txirq, rxirq, rtsirq;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100208 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800209 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100210 unsigned int use_irda:1;
211 unsigned int irda_inv_rx:1;
212 unsigned int irda_inv_tx:1;
213 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100214 struct clk *clk_ipg;
215 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200216 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800217
218 /* DMA fields */
219 unsigned int dma_is_inited:1;
220 unsigned int dma_is_enabled:1;
221 unsigned int dma_is_rxing:1;
222 unsigned int dma_is_txing:1;
223 struct dma_chan *dma_chan_rx, *dma_chan_tx;
224 struct scatterlist rx_sgl, tx_sgl[2];
225 void *rx_buf;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800226 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800227 unsigned int dma_tx_nents;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228};
229
Dirk Behme0ad5a812011-12-22 09:57:52 +0100230struct imx_port_ucrs {
231 unsigned int ucr1;
232 unsigned int ucr2;
233 unsigned int ucr3;
234};
235
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100236#ifdef CONFIG_IRDA
237#define USE_IRDA(sport) ((sport)->use_irda)
238#else
239#define USE_IRDA(sport) (0)
240#endif
241
Shawn Guofe6b5402011-06-25 02:04:33 +0800242static struct imx_uart_data imx_uart_devdata[] = {
243 [IMX1_UART] = {
244 .uts_reg = IMX1_UTS,
245 .devtype = IMX1_UART,
246 },
247 [IMX21_UART] = {
248 .uts_reg = IMX21_UTS,
249 .devtype = IMX21_UART,
250 },
Huang Shijiea496e622013-07-08 17:14:17 +0800251 [IMX6Q_UART] = {
252 .uts_reg = IMX21_UTS,
253 .devtype = IMX6Q_UART,
254 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800255};
256
257static struct platform_device_id imx_uart_devtype[] = {
258 {
259 .name = "imx1-uart",
260 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
261 }, {
262 .name = "imx21-uart",
263 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
264 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800265 .name = "imx6q-uart",
266 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
267 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800268 /* sentinel */
269 }
270};
271MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
272
Shawn Guo22698aa2011-06-25 02:04:34 +0800273static struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800274 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800275 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
276 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
277 { /* sentinel */ }
278};
279MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
280
Shawn Guofe6b5402011-06-25 02:04:33 +0800281static inline unsigned uts_reg(struct imx_port *sport)
282{
283 return sport->devdata->uts_reg;
284}
285
286static inline int is_imx1_uart(struct imx_port *sport)
287{
288 return sport->devdata->devtype == IMX1_UART;
289}
290
291static inline int is_imx21_uart(struct imx_port *sport)
292{
293 return sport->devdata->devtype == IMX21_UART;
294}
295
Huang Shijiea496e622013-07-08 17:14:17 +0800296static inline int is_imx6q_uart(struct imx_port *sport)
297{
298 return sport->devdata->devtype == IMX6Q_UART;
299}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200301 * Save and restore functions for UCR1, UCR2 and UCR3 registers
302 */
Fabio Estevame8bfa762013-06-05 00:58:46 -0300303#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200304static void imx_port_ucrs_save(struct uart_port *port,
305 struct imx_port_ucrs *ucr)
306{
307 /* save control registers */
308 ucr->ucr1 = readl(port->membase + UCR1);
309 ucr->ucr2 = readl(port->membase + UCR2);
310 ucr->ucr3 = readl(port->membase + UCR3);
311}
312
313static void imx_port_ucrs_restore(struct uart_port *port,
314 struct imx_port_ucrs *ucr)
315{
316 /* restore control registers */
317 writel(ucr->ucr1, port->membase + UCR1);
318 writel(ucr->ucr2, port->membase + UCR2);
319 writel(ucr->ucr3, port->membase + UCR3);
320}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300321#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200322
323/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 * Handle any change of modem status signal since we were last called.
325 */
326static void imx_mctrl_check(struct imx_port *sport)
327{
328 unsigned int status, changed;
329
330 status = sport->port.ops->get_mctrl(&sport->port);
331 changed = status ^ sport->old_status;
332
333 if (changed == 0)
334 return;
335
336 sport->old_status = status;
337
338 if (changed & TIOCM_RI)
339 sport->port.icount.rng++;
340 if (changed & TIOCM_DSR)
341 sport->port.icount.dsr++;
342 if (changed & TIOCM_CAR)
343 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
344 if (changed & TIOCM_CTS)
345 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
346
Alan Coxbdc04e32009-09-19 13:13:31 -0700347 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348}
349
350/*
351 * This is our per-port timeout handler, for checking the
352 * modem status signals.
353 */
354static void imx_timeout(unsigned long data)
355{
356 struct imx_port *sport = (struct imx_port *)data;
357 unsigned long flags;
358
Alan Coxebd2c8f2009-09-19 13:13:28 -0700359 if (sport->port.state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 spin_lock_irqsave(&sport->port.lock, flags);
361 imx_mctrl_check(sport);
362 spin_unlock_irqrestore(&sport->port.lock, flags);
363
364 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
365 }
366}
367
368/*
369 * interrupts disabled on entry
370 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100371static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372{
373 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100374 unsigned long temp;
375
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100376 if (USE_IRDA(sport)) {
377 /* half duplex - wait for end of transmission */
378 int n = 256;
379 while ((--n > 0) &&
380 !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
381 udelay(5);
382 barrier();
383 }
384 /*
385 * irda transceiver - wait a bit more to avoid
386 * cutoff, hardware dependent
387 */
388 udelay(sport->trcv_delay);
389
390 /*
391 * half duplex - reactivate receive mode,
392 * flush receive pipe echo crap
393 */
394 if (readl(sport->port.membase + USR2) & USR2_TXDC) {
395 temp = readl(sport->port.membase + UCR1);
396 temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
397 writel(temp, sport->port.membase + UCR1);
398
399 temp = readl(sport->port.membase + UCR4);
400 temp &= ~(UCR4_TCEN);
401 writel(temp, sport->port.membase + UCR4);
402
403 while (readl(sport->port.membase + URXD0) &
404 URXD_CHARRDY)
405 barrier();
406
407 temp = readl(sport->port.membase + UCR1);
408 temp |= UCR1_RRDYEN;
409 writel(temp, sport->port.membase + UCR1);
410
411 temp = readl(sport->port.membase + UCR4);
412 temp |= UCR4_DREN;
413 writel(temp, sport->port.membase + UCR4);
414 }
415 return;
416 }
417
Huang Shijiee2f27862014-05-23 12:40:40 +0800418 if (sport->dma_is_enabled && sport->dma_is_txing) {
419 dmaengine_terminate_all(sport->dma_chan_tx);
420 sport->dma_is_txing = 0;
421 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800422
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100423 temp = readl(sport->port.membase + UCR1);
424 writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425}
426
427/*
428 * interrupts disabled on entry
429 */
430static void imx_stop_rx(struct uart_port *port)
431{
432 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100433 unsigned long temp;
434
Huang Shijiee2f27862014-05-23 12:40:40 +0800435 if (sport->dma_is_enabled && sport->dma_is_rxing) {
436 dmaengine_terminate_all(sport->dma_chan_rx);
437 sport->dma_is_rxing = 0;
438 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800439
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100440 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530441 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442}
443
444/*
445 * Set the modem control timer to fire immediately.
446 */
447static void imx_enable_ms(struct uart_port *port)
448{
449 struct imx_port *sport = (struct imx_port *)port;
450
451 mod_timer(&sport->timer, jiffies);
452}
453
454static inline void imx_transmit_buffer(struct imx_port *sport)
455{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700456 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Volker Ernst4e4e6602010-10-13 11:03:57 +0200458 while (!uart_circ_empty(xmit) &&
Shawn Guofe6b5402011-06-25 02:04:33 +0800459 !(readl(sport->port.membase + uts_reg(sport))
460 & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 /* send xmit->buf[xmit->tail]
462 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100463 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100464 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800466 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Fabian Godehardt977757312009-06-11 14:37:19 +0100468 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
469 uart_write_wakeup(&sport->port);
470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100472 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473}
474
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800475static void dma_tx_callback(void *data)
476{
477 struct imx_port *sport = data;
478 struct scatterlist *sgl = &sport->tx_sgl[0];
479 struct circ_buf *xmit = &sport->port.state->xmit;
480 unsigned long flags;
481
482 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
483
484 sport->dma_is_txing = 0;
485
486 /* update the stat */
487 spin_lock_irqsave(&sport->port.lock, flags);
488 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
489 sport->port.icount.tx += sport->tx_bytes;
490 spin_unlock_irqrestore(&sport->port.lock, flags);
491
492 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
493
Huang Shijie2ad28e32014-01-22 16:23:37 +0800494 uart_write_wakeup(&sport->port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800495}
496
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800497static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800498{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800499 struct circ_buf *xmit = &sport->port.state->xmit;
500 struct scatterlist *sgl = sport->tx_sgl;
501 struct dma_async_tx_descriptor *desc;
502 struct dma_chan *chan = sport->dma_chan_tx;
503 struct device *dev = sport->port.dev;
504 enum dma_status status;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800505 int ret;
506
Huang Shijief0ef8832013-10-11 18:31:01 +0800507 status = dmaengine_tx_status(chan, (dma_cookie_t)0, NULL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800508 if (DMA_IN_PROGRESS == status)
509 return;
510
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800511 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800512
Huang Shijie947c74e2013-10-11 18:31:00 +0800513 if (xmit->tail > xmit->head && xmit->head > 0) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800514 sport->dma_tx_nents = 2;
515 sg_init_table(sgl, 2);
516 sg_set_buf(sgl, xmit->buf + xmit->tail,
517 UART_XMIT_SIZE - xmit->tail);
518 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
519 } else {
520 sport->dma_tx_nents = 1;
521 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
522 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800523
524 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
525 if (ret == 0) {
526 dev_err(dev, "DMA mapping error for TX.\n");
527 return;
528 }
529 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
530 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
531 if (!desc) {
532 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
533 return;
534 }
535 desc->callback = dma_tx_callback;
536 desc->callback_param = sport;
537
538 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
539 uart_circ_chars_pending(xmit));
540 /* fire it */
541 sport->dma_is_txing = 1;
542 dmaengine_submit(desc);
543 dma_async_issue_pending(chan);
544 return;
545}
546
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547/*
548 * interrupts disabled on entry
549 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100550static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551{
552 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100553 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100555 if (USE_IRDA(sport)) {
556 /* half duplex in IrDA mode; have to disable receive mode */
557 temp = readl(sport->port.membase + UCR4);
558 temp &= ~(UCR4_DREN);
559 writel(temp, sport->port.membase + UCR4);
560
561 temp = readl(sport->port.membase + UCR1);
562 temp &= ~(UCR1_RRDYEN);
563 writel(temp, sport->port.membase + UCR1);
564 }
Alexander Steinf1f836e2013-05-14 17:06:07 +0200565 /* Clear any pending ORE flag before enabling interrupt */
566 temp = readl(sport->port.membase + USR2);
567 writel(temp | USR2_ORE, sport->port.membase + USR2);
568
569 temp = readl(sport->port.membase + UCR4);
570 temp |= UCR4_OREN;
571 writel(temp, sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100572
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800573 if (!sport->dma_is_enabled) {
574 temp = readl(sport->port.membase + UCR1);
575 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
576 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100578 if (USE_IRDA(sport)) {
579 temp = readl(sport->port.membase + UCR1);
580 temp |= UCR1_TRDYEN;
581 writel(temp, sport->port.membase + UCR1);
582
583 temp = readl(sport->port.membase + UCR4);
584 temp |= UCR4_TCEN;
585 writel(temp, sport->port.membase + UCR4);
586 }
587
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800588 if (sport->dma_is_enabled) {
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800589 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800590 return;
591 }
592
Shawn Guofe6b5402011-06-25 02:04:33 +0800593 if (readl(sport->port.membase + uts_reg(sport)) & UTS_TXEMPTY)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100594 imx_transmit_buffer(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595}
596
David Howells7d12e782006-10-05 14:55:46 +0100597static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100598{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800599 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200600 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100601 unsigned long flags;
602
603 spin_lock_irqsave(&sport->port.lock, flags);
604
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100605 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200606 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100607 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700608 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100609
610 spin_unlock_irqrestore(&sport->port.lock, flags);
611 return IRQ_HANDLED;
612}
613
David Howells7d12e782006-10-05 14:55:46 +0100614static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800616 struct imx_port *sport = dev_id;
Alan Coxebd2c8f2009-09-19 13:13:28 -0700617 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 unsigned long flags;
619
Sachin Kamat82313e62013-01-07 10:25:02 +0530620 spin_lock_irqsave(&sport->port.lock, flags);
Sachin Kamat699cbd62013-01-07 10:25:04 +0530621 if (sport->port.x_char) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 /* Send next char */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100623 writel(sport->port.x_char, sport->port.membase + URTX0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 goto out;
625 }
626
627 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100628 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 goto out;
630 }
631
632 imx_transmit_buffer(sport);
633
634 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
635 uart_write_wakeup(&sport->port);
636
637out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530638 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 return IRQ_HANDLED;
640}
641
David Howells7d12e782006-10-05 14:55:46 +0100642static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643{
644 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530645 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100646 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100647 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
Sachin Kamat82313e62013-01-07 10:25:02 +0530649 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100651 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 flg = TTY_NORMAL;
653 sport->port.icount.rx++;
654
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100655 rx = readl(sport->port.membase + URXD0);
656
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100657 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100658 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100659 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100660 if (uart_handle_break(&sport->port))
661 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 }
663
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100664 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100665 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
Hui Wang019dc9e2011-08-24 17:41:47 +0800667 if (unlikely(rx & URXD_ERR)) {
668 if (rx & URXD_BRK)
669 sport->port.icount.brk++;
670 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100671 sport->port.icount.parity++;
672 else if (rx & URXD_FRMERR)
673 sport->port.icount.frame++;
674 if (rx & URXD_OVRRUN)
675 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
Sascha Hauer864eeed2008-04-17 08:39:22 +0100677 if (rx & sport->port.ignore_status_mask) {
678 if (++ignored > 100)
679 goto out;
680 continue;
681 }
682
683 rx &= sport->port.read_status_mask;
684
Hui Wang019dc9e2011-08-24 17:41:47 +0800685 if (rx & URXD_BRK)
686 flg = TTY_BREAK;
687 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100688 flg = TTY_PARITY;
689 else if (rx & URXD_FRMERR)
690 flg = TTY_FRAME;
691 if (rx & URXD_OVRRUN)
692 flg = TTY_OVERRUN;
693
694#ifdef SUPPORT_SYSRQ
695 sport->port.sysrq = 0;
696#endif
697 }
698
Jiri Slaby92a19f92013-01-03 15:53:03 +0100699 tty_insert_flip_char(port, rx, flg);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100700 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
702out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530703 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100704 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706}
707
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800708static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800709/*
710 * If the RXFIFO is filled with some data, and then we
711 * arise a DMA operation to receive them.
712 */
713static void imx_dma_rxint(struct imx_port *sport)
714{
715 unsigned long temp;
716
717 temp = readl(sport->port.membase + USR2);
718 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
719 sport->dma_is_rxing = 1;
720
721 /* disable the `Recerver Ready Interrrupt` */
722 temp = readl(sport->port.membase + UCR1);
723 temp &= ~(UCR1_RRDYEN);
724 writel(temp, sport->port.membase + UCR1);
725
726 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800727 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800728 }
729}
730
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200731static irqreturn_t imx_int(int irq, void *dev_id)
732{
733 struct imx_port *sport = dev_id;
734 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200735 unsigned int sts2;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200736
737 sts = readl(sport->port.membase + USR1);
738
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800739 if (sts & USR1_RRDY) {
740 if (sport->dma_is_enabled)
741 imx_dma_rxint(sport);
742 else
743 imx_rxint(irq, dev_id);
744 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200745
746 if (sts & USR1_TRDY &&
747 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
748 imx_txint(irq, dev_id);
749
Marc Kleine-Budde9fbe6042008-07-28 21:26:01 +0200750 if (sts & USR1_RTSD)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200751 imx_rtsint(irq, dev_id);
752
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200753 if (sts & USR1_AWAKE)
754 writel(USR1_AWAKE, sport->port.membase + USR1);
755
Alexander Steinf1f836e2013-05-14 17:06:07 +0200756 sts2 = readl(sport->port.membase + USR2);
757 if (sts2 & USR2_ORE) {
758 dev_err(sport->port.dev, "Rx FIFO overrun\n");
759 sport->port.icount.overrun++;
760 writel(sts2 | USR2_ORE, sport->port.membase + USR2);
761 }
762
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200763 return IRQ_HANDLED;
764}
765
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766/*
767 * Return TIOCSER_TEMT when transmitter is not busy.
768 */
769static unsigned int imx_tx_empty(struct uart_port *port)
770{
771 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800772 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Huang Shijie1ce43e52013-10-11 18:30:59 +0800774 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
775
776 /* If the TX DMA is working, return 0. */
777 if (sport->dma_is_enabled && sport->dma_is_txing)
778 ret = 0;
779
780 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781}
782
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100783/*
784 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
785 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786static unsigned int imx_get_mctrl(struct uart_port *port)
787{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100788 struct imx_port *sport = (struct imx_port *)port;
789 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100790
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100791 if (readl(sport->port.membase + USR1) & USR1_RTSS)
792 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100793
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100794 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
795 tmp |= TIOCM_RTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100796
Huang Shijie6b471a92013-11-29 17:29:24 +0800797 if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
798 tmp |= TIOCM_LOOP;
799
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100800 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801}
802
803static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
804{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100805 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100806 unsigned long temp;
807
808 temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100809
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100810 if (mctrl & TIOCM_RTS)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800811 if (!sport->dma_is_enabled)
812 temp |= UCR2_CTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100813
814 writel(temp, sport->port.membase + UCR2);
Huang Shijie6b471a92013-11-29 17:29:24 +0800815
816 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
817 if (mctrl & TIOCM_LOOP)
818 temp |= UTS_LOOP;
819 writel(temp, sport->port.membase + uts_reg(sport));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820}
821
822/*
823 * Interrupts always disabled.
824 */
825static void imx_break_ctl(struct uart_port *port, int break_state)
826{
827 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100828 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
830 spin_lock_irqsave(&sport->port.lock, flags);
831
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100832 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
833
Sachin Kamat82313e62013-01-07 10:25:02 +0530834 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100835 temp |= UCR1_SNDBRK;
836
837 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
839 spin_unlock_irqrestore(&sport->port.lock, flags);
840}
841
842#define TXTL 2 /* reset default */
843#define RXTL 1 /* reset default */
844
Sascha Hauer587897f2005-04-29 22:46:40 +0100845static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
846{
847 unsigned int val;
Sascha Hauer587897f2005-04-29 22:46:40 +0100848
Dirk Behme7be06702012-08-31 10:02:47 +0200849 /* set receiver / transmitter trigger level */
850 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
851 val |= TXTL << UFCR_TXTL_SHF | RXTL;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100852 writel(val, sport->port.membase + UFCR);
Sascha Hauer587897f2005-04-29 22:46:40 +0100853 return 0;
854}
855
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800856#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800857static void imx_rx_dma_done(struct imx_port *sport)
858{
859 unsigned long temp;
860
861 /* Enable this interrupt when the RXFIFO is empty. */
862 temp = readl(sport->port.membase + UCR1);
863 temp |= UCR1_RRDYEN;
864 writel(temp, sport->port.membase + UCR1);
865
866 sport->dma_is_rxing = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800867}
868
869/*
870 * There are three kinds of RX DMA interrupts(such as in the MX6Q):
871 * [1] the RX DMA buffer is full.
872 * [2] the Aging timer expires(wait for 8 bytes long)
873 * [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
874 *
875 * The [2] is trigger when a character was been sitting in the FIFO
876 * meanwhile [3] can wait for 32 bytes long when the RX line is
877 * on IDLE state and RxFIFO is empty.
878 */
879static void dma_rx_callback(void *data)
880{
881 struct imx_port *sport = data;
882 struct dma_chan *chan = sport->dma_chan_rx;
883 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800884 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800885 struct dma_tx_state state;
886 enum dma_status status;
887 unsigned int count;
888
889 /* unmap it first */
890 dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
891
Huang Shijief0ef8832013-10-11 18:31:01 +0800892 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800893 count = RX_BUF_SIZE - state.residue;
894 dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
895
896 if (count) {
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800897 tty_insert_flip_string(port, sport->rx_buf, count);
898 tty_flip_buffer_push(port);
899
900 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800901 } else
902 imx_rx_dma_done(sport);
903}
904
905static int start_rx_dma(struct imx_port *sport)
906{
907 struct scatterlist *sgl = &sport->rx_sgl;
908 struct dma_chan *chan = sport->dma_chan_rx;
909 struct device *dev = sport->port.dev;
910 struct dma_async_tx_descriptor *desc;
911 int ret;
912
913 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
914 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
915 if (ret == 0) {
916 dev_err(dev, "DMA mapping error for RX.\n");
917 return -EINVAL;
918 }
919 desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
920 DMA_PREP_INTERRUPT);
921 if (!desc) {
922 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
923 return -EINVAL;
924 }
925 desc->callback = dma_rx_callback;
926 desc->callback_param = sport;
927
928 dev_dbg(dev, "RX: prepare for the DMA.\n");
929 dmaengine_submit(desc);
930 dma_async_issue_pending(chan);
931 return 0;
932}
933
934static void imx_uart_dma_exit(struct imx_port *sport)
935{
936 if (sport->dma_chan_rx) {
937 dma_release_channel(sport->dma_chan_rx);
938 sport->dma_chan_rx = NULL;
939
940 kfree(sport->rx_buf);
941 sport->rx_buf = NULL;
942 }
943
944 if (sport->dma_chan_tx) {
945 dma_release_channel(sport->dma_chan_tx);
946 sport->dma_chan_tx = NULL;
947 }
948
949 sport->dma_is_inited = 0;
950}
951
952static int imx_uart_dma_init(struct imx_port *sport)
953{
Huang Shijieb09c74a2013-08-29 16:29:25 +0800954 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800955 struct device *dev = sport->port.dev;
956 int ret;
957
958 /* Prepare for RX : */
959 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
960 if (!sport->dma_chan_rx) {
961 dev_dbg(dev, "cannot get the DMA channel.\n");
962 ret = -EINVAL;
963 goto err;
964 }
965
966 slave_config.direction = DMA_DEV_TO_MEM;
967 slave_config.src_addr = sport->port.mapbase + URXD0;
968 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
969 slave_config.src_maxburst = RXTL;
970 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
971 if (ret) {
972 dev_err(dev, "error in RX dma configuration.\n");
973 goto err;
974 }
975
976 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
977 if (!sport->rx_buf) {
978 dev_err(dev, "cannot alloc DMA buffer.\n");
979 ret = -ENOMEM;
980 goto err;
981 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800982
983 /* Prepare for TX : */
984 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
985 if (!sport->dma_chan_tx) {
986 dev_err(dev, "cannot get the TX DMA channel!\n");
987 ret = -EINVAL;
988 goto err;
989 }
990
991 slave_config.direction = DMA_MEM_TO_DEV;
992 slave_config.dst_addr = sport->port.mapbase + URTX0;
993 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
994 slave_config.dst_maxburst = TXTL;
995 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
996 if (ret) {
997 dev_err(dev, "error in TX dma configuration.");
998 goto err;
999 }
1000
1001 sport->dma_is_inited = 1;
1002
1003 return 0;
1004err:
1005 imx_uart_dma_exit(sport);
1006 return ret;
1007}
1008
1009static void imx_enable_dma(struct imx_port *sport)
1010{
1011 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001012
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001013 /* set UCR1 */
1014 temp = readl(sport->port.membase + UCR1);
1015 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
1016 /* wait for 32 idle frames for IDDMA interrupt */
1017 UCR1_ICD_REG(3);
1018 writel(temp, sport->port.membase + UCR1);
1019
1020 /* set UCR4 */
1021 temp = readl(sport->port.membase + UCR4);
1022 temp |= UCR4_IDDMAEN;
1023 writel(temp, sport->port.membase + UCR4);
1024
1025 sport->dma_is_enabled = 1;
1026}
1027
1028static void imx_disable_dma(struct imx_port *sport)
1029{
1030 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001031
1032 /* clear UCR1 */
1033 temp = readl(sport->port.membase + UCR1);
1034 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1035 writel(temp, sport->port.membase + UCR1);
1036
1037 /* clear UCR2 */
1038 temp = readl(sport->port.membase + UCR2);
1039 temp &= ~(UCR2_CTSC | UCR2_CTS);
1040 writel(temp, sport->port.membase + UCR2);
1041
1042 /* clear UCR4 */
1043 temp = readl(sport->port.membase + UCR4);
1044 temp &= ~UCR4_IDDMAEN;
1045 writel(temp, sport->port.membase + UCR4);
1046
1047 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001048}
1049
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001050/* half the RX buffer size */
1051#define CTSTL 16
1052
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053static int imx_startup(struct uart_port *port)
1054{
1055 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie772f8992014-05-21 08:56:28 +08001056 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001057 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058
Huang Shijie1cf93e02013-06-28 13:39:42 +08001059 retval = clk_prepare_enable(sport->clk_per);
1060 if (retval)
1061 goto error_out1;
1062 retval = clk_prepare_enable(sport->clk_ipg);
1063 if (retval) {
1064 clk_disable_unprepare(sport->clk_per);
1065 goto error_out1;
Huang Shijie0c375502013-06-09 10:01:19 +08001066 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001067
Sascha Hauer587897f2005-04-29 22:46:40 +01001068 imx_setup_ufcr(sport, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
1070 /* disable the DREN bit (Data Ready interrupt enable) before
1071 * requesting IRQs
1072 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001073 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001074
1075 if (USE_IRDA(sport))
1076 temp |= UCR4_IRSC;
1077
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001078 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301079 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1080 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001081
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001082 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
Huang Shijie772f8992014-05-21 08:56:28 +08001084 /* Reset fifo's and state machines */
1085 i = 100;
1086
1087 temp = readl(sport->port.membase + UCR2);
1088 temp &= ~UCR2_SRST;
1089 writel(temp, sport->port.membase + UCR2);
1090
1091 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1092 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001093
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 /*
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001095 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
1096 * chips only have one interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 */
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001098 if (sport->txirq > 0) {
1099 retval = request_irq(sport->rxirq, imx_rxint, 0,
Alexander Shiyan436e4ab2014-02-22 16:01:34 +04001100 dev_name(port->dev), sport);
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001101 if (retval)
1102 goto error_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001104 retval = request_irq(sport->txirq, imx_txint, 0,
Alexander Shiyan436e4ab2014-02-22 16:01:34 +04001105 dev_name(port->dev), sport);
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001106 if (retval)
1107 goto error_out2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001109 /* do not use RTS IRQ on IrDA */
1110 if (!USE_IRDA(sport)) {
Shawn Guo1ee8f652012-06-14 10:58:54 +08001111 retval = request_irq(sport->rtsirq, imx_rtsint, 0,
Alexander Shiyan436e4ab2014-02-22 16:01:34 +04001112 dev_name(port->dev), sport);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001113 if (retval)
1114 goto error_out3;
1115 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001116 } else {
1117 retval = request_irq(sport->port.irq, imx_int, 0,
Alexander Shiyan436e4ab2014-02-22 16:01:34 +04001118 dev_name(port->dev), sport);
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001119 if (retval) {
1120 free_irq(sport->port.irq, sport);
1121 goto error_out1;
1122 }
1123 }
Sascha Hauerceca6292005-10-12 19:58:08 +01001124
Xinyu Chen9ec18822012-08-27 09:36:51 +02001125 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 /*
1127 * Finally, clear and enable interrupts
1128 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001129 writel(USR1_RTSD, sport->port.membase + USR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001131 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001132 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001133
1134 if (USE_IRDA(sport)) {
1135 temp |= UCR1_IREN;
1136 temp &= ~(UCR1_RTSDEN);
1137 }
1138
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001139 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001141 temp = readl(sport->port.membase + UCR2);
1142 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001143 if (!sport->have_rtscts)
1144 temp |= UCR2_IRTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001145 writel(temp, sport->port.membase + UCR2);
1146
Huang Shijiea496e622013-07-08 17:14:17 +08001147 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001148 temp = readl(sport->port.membase + UCR3);
Fabio Estevamb38cb7d2014-05-14 15:55:03 -03001149 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001150 writel(temp, sport->port.membase + UCR3);
1151 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001152
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001153 if (USE_IRDA(sport)) {
1154 temp = readl(sport->port.membase + UCR4);
1155 if (sport->irda_inv_rx)
1156 temp |= UCR4_INVR;
1157 else
1158 temp &= ~(UCR4_INVR);
1159 writel(temp | UCR4_DREN, sport->port.membase + UCR4);
1160
1161 temp = readl(sport->port.membase + UCR3);
1162 if (sport->irda_inv_tx)
1163 temp |= UCR3_INVT;
1164 else
1165 temp &= ~(UCR3_INVT);
1166 writel(temp, sport->port.membase + UCR3);
1167 }
1168
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 /*
1170 * Enable modem status interrupts
1171 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301173 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001175 if (USE_IRDA(sport)) {
1176 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001177 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001178 sport->irda_inv_rx = pdata->irda_inv_rx;
1179 sport->irda_inv_tx = pdata->irda_inv_tx;
1180 sport->trcv_delay = pdata->transceiver_delay;
1181 if (pdata->irda_enable)
1182 pdata->irda_enable(1);
1183 }
1184
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 return 0;
1186
Sascha Hauerceca6292005-10-12 19:58:08 +01001187error_out3:
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001188 if (sport->txirq)
1189 free_irq(sport->txirq, sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190error_out2:
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001191 if (sport->rxirq)
1192 free_irq(sport->rxirq, sport);
Sascha Hauer86371d02005-10-10 10:17:42 +01001193error_out1:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 return retval;
1195}
1196
1197static void imx_shutdown(struct uart_port *port)
1198{
1199 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001200 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001201 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001203 if (sport->dma_is_enabled) {
Huang Shijiee2f27862014-05-23 12:40:40 +08001204 /*
1205 * The upper layer may does not call the @->stop_tx and
1206 * @->stop_rx, so we call them ourselves.
1207 */
1208 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001209 imx_stop_rx(port);
Huang Shijiee2f27862014-05-23 12:40:40 +08001210
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001211 imx_disable_dma(sport);
1212 imx_uart_dma_exit(sport);
1213 }
1214
Xinyu Chen9ec18822012-08-27 09:36:51 +02001215 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001216 temp = readl(sport->port.membase + UCR2);
1217 temp &= ~(UCR2_TXEN);
1218 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001219 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001220
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001221 if (USE_IRDA(sport)) {
1222 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001223 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001224 if (pdata->irda_enable)
1225 pdata->irda_enable(0);
1226 }
1227
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 /*
1229 * Stop our timer.
1230 */
1231 del_timer_sync(&sport->timer);
1232
1233 /*
1234 * Free the interrupts
1235 */
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001236 if (sport->txirq > 0) {
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001237 if (!USE_IRDA(sport))
1238 free_irq(sport->rtsirq, sport);
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001239 free_irq(sport->txirq, sport);
1240 free_irq(sport->rxirq, sport);
1241 } else
1242 free_irq(sport->port.irq, sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244 /*
1245 * Disable all interrupts, port and break condition.
1246 */
1247
Xinyu Chen9ec18822012-08-27 09:36:51 +02001248 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001249 temp = readl(sport->port.membase + UCR1);
1250 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001251 if (USE_IRDA(sport))
1252 temp &= ~(UCR1_IREN);
1253
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001254 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001255 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001256
Huang Shijie1cf93e02013-06-28 13:39:42 +08001257 clk_disable_unprepare(sport->clk_per);
1258 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259}
1260
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001261static void imx_flush_buffer(struct uart_port *port)
1262{
1263 struct imx_port *sport = (struct imx_port *)port;
1264
1265 if (sport->dma_is_enabled) {
1266 sport->tx_bytes = 0;
1267 dmaengine_terminate_all(sport->dma_chan_tx);
1268 }
1269}
1270
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271static void
Alan Cox606d0992006-12-08 02:38:45 -08001272imx_set_termios(struct uart_port *port, struct ktermios *termios,
1273 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274{
1275 struct imx_port *sport = (struct imx_port *)port;
1276 unsigned long flags;
1277 unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
1278 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001279 unsigned int div, ufcr;
1280 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001281 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
1283 /*
1284 * If we don't support modem control lines, don't allow
1285 * these to be set.
1286 */
1287 if (0) {
1288 termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
1289 termios->c_cflag |= CLOCAL;
1290 }
1291
1292 /*
1293 * We only support CS7 and CS8.
1294 */
1295 while ((termios->c_cflag & CSIZE) != CS7 &&
1296 (termios->c_cflag & CSIZE) != CS8) {
1297 termios->c_cflag &= ~CSIZE;
1298 termios->c_cflag |= old_csize;
1299 old_csize = CS8;
1300 }
1301
1302 if ((termios->c_cflag & CSIZE) == CS8)
1303 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1304 else
1305 ucr2 = UCR2_SRST | UCR2_IRTS;
1306
1307 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301308 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001309 ucr2 &= ~UCR2_IRTS;
1310 ucr2 |= UCR2_CTSC;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001311
1312 /* Can we enable the DMA support? */
1313 if (is_imx6q_uart(sport) && !uart_console(port)
1314 && !sport->dma_is_inited)
1315 imx_uart_dma_init(sport);
Sascha Hauer5b802342006-05-04 14:07:42 +01001316 } else {
1317 termios->c_cflag &= ~CRTSCTS;
1318 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 }
1320
1321 if (termios->c_cflag & CSTOPB)
1322 ucr2 |= UCR2_STPB;
1323 if (termios->c_cflag & PARENB) {
1324 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001325 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 ucr2 |= UCR2_PROE;
1327 }
1328
Eric Miao995234d2011-12-23 05:39:27 +08001329 del_timer_sync(&sport->timer);
1330
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 /*
1332 * Ask the core to calculate the divisor for us.
1333 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001334 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 quot = uart_get_divisor(port, baud);
1336
1337 spin_lock_irqsave(&sport->port.lock, flags);
1338
1339 sport->port.read_status_mask = 0;
1340 if (termios->c_iflag & INPCK)
1341 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1342 if (termios->c_iflag & (BRKINT | PARMRK))
1343 sport->port.read_status_mask |= URXD_BRK;
1344
1345 /*
1346 * Characters to ignore
1347 */
1348 sport->port.ignore_status_mask = 0;
1349 if (termios->c_iflag & IGNPAR)
1350 sport->port.ignore_status_mask |= URXD_PRERR;
1351 if (termios->c_iflag & IGNBRK) {
1352 sport->port.ignore_status_mask |= URXD_BRK;
1353 /*
1354 * If we're ignoring parity and break indicators,
1355 * ignore overruns too (for real raw support).
1356 */
1357 if (termios->c_iflag & IGNPAR)
1358 sport->port.ignore_status_mask |= URXD_OVRRUN;
1359 }
1360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 /*
1362 * Update the per-port timeout.
1363 */
1364 uart_update_timeout(port, termios->c_cflag, baud);
1365
1366 /*
1367 * disable interrupts and drain transmitter
1368 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001369 old_ucr1 = readl(sport->port.membase + UCR1);
1370 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1371 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Sachin Kamat82313e62013-01-07 10:25:02 +05301373 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 barrier();
1375
1376 /* then, disable everything */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001377 old_txrxen = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +05301378 writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001379 sport->port.membase + UCR2);
1380 old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001382 if (USE_IRDA(sport)) {
1383 /*
1384 * use maximum available submodule frequency to
1385 * avoid missing short pulses due to low sampling rate
1386 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001387 div = 1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001388 } else {
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001389 /* custom-baudrate handling */
1390 div = sport->port.uartclk / (baud * 16);
1391 if (baud == 38400 && quot != div)
1392 baud = sport->port.uartclk / (quot * 16);
1393
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001394 div = sport->port.uartclk / (baud * 16);
1395 if (div > 7)
1396 div = 7;
1397 if (!div)
1398 div = 1;
1399 }
Sascha Hauer036bb152008-07-05 10:02:44 +02001400
Oskar Schirmer534fca02009-06-11 14:52:23 +01001401 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1402 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001403
Alan Coxeab4f5a2010-06-01 22:52:52 +02001404 tdiv64 = sport->port.uartclk;
1405 tdiv64 *= num;
1406 do_div(tdiv64, denom * 16 * div);
1407 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001408 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001409
Oskar Schirmer534fca02009-06-11 14:52:23 +01001410 num -= 1;
1411 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001412
1413 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001414 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001415 if (sport->dte_mode)
1416 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001417 writel(ufcr, sport->port.membase + UFCR);
1418
Oskar Schirmer534fca02009-06-11 14:52:23 +01001419 writel(num, sport->port.membase + UBIR);
1420 writel(denom, sport->port.membase + UBMR);
1421
Huang Shijiea496e622013-07-08 17:14:17 +08001422 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001423 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001424 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001426 writel(old_ucr1, sport->port.membase + UCR1);
1427
1428 /* set the parity, stop bits and data size */
1429 writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430
1431 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1432 imx_enable_ms(&sport->port);
1433
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001434 if (sport->dma_is_inited && !sport->dma_is_enabled)
1435 imx_enable_dma(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 spin_unlock_irqrestore(&sport->port.lock, flags);
1437}
1438
1439static const char *imx_type(struct uart_port *port)
1440{
1441 struct imx_port *sport = (struct imx_port *)port;
1442
1443 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1444}
1445
1446/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 * Configure/autoconfigure the port.
1448 */
1449static void imx_config_port(struct uart_port *port, int flags)
1450{
1451 struct imx_port *sport = (struct imx_port *)port;
1452
Alexander Shiyanda82f992014-02-22 16:01:33 +04001453 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 sport->port.type = PORT_IMX;
1455}
1456
1457/*
1458 * Verify the new serial_struct (for TIOCSSERIAL).
1459 * The only change we allow are to the flags and type, and
1460 * even then only between PORT_IMX and PORT_UNKNOWN
1461 */
1462static int
1463imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1464{
1465 struct imx_port *sport = (struct imx_port *)port;
1466 int ret = 0;
1467
1468 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1469 ret = -EINVAL;
1470 if (sport->port.irq != ser->irq)
1471 ret = -EINVAL;
1472 if (ser->io_type != UPIO_MEM)
1473 ret = -EINVAL;
1474 if (sport->port.uartclk / 16 != ser->baud_base)
1475 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001476 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 ret = -EINVAL;
1478 if (sport->port.iobase != ser->port)
1479 ret = -EINVAL;
1480 if (ser->hub6 != 0)
1481 ret = -EINVAL;
1482 return ret;
1483}
1484
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001485#if defined(CONFIG_CONSOLE_POLL)
1486static int imx_poll_get_char(struct uart_port *port)
1487{
1488 struct imx_port_ucrs old_ucr;
1489 unsigned int status;
1490 unsigned char c;
1491
1492 /* save control registers */
1493 imx_port_ucrs_save(port, &old_ucr);
1494
1495 /* disable interrupts */
1496 writel(UCR1_UARTEN, port->membase + UCR1);
1497 writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI),
1498 port->membase + UCR2);
1499 writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN),
1500 port->membase + UCR3);
1501
1502 /* poll */
1503 do {
1504 status = readl(port->membase + USR2);
1505 } while (~status & USR2_RDR);
1506
1507 /* read */
1508 c = readl(port->membase + URXD0);
1509
1510 /* restore control registers */
1511 imx_port_ucrs_restore(port, &old_ucr);
1512
1513 return c;
1514}
1515
1516static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1517{
1518 struct imx_port_ucrs old_ucr;
1519 unsigned int status;
1520
1521 /* save control registers */
1522 imx_port_ucrs_save(port, &old_ucr);
1523
1524 /* disable interrupts */
1525 writel(UCR1_UARTEN, port->membase + UCR1);
1526 writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI),
1527 port->membase + UCR2);
1528 writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN),
1529 port->membase + UCR3);
1530
1531 /* drain */
1532 do {
1533 status = readl(port->membase + USR1);
1534 } while (~status & USR1_TRDY);
1535
1536 /* write */
1537 writel(c, port->membase + URTX0);
1538
1539 /* flush */
1540 do {
1541 status = readl(port->membase + USR2);
1542 } while (~status & USR2_TXDC);
1543
1544 /* restore control registers */
1545 imx_port_ucrs_restore(port, &old_ucr);
1546}
1547#endif
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549static struct uart_ops imx_pops = {
1550 .tx_empty = imx_tx_empty,
1551 .set_mctrl = imx_set_mctrl,
1552 .get_mctrl = imx_get_mctrl,
1553 .stop_tx = imx_stop_tx,
1554 .start_tx = imx_start_tx,
1555 .stop_rx = imx_stop_rx,
1556 .enable_ms = imx_enable_ms,
1557 .break_ctl = imx_break_ctl,
1558 .startup = imx_startup,
1559 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001560 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 .set_termios = imx_set_termios,
1562 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 .config_port = imx_config_port,
1564 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001565#if defined(CONFIG_CONSOLE_POLL)
1566 .poll_get_char = imx_poll_get_char,
1567 .poll_put_char = imx_poll_put_char,
1568#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569};
1570
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001571static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
1573#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001574static void imx_console_putchar(struct uart_port *port, int ch)
1575{
1576 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001577
Shawn Guofe6b5402011-06-25 02:04:33 +08001578 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001579 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001580
1581 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001582}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
1584/*
1585 * Interrupts are disabled on entering
1586 */
1587static void
1588imx_console_write(struct console *co, const char *s, unsigned int count)
1589{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001590 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001591 struct imx_port_ucrs old_ucr;
1592 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001593 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001594 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001595 int retval;
1596
1597 retval = clk_enable(sport->clk_per);
1598 if (retval)
1599 return;
1600 retval = clk_enable(sport->clk_ipg);
1601 if (retval) {
1602 clk_disable(sport->clk_per);
1603 return;
1604 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001605
Thomas Gleixner677fe552013-02-14 21:01:06 +01001606 if (sport->port.sysrq)
1607 locked = 0;
1608 else if (oops_in_progress)
1609 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1610 else
1611 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
1613 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001614 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001616 imx_port_ucrs_save(&sport->port, &old_ucr);
1617 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618
Shawn Guofe6b5402011-06-25 02:04:33 +08001619 if (is_imx1_uart(sport))
1620 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001621 ucr1 |= UCR1_UARTEN;
1622 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1623
1624 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001625
Dirk Behme0ad5a812011-12-22 09:57:52 +01001626 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
Russell Kingd3587882006-03-20 20:00:09 +00001628 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
1630 /*
1631 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001632 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001634 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
Dirk Behme0ad5a812011-12-22 09:57:52 +01001636 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001637
Thomas Gleixner677fe552013-02-14 21:01:06 +01001638 if (locked)
1639 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001640
1641 clk_disable(sport->clk_ipg);
1642 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643}
1644
1645/*
1646 * If the port was already initialised (eg, by a boot loader),
1647 * try to determine the current setup.
1648 */
1649static void __init
1650imx_console_get_options(struct imx_port *sport, int *baud,
1651 int *parity, int *bits)
1652{
Sascha Hauer587897f2005-04-29 22:46:40 +01001653
Roel Kluin2e2eb502009-12-09 12:31:36 -08001654 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301656 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001657 unsigned int baud_raw;
1658 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001660 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
1662 *parity = 'n';
1663 if (ucr2 & UCR2_PREN) {
1664 if (ucr2 & UCR2_PROE)
1665 *parity = 'o';
1666 else
1667 *parity = 'e';
1668 }
1669
1670 if (ucr2 & UCR2_WS)
1671 *bits = 8;
1672 else
1673 *bits = 7;
1674
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001675 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1676 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001678 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001679 if (ucfr_rfdiv == 6)
1680 ucfr_rfdiv = 7;
1681 else
1682 ucfr_rfdiv = 6 - ucfr_rfdiv;
1683
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001684 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001685 uartclk /= ucfr_rfdiv;
1686
1687 { /*
1688 * The next code provides exact computation of
1689 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1690 * without need of float support or long long division,
1691 * which would be required to prevent 32bit arithmetic overflow
1692 */
1693 unsigned int mul = ubir + 1;
1694 unsigned int div = 16 * (ubmr + 1);
1695 unsigned int rem = uartclk % div;
1696
1697 baud_raw = (uartclk / div) * mul;
1698 baud_raw += (rem * mul + div / 2) / div;
1699 *baud = (baud_raw + 50) / 100 * 100;
1700 }
1701
Sachin Kamat82313e62013-01-07 10:25:02 +05301702 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301703 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001704 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 }
1706}
1707
1708static int __init
1709imx_console_setup(struct console *co, char *options)
1710{
1711 struct imx_port *sport;
1712 int baud = 9600;
1713 int bits = 8;
1714 int parity = 'n';
1715 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001716 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
1718 /*
1719 * Check whether an invalid uart number has been specified, and
1720 * if so, search for the first available port that does have
1721 * console support.
1722 */
1723 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1724 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001725 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301726 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001727 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Huang Shijie1cf93e02013-06-28 13:39:42 +08001729 /* For setting the registers, we only need to enable the ipg clock. */
1730 retval = clk_prepare_enable(sport->clk_ipg);
1731 if (retval)
1732 goto error_console;
1733
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 if (options)
1735 uart_parse_options(options, &baud, &parity, &bits, &flow);
1736 else
1737 imx_console_get_options(sport, &baud, &parity, &bits);
1738
Sascha Hauer587897f2005-04-29 22:46:40 +01001739 imx_setup_ufcr(sport, 0);
1740
Huang Shijie1cf93e02013-06-28 13:39:42 +08001741 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1742
1743 clk_disable(sport->clk_ipg);
1744 if (retval) {
1745 clk_unprepare(sport->clk_ipg);
1746 goto error_console;
1747 }
1748
1749 retval = clk_prepare(sport->clk_per);
1750 if (retval)
1751 clk_disable_unprepare(sport->clk_ipg);
1752
1753error_console:
1754 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755}
1756
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001757static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001759 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 .write = imx_console_write,
1761 .device = uart_console_device,
1762 .setup = imx_console_setup,
1763 .flags = CON_PRINTBUFFER,
1764 .index = -1,
1765 .data = &imx_reg,
1766};
1767
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768#define IMX_CONSOLE &imx_console
1769#else
1770#define IMX_CONSOLE NULL
1771#endif
1772
1773static struct uart_driver imx_reg = {
1774 .owner = THIS_MODULE,
1775 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001776 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777 .major = SERIAL_IMX_MAJOR,
1778 .minor = MINOR_START,
1779 .nr = ARRAY_SIZE(imx_ports),
1780 .cons = IMX_CONSOLE,
1781};
1782
Russell King3ae5eae2005-11-09 22:32:44 +00001783static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001785 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001786 unsigned int val;
1787
1788 /* enable wakeup from i.MX UART */
1789 val = readl(sport->port.membase + UCR3);
1790 val |= UCR3_AWAKEN;
1791 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
Richard Zhao034dc4d2012-09-18 16:14:59 +08001793 uart_suspend_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001795 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796}
1797
Russell King3ae5eae2005-11-09 22:32:44 +00001798static int serial_imx_resume(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001800 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001801 unsigned int val;
1802
1803 /* disable wakeup from i.MX UART */
1804 val = readl(sport->port.membase + UCR3);
1805 val &= ~UCR3_AWAKEN;
1806 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Richard Zhao034dc4d2012-09-18 16:14:59 +08001808 uart_resume_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001810 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811}
1812
Shawn Guo22698aa2011-06-25 02:04:34 +08001813#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001814/*
1815 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1816 * could successfully get all information from dt or a negative errno.
1817 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001818static int serial_imx_probe_dt(struct imx_port *sport,
1819 struct platform_device *pdev)
1820{
1821 struct device_node *np = pdev->dev.of_node;
1822 const struct of_device_id *of_id =
1823 of_match_device(imx_uart_dt_ids, &pdev->dev);
Shawn Guoff059672011-09-22 14:48:13 +08001824 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001825
1826 if (!np)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001827 /* no device tree device */
1828 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001829
Shawn Guoff059672011-09-22 14:48:13 +08001830 ret = of_alias_get_id(np, "serial");
1831 if (ret < 0) {
1832 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001833 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001834 }
1835 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001836
1837 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1838 sport->have_rtscts = 1;
1839
1840 if (of_get_property(np, "fsl,irda-mode", NULL))
1841 sport->use_irda = 1;
1842
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001843 if (of_get_property(np, "fsl,dte-mode", NULL))
1844 sport->dte_mode = 1;
1845
Shawn Guo22698aa2011-06-25 02:04:34 +08001846 sport->devdata = of_id->data;
1847
1848 return 0;
1849}
1850#else
1851static inline int serial_imx_probe_dt(struct imx_port *sport,
1852 struct platform_device *pdev)
1853{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001854 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001855}
1856#endif
1857
1858static void serial_imx_probe_pdata(struct imx_port *sport,
1859 struct platform_device *pdev)
1860{
Jingoo Han574de552013-07-30 17:06:57 +09001861 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08001862
1863 sport->port.line = pdev->id;
1864 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1865
1866 if (!pdata)
1867 return;
1868
1869 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1870 sport->have_rtscts = 1;
1871
1872 if (pdata->flags & IMXUART_IRDA)
1873 sport->use_irda = 1;
1874}
1875
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001876static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001878 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001879 void __iomem *base;
1880 int ret = 0;
1881 struct resource *res;
Sascha Hauer5b802342006-05-04 14:07:42 +01001882
Sachin Kamat42d34192013-01-07 10:25:06 +05301883 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001884 if (!sport)
1885 return -ENOMEM;
1886
Shawn Guo22698aa2011-06-25 02:04:34 +08001887 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001888 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001889 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001890 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05301891 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001892
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001893 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04001894 base = devm_ioremap_resource(&pdev->dev, res);
1895 if (IS_ERR(base))
1896 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001897
1898 sport->port.dev = &pdev->dev;
1899 sport->port.mapbase = res->start;
1900 sport->port.membase = base;
1901 sport->port.type = PORT_IMX,
1902 sport->port.iotype = UPIO_MEM;
1903 sport->port.irq = platform_get_irq(pdev, 0);
1904 sport->rxirq = platform_get_irq(pdev, 0);
1905 sport->txirq = platform_get_irq(pdev, 1);
1906 sport->rtsirq = platform_get_irq(pdev, 2);
1907 sport->port.fifosize = 32;
1908 sport->port.ops = &imx_pops;
1909 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001910 init_timer(&sport->timer);
1911 sport->timer.function = imx_timeout;
1912 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001913
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001914 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1915 if (IS_ERR(sport->clk_ipg)) {
1916 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001917 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301918 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001919 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001920
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001921 sport->clk_per = devm_clk_get(&pdev->dev, "per");
1922 if (IS_ERR(sport->clk_per)) {
1923 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001924 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301925 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001926 }
1927
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001928 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001929
Shawn Guo22698aa2011-06-25 02:04:34 +08001930 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001931
Richard Zhao0a86a862012-09-18 16:14:58 +08001932 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001933
Alexander Shiyan45af7802014-02-22 16:01:35 +04001934 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935}
1936
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001937static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001939 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940
Alexander Shiyan45af7802014-02-22 16:01:35 +04001941 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942}
1943
Russell King3ae5eae2005-11-09 22:32:44 +00001944static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001945 .probe = serial_imx_probe,
1946 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947
1948 .suspend = serial_imx_suspend,
1949 .resume = serial_imx_resume,
Shawn Guofe6b5402011-06-25 02:04:33 +08001950 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00001951 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001952 .name = "imx-uart",
Kay Sieverse169c132008-04-15 14:34:35 -07001953 .owner = THIS_MODULE,
Shawn Guo22698aa2011-06-25 02:04:34 +08001954 .of_match_table = imx_uart_dt_ids,
Russell King3ae5eae2005-11-09 22:32:44 +00001955 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956};
1957
1958static int __init imx_serial_init(void)
1959{
1960 int ret;
1961
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301962 pr_info("Serial: IMX driver\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 ret = uart_register_driver(&imx_reg);
1965 if (ret)
1966 return ret;
1967
Russell King3ae5eae2005-11-09 22:32:44 +00001968 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 if (ret != 0)
1970 uart_unregister_driver(&imx_reg);
1971
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01001972 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973}
1974
1975static void __exit imx_serial_exit(void)
1976{
Russell Kingc889b892005-11-21 17:05:21 +00001977 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01001978 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979}
1980
1981module_init(imx_serial_init);
1982module_exit(imx_serial_exit);
1983
1984MODULE_AUTHOR("Sascha Hauer");
1985MODULE_DESCRIPTION("IMX generic serial port driver");
1986MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07001987MODULE_ALIAS("platform:imx-uart");