Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 1994 Waldorf GMBH |
| 7 | * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle |
| 8 | * Copyright (C) 1996 Paul M. Antoine |
| 9 | * Copyright (C) 1999, 2000 Silicon Graphics, Inc. |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 10 | * Copyright (C) 2004 Maciej W. Rozycki |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | */ |
| 12 | #ifndef __ASM_CPU_INFO_H |
| 13 | #define __ASM_CPU_INFO_H |
| 14 | |
David Daney | 6aa3524 | 2008-09-23 00:05:54 -0700 | [diff] [blame] | 15 | #include <linux/types.h> |
| 16 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <asm/cache.h> |
| 18 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | /* |
| 20 | * Descriptor for a cache |
| 21 | */ |
| 22 | struct cache_desc { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | unsigned int waysize; /* Bytes per way */ |
Ralf Baechle | 6f2c3fa | 2006-11-30 01:14:45 +0000 | [diff] [blame] | 24 | unsigned short sets; /* Number of lines per set */ |
| 25 | unsigned char ways; /* Number of ways */ |
| 26 | unsigned char linesz; /* Size of line in bytes */ |
| 27 | unsigned char waybit; /* Bits to select in a cache set */ |
| 28 | unsigned char flags; /* Flags describing cache properties */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | }; |
| 30 | |
| 31 | /* |
| 32 | * Flag definitions |
| 33 | */ |
| 34 | #define MIPS_CACHE_NOT_PRESENT 0x00000001 |
| 35 | #define MIPS_CACHE_VTAG 0x00000002 /* Virtually tagged cache */ |
| 36 | #define MIPS_CACHE_ALIASES 0x00000004 /* Cache could have aliases */ |
| 37 | #define MIPS_CACHE_IC_F_DC 0x00000008 /* Ic can refill from D-cache */ |
| 38 | #define MIPS_IC_SNOOPS_REMOTE 0x00000010 /* Ic snoops remote stores */ |
Atsushi Nemoto | de62893 | 2006-03-13 18:23:03 +0900 | [diff] [blame] | 39 | #define MIPS_CACHE_PINDEX 0x00000020 /* Physically indexed cache */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | |
| 41 | struct cpuinfo_mips { |
Ralf Baechle | e5eb925 | 2014-05-21 11:42:10 +0200 | [diff] [blame] | 42 | unsigned long asid_cache; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | |
| 44 | /* |
| 45 | * Capability and feature descriptor structure for MIPS CPU |
| 46 | */ |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 47 | unsigned long ases; |
Markos Chandras | 03a5877 | 2014-07-14 10:14:02 +0100 | [diff] [blame] | 48 | unsigned long long options; |
Ralf Baechle | e5eb925 | 2014-05-21 11:42:10 +0200 | [diff] [blame] | 49 | unsigned int udelay_val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | unsigned int processor_id; |
| 51 | unsigned int fpu_id; |
Maciej W. Rozycki | 9b26616 | 2015-04-03 23:27:48 +0100 | [diff] [blame] | 52 | unsigned int fpu_csr31; |
| 53 | unsigned int fpu_msk31; |
Paul Burton | a5e9a69 | 2014-01-27 15:23:10 +0000 | [diff] [blame] | 54 | unsigned int msa_id; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | unsigned int cputype; |
| 56 | int isa_level; |
| 57 | int tlbsize; |
Leonid Yegoshin | 75b5b5e | 2013-11-14 16:12:31 +0000 | [diff] [blame] | 58 | int tlbsizevtlb; |
| 59 | int tlbsizeftlbsets; |
| 60 | int tlbsizeftlbways; |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 61 | struct cache_desc icache; /* Primary I-cache */ |
| 62 | struct cache_desc dcache; /* Primary D or combined I/D cache */ |
| 63 | struct cache_desc scache; /* Secondary cache */ |
| 64 | struct cache_desc tcache; /* Tertiary/split secondary cache */ |
| 65 | int srsets; /* Shadow register sets */ |
Huacai Chen | bda4584 | 2014-06-26 11:41:26 +0800 | [diff] [blame] | 66 | int package;/* physical package number */ |
Ralf Baechle | 0ab7aef | 2007-03-02 20:42:04 +0000 | [diff] [blame] | 67 | int core; /* physical core number */ |
Guenter Roeck | 91dfc42 | 2010-02-02 08:52:20 -0800 | [diff] [blame] | 68 | #ifdef CONFIG_64BIT |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 69 | int vmbits; /* Virtual memory size in bits */ |
Guenter Roeck | 91dfc42 | 2010-02-02 08:52:20 -0800 | [diff] [blame] | 70 | #endif |
Ralf Baechle | b633648 | 2014-05-23 16:29:44 +0200 | [diff] [blame] | 71 | #ifdef CONFIG_MIPS_MT_SMP |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 72 | /* |
Ralf Baechle | b633648 | 2014-05-23 16:29:44 +0200 | [diff] [blame] | 73 | * There is not necessarily a 1:1 mapping of VPE num to CPU number |
| 74 | * in particular on multi-core systems. |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 75 | */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 76 | int vpe_id; /* Virtual Processor number */ |
Chris Dearman | d6c3048 | 2008-05-16 17:29:54 -0700 | [diff] [blame] | 77 | #endif |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 78 | void *data; /* Additional data */ |
David Daney | 6aa3524 | 2008-09-23 00:05:54 -0700 | [diff] [blame] | 79 | unsigned int watch_reg_count; /* Number that exist */ |
| 80 | unsigned int watch_reg_use_cnt; /* Usable by ptrace */ |
| 81 | #define NUM_WATCH_REGS 4 |
| 82 | u16 watch_reg_masks[NUM_WATCH_REGS]; |
David Daney | e77c32f | 2010-12-21 14:19:09 -0800 | [diff] [blame] | 83 | unsigned int kscratch_mask; /* Usable KScratch mask. */ |
Markos Chandras | 4f12b91 | 2014-07-18 10:51:32 +0100 | [diff] [blame] | 84 | /* |
| 85 | * Cache Coherency attribute for write-combine memory writes. |
| 86 | * (shifted by _CACHE_SHIFT) |
| 87 | */ |
| 88 | unsigned int writecombine; |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 89 | /* |
| 90 | * Simple counter to prevent enabling HTW in nested |
| 91 | * htw_start/htw_stop calls |
| 92 | */ |
| 93 | unsigned int htw_seq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | } __attribute__((aligned(SMP_CACHE_BYTES))); |
| 95 | |
| 96 | extern struct cpuinfo_mips cpu_data[]; |
| 97 | #define current_cpu_data cpu_data[smp_processor_id()] |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 98 | #define raw_current_cpu_data cpu_data[raw_smp_processor_id()] |
Ralf Baechle | c5f6659 | 2013-09-17 13:58:12 +0200 | [diff] [blame] | 99 | #define boot_cpu_data cpu_data[0] |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | |
| 101 | extern void cpu_probe(void); |
| 102 | extern void cpu_report(void); |
| 103 | |
Ralf Baechle | 9966db25 | 2007-10-11 23:46:17 +0100 | [diff] [blame] | 104 | extern const char *__cpu_name[]; |
| 105 | #define cpu_name_string() __cpu_name[smp_processor_id()] |
| 106 | |
Ralf Baechle | d6d3c9a | 2013-10-16 17:10:07 +0200 | [diff] [blame] | 107 | struct seq_file; |
| 108 | struct notifier_block; |
| 109 | |
| 110 | extern int register_proc_cpuinfo_notifier(struct notifier_block *nb); |
| 111 | extern int proc_cpuinfo_notifier_call_chain(unsigned long val, void *v); |
| 112 | |
| 113 | #define proc_cpuinfo_notifier(fn, pri) \ |
| 114 | ({ \ |
| 115 | static struct notifier_block fn##_nb = { \ |
| 116 | .notifier_call = fn, \ |
| 117 | .priority = pri \ |
| 118 | }; \ |
| 119 | \ |
| 120 | register_proc_cpuinfo_notifier(&fn##_nb); \ |
| 121 | }) |
| 122 | |
| 123 | struct proc_cpuinfo_notifier_args { |
| 124 | struct seq_file *m; |
| 125 | unsigned long n; |
| 126 | }; |
| 127 | |
Ralf Baechle | b633648 | 2014-05-23 16:29:44 +0200 | [diff] [blame] | 128 | #ifdef CONFIG_MIPS_MT_SMP |
Paul Burton | b86c224 | 2014-03-24 10:19:24 +0000 | [diff] [blame] | 129 | # define cpu_vpe_id(cpuinfo) ((cpuinfo)->vpe_id) |
| 130 | #else |
Paul Burton | 34bd3e6 | 2014-07-09 12:48:20 +0100 | [diff] [blame] | 131 | # define cpu_vpe_id(cpuinfo) ({ (void)cpuinfo; 0; }) |
Paul Burton | b86c224 | 2014-03-24 10:19:24 +0000 | [diff] [blame] | 132 | #endif |
| 133 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | #endif /* __ASM_CPU_INFO_H */ |