blob: 3fe95982be93bf06c9483414fa22b327c54573aa [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Matt Roperc196e1d2015-01-21 16:35:48 -080040#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_dp_helper.h>
42#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070043#include <drm/drm_plane_helper.h>
44#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080045#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Matt Roper465c1202014-05-29 08:06:54 -070047/* Primary plane formats supported by all gen */
48#define COMMON_PRIMARY_FORMATS \
49 DRM_FORMAT_C8, \
50 DRM_FORMAT_RGB565, \
51 DRM_FORMAT_XRGB8888, \
52 DRM_FORMAT_ARGB8888
53
54/* Primary plane formats for gen <= 3 */
55static const uint32_t intel_primary_formats_gen2[] = {
56 COMMON_PRIMARY_FORMATS,
57 DRM_FORMAT_XRGB1555,
58 DRM_FORMAT_ARGB1555,
59};
60
61/* Primary plane formats for gen >= 4 */
62static const uint32_t intel_primary_formats_gen4[] = {
63 COMMON_PRIMARY_FORMATS, \
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_ABGR8888,
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_ARGB2101010,
68 DRM_FORMAT_XBGR2101010,
69 DRM_FORMAT_ABGR2101010,
70};
71
Matt Roper3d7d6512014-06-10 08:28:13 -070072/* Cursor formats */
73static const uint32_t intel_cursor_formats[] = {
74 DRM_FORMAT_ARGB8888,
75};
76
Chris Wilson6b383a72010-09-13 13:54:26 +010077static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnesf1f644d2013-06-27 00:39:25 +030079static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020080 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030081static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020082 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083
Damien Lespiaue7457a92013-08-08 22:28:59 +010084static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
85 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080086static int intel_framebuffer_init(struct drm_device *dev,
87 struct intel_framebuffer *ifb,
88 struct drm_mode_fb_cmd2 *mode_cmd,
89 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020090static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
91static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020092static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070093 struct intel_link_m_n *m_n,
94 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020096static void haswell_set_pipeconf(struct drm_crtc *crtc);
97static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020098static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020099 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800102static void intel_begin_crtc_commit(struct drm_crtc *crtc);
103static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
393 .vco = { .min = 4860000, .max = 6700000 },
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
Damien Lespiau40935612014-10-29 11:16:59 +0000414bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 struct intel_encoder *encoder;
418
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300419 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200426/**
427 * Returns whether any output on the specified pipe will have the specified
428 * type after a staged modeset is complete, i.e., the same as
429 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
430 * encoder->crtc.
431 */
432static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
433{
434 struct drm_device *dev = crtc->base.dev;
435 struct intel_encoder *encoder;
436
437 for_each_intel_encoder(dev, encoder)
438 if (encoder->new_crtc == crtc && encoder->type == type)
439 return true;
440
441 return false;
442}
443
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800448 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000452 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 limit = &intel_limits_ironlake_dual_lvds_100m;
454 else
455 limit = &intel_limits_ironlake_dual_lvds;
456 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000457 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800458 limit = &intel_limits_ironlake_single_lvds_100m;
459 else
460 limit = &intel_limits_ironlake_single_lvds;
461 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200462 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800464
465 return limit;
466}
467
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800469{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300470 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800471 const intel_limit_t *limit;
472
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200473 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100474 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700475 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800476 else
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
479 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700480 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700484 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300489static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300491 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 const intel_limit_t *limit;
493
Eric Anholtbad720f2009-10-22 16:11:14 -0700494 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800497 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200499 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800501 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500502 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 } else if (IS_CHERRYVIEW(dev)) {
504 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700505 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300506 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200508 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100509 limit = &intel_limits_i9xx_lvds;
510 else
511 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200513 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200515 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200517 else
518 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 }
520 return limit;
521}
522
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523/* m1 is reserved as 0 in Pineview, n is a ring counter */
524static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
Shaohua Li21778322009-02-23 15:19:16 +0800526 clock->m = clock->m2 + 2;
527 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200528 if (WARN_ON(clock->n == 0 || clock->p == 0))
529 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300530 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
531 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800532}
533
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200534static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
535{
536 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
537}
538
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200539static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800540{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200541 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200543 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
544 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300545 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
546 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800547}
548
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300549static void chv_clock(int refclk, intel_clock_t *clock)
550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
554 return;
555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Chris Wilson1b894b52010-12-14 20:04:54 +0000566static bool intel_PLL_is_valid(struct drm_device *dev,
567 const intel_limit_t *limit,
568 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
579 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
580 if (clock->m1 <= clock->m2)
581 INTELPllInvalid("m1 <= m2\n");
582
583 if (!IS_VALLEYVIEW(dev)) {
584 if (clock->p < limit->p.min || limit->p.max < clock->p)
585 INTELPllInvalid("p out of range\n");
586 if (clock->m < limit->m.min || limit->m.max < clock->m)
587 INTELPllInvalid("m out of range\n");
588 }
589
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400591 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
593 * connector, etc., rather than just a single range.
594 */
595 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400596 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800597
598 return true;
599}
600
Ma Lingd4906092009-03-18 20:13:27 +0800601static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300602i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800603 int target, int refclk, intel_clock_t *match_clock,
604 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300606 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200610 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock.p2 = limit->p2.p2_fast;
618 else
619 clock.p2 = limit->p2.p2_slow;
620 } else {
621 if (target < limit->p2.dot_limit)
622 clock.p2 = limit->p2.p2_slow;
623 else
624 clock.p2 = limit->p2.p2_fast;
625 }
626
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200641 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800645 if (match_clock &&
646 clock.p != match_clock->p)
647 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 this_err = abs(clock.dot - target);
650 if (this_err < err) {
651 *best_clock = clock;
652 err = this_err;
653 }
654 }
655 }
656 }
657 }
658
659 return (err != target);
660}
661
Ma Lingd4906092009-03-18 20:13:27 +0800662static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300663pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664 int target, int refclk, intel_clock_t *match_clock,
665 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200666{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300667 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200668 intel_clock_t clock;
669 int err = target;
670
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200671 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200672 /*
673 * For LVDS just rely on its current settings for dual-channel.
674 * We haven't figured out how to reliably set up different
675 * single/dual channel state, if we even can.
676 */
677 if (intel_is_dual_link_lvds(dev))
678 clock.p2 = limit->p2.p2_fast;
679 else
680 clock.p2 = limit->p2.p2_slow;
681 } else {
682 if (target < limit->p2.dot_limit)
683 clock.p2 = limit->p2.p2_slow;
684 else
685 clock.p2 = limit->p2.p2_fast;
686 }
687
688 memset(best_clock, 0, sizeof(*best_clock));
689
690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
698 int this_err;
699
700 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
703 continue;
704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ma Lingd4906092009-03-18 20:13:27 +0800721static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300722g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200723 int target, int refclk, intel_clock_t *match_clock,
724 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800725{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300726 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800727 intel_clock_t clock;
728 int max_n;
729 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400730 /* approximately equals target * 0.00585 */
731 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800732 found = false;
733
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200734 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100735 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800736 clock.p2 = limit->p2.p2_fast;
737 else
738 clock.p2 = limit->p2.p2_slow;
739 } else {
740 if (target < limit->p2.dot_limit)
741 clock.p2 = limit->p2.p2_slow;
742 else
743 clock.p2 = limit->p2.p2_fast;
744 }
745
746 memset(best_clock, 0, sizeof(*best_clock));
747 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200750 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800751 for (clock.m1 = limit->m1.max;
752 clock.m1 >= limit->m1.min; clock.m1--) {
753 for (clock.m2 = limit->m2.max;
754 clock.m2 >= limit->m2.min; clock.m2--) {
755 for (clock.p1 = limit->p1.max;
756 clock.p1 >= limit->p1.min; clock.p1--) {
757 int this_err;
758
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200759 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000760 if (!intel_PLL_is_valid(dev, limit,
761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Zhenyu Wang2c072452009-06-05 15:38:42 +0800778static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300779vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300783 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300785 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300786 /* min update 19.2 MHz */
787 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300788 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 target *= 5; /* fast clock */
791
792 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700793
794 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300796 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300797 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700800 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300802 unsigned int ppm, diff;
803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
805 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300806
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300807 vlv_clock(refclk, &clock);
808
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300809 if (!intel_PLL_is_valid(dev, limit,
810 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300811 continue;
812
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300813 diff = abs(clock.dot - target);
814 ppm = div_u64(1000000ULL * diff, target);
815
816 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300819 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300820 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821
Ville Syrjäläc6861222013-09-24 21:26:21 +0300822 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300823 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300824 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300825 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700826 }
827 }
828 }
829 }
830 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700831
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300832 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700833}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300835static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300836chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
839{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300840 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300841 intel_clock_t clock;
842 uint64_t m2;
843 int found = false;
844
845 memset(best_clock, 0, sizeof(*best_clock));
846
847 /*
848 * Based on hardware doc, the n always set to 1, and m1 always
849 * set to 2. If requires to support 200Mhz refclk, we need to
850 * revisit this because n may not 1 anymore.
851 */
852 clock.n = 1, clock.m1 = 2;
853 target *= 5; /* fast clock */
854
855 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
856 for (clock.p2 = limit->p2.p2_fast;
857 clock.p2 >= limit->p2.p2_slow;
858 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
859
860 clock.p = clock.p1 * clock.p2;
861
862 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
863 clock.n) << 22, refclk * clock.m1);
864
865 if (m2 > INT_MAX/clock.m1)
866 continue;
867
868 clock.m2 = m2;
869
870 chv_clock(refclk, &clock);
871
872 if (!intel_PLL_is_valid(dev, limit, &clock))
873 continue;
874
875 /* based on hardware requirement, prefer bigger p
876 */
877 if (clock.p > best_clock->p) {
878 *best_clock = clock;
879 found = true;
880 }
881 }
882 }
883
884 return found;
885}
886
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300887bool intel_crtc_active(struct drm_crtc *crtc)
888{
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
891 /* Be paranoid as we can arrive here with only partial
892 * state retrieved from the hardware during setup.
893 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100894 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * as Haswell has gained clock readout/fastboot support.
896 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000897 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300898 * properly reconstruct framebuffers.
899 */
Matt Roperf4510a22014-04-01 15:22:40 -0700900 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200901 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300902}
903
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200904enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
905 enum pipe pipe)
906{
907 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200910 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200911}
912
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300913static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
914{
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 u32 reg = PIPEDSL(pipe);
917 u32 line1, line2;
918 u32 line_mask;
919
920 if (IS_GEN2(dev))
921 line_mask = DSL_LINEMASK_GEN2;
922 else
923 line_mask = DSL_LINEMASK_GEN3;
924
925 line1 = I915_READ(reg) & line_mask;
926 mdelay(5);
927 line2 = I915_READ(reg) & line_mask;
928
929 return line1 == line2;
930}
931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932/*
933 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300934 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 *
936 * After disabling a pipe, we can't wait for vblank in the usual way,
937 * spinning on the vblank interrupt status bit, since we won't actually
938 * see an interrupt when the pipe is disabled.
939 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 * On Gen4 and above:
941 * wait for the pipe register state bit to turn off
942 *
943 * Otherwise:
944 * wait for the display line value to settle (it usually
945 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100946 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300948static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300950 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200952 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300953 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200956 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700957
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100959 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
960 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200961 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300964 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200965 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800967}
968
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000969/*
970 * ibx_digital_port_connected - is the specified port connected?
971 * @dev_priv: i915 private structure
972 * @port: the port to test
973 *
974 * Returns true if @port is connected, false otherwise.
975 */
976bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
977 struct intel_digital_port *port)
978{
979 u32 bit;
980
Damien Lespiauc36346e2012-12-13 16:09:03 +0000981 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200982 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000983 case PORT_B:
984 bit = SDE_PORTB_HOTPLUG;
985 break;
986 case PORT_C:
987 bit = SDE_PORTC_HOTPLUG;
988 break;
989 case PORT_D:
990 bit = SDE_PORTD_HOTPLUG;
991 break;
992 default:
993 return true;
994 }
995 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200996 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000997 case PORT_B:
998 bit = SDE_PORTB_HOTPLUG_CPT;
999 break;
1000 case PORT_C:
1001 bit = SDE_PORTC_HOTPLUG_CPT;
1002 break;
1003 case PORT_D:
1004 bit = SDE_PORTD_HOTPLUG_CPT;
1005 break;
1006 default:
1007 return true;
1008 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001009 }
1010
1011 return I915_READ(SDEISR) & bit;
1012}
1013
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014static const char *state_string(bool enabled)
1015{
1016 return enabled ? "on" : "off";
1017}
1018
1019/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001020void assert_pll(struct drm_i915_private *dev_priv,
1021 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001022{
1023 int reg;
1024 u32 val;
1025 bool cur_state;
1026
1027 reg = DPLL(pipe);
1028 val = I915_READ(reg);
1029 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001030 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031 "PLL state assertion failure (expected %s, current %s)\n",
1032 state_string(state), state_string(cur_state));
1033}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001034
Jani Nikula23538ef2013-08-27 15:12:22 +03001035/* XXX: the dsi pll is shared between MIPI DSI ports */
1036static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1037{
1038 u32 val;
1039 bool cur_state;
1040
1041 mutex_lock(&dev_priv->dpio_lock);
1042 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1043 mutex_unlock(&dev_priv->dpio_lock);
1044
1045 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001046 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001047 "DSI PLL state assertion failure (expected %s, current %s)\n",
1048 state_string(state), state_string(cur_state));
1049}
1050#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1051#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1052
Daniel Vetter55607e82013-06-16 21:42:39 +02001053struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001054intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001055{
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001058 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001059 return NULL;
1060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001061 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001062}
1063
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001065void assert_shared_dpll(struct drm_i915_private *dev_priv,
1066 struct intel_shared_dpll *pll,
1067 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001068{
Jesse Barnes040484a2011-01-03 12:14:26 -08001069 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001070 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001073 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001075
Daniel Vetter53589012013-06-05 13:34:16 +02001076 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001077 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001078 "%s assertion failure (expected %s, current %s)\n",
1079 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001080}
Jesse Barnes040484a2011-01-03 12:14:26 -08001081
1082static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1083 enum pipe pipe, bool state)
1084{
1085 int reg;
1086 u32 val;
1087 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001088 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1089 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001090
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001091 if (HAS_DDI(dev_priv->dev)) {
1092 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001093 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001094 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001096 } else {
1097 reg = FDI_TX_CTL(pipe);
1098 val = I915_READ(reg);
1099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
1103 state_string(state), state_string(cur_state));
1104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
1111 int reg;
1112 u32 val;
1113 bool cur_state;
1114
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 reg = FDI_RX_CTL(pipe);
1116 val = I915_READ(reg);
1117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
1120 state_string(state), state_string(cur_state));
1121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
1128 int reg;
1129 u32 val;
1130
1131 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001132 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001133 return;
1134
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 return;
1138
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 reg = FDI_TX_CTL(pipe);
1140 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001142}
1143
Daniel Vetter55607e82013-06-16 21:42:39 +02001144void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001146{
1147 int reg;
1148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
1151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001153 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001154 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001155 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001157}
1158
Daniel Vetterb680c372014-09-19 18:27:27 +02001159void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001162 struct drm_device *dev = dev_priv->dev;
1163 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164 u32 val;
1165 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001166 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001167
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168 if (WARN_ON(HAS_DDI(dev)))
1169 return;
1170
1171 if (HAS_PCH_SPLIT(dev)) {
1172 u32 port_sel;
1173
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001175 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1176
1177 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1178 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1179 panel_pipe = PIPE_B;
1180 /* XXX: else fix for eDP */
1181 } else if (IS_VALLEYVIEW(dev)) {
1182 /* presumably write lock depends on pipe, not port select */
1183 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1184 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001185 } else {
1186 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001187 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1188 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001193 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 locked = false;
1195
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001198 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199}
1200
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001201static void assert_cursor(struct drm_i915_private *dev_priv,
1202 enum pipe pipe, bool state)
1203{
1204 struct drm_device *dev = dev_priv->dev;
1205 bool cur_state;
1206
Paulo Zanonid9d82082014-02-27 16:30:56 -03001207 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001209 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001210 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001211
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001213 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1214 pipe_name(pipe), state_string(state), state_string(cur_state));
1215}
1216#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1217#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1218
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001219void assert_pipe(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221{
1222 int reg;
1223 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001224 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001225 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1226 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001228 /* if we need the pipe quirk it must be always on */
1229 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1230 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001231 state = true;
1232
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001233 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001234 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001235 cur_state = false;
1236 } else {
1237 reg = PIPECONF(cpu_transcoder);
1238 val = I915_READ(reg);
1239 cur_state = !!(val & PIPECONF_ENABLE);
1240 }
1241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001243 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001244 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245}
1246
Chris Wilson931872f2012-01-16 23:01:13 +00001247static void assert_plane(struct drm_i915_private *dev_priv,
1248 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
1250 int reg;
1251 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001252 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253
1254 reg = DSPCNTR(plane);
1255 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001256 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001258 "plane %c assertion failure (expected %s, current %s)\n",
1259 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260}
1261
Chris Wilson931872f2012-01-16 23:01:13 +00001262#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1263#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1264
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe)
1267{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001268 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 int reg, i;
1270 u32 val;
1271 int cur_pipe;
1272
Ville Syrjälä653e1022013-06-04 13:49:05 +03001273 /* Primary planes are fixed to pipes on gen4+ */
1274 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001275 reg = DSPCNTR(pipe);
1276 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001278 "plane %c assertion failure, should be disabled but not\n",
1279 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001280 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001281 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001282
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001284 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 reg = DSPCNTR(i);
1286 val = I915_READ(reg);
1287 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1288 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001289 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1291 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292 }
1293}
1294
Jesse Barnes19332d72013-03-28 09:55:38 -07001295static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe)
1297{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001299 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001300 u32 val;
1301
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001302 if (INTEL_INFO(dev)->gen >= 9) {
1303 for_each_sprite(pipe, sprite) {
1304 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001306 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1307 sprite, pipe_name(pipe));
1308 }
1309 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001310 for_each_sprite(pipe, sprite) {
1311 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001312 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001313 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001316 }
1317 } else if (INTEL_INFO(dev)->gen >= 7) {
1318 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001321 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001322 plane_name(pipe), pipe_name(pipe));
1323 } else if (INTEL_INFO(dev)->gen >= 5) {
1324 reg = DVSCNTR(pipe);
1325 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1328 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001329 }
1330}
1331
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001332static void assert_vblank_disabled(struct drm_crtc *crtc)
1333{
Rob Clarke2c719b2014-12-15 13:56:32 -05001334 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001335 drm_crtc_vblank_put(crtc);
1336}
1337
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001338static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001339{
1340 u32 val;
1341 bool enabled;
1342
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001344
Jesse Barnes92f25842011-01-04 15:09:34 -08001345 val = I915_READ(PCH_DREF_CONTROL);
1346 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1347 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001349}
1350
Daniel Vetterab9412b2013-05-03 11:49:46 +02001351static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001353{
1354 int reg;
1355 u32 val;
1356 bool enabled;
1357
Daniel Vetterab9412b2013-05-03 11:49:46 +02001358 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001359 val = I915_READ(reg);
1360 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001361 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001362 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1363 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001364}
1365
Keith Packard4e634382011-08-06 10:39:45 -07001366static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1367 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001368{
1369 if ((val & DP_PORT_EN) == 0)
1370 return false;
1371
1372 if (HAS_PCH_CPT(dev_priv->dev)) {
1373 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1374 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001377 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
1393 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001396 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
1412 if (HAS_PCH_CPT(dev_priv->dev)) {
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
1427 if (HAS_PCH_CPT(dev_priv->dev)) {
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001438 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001439{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001440 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001442 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001443 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001446 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001448}
1449
1450static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, int reg)
1452{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001453 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001455 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001456 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457
Rob Clarke2c719b2014-12-15 13:56:32 -05001458 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001459 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001461}
1462
1463static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
1465{
1466 int reg;
1467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
1473 reg = PCH_ADPA;
1474 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001476 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_LVDS;
1480 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Paulo Zanonie2debe92013-02-18 19:00:27 -03001485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001488}
1489
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001490static void intel_init_dpio(struct drm_device *dev)
1491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493
1494 if (!IS_VALLEYVIEW(dev))
1495 return;
1496
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001497 /*
1498 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1499 * CHV x1 PHY (DP/HDMI D)
1500 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1501 */
1502 if (IS_CHERRYVIEW(dev)) {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1504 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1505 } else {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1507 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001508}
1509
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001511 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512{
Daniel Vetter426115c2013-07-11 22:13:42 +02001513 struct drm_device *dev = crtc->base.dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001516 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517
Daniel Vetter426115c2013-07-11 22:13:42 +02001518 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001519
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1522
1523 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001524 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001525 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001526
Daniel Vetter426115c2013-07-11 22:13:42 +02001527 I915_WRITE(reg, dpll);
1528 POSTING_READ(reg);
1529 udelay(150);
1530
1531 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1532 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1533
Ville Syrjäläd288f652014-10-28 13:20:22 +02001534 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001536
1537 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001544 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
1547}
1548
Ville Syrjäläd288f652014-10-28 13:20:22 +02001549static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001550 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551{
1552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 int pipe = crtc->pipe;
1555 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556 u32 tmp;
1557
1558 assert_pipe_disabled(dev_priv, crtc->pipe);
1559
1560 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1561
1562 mutex_lock(&dev_priv->dpio_lock);
1563
1564 /* Enable back the 10bit clock to display controller */
1565 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1566 tmp |= DPIO_DCLKP_EN;
1567 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1568
1569 /*
1570 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1571 */
1572 udelay(1);
1573
1574 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001575 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579 DRM_ERROR("PLL %d failed to lock\n", pipe);
1580
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001581 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001582 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001583 POSTING_READ(DPLL_MD(pipe));
1584
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 mutex_unlock(&dev_priv->dpio_lock);
1586}
1587
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001588static int intel_num_dvo_pipes(struct drm_device *dev)
1589{
1590 struct intel_crtc *crtc;
1591 int count = 0;
1592
1593 for_each_intel_crtc(dev, crtc)
1594 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001595 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596
1597 return count;
1598}
1599
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001601{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001605 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001608
1609 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001610 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611
1612 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 if (IS_MOBILE(dev) && !IS_I830(dev))
1614 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001616 /* Enable DVO 2x clock on both PLLs if necessary */
1617 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1618 /*
1619 * It appears to be important that we don't enable this
1620 * for the current pipe before otherwise configuring the
1621 * PLL. No idea how this should be handled if multiple
1622 * DVO outputs are enabled simultaneosly.
1623 */
1624 dpll |= DPLL_DVO_2X_MODE;
1625 I915_WRITE(DPLL(!crtc->pipe),
1626 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1627 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628
1629 /* Wait for the clocks to stabilize. */
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (INTEL_INFO(dev)->gen >= 4) {
1634 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 } else {
1637 /* The pixel multiplier can only be updated once the
1638 * DPLL is enabled and the clocks are stable.
1639 *
1640 * So write it again.
1641 */
1642 I915_WRITE(reg, dpll);
1643 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644
1645 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
1655}
1656
1657/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001658 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 * @dev_priv: i915 private structure
1660 * @pipe: pipe PLL to disable
1661 *
1662 * Disable the PLL for @pipe, making sure the pipe is off first.
1663 *
1664 * Note! This is for pre-ILK only.
1665 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001668 struct drm_device *dev = crtc->base.dev;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 enum pipe pipe = crtc->pipe;
1671
1672 /* Disable DVO 2x clock on both PLLs if necessary */
1673 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001674 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675 intel_num_dvo_pipes(dev) == 1) {
1676 I915_WRITE(DPLL(PIPE_B),
1677 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1678 I915_WRITE(DPLL(PIPE_A),
1679 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1680 }
1681
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001682 /* Don't disable pipe or pipe PLLs if needed */
1683 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1684 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685 return;
1686
1687 /* Make sure the pipe isn't still relying on us */
1688 assert_pipe_disabled(dev_priv, pipe);
1689
Daniel Vetter50b44a42013-06-05 13:34:33 +02001690 I915_WRITE(DPLL(pipe), 0);
1691 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692}
1693
Jesse Barnesf6071162013-10-01 10:41:38 -07001694static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1695{
1696 u32 val = 0;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Imre Deake5cbfbf2014-01-09 17:08:16 +02001701 /*
1702 * Leave integrated clock source and reference clock enabled for pipe B.
1703 * The latter is needed for VGA hotplug / manual detection.
1704 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001705 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001706 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001707 I915_WRITE(DPLL(pipe), val);
1708 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709
1710}
1711
1712static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001714 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001715 u32 val;
1716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Make sure the pipe isn't still relying on us */
1718 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001720 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001721 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001722 if (pipe != PIPE_A)
1723 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001726
1727 mutex_lock(&dev_priv->dpio_lock);
1728
1729 /* Disable 10bit clock to display controller */
1730 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1731 val &= ~DPIO_DCLKP_EN;
1732 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1733
Ville Syrjälä61407f62014-05-27 16:32:55 +03001734 /* disable left/right clock distribution */
1735 if (pipe != PIPE_B) {
1736 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1737 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1738 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1739 } else {
1740 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1741 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1742 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1743 }
1744
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001746}
1747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1749 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
1762 break;
1763 case PORT_D:
1764 port_mask = DPLL_PORTD_READY_MASK;
1765 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001766 break;
1767 default:
1768 BUG();
1769 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001772 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001773 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774}
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1777{
1778 struct drm_device *dev = crtc->base.dev;
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1781
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001782 if (WARN_ON(pll == NULL))
1783 return;
1784
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001785 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001786 if (pll->active == 0) {
1787 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1788 WARN_ON(pll->on);
1789 assert_shared_dpll_disabled(dev_priv, pll);
1790
1791 pll->mode_set(dev_priv, pll);
1792 }
1793}
1794
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001796 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001797 * @dev_priv: i915 private structure
1798 * @pipe: pipe PLL to enable
1799 *
1800 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1801 * drives the transcoder clock.
1802 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001803static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001804{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001808
Daniel Vetter87a875b2013-06-05 13:34:19 +02001809 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
1811
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001812 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001813 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001814
Damien Lespiau74dd6922014-07-29 18:06:17 +01001815 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001816 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001817 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001818
Daniel Vettercdbd2312013-06-05 13:34:03 +02001819 if (pll->active++) {
1820 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001821 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822 return;
1823 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001824 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001826 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1827
Daniel Vetter46edb022013-06-05 13:34:12 +02001828 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001829 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001831}
1832
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001833static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001834{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001835 struct drm_device *dev = crtc->base.dev;
1836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001837 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001838
Jesse Barnes92f25842011-01-04 15:09:34 -08001839 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001840 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001841 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 return;
1843
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001844 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001845 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846
Daniel Vetter46edb022013-06-05 13:34:12 +02001847 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1848 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850
Chris Wilson48da64a2012-05-13 20:16:12 +01001851 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001852 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001853 return;
1854 }
1855
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001857 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001858 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860
Daniel Vetter46edb022013-06-05 13:34:12 +02001861 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001862 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001863 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001864
1865 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001866}
1867
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001868static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1869 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001870{
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001872 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001877 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001878
1879 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001880 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001881 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001882
1883 /* FDI must be feeding us bits for PCH ports */
1884 assert_fdi_tx_enabled(dev_priv, pipe);
1885 assert_fdi_rx_enabled(dev_priv, pipe);
1886
Daniel Vetter23670b322012-11-01 09:15:30 +01001887 if (HAS_PCH_CPT(dev)) {
1888 /* Workaround: Set the timing override bit before enabling the
1889 * pch transcoder. */
1890 reg = TRANS_CHICKEN2(pipe);
1891 val = I915_READ(reg);
1892 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1893 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001894 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001895
Daniel Vetterab9412b2013-05-03 11:49:46 +02001896 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001897 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001898 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001899
1900 if (HAS_PCH_IBX(dev_priv->dev)) {
1901 /*
1902 * make the BPC in transcoder be consistent with
1903 * that in pipeconf reg.
1904 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001905 val &= ~PIPECONF_BPC_MASK;
1906 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001907 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908
1909 val &= ~TRANS_INTERLACE_MASK;
1910 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001911 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001912 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001913 val |= TRANS_LEGACY_INTERLACED_ILK;
1914 else
1915 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Jesse Barnes040484a2011-01-03 12:14:26 -08001919 I915_WRITE(reg, val | TRANS_ENABLE);
1920 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001921 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922}
1923
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001925 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
1929 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001930 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001933 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001934 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 /* Workaround: set timing override bit. */
1937 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001938 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001939 I915_WRITE(_TRANSA_CHICKEN2, val);
1940
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001941 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001942 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001943
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001944 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1945 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001946 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947 else
1948 val |= TRANS_PROGRESSIVE;
1949
Daniel Vetterab9412b2013-05-03 11:49:46 +02001950 I915_WRITE(LPT_TRANSCONF, val);
1951 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953}
1954
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001955static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1956 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001957{
Daniel Vetter23670b322012-11-01 09:15:30 +01001958 struct drm_device *dev = dev_priv->dev;
1959 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* FDI relies on the transcoder */
1962 assert_fdi_tx_disabled(dev_priv, pipe);
1963 assert_fdi_rx_disabled(dev_priv, pipe);
1964
Jesse Barnes291906f2011-02-02 12:28:03 -08001965 /* Ports must be off as well */
1966 assert_pch_ports_disabled(dev_priv, pipe);
1967
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 val = I915_READ(reg);
1970 val &= ~TRANS_ENABLE;
1971 I915_WRITE(reg, val);
1972 /* wait for PCH transcoder off, transcoder state */
1973 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001974 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001975
1976 if (!HAS_PCH_IBX(dev)) {
1977 /* Workaround: Clear the timing override chicken bit again. */
1978 reg = TRANS_CHICKEN2(pipe);
1979 val = I915_READ(reg);
1980 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1981 I915_WRITE(reg, val);
1982 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001983}
1984
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001985static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 u32 val;
1988
Daniel Vetterab9412b2013-05-03 11:49:46 +02001989 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001990 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001991 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001992 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001993 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001994 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001995
1996 /* Workaround: clear timing override bit. */
1997 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001998 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001999 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002000}
2001
2002/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002003 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002004 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002006 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002009static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010{
Paulo Zanoni03722642014-01-17 13:51:09 -02002011 struct drm_device *dev = crtc->base.dev;
2012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002014 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2015 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002016 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 int reg;
2018 u32 val;
2019
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002020 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002021 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002022 assert_sprites_disabled(dev_priv, pipe);
2023
Paulo Zanoni681e5812012-12-06 11:12:38 -02002024 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002025 pch_transcoder = TRANSCODER_A;
2026 else
2027 pch_transcoder = pipe;
2028
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 /*
2030 * A pipe without a PLL won't actually be able to drive bits from
2031 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2032 * need the check.
2033 */
2034 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002035 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002036 assert_dsi_pll_enabled(dev_priv);
2037 else
2038 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002039 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002040 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002041 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002042 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 assert_fdi_tx_pll_enabled(dev_priv,
2044 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002045 }
2046 /* FIXME: assert CPU port conditions for SNB+ */
2047 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002049 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002051 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002052 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2053 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002054 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002055 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002056
2057 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002058 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059}
2060
2061/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002062 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002063 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002065 * Disable the pipe of @crtc, making sure that various hardware
2066 * specific requirements are met, if applicable, e.g. plane
2067 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068 *
2069 * Will wait until the pipe has shut down before returning.
2070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002071static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002073 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002074 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002075 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 int reg;
2077 u32 val;
2078
2079 /*
2080 * Make sure planes won't keep trying to pump pixels to us,
2081 * or we might hang the display.
2082 */
2083 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002084 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002085 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002089 if ((val & PIPECONF_ENABLE) == 0)
2090 return;
2091
Ville Syrjälä67adc642014-08-15 01:21:57 +03002092 /*
2093 * Double wide has implications for planes
2094 * so best keep it disabled when not needed.
2095 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002096 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002097 val &= ~PIPECONF_DOUBLE_WIDE;
2098
2099 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002100 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2101 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002102 val &= ~PIPECONF_ENABLE;
2103
2104 I915_WRITE(reg, val);
2105 if ((val & PIPECONF_ENABLE) == 0)
2106 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107}
2108
Keith Packardd74362c2011-07-28 14:47:14 -07002109/*
2110 * Plane regs are double buffered, going from enabled->disabled needs a
2111 * trigger in order to latch. The display address reg provides this.
2112 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002113void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2114 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002115{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002116 struct drm_device *dev = dev_priv->dev;
2117 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002118
2119 I915_WRITE(reg, I915_READ(reg));
2120 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002121}
2122
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002124 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * @plane: plane to be enabled
2126 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002128 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2131 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002133 struct drm_device *dev = plane->dev;
2134 struct drm_i915_private *dev_priv = dev->dev_private;
2135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
2137 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002138 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002140 if (intel_crtc->primary_enabled)
2141 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002142
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002143 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002144
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002145 dev_priv->display.update_primary_plane(crtc, plane->fb,
2146 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002147
2148 /*
2149 * BDW signals flip done immediately if the plane
2150 * is disabled, even if the plane enable is already
2151 * armed to occur at the next vblank :(
2152 */
2153 if (IS_BROADWELL(dev))
2154 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002158 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * @plane: plane to be disabled
2160 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002162 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2165 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002167 struct drm_device *dev = plane->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2170
Matt Roper32b7eee2014-12-24 07:59:06 -08002171 if (WARN_ON(!intel_crtc->active))
2172 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002174 if (!intel_crtc->primary_enabled)
2175 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002176
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002177 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002179 dev_priv->display.update_primary_plane(crtc, plane->fb,
2180 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181}
2182
Chris Wilson693db182013-03-05 14:52:39 +00002183static bool need_vtd_wa(struct drm_device *dev)
2184{
2185#ifdef CONFIG_INTEL_IOMMU
2186 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2187 return true;
2188#endif
2189 return false;
2190}
2191
Damien Lespiauec2c9812015-01-20 12:51:45 +00002192int
2193intel_fb_align_height(struct drm_device *dev, int height, unsigned int tiling)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002194{
2195 int tile_height;
2196
Damien Lespiauec2c9812015-01-20 12:51:45 +00002197 tile_height = tiling ? (IS_GEN2(dev) ? 16 : 8) : 1;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002198 return ALIGN(height, tile_height);
2199}
2200
Chris Wilson127bd2a2010-07-23 23:32:05 +01002201int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002202intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2203 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002204 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002205{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002206 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002207 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002208 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209 u32 alignment;
2210 int ret;
2211
Matt Roperebcdd392014-07-09 16:22:11 -07002212 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2213
Chris Wilson05394f32010-11-08 19:18:58 +00002214 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002215 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002216 if (INTEL_INFO(dev)->gen >= 9)
2217 alignment = 256 * 1024;
2218 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002219 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002220 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002221 alignment = 4 * 1024;
2222 else
2223 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002224 break;
2225 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002226 if (INTEL_INFO(dev)->gen >= 9)
2227 alignment = 256 * 1024;
2228 else {
2229 /* pin() will align the object as required by fence */
2230 alignment = 0;
2231 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232 break;
2233 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002234 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002235 return -EINVAL;
2236 default:
2237 BUG();
2238 }
2239
Chris Wilson693db182013-03-05 14:52:39 +00002240 /* Note that the w/a also requires 64 PTE of padding following the
2241 * bo. We currently fill all unused PTE with the shadow page and so
2242 * we should always have valid PTE following the scanout preventing
2243 * the VT-d warning.
2244 */
2245 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2246 alignment = 256 * 1024;
2247
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002248 /*
2249 * Global gtt pte registers are special registers which actually forward
2250 * writes to a chunk of system memory. Which means that there is no risk
2251 * that the register values disappear as soon as we call
2252 * intel_runtime_pm_put(), so it is correct to wrap only the
2253 * pin/unpin/fence and not more.
2254 */
2255 intel_runtime_pm_get(dev_priv);
2256
Chris Wilsonce453d82011-02-21 14:43:56 +00002257 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002258 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002259 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002260 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002261
2262 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2263 * fence, whereas 965+ only requires a fence if using
2264 * framebuffer compression. For simplicity, we always install
2265 * a fence as the cost is not that onerous.
2266 */
Chris Wilson06d98132012-04-17 15:31:24 +01002267 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002268 if (ret)
2269 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002270
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002271 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002272
Chris Wilsonce453d82011-02-21 14:43:56 +00002273 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002274 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002276
2277err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002278 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002279err_interruptible:
2280 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002281 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002282 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002283}
2284
Chris Wilson1690e1e2011-12-14 13:57:08 +01002285void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2286{
Matt Roperebcdd392014-07-09 16:22:11 -07002287 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2288
Chris Wilson1690e1e2011-12-14 13:57:08 +01002289 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002290 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002291}
2292
Daniel Vetterc2c75132012-07-05 12:17:30 +02002293/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2294 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002295unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2296 unsigned int tiling_mode,
2297 unsigned int cpp,
2298 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002299{
Chris Wilsonbc752862013-02-21 20:04:31 +00002300 if (tiling_mode != I915_TILING_NONE) {
2301 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002302
Chris Wilsonbc752862013-02-21 20:04:31 +00002303 tile_rows = *y / 8;
2304 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002305
Chris Wilsonbc752862013-02-21 20:04:31 +00002306 tiles = *x / (512/cpp);
2307 *x %= 512/cpp;
2308
2309 return tile_rows * pitch * 8 + tiles * 4096;
2310 } else {
2311 unsigned int offset;
2312
2313 offset = *y * pitch + *x * cpp;
2314 *y = 0;
2315 *x = (offset & 4095) / cpp;
2316 return offset & -4096;
2317 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002318}
2319
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002320static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002321{
2322 switch (format) {
2323 case DISPPLANE_8BPP:
2324 return DRM_FORMAT_C8;
2325 case DISPPLANE_BGRX555:
2326 return DRM_FORMAT_XRGB1555;
2327 case DISPPLANE_BGRX565:
2328 return DRM_FORMAT_RGB565;
2329 default:
2330 case DISPPLANE_BGRX888:
2331 return DRM_FORMAT_XRGB8888;
2332 case DISPPLANE_RGBX888:
2333 return DRM_FORMAT_XBGR8888;
2334 case DISPPLANE_BGRX101010:
2335 return DRM_FORMAT_XRGB2101010;
2336 case DISPPLANE_RGBX101010:
2337 return DRM_FORMAT_XBGR2101010;
2338 }
2339}
2340
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002341static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2342{
2343 switch (format) {
2344 case PLANE_CTL_FORMAT_RGB_565:
2345 return DRM_FORMAT_RGB565;
2346 default:
2347 case PLANE_CTL_FORMAT_XRGB_8888:
2348 if (rgb_order) {
2349 if (alpha)
2350 return DRM_FORMAT_ABGR8888;
2351 else
2352 return DRM_FORMAT_XBGR8888;
2353 } else {
2354 if (alpha)
2355 return DRM_FORMAT_ARGB8888;
2356 else
2357 return DRM_FORMAT_XRGB8888;
2358 }
2359 case PLANE_CTL_FORMAT_XRGB_2101010:
2360 if (rgb_order)
2361 return DRM_FORMAT_XBGR2101010;
2362 else
2363 return DRM_FORMAT_XRGB2101010;
2364 }
2365}
2366
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002367static bool
2368intel_alloc_plane_obj(struct intel_crtc *crtc,
2369 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002370{
2371 struct drm_device *dev = crtc->base.dev;
2372 struct drm_i915_gem_object *obj = NULL;
2373 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002374 struct drm_framebuffer *fb = &plane_config->fb->base;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002375 u32 base = plane_config->base;
2376
Chris Wilsonff2652e2014-03-10 08:07:02 +00002377 if (plane_config->size == 0)
2378 return false;
2379
Jesse Barnes46f297f2014-03-07 08:57:48 -08002380 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2381 plane_config->size);
2382 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002383 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002384
Damien Lespiau49af4492015-01-20 12:51:44 +00002385 obj->tiling_mode = plane_config->tiling;
2386 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002387 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002388
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002389 mode_cmd.pixel_format = fb->pixel_format;
2390 mode_cmd.width = fb->width;
2391 mode_cmd.height = fb->height;
2392 mode_cmd.pitches[0] = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002393
2394 mutex_lock(&dev->struct_mutex);
2395
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002396 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002397 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002398 DRM_DEBUG_KMS("intel fb init failed\n");
2399 goto out_unref_obj;
2400 }
2401
Daniel Vettera071fa02014-06-18 23:28:09 +02002402 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002403 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002404
2405 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2406 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002407
2408out_unref_obj:
2409 drm_gem_object_unreference(&obj->base);
2410 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411 return false;
2412}
2413
Matt Roperafd65eb2015-02-03 13:10:04 -08002414/* Update plane->state->fb to match plane->fb after driver-internal updates */
2415static void
2416update_state_fb(struct drm_plane *plane)
2417{
2418 if (plane->fb == plane->state->fb)
2419 return;
2420
2421 if (plane->state->fb)
2422 drm_framebuffer_unreference(plane->state->fb);
2423 plane->state->fb = plane->fb;
2424 if (plane->state->fb)
2425 drm_framebuffer_reference(plane->state->fb);
2426}
2427
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002428static void
2429intel_find_plane_obj(struct intel_crtc *intel_crtc,
2430 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002431{
2432 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002433 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002434 struct drm_crtc *c;
2435 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002436 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002437
Damien Lespiau2d140302015-02-05 17:22:18 +00002438 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002439 return;
2440
Damien Lespiauf55548b2015-02-05 18:30:20 +00002441 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002442 struct drm_plane *primary = intel_crtc->base.primary;
2443
2444 primary->fb = &plane_config->fb->base;
2445 primary->state->crtc = &intel_crtc->base;
2446 update_state_fb(primary);
2447
Jesse Barnes484b41d2014-03-07 08:57:55 -08002448 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002449 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002450
Damien Lespiau2d140302015-02-05 17:22:18 +00002451 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002452
2453 /*
2454 * Failed to alloc the obj, check to see if we should share
2455 * an fb with another CRTC instead
2456 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002457 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002458 i = to_intel_crtc(c);
2459
2460 if (c == &intel_crtc->base)
2461 continue;
2462
Matt Roper2ff8fde2014-07-08 07:50:07 -07002463 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002464 continue;
2465
Matt Roper2ff8fde2014-07-08 07:50:07 -07002466 obj = intel_fb_obj(c->primary->fb);
2467 if (obj == NULL)
2468 continue;
2469
2470 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002471 struct drm_plane *primary = intel_crtc->base.primary;
2472
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002473 if (obj->tiling_mode != I915_TILING_NONE)
2474 dev_priv->preserve_bios_swizzle = true;
2475
Dave Airlie66e514c2014-04-03 07:51:54 +10002476 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002477 primary->fb = c->primary->fb;
2478 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002479 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002480 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002481 break;
2482 }
2483 }
Matt Roperafd65eb2015-02-03 13:10:04 -08002484
Jesse Barnes46f297f2014-03-07 08:57:48 -08002485}
2486
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002487static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2488 struct drm_framebuffer *fb,
2489 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002490{
2491 struct drm_device *dev = crtc->dev;
2492 struct drm_i915_private *dev_priv = dev->dev_private;
2493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002494 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002495 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002496 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002497 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002498 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302499 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002500
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002501 if (!intel_crtc->primary_enabled) {
2502 I915_WRITE(reg, 0);
2503 if (INTEL_INFO(dev)->gen >= 4)
2504 I915_WRITE(DSPSURF(plane), 0);
2505 else
2506 I915_WRITE(DSPADDR(plane), 0);
2507 POSTING_READ(reg);
2508 return;
2509 }
2510
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002511 obj = intel_fb_obj(fb);
2512 if (WARN_ON(obj == NULL))
2513 return;
2514
2515 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2516
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002517 dspcntr = DISPPLANE_GAMMA_ENABLE;
2518
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002519 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002520
2521 if (INTEL_INFO(dev)->gen < 4) {
2522 if (intel_crtc->pipe == PIPE_B)
2523 dspcntr |= DISPPLANE_SEL_PIPE_B;
2524
2525 /* pipesrc and dspsize control the size that is scaled from,
2526 * which should always be the user's requested size.
2527 */
2528 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002529 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2530 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002531 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002532 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2533 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002534 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2535 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002536 I915_WRITE(PRIMPOS(plane), 0);
2537 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002538 }
2539
Ville Syrjälä57779d02012-10-31 17:50:14 +02002540 switch (fb->pixel_format) {
2541 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002542 dspcntr |= DISPPLANE_8BPP;
2543 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002544 case DRM_FORMAT_XRGB1555:
2545 case DRM_FORMAT_ARGB1555:
2546 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002547 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002548 case DRM_FORMAT_RGB565:
2549 dspcntr |= DISPPLANE_BGRX565;
2550 break;
2551 case DRM_FORMAT_XRGB8888:
2552 case DRM_FORMAT_ARGB8888:
2553 dspcntr |= DISPPLANE_BGRX888;
2554 break;
2555 case DRM_FORMAT_XBGR8888:
2556 case DRM_FORMAT_ABGR8888:
2557 dspcntr |= DISPPLANE_RGBX888;
2558 break;
2559 case DRM_FORMAT_XRGB2101010:
2560 case DRM_FORMAT_ARGB2101010:
2561 dspcntr |= DISPPLANE_BGRX101010;
2562 break;
2563 case DRM_FORMAT_XBGR2101010:
2564 case DRM_FORMAT_ABGR2101010:
2565 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002566 break;
2567 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002568 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002569 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002570
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002571 if (INTEL_INFO(dev)->gen >= 4 &&
2572 obj->tiling_mode != I915_TILING_NONE)
2573 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002574
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002575 if (IS_G4X(dev))
2576 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2577
Ville Syrjäläb98971272014-08-27 16:51:22 +03002578 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002579
Daniel Vetterc2c75132012-07-05 12:17:30 +02002580 if (INTEL_INFO(dev)->gen >= 4) {
2581 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002582 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002583 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002584 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002585 linear_offset -= intel_crtc->dspaddr_offset;
2586 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002587 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002588 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002589
Matt Roper8e7d6882015-01-21 16:35:41 -08002590 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302591 dspcntr |= DISPPLANE_ROTATE_180;
2592
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002593 x += (intel_crtc->config->pipe_src_w - 1);
2594 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302595
2596 /* Finding the last pixel of the last line of the display
2597 data and adding to linear_offset*/
2598 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002599 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2600 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302601 }
2602
2603 I915_WRITE(reg, dspcntr);
2604
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002605 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2606 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2607 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002608 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002609 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002610 I915_WRITE(DSPSURF(plane),
2611 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002613 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002614 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002615 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002616 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002617}
2618
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002619static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2620 struct drm_framebuffer *fb,
2621 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002622{
2623 struct drm_device *dev = crtc->dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002626 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002627 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002628 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002630 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302631 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002632
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002633 if (!intel_crtc->primary_enabled) {
2634 I915_WRITE(reg, 0);
2635 I915_WRITE(DSPSURF(plane), 0);
2636 POSTING_READ(reg);
2637 return;
2638 }
2639
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002640 obj = intel_fb_obj(fb);
2641 if (WARN_ON(obj == NULL))
2642 return;
2643
2644 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2645
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002646 dspcntr = DISPPLANE_GAMMA_ENABLE;
2647
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002648 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002649
2650 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2651 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2652
Ville Syrjälä57779d02012-10-31 17:50:14 +02002653 switch (fb->pixel_format) {
2654 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002655 dspcntr |= DISPPLANE_8BPP;
2656 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002657 case DRM_FORMAT_RGB565:
2658 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002659 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002660 case DRM_FORMAT_XRGB8888:
2661 case DRM_FORMAT_ARGB8888:
2662 dspcntr |= DISPPLANE_BGRX888;
2663 break;
2664 case DRM_FORMAT_XBGR8888:
2665 case DRM_FORMAT_ABGR8888:
2666 dspcntr |= DISPPLANE_RGBX888;
2667 break;
2668 case DRM_FORMAT_XRGB2101010:
2669 case DRM_FORMAT_ARGB2101010:
2670 dspcntr |= DISPPLANE_BGRX101010;
2671 break;
2672 case DRM_FORMAT_XBGR2101010:
2673 case DRM_FORMAT_ABGR2101010:
2674 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002675 break;
2676 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002677 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002678 }
2679
2680 if (obj->tiling_mode != I915_TILING_NONE)
2681 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002682
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002683 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002684 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002685
Ville Syrjäläb98971272014-08-27 16:51:22 +03002686 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002687 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002688 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002689 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002690 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002691 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002692 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302693 dspcntr |= DISPPLANE_ROTATE_180;
2694
2695 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002696 x += (intel_crtc->config->pipe_src_w - 1);
2697 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302698
2699 /* Finding the last pixel of the last line of the display
2700 data and adding to linear_offset*/
2701 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002702 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2703 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302704 }
2705 }
2706
2707 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002708
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002709 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2710 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2711 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002712 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002713 I915_WRITE(DSPSURF(plane),
2714 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002715 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002716 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2717 } else {
2718 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2719 I915_WRITE(DSPLINOFF(plane), linear_offset);
2720 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002721 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002722}
2723
Damien Lespiau70d21f02013-07-03 21:06:04 +01002724static void skylake_update_primary_plane(struct drm_crtc *crtc,
2725 struct drm_framebuffer *fb,
2726 int x, int y)
2727{
2728 struct drm_device *dev = crtc->dev;
2729 struct drm_i915_private *dev_priv = dev->dev_private;
2730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2731 struct intel_framebuffer *intel_fb;
2732 struct drm_i915_gem_object *obj;
2733 int pipe = intel_crtc->pipe;
2734 u32 plane_ctl, stride;
2735
2736 if (!intel_crtc->primary_enabled) {
2737 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2738 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2739 POSTING_READ(PLANE_CTL(pipe, 0));
2740 return;
2741 }
2742
2743 plane_ctl = PLANE_CTL_ENABLE |
2744 PLANE_CTL_PIPE_GAMMA_ENABLE |
2745 PLANE_CTL_PIPE_CSC_ENABLE;
2746
2747 switch (fb->pixel_format) {
2748 case DRM_FORMAT_RGB565:
2749 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2750 break;
2751 case DRM_FORMAT_XRGB8888:
2752 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2753 break;
2754 case DRM_FORMAT_XBGR8888:
2755 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2756 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2757 break;
2758 case DRM_FORMAT_XRGB2101010:
2759 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2760 break;
2761 case DRM_FORMAT_XBGR2101010:
2762 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2763 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2764 break;
2765 default:
2766 BUG();
2767 }
2768
2769 intel_fb = to_intel_framebuffer(fb);
2770 obj = intel_fb->obj;
2771
2772 /*
2773 * The stride is either expressed as a multiple of 64 bytes chunks for
2774 * linear buffers or in number of tiles for tiled buffers.
2775 */
2776 switch (obj->tiling_mode) {
2777 case I915_TILING_NONE:
2778 stride = fb->pitches[0] >> 6;
2779 break;
2780 case I915_TILING_X:
2781 plane_ctl |= PLANE_CTL_TILED_X;
2782 stride = fb->pitches[0] >> 9;
2783 break;
2784 default:
2785 BUG();
2786 }
2787
2788 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002789 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002790 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002791
2792 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2793
2794 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2795 i915_gem_obj_ggtt_offset(obj),
2796 x, y, fb->width, fb->height,
2797 fb->pitches[0]);
2798
2799 I915_WRITE(PLANE_POS(pipe, 0), 0);
2800 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2801 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002802 (intel_crtc->config->pipe_src_h - 1) << 16 |
2803 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiau70d21f02013-07-03 21:06:04 +01002804 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2805 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2806
2807 POSTING_READ(PLANE_SURF(pipe, 0));
2808}
2809
Jesse Barnes17638cd2011-06-24 12:19:23 -07002810/* Assume fb object is pinned & idle & fenced and just update base pointers */
2811static int
2812intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2813 int x, int y, enum mode_set_atomic state)
2814{
2815 struct drm_device *dev = crtc->dev;
2816 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002818 if (dev_priv->display.disable_fbc)
2819 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002820
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002821 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2822
2823 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002824}
2825
Ville Syrjälä75147472014-11-24 18:28:11 +02002826static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002827{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002828 struct drm_crtc *crtc;
2829
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002830 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2832 enum plane plane = intel_crtc->plane;
2833
2834 intel_prepare_page_flip(dev, plane);
2835 intel_finish_page_flip_plane(dev, plane);
2836 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002837}
2838
2839static void intel_update_primary_planes(struct drm_device *dev)
2840{
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002843
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002844 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2846
Rob Clark51fd3712013-11-19 12:10:12 -05002847 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002848 /*
2849 * FIXME: Once we have proper support for primary planes (and
2850 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002851 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002852 */
Matt Roperf4510a22014-04-01 15:22:40 -07002853 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002854 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002855 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002856 crtc->x,
2857 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002858 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002859 }
2860}
2861
Ville Syrjälä75147472014-11-24 18:28:11 +02002862void intel_prepare_reset(struct drm_device *dev)
2863{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002864 struct drm_i915_private *dev_priv = to_i915(dev);
2865 struct intel_crtc *crtc;
2866
Ville Syrjälä75147472014-11-24 18:28:11 +02002867 /* no reset support for gen2 */
2868 if (IS_GEN2(dev))
2869 return;
2870
2871 /* reset doesn't touch the display */
2872 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2873 return;
2874
2875 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002876
2877 /*
2878 * Disabling the crtcs gracefully seems nicer. Also the
2879 * g33 docs say we should at least disable all the planes.
2880 */
2881 for_each_intel_crtc(dev, crtc) {
2882 if (crtc->active)
2883 dev_priv->display.crtc_disable(&crtc->base);
2884 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002885}
2886
2887void intel_finish_reset(struct drm_device *dev)
2888{
2889 struct drm_i915_private *dev_priv = to_i915(dev);
2890
2891 /*
2892 * Flips in the rings will be nuked by the reset,
2893 * so complete all pending flips so that user space
2894 * will get its events and not get stuck.
2895 */
2896 intel_complete_page_flips(dev);
2897
2898 /* no reset support for gen2 */
2899 if (IS_GEN2(dev))
2900 return;
2901
2902 /* reset doesn't touch the display */
2903 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2904 /*
2905 * Flips in the rings have been nuked by the reset,
2906 * so update the base address of all primary
2907 * planes to the the last fb to make sure we're
2908 * showing the correct fb after a reset.
2909 */
2910 intel_update_primary_planes(dev);
2911 return;
2912 }
2913
2914 /*
2915 * The display has been reset as well,
2916 * so need a full re-initialization.
2917 */
2918 intel_runtime_pm_disable_interrupts(dev_priv);
2919 intel_runtime_pm_enable_interrupts(dev_priv);
2920
2921 intel_modeset_init_hw(dev);
2922
2923 spin_lock_irq(&dev_priv->irq_lock);
2924 if (dev_priv->display.hpd_irq_setup)
2925 dev_priv->display.hpd_irq_setup(dev);
2926 spin_unlock_irq(&dev_priv->irq_lock);
2927
2928 intel_modeset_setup_hw_state(dev, true);
2929
2930 intel_hpd_init(dev_priv);
2931
2932 drm_modeset_unlock_all(dev);
2933}
2934
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002935static int
Chris Wilson14667a42012-04-03 17:58:35 +01002936intel_finish_fb(struct drm_framebuffer *old_fb)
2937{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002938 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002939 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2940 bool was_interruptible = dev_priv->mm.interruptible;
2941 int ret;
2942
Chris Wilson14667a42012-04-03 17:58:35 +01002943 /* Big Hammer, we also need to ensure that any pending
2944 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2945 * current scanout is retired before unpinning the old
2946 * framebuffer.
2947 *
2948 * This should only fail upon a hung GPU, in which case we
2949 * can safely continue.
2950 */
2951 dev_priv->mm.interruptible = false;
2952 ret = i915_gem_object_finish_gpu(obj);
2953 dev_priv->mm.interruptible = was_interruptible;
2954
2955 return ret;
2956}
2957
Chris Wilson7d5e3792014-03-04 13:15:08 +00002958static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2959{
2960 struct drm_device *dev = crtc->dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002963 bool pending;
2964
2965 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2966 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2967 return false;
2968
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002969 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002970 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002971 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002972
2973 return pending;
2974}
2975
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002976static void intel_update_pipe_size(struct intel_crtc *crtc)
2977{
2978 struct drm_device *dev = crtc->base.dev;
2979 struct drm_i915_private *dev_priv = dev->dev_private;
2980 const struct drm_display_mode *adjusted_mode;
2981
2982 if (!i915.fastboot)
2983 return;
2984
2985 /*
2986 * Update pipe size and adjust fitter if needed: the reason for this is
2987 * that in compute_mode_changes we check the native mode (not the pfit
2988 * mode) to see if we can flip rather than do a full mode set. In the
2989 * fastboot case, we'll flip, but if we don't update the pipesrc and
2990 * pfit state, we'll end up with a big fb scanned out into the wrong
2991 * sized surface.
2992 *
2993 * To fix this properly, we need to hoist the checks up into
2994 * compute_mode_changes (or above), check the actual pfit state and
2995 * whether the platform allows pfit disable with pipe active, and only
2996 * then update the pipesrc and pfit state, even on the flip path.
2997 */
2998
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002999 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003000
3001 I915_WRITE(PIPESRC(crtc->pipe),
3002 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3003 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003004 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003005 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3006 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003007 I915_WRITE(PF_CTL(crtc->pipe), 0);
3008 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3009 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3010 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003011 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3012 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003013}
3014
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003015static void intel_fdi_normal_train(struct drm_crtc *crtc)
3016{
3017 struct drm_device *dev = crtc->dev;
3018 struct drm_i915_private *dev_priv = dev->dev_private;
3019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3020 int pipe = intel_crtc->pipe;
3021 u32 reg, temp;
3022
3023 /* enable normal train */
3024 reg = FDI_TX_CTL(pipe);
3025 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003026 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003027 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3028 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003029 } else {
3030 temp &= ~FDI_LINK_TRAIN_NONE;
3031 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003032 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003033 I915_WRITE(reg, temp);
3034
3035 reg = FDI_RX_CTL(pipe);
3036 temp = I915_READ(reg);
3037 if (HAS_PCH_CPT(dev)) {
3038 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3039 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3040 } else {
3041 temp &= ~FDI_LINK_TRAIN_NONE;
3042 temp |= FDI_LINK_TRAIN_NONE;
3043 }
3044 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3045
3046 /* wait one idle pattern time */
3047 POSTING_READ(reg);
3048 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003049
3050 /* IVB wants error correction enabled */
3051 if (IS_IVYBRIDGE(dev))
3052 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3053 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003054}
3055
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003056static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003057{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003058 return crtc->base.enabled && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003059 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003060}
3061
Daniel Vetter01a415f2012-10-27 15:58:40 +02003062static void ivb_modeset_global_resources(struct drm_device *dev)
3063{
3064 struct drm_i915_private *dev_priv = dev->dev_private;
3065 struct intel_crtc *pipe_B_crtc =
3066 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3067 struct intel_crtc *pipe_C_crtc =
3068 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3069 uint32_t temp;
3070
Daniel Vetter1e833f42013-02-19 22:31:57 +01003071 /*
3072 * When everything is off disable fdi C so that we could enable fdi B
3073 * with all lanes. Note that we don't care about enabled pipes without
3074 * an enabled pch encoder.
3075 */
3076 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3077 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003078 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3079 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3080
3081 temp = I915_READ(SOUTH_CHICKEN1);
3082 temp &= ~FDI_BC_BIFURCATION_SELECT;
3083 DRM_DEBUG_KMS("disabling fdi C rx\n");
3084 I915_WRITE(SOUTH_CHICKEN1, temp);
3085 }
3086}
3087
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003088/* The FDI link training functions for ILK/Ibexpeak. */
3089static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3090{
3091 struct drm_device *dev = crtc->dev;
3092 struct drm_i915_private *dev_priv = dev->dev_private;
3093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3094 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003095 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003096
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003097 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003098 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003099
Adam Jacksone1a44742010-06-25 15:32:14 -04003100 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3101 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 reg = FDI_RX_IMR(pipe);
3103 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003104 temp &= ~FDI_RX_SYMBOL_LOCK;
3105 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 I915_WRITE(reg, temp);
3107 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003108 udelay(150);
3109
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003110 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003111 reg = FDI_TX_CTL(pipe);
3112 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003113 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003114 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003115 temp &= ~FDI_LINK_TRAIN_NONE;
3116 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003117 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003118
Chris Wilson5eddb702010-09-11 13:48:45 +01003119 reg = FDI_RX_CTL(pipe);
3120 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121 temp &= ~FDI_LINK_TRAIN_NONE;
3122 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003123 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3124
3125 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003126 udelay(150);
3127
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003128 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003129 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3130 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3131 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003132
Chris Wilson5eddb702010-09-11 13:48:45 +01003133 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003134 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003135 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003136 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3137
3138 if ((temp & FDI_RX_BIT_LOCK)) {
3139 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003141 break;
3142 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003143 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003144 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003145 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003146
3147 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 reg = FDI_TX_CTL(pipe);
3149 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003150 temp &= ~FDI_LINK_TRAIN_NONE;
3151 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003153
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 reg = FDI_RX_CTL(pipe);
3155 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003156 temp &= ~FDI_LINK_TRAIN_NONE;
3157 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003158 I915_WRITE(reg, temp);
3159
3160 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003161 udelay(150);
3162
Chris Wilson5eddb702010-09-11 13:48:45 +01003163 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003164 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003165 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003166 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3167
3168 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003169 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003170 DRM_DEBUG_KMS("FDI train 2 done.\n");
3171 break;
3172 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003173 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003174 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003175 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003176
3177 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003178
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003179}
3180
Akshay Joshi0206e352011-08-16 15:34:10 -04003181static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003182 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3183 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3184 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3185 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3186};
3187
3188/* The FDI link training functions for SNB/Cougarpoint. */
3189static void gen6_fdi_link_train(struct drm_crtc *crtc)
3190{
3191 struct drm_device *dev = crtc->dev;
3192 struct drm_i915_private *dev_priv = dev->dev_private;
3193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3194 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003195 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003196
Adam Jacksone1a44742010-06-25 15:32:14 -04003197 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3198 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003199 reg = FDI_RX_IMR(pipe);
3200 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003201 temp &= ~FDI_RX_SYMBOL_LOCK;
3202 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003203 I915_WRITE(reg, temp);
3204
3205 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003206 udelay(150);
3207
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003208 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003211 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003212 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003213 temp &= ~FDI_LINK_TRAIN_NONE;
3214 temp |= FDI_LINK_TRAIN_PATTERN_1;
3215 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3216 /* SNB-B */
3217 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003219
Daniel Vetterd74cf322012-10-26 10:58:13 +02003220 I915_WRITE(FDI_RX_MISC(pipe),
3221 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3222
Chris Wilson5eddb702010-09-11 13:48:45 +01003223 reg = FDI_RX_CTL(pipe);
3224 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003225 if (HAS_PCH_CPT(dev)) {
3226 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3227 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3228 } else {
3229 temp &= ~FDI_LINK_TRAIN_NONE;
3230 temp |= FDI_LINK_TRAIN_PATTERN_1;
3231 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003232 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3233
3234 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003235 udelay(150);
3236
Akshay Joshi0206e352011-08-16 15:34:10 -04003237 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003238 reg = FDI_TX_CTL(pipe);
3239 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003240 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3241 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003242 I915_WRITE(reg, temp);
3243
3244 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003245 udelay(500);
3246
Sean Paulfa37d392012-03-02 12:53:39 -05003247 for (retry = 0; retry < 5; retry++) {
3248 reg = FDI_RX_IIR(pipe);
3249 temp = I915_READ(reg);
3250 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3251 if (temp & FDI_RX_BIT_LOCK) {
3252 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3253 DRM_DEBUG_KMS("FDI train 1 done.\n");
3254 break;
3255 }
3256 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003257 }
Sean Paulfa37d392012-03-02 12:53:39 -05003258 if (retry < 5)
3259 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260 }
3261 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003262 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003263
3264 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003265 reg = FDI_TX_CTL(pipe);
3266 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003267 temp &= ~FDI_LINK_TRAIN_NONE;
3268 temp |= FDI_LINK_TRAIN_PATTERN_2;
3269 if (IS_GEN6(dev)) {
3270 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3271 /* SNB-B */
3272 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3273 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003274 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003275
Chris Wilson5eddb702010-09-11 13:48:45 +01003276 reg = FDI_RX_CTL(pipe);
3277 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003278 if (HAS_PCH_CPT(dev)) {
3279 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3280 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3281 } else {
3282 temp &= ~FDI_LINK_TRAIN_NONE;
3283 temp |= FDI_LINK_TRAIN_PATTERN_2;
3284 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003285 I915_WRITE(reg, temp);
3286
3287 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003288 udelay(150);
3289
Akshay Joshi0206e352011-08-16 15:34:10 -04003290 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003293 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3294 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003295 I915_WRITE(reg, temp);
3296
3297 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003298 udelay(500);
3299
Sean Paulfa37d392012-03-02 12:53:39 -05003300 for (retry = 0; retry < 5; retry++) {
3301 reg = FDI_RX_IIR(pipe);
3302 temp = I915_READ(reg);
3303 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3304 if (temp & FDI_RX_SYMBOL_LOCK) {
3305 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3306 DRM_DEBUG_KMS("FDI train 2 done.\n");
3307 break;
3308 }
3309 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003310 }
Sean Paulfa37d392012-03-02 12:53:39 -05003311 if (retry < 5)
3312 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003313 }
3314 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003315 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003316
3317 DRM_DEBUG_KMS("FDI train done.\n");
3318}
3319
Jesse Barnes357555c2011-04-28 15:09:55 -07003320/* Manual link training for Ivy Bridge A0 parts */
3321static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3322{
3323 struct drm_device *dev = crtc->dev;
3324 struct drm_i915_private *dev_priv = dev->dev_private;
3325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3326 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003327 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003328
3329 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3330 for train result */
3331 reg = FDI_RX_IMR(pipe);
3332 temp = I915_READ(reg);
3333 temp &= ~FDI_RX_SYMBOL_LOCK;
3334 temp &= ~FDI_RX_BIT_LOCK;
3335 I915_WRITE(reg, temp);
3336
3337 POSTING_READ(reg);
3338 udelay(150);
3339
Daniel Vetter01a415f2012-10-27 15:58:40 +02003340 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3341 I915_READ(FDI_RX_IIR(pipe)));
3342
Jesse Barnes139ccd32013-08-19 11:04:55 -07003343 /* Try each vswing and preemphasis setting twice before moving on */
3344 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3345 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003346 reg = FDI_TX_CTL(pipe);
3347 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003348 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3349 temp &= ~FDI_TX_ENABLE;
3350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 temp &= ~FDI_LINK_TRAIN_AUTO;
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp &= ~FDI_RX_ENABLE;
3357 I915_WRITE(reg, temp);
3358
3359 /* enable CPU FDI TX and PCH FDI RX */
3360 reg = FDI_TX_CTL(pipe);
3361 temp = I915_READ(reg);
3362 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003363 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003364 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003365 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003366 temp |= snb_b_fdi_train_param[j/2];
3367 temp |= FDI_COMPOSITE_SYNC;
3368 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3369
3370 I915_WRITE(FDI_RX_MISC(pipe),
3371 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3372
3373 reg = FDI_RX_CTL(pipe);
3374 temp = I915_READ(reg);
3375 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3376 temp |= FDI_COMPOSITE_SYNC;
3377 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3378
3379 POSTING_READ(reg);
3380 udelay(1); /* should be 0.5us */
3381
3382 for (i = 0; i < 4; i++) {
3383 reg = FDI_RX_IIR(pipe);
3384 temp = I915_READ(reg);
3385 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3386
3387 if (temp & FDI_RX_BIT_LOCK ||
3388 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3389 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3390 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3391 i);
3392 break;
3393 }
3394 udelay(1); /* should be 0.5us */
3395 }
3396 if (i == 4) {
3397 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3398 continue;
3399 }
3400
3401 /* Train 2 */
3402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
3404 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3405 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3406 I915_WRITE(reg, temp);
3407
3408 reg = FDI_RX_CTL(pipe);
3409 temp = I915_READ(reg);
3410 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3411 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003412 I915_WRITE(reg, temp);
3413
3414 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003415 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003416
Jesse Barnes139ccd32013-08-19 11:04:55 -07003417 for (i = 0; i < 4; i++) {
3418 reg = FDI_RX_IIR(pipe);
3419 temp = I915_READ(reg);
3420 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003421
Jesse Barnes139ccd32013-08-19 11:04:55 -07003422 if (temp & FDI_RX_SYMBOL_LOCK ||
3423 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3424 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3425 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3426 i);
3427 goto train_done;
3428 }
3429 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003430 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003431 if (i == 4)
3432 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003433 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003434
Jesse Barnes139ccd32013-08-19 11:04:55 -07003435train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003436 DRM_DEBUG_KMS("FDI train done.\n");
3437}
3438
Daniel Vetter88cefb62012-08-12 19:27:14 +02003439static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003440{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003441 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003442 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003443 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003445
Jesse Barnesc64e3112010-09-10 11:27:03 -07003446
Jesse Barnes0e23b992010-09-10 11:10:00 -07003447 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 reg = FDI_RX_CTL(pipe);
3449 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003450 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003451 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003452 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3454
3455 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003456 udelay(200);
3457
3458 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 temp = I915_READ(reg);
3460 I915_WRITE(reg, temp | FDI_PCDCLK);
3461
3462 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003463 udelay(200);
3464
Paulo Zanoni20749732012-11-23 15:30:38 -02003465 /* Enable CPU FDI TX PLL, always on for Ironlake */
3466 reg = FDI_TX_CTL(pipe);
3467 temp = I915_READ(reg);
3468 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3469 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003470
Paulo Zanoni20749732012-11-23 15:30:38 -02003471 POSTING_READ(reg);
3472 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003473 }
3474}
3475
Daniel Vetter88cefb62012-08-12 19:27:14 +02003476static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3477{
3478 struct drm_device *dev = intel_crtc->base.dev;
3479 struct drm_i915_private *dev_priv = dev->dev_private;
3480 int pipe = intel_crtc->pipe;
3481 u32 reg, temp;
3482
3483 /* Switch from PCDclk to Rawclk */
3484 reg = FDI_RX_CTL(pipe);
3485 temp = I915_READ(reg);
3486 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3487
3488 /* Disable CPU FDI TX PLL */
3489 reg = FDI_TX_CTL(pipe);
3490 temp = I915_READ(reg);
3491 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3492
3493 POSTING_READ(reg);
3494 udelay(100);
3495
3496 reg = FDI_RX_CTL(pipe);
3497 temp = I915_READ(reg);
3498 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3499
3500 /* Wait for the clocks to turn off. */
3501 POSTING_READ(reg);
3502 udelay(100);
3503}
3504
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003505static void ironlake_fdi_disable(struct drm_crtc *crtc)
3506{
3507 struct drm_device *dev = crtc->dev;
3508 struct drm_i915_private *dev_priv = dev->dev_private;
3509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3510 int pipe = intel_crtc->pipe;
3511 u32 reg, temp;
3512
3513 /* disable CPU FDI tx and PCH FDI rx */
3514 reg = FDI_TX_CTL(pipe);
3515 temp = I915_READ(reg);
3516 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3517 POSTING_READ(reg);
3518
3519 reg = FDI_RX_CTL(pipe);
3520 temp = I915_READ(reg);
3521 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003522 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003523 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3524
3525 POSTING_READ(reg);
3526 udelay(100);
3527
3528 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003529 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003530 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003531
3532 /* still set train pattern 1 */
3533 reg = FDI_TX_CTL(pipe);
3534 temp = I915_READ(reg);
3535 temp &= ~FDI_LINK_TRAIN_NONE;
3536 temp |= FDI_LINK_TRAIN_PATTERN_1;
3537 I915_WRITE(reg, temp);
3538
3539 reg = FDI_RX_CTL(pipe);
3540 temp = I915_READ(reg);
3541 if (HAS_PCH_CPT(dev)) {
3542 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3543 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3544 } else {
3545 temp &= ~FDI_LINK_TRAIN_NONE;
3546 temp |= FDI_LINK_TRAIN_PATTERN_1;
3547 }
3548 /* BPC in FDI rx is consistent with that in PIPECONF */
3549 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003550 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003551 I915_WRITE(reg, temp);
3552
3553 POSTING_READ(reg);
3554 udelay(100);
3555}
3556
Chris Wilson5dce5b932014-01-20 10:17:36 +00003557bool intel_has_pending_fb_unpin(struct drm_device *dev)
3558{
3559 struct intel_crtc *crtc;
3560
3561 /* Note that we don't need to be called with mode_config.lock here
3562 * as our list of CRTC objects is static for the lifetime of the
3563 * device and so cannot disappear as we iterate. Similarly, we can
3564 * happily treat the predicates as racy, atomic checks as userspace
3565 * cannot claim and pin a new fb without at least acquring the
3566 * struct_mutex and so serialising with us.
3567 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003568 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003569 if (atomic_read(&crtc->unpin_work_count) == 0)
3570 continue;
3571
3572 if (crtc->unpin_work)
3573 intel_wait_for_vblank(dev, crtc->pipe);
3574
3575 return true;
3576 }
3577
3578 return false;
3579}
3580
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003581static void page_flip_completed(struct intel_crtc *intel_crtc)
3582{
3583 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3584 struct intel_unpin_work *work = intel_crtc->unpin_work;
3585
3586 /* ensure that the unpin work is consistent wrt ->pending. */
3587 smp_rmb();
3588 intel_crtc->unpin_work = NULL;
3589
3590 if (work->event)
3591 drm_send_vblank_event(intel_crtc->base.dev,
3592 intel_crtc->pipe,
3593 work->event);
3594
3595 drm_crtc_vblank_put(&intel_crtc->base);
3596
3597 wake_up_all(&dev_priv->pending_flip_queue);
3598 queue_work(dev_priv->wq, &work->work);
3599
3600 trace_i915_flip_complete(intel_crtc->plane,
3601 work->pending_flip_obj);
3602}
3603
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003604void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003605{
Chris Wilson0f911282012-04-17 10:05:38 +01003606 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003607 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003608
Daniel Vetter2c10d572012-12-20 21:24:07 +01003609 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003610 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3611 !intel_crtc_has_pending_flip(crtc),
3612 60*HZ) == 0)) {
3613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003614
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003615 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003616 if (intel_crtc->unpin_work) {
3617 WARN_ONCE(1, "Removing stuck page flip\n");
3618 page_flip_completed(intel_crtc);
3619 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003620 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003621 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003622
Chris Wilson975d5682014-08-20 13:13:34 +01003623 if (crtc->primary->fb) {
3624 mutex_lock(&dev->struct_mutex);
3625 intel_finish_fb(crtc->primary->fb);
3626 mutex_unlock(&dev->struct_mutex);
3627 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003628}
3629
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003630/* Program iCLKIP clock to the desired frequency */
3631static void lpt_program_iclkip(struct drm_crtc *crtc)
3632{
3633 struct drm_device *dev = crtc->dev;
3634 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003635 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003636 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3637 u32 temp;
3638
Daniel Vetter09153002012-12-12 14:06:44 +01003639 mutex_lock(&dev_priv->dpio_lock);
3640
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003641 /* It is necessary to ungate the pixclk gate prior to programming
3642 * the divisors, and gate it back when it is done.
3643 */
3644 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3645
3646 /* Disable SSCCTL */
3647 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003648 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3649 SBI_SSCCTL_DISABLE,
3650 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003651
3652 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003653 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003654 auxdiv = 1;
3655 divsel = 0x41;
3656 phaseinc = 0x20;
3657 } else {
3658 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003659 * but the adjusted_mode->crtc_clock in in KHz. To get the
3660 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003661 * convert the virtual clock precision to KHz here for higher
3662 * precision.
3663 */
3664 u32 iclk_virtual_root_freq = 172800 * 1000;
3665 u32 iclk_pi_range = 64;
3666 u32 desired_divisor, msb_divisor_value, pi_value;
3667
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003668 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003669 msb_divisor_value = desired_divisor / iclk_pi_range;
3670 pi_value = desired_divisor % iclk_pi_range;
3671
3672 auxdiv = 0;
3673 divsel = msb_divisor_value - 2;
3674 phaseinc = pi_value;
3675 }
3676
3677 /* This should not happen with any sane values */
3678 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3679 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3680 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3681 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3682
3683 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003684 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003685 auxdiv,
3686 divsel,
3687 phasedir,
3688 phaseinc);
3689
3690 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003691 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003692 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3693 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3694 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3695 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3696 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3697 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003698 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003699
3700 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003701 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003702 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3703 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003704 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003705
3706 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003707 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003708 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003709 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003710
3711 /* Wait for initialization time */
3712 udelay(24);
3713
3714 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003715
3716 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003717}
3718
Daniel Vetter275f01b22013-05-03 11:49:47 +02003719static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3720 enum pipe pch_transcoder)
3721{
3722 struct drm_device *dev = crtc->base.dev;
3723 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003724 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003725
3726 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3727 I915_READ(HTOTAL(cpu_transcoder)));
3728 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3729 I915_READ(HBLANK(cpu_transcoder)));
3730 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3731 I915_READ(HSYNC(cpu_transcoder)));
3732
3733 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3734 I915_READ(VTOTAL(cpu_transcoder)));
3735 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3736 I915_READ(VBLANK(cpu_transcoder)));
3737 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3738 I915_READ(VSYNC(cpu_transcoder)));
3739 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3740 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3741}
3742
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003743static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3744{
3745 struct drm_i915_private *dev_priv = dev->dev_private;
3746 uint32_t temp;
3747
3748 temp = I915_READ(SOUTH_CHICKEN1);
3749 if (temp & FDI_BC_BIFURCATION_SELECT)
3750 return;
3751
3752 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3753 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3754
3755 temp |= FDI_BC_BIFURCATION_SELECT;
3756 DRM_DEBUG_KMS("enabling fdi C rx\n");
3757 I915_WRITE(SOUTH_CHICKEN1, temp);
3758 POSTING_READ(SOUTH_CHICKEN1);
3759}
3760
3761static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3762{
3763 struct drm_device *dev = intel_crtc->base.dev;
3764 struct drm_i915_private *dev_priv = dev->dev_private;
3765
3766 switch (intel_crtc->pipe) {
3767 case PIPE_A:
3768 break;
3769 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003770 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003771 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3772 else
3773 cpt_enable_fdi_bc_bifurcation(dev);
3774
3775 break;
3776 case PIPE_C:
3777 cpt_enable_fdi_bc_bifurcation(dev);
3778
3779 break;
3780 default:
3781 BUG();
3782 }
3783}
3784
Jesse Barnesf67a5592011-01-05 10:31:48 -08003785/*
3786 * Enable PCH resources required for PCH ports:
3787 * - PCH PLLs
3788 * - FDI training & RX/TX
3789 * - update transcoder timings
3790 * - DP transcoding bits
3791 * - transcoder
3792 */
3793static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003794{
3795 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3798 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003799 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003800
Daniel Vetterab9412b2013-05-03 11:49:46 +02003801 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003802
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003803 if (IS_IVYBRIDGE(dev))
3804 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3805
Daniel Vettercd986ab2012-10-26 10:58:12 +02003806 /* Write the TU size bits before fdi link training, so that error
3807 * detection works. */
3808 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3809 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3810
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003811 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003812 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003813
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003814 /* We need to program the right clock selection before writing the pixel
3815 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003816 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003817 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003818
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003819 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003820 temp |= TRANS_DPLL_ENABLE(pipe);
3821 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003822 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003823 temp |= sel;
3824 else
3825 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003826 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003827 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003828
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003829 /* XXX: pch pll's can be enabled any time before we enable the PCH
3830 * transcoder, and we actually should do this to not upset any PCH
3831 * transcoder that already use the clock when we share it.
3832 *
3833 * Note that enable_shared_dpll tries to do the right thing, but
3834 * get_shared_dpll unconditionally resets the pll - we need that to have
3835 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003836 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003837
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003838 /* set transcoder timing, panel must allow it */
3839 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003840 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003841
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003842 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003843
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003844 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003845 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003846 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003847 reg = TRANS_DP_CTL(pipe);
3848 temp = I915_READ(reg);
3849 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003850 TRANS_DP_SYNC_MASK |
3851 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003852 temp |= (TRANS_DP_OUTPUT_ENABLE |
3853 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003854 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003855
3856 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003858 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003860
3861 switch (intel_trans_dp_port_sel(crtc)) {
3862 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003863 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003864 break;
3865 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003866 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003867 break;
3868 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003869 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003870 break;
3871 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003872 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003873 }
3874
Chris Wilson5eddb702010-09-11 13:48:45 +01003875 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003876 }
3877
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003878 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003879}
3880
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003881static void lpt_pch_enable(struct drm_crtc *crtc)
3882{
3883 struct drm_device *dev = crtc->dev;
3884 struct drm_i915_private *dev_priv = dev->dev_private;
3885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003886 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003887
Daniel Vetterab9412b2013-05-03 11:49:46 +02003888 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003889
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003890 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003891
Paulo Zanoni0540e482012-10-31 18:12:40 -02003892 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003893 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003894
Paulo Zanoni937bb612012-10-31 18:12:47 -02003895 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003896}
3897
Daniel Vetter716c2e52014-06-25 22:02:02 +03003898void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003899{
Daniel Vettere2b78262013-06-07 23:10:03 +02003900 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003901
3902 if (pll == NULL)
3903 return;
3904
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003905 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003906 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003907 return;
3908 }
3909
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003910 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3911 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003912 WARN_ON(pll->on);
3913 WARN_ON(pll->active);
3914 }
3915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003916 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003917}
3918
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003919struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3920 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003921{
Daniel Vettere2b78262013-06-07 23:10:03 +02003922 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003923 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003924 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003925
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003926 if (HAS_PCH_IBX(dev_priv->dev)) {
3927 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003928 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003929 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003930
Daniel Vetter46edb022013-06-05 13:34:12 +02003931 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3932 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003933
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003934 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003935
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003936 goto found;
3937 }
3938
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003939 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3940 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003941
3942 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003943 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003944 continue;
3945
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003946 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003947 &pll->new_config->hw_state,
3948 sizeof(pll->new_config->hw_state)) == 0) {
3949 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003950 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003951 pll->new_config->crtc_mask,
3952 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003953 goto found;
3954 }
3955 }
3956
3957 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003958 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3959 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003960 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003961 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3962 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003963 goto found;
3964 }
3965 }
3966
3967 return NULL;
3968
3969found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003970 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003971 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003972
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003973 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003974 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3975 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003976
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003977 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003978
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003979 return pll;
3980}
3981
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003982/**
3983 * intel_shared_dpll_start_config - start a new PLL staged config
3984 * @dev_priv: DRM device
3985 * @clear_pipes: mask of pipes that will have their PLLs freed
3986 *
3987 * Starts a new PLL staged config, copying the current config but
3988 * releasing the references of pipes specified in clear_pipes.
3989 */
3990static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3991 unsigned clear_pipes)
3992{
3993 struct intel_shared_dpll *pll;
3994 enum intel_dpll_id i;
3995
3996 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3997 pll = &dev_priv->shared_dplls[i];
3998
3999 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4000 GFP_KERNEL);
4001 if (!pll->new_config)
4002 goto cleanup;
4003
4004 pll->new_config->crtc_mask &= ~clear_pipes;
4005 }
4006
4007 return 0;
4008
4009cleanup:
4010 while (--i >= 0) {
4011 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004012 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004013 pll->new_config = NULL;
4014 }
4015
4016 return -ENOMEM;
4017}
4018
4019static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4020{
4021 struct intel_shared_dpll *pll;
4022 enum intel_dpll_id i;
4023
4024 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4025 pll = &dev_priv->shared_dplls[i];
4026
4027 WARN_ON(pll->new_config == &pll->config);
4028
4029 pll->config = *pll->new_config;
4030 kfree(pll->new_config);
4031 pll->new_config = NULL;
4032 }
4033}
4034
4035static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4036{
4037 struct intel_shared_dpll *pll;
4038 enum intel_dpll_id i;
4039
4040 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4041 pll = &dev_priv->shared_dplls[i];
4042
4043 WARN_ON(pll->new_config == &pll->config);
4044
4045 kfree(pll->new_config);
4046 pll->new_config = NULL;
4047 }
4048}
4049
Daniel Vettera1520312013-05-03 11:49:50 +02004050static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004051{
4052 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004053 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004054 u32 temp;
4055
4056 temp = I915_READ(dslreg);
4057 udelay(500);
4058 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004059 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004060 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004061 }
4062}
4063
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004064static void skylake_pfit_enable(struct intel_crtc *crtc)
4065{
4066 struct drm_device *dev = crtc->base.dev;
4067 struct drm_i915_private *dev_priv = dev->dev_private;
4068 int pipe = crtc->pipe;
4069
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004070 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004071 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004072 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4073 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004074 }
4075}
4076
Jesse Barnesb074cec2013-04-25 12:55:02 -07004077static void ironlake_pfit_enable(struct intel_crtc *crtc)
4078{
4079 struct drm_device *dev = crtc->base.dev;
4080 struct drm_i915_private *dev_priv = dev->dev_private;
4081 int pipe = crtc->pipe;
4082
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004083 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004084 /* Force use of hard-coded filter coefficients
4085 * as some pre-programmed values are broken,
4086 * e.g. x201.
4087 */
4088 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4089 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4090 PF_PIPE_SEL_IVB(pipe));
4091 else
4092 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004093 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4094 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004095 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004096}
4097
Matt Roper4a3b8762014-12-23 10:41:51 -08004098static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004099{
4100 struct drm_device *dev = crtc->dev;
4101 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004102 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004103 struct intel_plane *intel_plane;
4104
Matt Roperaf2b6532014-04-01 15:22:32 -07004105 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4106 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004107 if (intel_plane->pipe == pipe)
4108 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004109 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004110}
4111
Matt Roper4a3b8762014-12-23 10:41:51 -08004112static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004113{
4114 struct drm_device *dev = crtc->dev;
4115 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004116 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004117 struct intel_plane *intel_plane;
4118
Matt Roperaf2b6532014-04-01 15:22:32 -07004119 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4120 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004121 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004122 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004123 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004124}
4125
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004126void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004127{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004128 struct drm_device *dev = crtc->base.dev;
4129 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004130
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004131 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004132 return;
4133
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004134 /* We can only enable IPS after we enable a plane and wait for a vblank */
4135 intel_wait_for_vblank(dev, crtc->pipe);
4136
Paulo Zanonid77e4532013-09-24 13:52:55 -03004137 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004138 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004139 mutex_lock(&dev_priv->rps.hw_lock);
4140 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4141 mutex_unlock(&dev_priv->rps.hw_lock);
4142 /* Quoting Art Runyan: "its not safe to expect any particular
4143 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004144 * mailbox." Moreover, the mailbox may return a bogus state,
4145 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004146 */
4147 } else {
4148 I915_WRITE(IPS_CTL, IPS_ENABLE);
4149 /* The bit only becomes 1 in the next vblank, so this wait here
4150 * is essentially intel_wait_for_vblank. If we don't have this
4151 * and don't wait for vblanks until the end of crtc_enable, then
4152 * the HW state readout code will complain that the expected
4153 * IPS_CTL value is not the one we read. */
4154 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4155 DRM_ERROR("Timed out waiting for IPS enable\n");
4156 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004157}
4158
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004159void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004160{
4161 struct drm_device *dev = crtc->base.dev;
4162 struct drm_i915_private *dev_priv = dev->dev_private;
4163
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004164 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004165 return;
4166
4167 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004168 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004169 mutex_lock(&dev_priv->rps.hw_lock);
4170 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4171 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004172 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4173 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4174 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004175 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004176 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004177 POSTING_READ(IPS_CTL);
4178 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004179
4180 /* We need to wait for a vblank before we can disable the plane. */
4181 intel_wait_for_vblank(dev, crtc->pipe);
4182}
4183
4184/** Loads the palette/gamma unit for the CRTC with the prepared values */
4185static void intel_crtc_load_lut(struct drm_crtc *crtc)
4186{
4187 struct drm_device *dev = crtc->dev;
4188 struct drm_i915_private *dev_priv = dev->dev_private;
4189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4190 enum pipe pipe = intel_crtc->pipe;
4191 int palreg = PALETTE(pipe);
4192 int i;
4193 bool reenable_ips = false;
4194
4195 /* The clocks have to be on to load the palette. */
4196 if (!crtc->enabled || !intel_crtc->active)
4197 return;
4198
4199 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004200 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004201 assert_dsi_pll_enabled(dev_priv);
4202 else
4203 assert_pll_enabled(dev_priv, pipe);
4204 }
4205
4206 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304207 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004208 palreg = LGC_PALETTE(pipe);
4209
4210 /* Workaround : Do not read or write the pipe palette/gamma data while
4211 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4212 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004213 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004214 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4215 GAMMA_MODE_MODE_SPLIT)) {
4216 hsw_disable_ips(intel_crtc);
4217 reenable_ips = true;
4218 }
4219
4220 for (i = 0; i < 256; i++) {
4221 I915_WRITE(palreg + 4 * i,
4222 (intel_crtc->lut_r[i] << 16) |
4223 (intel_crtc->lut_g[i] << 8) |
4224 intel_crtc->lut_b[i]);
4225 }
4226
4227 if (reenable_ips)
4228 hsw_enable_ips(intel_crtc);
4229}
4230
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004231static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4232{
4233 if (!enable && intel_crtc->overlay) {
4234 struct drm_device *dev = intel_crtc->base.dev;
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236
4237 mutex_lock(&dev->struct_mutex);
4238 dev_priv->mm.interruptible = false;
4239 (void) intel_overlay_switch_off(intel_crtc->overlay);
4240 dev_priv->mm.interruptible = true;
4241 mutex_unlock(&dev->struct_mutex);
4242 }
4243
4244 /* Let userspace switch the overlay on again. In most cases userspace
4245 * has to recompute where to put it anyway.
4246 */
4247}
4248
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004249static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004250{
4251 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4253 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004254
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004255 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004256 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004257 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004258 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004259
4260 hsw_enable_ips(intel_crtc);
4261
4262 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004263 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004264 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004265
4266 /*
4267 * FIXME: Once we grow proper nuclear flip support out of this we need
4268 * to compute the mask of flip planes precisely. For the time being
4269 * consider this a flip from a NULL plane.
4270 */
4271 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004272}
4273
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004274static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004275{
4276 struct drm_device *dev = crtc->dev;
4277 struct drm_i915_private *dev_priv = dev->dev_private;
4278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4279 int pipe = intel_crtc->pipe;
4280 int plane = intel_crtc->plane;
4281
4282 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004283
4284 if (dev_priv->fbc.plane == plane)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004285 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004286
4287 hsw_disable_ips(intel_crtc);
4288
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004289 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004290 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004291 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004292 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004293
Daniel Vetterf99d7062014-06-19 16:01:59 +02004294 /*
4295 * FIXME: Once we grow proper nuclear flip support out of this we need
4296 * to compute the mask of flip planes precisely. For the time being
4297 * consider this a flip to a NULL plane.
4298 */
4299 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004300}
4301
Jesse Barnesf67a5592011-01-05 10:31:48 -08004302static void ironlake_crtc_enable(struct drm_crtc *crtc)
4303{
4304 struct drm_device *dev = crtc->dev;
4305 struct drm_i915_private *dev_priv = dev->dev_private;
4306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004307 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004308 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004309
Daniel Vetter08a48462012-07-02 11:43:47 +02004310 WARN_ON(!crtc->enabled);
4311
Jesse Barnesf67a5592011-01-05 10:31:48 -08004312 if (intel_crtc->active)
4313 return;
4314
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004315 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004316 intel_prepare_shared_dpll(intel_crtc);
4317
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004318 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter29407aa2014-04-24 23:55:08 +02004319 intel_dp_set_m_n(intel_crtc);
4320
4321 intel_set_pipe_timings(intel_crtc);
4322
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004323 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004324 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004325 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004326 }
4327
4328 ironlake_set_pipeconf(crtc);
4329
Jesse Barnesf67a5592011-01-05 10:31:48 -08004330 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004331
Daniel Vettera72e4c92014-09-30 10:56:47 +02004332 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4333 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004334
Daniel Vetterf6736a12013-06-05 13:34:30 +02004335 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004336 if (encoder->pre_enable)
4337 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004338
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004339 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004340 /* Note: FDI PLL enabling _must_ be done before we enable the
4341 * cpu pipes, hence this is separate from all the other fdi/pch
4342 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004343 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004344 } else {
4345 assert_fdi_tx_disabled(dev_priv, pipe);
4346 assert_fdi_rx_disabled(dev_priv, pipe);
4347 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004348
Jesse Barnesb074cec2013-04-25 12:55:02 -07004349 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004350
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004351 /*
4352 * On ILK+ LUT must be loaded before the pipe is running but with
4353 * clocks enabled
4354 */
4355 intel_crtc_load_lut(crtc);
4356
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004357 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004358 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004359
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004360 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004361 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004362
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004363 assert_vblank_disabled(crtc);
4364 drm_crtc_vblank_on(crtc);
4365
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004366 for_each_encoder_on_crtc(dev, crtc, encoder)
4367 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004368
4369 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004370 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004371
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004372 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004373}
4374
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004375/* IPS only exists on ULT machines and is tied to pipe A. */
4376static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4377{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004378 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004379}
4380
Paulo Zanonie4916942013-09-20 16:21:19 -03004381/*
4382 * This implements the workaround described in the "notes" section of the mode
4383 * set sequence documentation. When going from no pipes or single pipe to
4384 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4385 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4386 */
4387static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4388{
4389 struct drm_device *dev = crtc->base.dev;
4390 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4391
4392 /* We want to get the other_active_crtc only if there's only 1 other
4393 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004394 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004395 if (!crtc_it->active || crtc_it == crtc)
4396 continue;
4397
4398 if (other_active_crtc)
4399 return;
4400
4401 other_active_crtc = crtc_it;
4402 }
4403 if (!other_active_crtc)
4404 return;
4405
4406 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4407 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4408}
4409
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004410static void haswell_crtc_enable(struct drm_crtc *crtc)
4411{
4412 struct drm_device *dev = crtc->dev;
4413 struct drm_i915_private *dev_priv = dev->dev_private;
4414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4415 struct intel_encoder *encoder;
4416 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004417
4418 WARN_ON(!crtc->enabled);
4419
4420 if (intel_crtc->active)
4421 return;
4422
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004423 if (intel_crtc_to_shared_dpll(intel_crtc))
4424 intel_enable_shared_dpll(intel_crtc);
4425
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004426 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter229fca92014-04-24 23:55:09 +02004427 intel_dp_set_m_n(intel_crtc);
4428
4429 intel_set_pipe_timings(intel_crtc);
4430
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004431 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4432 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4433 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004434 }
4435
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004436 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004437 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004438 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004439 }
4440
4441 haswell_set_pipeconf(crtc);
4442
4443 intel_set_pipe_csc(crtc);
4444
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004445 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004446
Daniel Vettera72e4c92014-09-30 10:56:47 +02004447 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004448 for_each_encoder_on_crtc(dev, crtc, encoder)
4449 if (encoder->pre_enable)
4450 encoder->pre_enable(encoder);
4451
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004452 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004453 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4454 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004455 dev_priv->display.fdi_link_train(crtc);
4456 }
4457
Paulo Zanoni1f544382012-10-24 11:32:00 -02004458 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004459
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004460 if (IS_SKYLAKE(dev))
4461 skylake_pfit_enable(intel_crtc);
4462 else
4463 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004464
4465 /*
4466 * On ILK+ LUT must be loaded before the pipe is running but with
4467 * clocks enabled
4468 */
4469 intel_crtc_load_lut(crtc);
4470
Paulo Zanoni1f544382012-10-24 11:32:00 -02004471 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004472 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004473
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004474 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004475 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004476
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004477 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004478 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004479
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004480 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004481 intel_ddi_set_vc_payload_alloc(crtc, true);
4482
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004483 assert_vblank_disabled(crtc);
4484 drm_crtc_vblank_on(crtc);
4485
Jani Nikula8807e552013-08-30 19:40:32 +03004486 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004487 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004488 intel_opregion_notify_encoder(encoder, true);
4489 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004490
Paulo Zanonie4916942013-09-20 16:21:19 -03004491 /* If we change the relative order between pipe/planes enabling, we need
4492 * to change the workaround. */
4493 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004494 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004495}
4496
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004497static void skylake_pfit_disable(struct intel_crtc *crtc)
4498{
4499 struct drm_device *dev = crtc->base.dev;
4500 struct drm_i915_private *dev_priv = dev->dev_private;
4501 int pipe = crtc->pipe;
4502
4503 /* To avoid upsetting the power well on haswell only disable the pfit if
4504 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004505 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004506 I915_WRITE(PS_CTL(pipe), 0);
4507 I915_WRITE(PS_WIN_POS(pipe), 0);
4508 I915_WRITE(PS_WIN_SZ(pipe), 0);
4509 }
4510}
4511
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004512static void ironlake_pfit_disable(struct intel_crtc *crtc)
4513{
4514 struct drm_device *dev = crtc->base.dev;
4515 struct drm_i915_private *dev_priv = dev->dev_private;
4516 int pipe = crtc->pipe;
4517
4518 /* To avoid upsetting the power well on haswell only disable the pfit if
4519 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004520 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004521 I915_WRITE(PF_CTL(pipe), 0);
4522 I915_WRITE(PF_WIN_POS(pipe), 0);
4523 I915_WRITE(PF_WIN_SZ(pipe), 0);
4524 }
4525}
4526
Jesse Barnes6be4a602010-09-10 10:26:01 -07004527static void ironlake_crtc_disable(struct drm_crtc *crtc)
4528{
4529 struct drm_device *dev = crtc->dev;
4530 struct drm_i915_private *dev_priv = dev->dev_private;
4531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004532 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004533 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004534 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004535
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004536 if (!intel_crtc->active)
4537 return;
4538
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004539 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004540
Daniel Vetterea9d7582012-07-10 10:42:52 +02004541 for_each_encoder_on_crtc(dev, crtc, encoder)
4542 encoder->disable(encoder);
4543
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004544 drm_crtc_vblank_off(crtc);
4545 assert_vblank_disabled(crtc);
4546
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004547 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004548 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004549
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004550 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004551
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004552 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004553
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004554 for_each_encoder_on_crtc(dev, crtc, encoder)
4555 if (encoder->post_disable)
4556 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004557
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004558 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004559 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004560
Daniel Vetterd925c592013-06-05 13:34:04 +02004561 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004562
Daniel Vetterd925c592013-06-05 13:34:04 +02004563 if (HAS_PCH_CPT(dev)) {
4564 /* disable TRANS_DP_CTL */
4565 reg = TRANS_DP_CTL(pipe);
4566 temp = I915_READ(reg);
4567 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4568 TRANS_DP_PORT_SEL_MASK);
4569 temp |= TRANS_DP_PORT_SEL_NONE;
4570 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004571
Daniel Vetterd925c592013-06-05 13:34:04 +02004572 /* disable DPLL_SEL */
4573 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004574 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004575 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004576 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004577
4578 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004579 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004580
4581 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004582 }
4583
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004584 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004585 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004586
4587 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004588 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004589 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004590}
4591
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004592static void haswell_crtc_disable(struct drm_crtc *crtc)
4593{
4594 struct drm_device *dev = crtc->dev;
4595 struct drm_i915_private *dev_priv = dev->dev_private;
4596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4597 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004598 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004599
4600 if (!intel_crtc->active)
4601 return;
4602
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004603 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004604
Jani Nikula8807e552013-08-30 19:40:32 +03004605 for_each_encoder_on_crtc(dev, crtc, encoder) {
4606 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004607 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004608 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004609
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004610 drm_crtc_vblank_off(crtc);
4611 assert_vblank_disabled(crtc);
4612
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004613 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004614 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4615 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004616 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004617
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004618 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004619 intel_ddi_set_vc_payload_alloc(crtc, false);
4620
Paulo Zanoniad80a812012-10-24 16:06:19 -02004621 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004622
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004623 if (IS_SKYLAKE(dev))
4624 skylake_pfit_disable(intel_crtc);
4625 else
4626 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004627
Paulo Zanoni1f544382012-10-24 11:32:00 -02004628 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004630 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004631 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004632 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004633 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004634
Imre Deak97b040a2014-06-25 22:01:50 +03004635 for_each_encoder_on_crtc(dev, crtc, encoder)
4636 if (encoder->post_disable)
4637 encoder->post_disable(encoder);
4638
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004639 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004640 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004641
4642 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004643 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004644 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004645
4646 if (intel_crtc_to_shared_dpll(intel_crtc))
4647 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004648}
4649
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004650static void ironlake_crtc_off(struct drm_crtc *crtc)
4651{
4652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004653 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004654}
4655
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004656
Jesse Barnes2dd24552013-04-25 12:55:01 -07004657static void i9xx_pfit_enable(struct intel_crtc *crtc)
4658{
4659 struct drm_device *dev = crtc->base.dev;
4660 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004661 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004662
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004663 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004664 return;
4665
Daniel Vetterc0b03412013-05-28 12:05:54 +02004666 /*
4667 * The panel fitter should only be adjusted whilst the pipe is disabled,
4668 * according to register description and PRM.
4669 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004670 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4671 assert_pipe_disabled(dev_priv, crtc->pipe);
4672
Jesse Barnesb074cec2013-04-25 12:55:02 -07004673 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4674 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004675
4676 /* Border color in case we don't scale up to the full screen. Black by
4677 * default, change to something else for debugging. */
4678 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004679}
4680
Dave Airlied05410f2014-06-05 13:22:59 +10004681static enum intel_display_power_domain port_to_power_domain(enum port port)
4682{
4683 switch (port) {
4684 case PORT_A:
4685 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4686 case PORT_B:
4687 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4688 case PORT_C:
4689 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4690 case PORT_D:
4691 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4692 default:
4693 WARN_ON_ONCE(1);
4694 return POWER_DOMAIN_PORT_OTHER;
4695 }
4696}
4697
Imre Deak77d22dc2014-03-05 16:20:52 +02004698#define for_each_power_domain(domain, mask) \
4699 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4700 if ((1 << (domain)) & (mask))
4701
Imre Deak319be8a2014-03-04 19:22:57 +02004702enum intel_display_power_domain
4703intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004704{
Imre Deak319be8a2014-03-04 19:22:57 +02004705 struct drm_device *dev = intel_encoder->base.dev;
4706 struct intel_digital_port *intel_dig_port;
4707
4708 switch (intel_encoder->type) {
4709 case INTEL_OUTPUT_UNKNOWN:
4710 /* Only DDI platforms should ever use this output type */
4711 WARN_ON_ONCE(!HAS_DDI(dev));
4712 case INTEL_OUTPUT_DISPLAYPORT:
4713 case INTEL_OUTPUT_HDMI:
4714 case INTEL_OUTPUT_EDP:
4715 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004716 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004717 case INTEL_OUTPUT_DP_MST:
4718 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4719 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004720 case INTEL_OUTPUT_ANALOG:
4721 return POWER_DOMAIN_PORT_CRT;
4722 case INTEL_OUTPUT_DSI:
4723 return POWER_DOMAIN_PORT_DSI;
4724 default:
4725 return POWER_DOMAIN_PORT_OTHER;
4726 }
4727}
4728
4729static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4730{
4731 struct drm_device *dev = crtc->dev;
4732 struct intel_encoder *intel_encoder;
4733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4734 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004735 unsigned long mask;
4736 enum transcoder transcoder;
4737
4738 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4739
4740 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4741 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004742 if (intel_crtc->config->pch_pfit.enabled ||
4743 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004744 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4745
Imre Deak319be8a2014-03-04 19:22:57 +02004746 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4747 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4748
Imre Deak77d22dc2014-03-05 16:20:52 +02004749 return mask;
4750}
4751
Imre Deak77d22dc2014-03-05 16:20:52 +02004752static void modeset_update_crtc_power_domains(struct drm_device *dev)
4753{
4754 struct drm_i915_private *dev_priv = dev->dev_private;
4755 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4756 struct intel_crtc *crtc;
4757
4758 /*
4759 * First get all needed power domains, then put all unneeded, to avoid
4760 * any unnecessary toggling of the power wells.
4761 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004762 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004763 enum intel_display_power_domain domain;
4764
4765 if (!crtc->base.enabled)
4766 continue;
4767
Imre Deak319be8a2014-03-04 19:22:57 +02004768 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004769
4770 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4771 intel_display_power_get(dev_priv, domain);
4772 }
4773
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004774 if (dev_priv->display.modeset_global_resources)
4775 dev_priv->display.modeset_global_resources(dev);
4776
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004777 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004778 enum intel_display_power_domain domain;
4779
4780 for_each_power_domain(domain, crtc->enabled_power_domains)
4781 intel_display_power_put(dev_priv, domain);
4782
4783 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4784 }
4785
4786 intel_display_set_init_power(dev_priv, false);
4787}
4788
Ville Syrjälädfcab172014-06-13 13:37:47 +03004789/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004790static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004791{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004792 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004793
Jesse Barnes586f49d2013-11-04 16:06:59 -08004794 /* Obtain SKU information */
4795 mutex_lock(&dev_priv->dpio_lock);
4796 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4797 CCK_FUSE_HPLL_FREQ_MASK;
4798 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004799
Ville Syrjälädfcab172014-06-13 13:37:47 +03004800 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004801}
4802
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004803static void vlv_update_cdclk(struct drm_device *dev)
4804{
4805 struct drm_i915_private *dev_priv = dev->dev_private;
4806
4807 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004808 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004809 dev_priv->vlv_cdclk_freq);
4810
4811 /*
4812 * Program the gmbus_freq based on the cdclk frequency.
4813 * BSpec erroneously claims we should aim for 4MHz, but
4814 * in fact 1MHz is the correct frequency.
4815 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004816 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004817}
4818
Jesse Barnes30a970c2013-11-04 13:48:12 -08004819/* Adjust CDclk dividers to allow high res or save power if possible */
4820static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4821{
4822 struct drm_i915_private *dev_priv = dev->dev_private;
4823 u32 val, cmd;
4824
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004825 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004826
Ville Syrjälädfcab172014-06-13 13:37:47 +03004827 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004828 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004829 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004830 cmd = 1;
4831 else
4832 cmd = 0;
4833
4834 mutex_lock(&dev_priv->rps.hw_lock);
4835 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4836 val &= ~DSPFREQGUAR_MASK;
4837 val |= (cmd << DSPFREQGUAR_SHIFT);
4838 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4839 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4840 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4841 50)) {
4842 DRM_ERROR("timed out waiting for CDclk change\n");
4843 }
4844 mutex_unlock(&dev_priv->rps.hw_lock);
4845
Ville Syrjälädfcab172014-06-13 13:37:47 +03004846 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004847 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004848
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004849 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004850
4851 mutex_lock(&dev_priv->dpio_lock);
4852 /* adjust cdclk divider */
4853 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004854 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004855 val |= divider;
4856 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004857
4858 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4859 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4860 50))
4861 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004862 mutex_unlock(&dev_priv->dpio_lock);
4863 }
4864
4865 mutex_lock(&dev_priv->dpio_lock);
4866 /* adjust self-refresh exit latency value */
4867 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4868 val &= ~0x7f;
4869
4870 /*
4871 * For high bandwidth configs, we set a higher latency in the bunit
4872 * so that the core display fetch happens in time to avoid underruns.
4873 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004874 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004875 val |= 4500 / 250; /* 4.5 usec */
4876 else
4877 val |= 3000 / 250; /* 3.0 usec */
4878 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4879 mutex_unlock(&dev_priv->dpio_lock);
4880
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004881 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004882}
4883
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004884static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4885{
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887 u32 val, cmd;
4888
4889 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4890
4891 switch (cdclk) {
4892 case 400000:
4893 cmd = 3;
4894 break;
4895 case 333333:
4896 case 320000:
4897 cmd = 2;
4898 break;
4899 case 266667:
4900 cmd = 1;
4901 break;
4902 case 200000:
4903 cmd = 0;
4904 break;
4905 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004906 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004907 return;
4908 }
4909
4910 mutex_lock(&dev_priv->rps.hw_lock);
4911 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4912 val &= ~DSPFREQGUAR_MASK_CHV;
4913 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4914 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4915 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4916 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4917 50)) {
4918 DRM_ERROR("timed out waiting for CDclk change\n");
4919 }
4920 mutex_unlock(&dev_priv->rps.hw_lock);
4921
4922 vlv_update_cdclk(dev);
4923}
4924
Jesse Barnes30a970c2013-11-04 13:48:12 -08004925static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4926 int max_pixclk)
4927{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004928 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004929
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004930 /* FIXME: Punit isn't quite ready yet */
4931 if (IS_CHERRYVIEW(dev_priv->dev))
4932 return 400000;
4933
Jesse Barnes30a970c2013-11-04 13:48:12 -08004934 /*
4935 * Really only a few cases to deal with, as only 4 CDclks are supported:
4936 * 200MHz
4937 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004938 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004939 * 400MHz
4940 * So we check to see whether we're above 90% of the lower bin and
4941 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004942 *
4943 * We seem to get an unstable or solid color picture at 200MHz.
4944 * Not sure what's wrong. For now use 200MHz only when all pipes
4945 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004946 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004947 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004948 return 400000;
4949 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004950 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004951 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004952 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004953 else
4954 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004955}
4956
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004957/* compute the max pixel clock for new configuration */
4958static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004959{
4960 struct drm_device *dev = dev_priv->dev;
4961 struct intel_crtc *intel_crtc;
4962 int max_pixclk = 0;
4963
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004964 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004965 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004966 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02004967 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004968 }
4969
4970 return max_pixclk;
4971}
4972
4973static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004974 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004975{
4976 struct drm_i915_private *dev_priv = dev->dev_private;
4977 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004978 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004979
Imre Deakd60c4472014-03-27 17:45:10 +02004980 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4981 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004982 return;
4983
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004984 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004985 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004986 if (intel_crtc->base.enabled)
4987 *prepare_pipes |= (1 << intel_crtc->pipe);
4988}
4989
4990static void valleyview_modeset_global_resources(struct drm_device *dev)
4991{
4992 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004993 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004994 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4995
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004996 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02004997 /*
4998 * FIXME: We can end up here with all power domains off, yet
4999 * with a CDCLK frequency other than the minimum. To account
5000 * for this take the PIPE-A power domain, which covers the HW
5001 * blocks needed for the following programming. This can be
5002 * removed once it's guaranteed that we get here either with
5003 * the minimum CDCLK set, or the required power domains
5004 * enabled.
5005 */
5006 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5007
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005008 if (IS_CHERRYVIEW(dev))
5009 cherryview_set_cdclk(dev, req_cdclk);
5010 else
5011 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005012
5013 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005014 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005015}
5016
Jesse Barnes89b667f2013-04-18 14:51:36 -07005017static void valleyview_crtc_enable(struct drm_crtc *crtc)
5018{
5019 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005020 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5022 struct intel_encoder *encoder;
5023 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005024 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005025
5026 WARN_ON(!crtc->enabled);
5027
5028 if (intel_crtc->active)
5029 return;
5030
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005031 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305032
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005033 if (!is_dsi) {
5034 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005035 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005036 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005037 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005038 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005039
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005040 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005041 intel_dp_set_m_n(intel_crtc);
5042
5043 intel_set_pipe_timings(intel_crtc);
5044
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005045 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5046 struct drm_i915_private *dev_priv = dev->dev_private;
5047
5048 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5049 I915_WRITE(CHV_CANVAS(pipe), 0);
5050 }
5051
Daniel Vetter5b18e572014-04-24 23:55:06 +02005052 i9xx_set_pipeconf(intel_crtc);
5053
Jesse Barnes89b667f2013-04-18 14:51:36 -07005054 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005055
Daniel Vettera72e4c92014-09-30 10:56:47 +02005056 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005057
Jesse Barnes89b667f2013-04-18 14:51:36 -07005058 for_each_encoder_on_crtc(dev, crtc, encoder)
5059 if (encoder->pre_pll_enable)
5060 encoder->pre_pll_enable(encoder);
5061
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005062 if (!is_dsi) {
5063 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005064 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005065 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005066 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005067 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005068
5069 for_each_encoder_on_crtc(dev, crtc, encoder)
5070 if (encoder->pre_enable)
5071 encoder->pre_enable(encoder);
5072
Jesse Barnes2dd24552013-04-25 12:55:01 -07005073 i9xx_pfit_enable(intel_crtc);
5074
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005075 intel_crtc_load_lut(crtc);
5076
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005077 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005078 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005079
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005080 assert_vblank_disabled(crtc);
5081 drm_crtc_vblank_on(crtc);
5082
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005083 for_each_encoder_on_crtc(dev, crtc, encoder)
5084 encoder->enable(encoder);
5085
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005086 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005087
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005088 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005089 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005090}
5091
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005092static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5093{
5094 struct drm_device *dev = crtc->base.dev;
5095 struct drm_i915_private *dev_priv = dev->dev_private;
5096
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005097 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5098 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005099}
5100
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005101static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005102{
5103 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005104 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005106 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005107 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005108
Daniel Vetter08a48462012-07-02 11:43:47 +02005109 WARN_ON(!crtc->enabled);
5110
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005111 if (intel_crtc->active)
5112 return;
5113
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005114 i9xx_set_pll_dividers(intel_crtc);
5115
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005116 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005117 intel_dp_set_m_n(intel_crtc);
5118
5119 intel_set_pipe_timings(intel_crtc);
5120
Daniel Vetter5b18e572014-04-24 23:55:06 +02005121 i9xx_set_pipeconf(intel_crtc);
5122
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005123 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005124
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005125 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005126 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005127
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005128 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005129 if (encoder->pre_enable)
5130 encoder->pre_enable(encoder);
5131
Daniel Vetterf6736a12013-06-05 13:34:30 +02005132 i9xx_enable_pll(intel_crtc);
5133
Jesse Barnes2dd24552013-04-25 12:55:01 -07005134 i9xx_pfit_enable(intel_crtc);
5135
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005136 intel_crtc_load_lut(crtc);
5137
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005138 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005139 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005140
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005141 assert_vblank_disabled(crtc);
5142 drm_crtc_vblank_on(crtc);
5143
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005144 for_each_encoder_on_crtc(dev, crtc, encoder)
5145 encoder->enable(encoder);
5146
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005147 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005148
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005149 /*
5150 * Gen2 reports pipe underruns whenever all planes are disabled.
5151 * So don't enable underrun reporting before at least some planes
5152 * are enabled.
5153 * FIXME: Need to fix the logic to work when we turn off all planes
5154 * but leave the pipe running.
5155 */
5156 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005157 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005158
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005159 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005160 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005161}
5162
Daniel Vetter87476d62013-04-11 16:29:06 +02005163static void i9xx_pfit_disable(struct intel_crtc *crtc)
5164{
5165 struct drm_device *dev = crtc->base.dev;
5166 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005167
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005168 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005169 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005170
5171 assert_pipe_disabled(dev_priv, crtc->pipe);
5172
Daniel Vetter328d8e82013-05-08 10:36:31 +02005173 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5174 I915_READ(PFIT_CONTROL));
5175 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005176}
5177
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005178static void i9xx_crtc_disable(struct drm_crtc *crtc)
5179{
5180 struct drm_device *dev = crtc->dev;
5181 struct drm_i915_private *dev_priv = dev->dev_private;
5182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005183 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005184 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005185
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005186 if (!intel_crtc->active)
5187 return;
5188
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005189 /*
5190 * Gen2 reports pipe underruns whenever all planes are disabled.
5191 * So diasble underrun reporting before all the planes get disabled.
5192 * FIXME: Need to fix the logic to work when we turn off all planes
5193 * but leave the pipe running.
5194 */
5195 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005196 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005197
Imre Deak564ed192014-06-13 14:54:21 +03005198 /*
5199 * Vblank time updates from the shadow to live plane control register
5200 * are blocked if the memory self-refresh mode is active at that
5201 * moment. So to make sure the plane gets truly disabled, disable
5202 * first the self-refresh mode. The self-refresh enable bit in turn
5203 * will be checked/applied by the HW only at the next frame start
5204 * event which is after the vblank start event, so we need to have a
5205 * wait-for-vblank between disabling the plane and the pipe.
5206 */
5207 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005208 intel_crtc_disable_planes(crtc);
5209
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005210 /*
5211 * On gen2 planes are double buffered but the pipe isn't, so we must
5212 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005213 * We also need to wait on all gmch platforms because of the
5214 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005215 */
Imre Deak564ed192014-06-13 14:54:21 +03005216 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005217
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005218 for_each_encoder_on_crtc(dev, crtc, encoder)
5219 encoder->disable(encoder);
5220
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005221 drm_crtc_vblank_off(crtc);
5222 assert_vblank_disabled(crtc);
5223
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005224 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005225
Daniel Vetter87476d62013-04-11 16:29:06 +02005226 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005227
Jesse Barnes89b667f2013-04-18 14:51:36 -07005228 for_each_encoder_on_crtc(dev, crtc, encoder)
5229 if (encoder->post_disable)
5230 encoder->post_disable(encoder);
5231
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005232 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005233 if (IS_CHERRYVIEW(dev))
5234 chv_disable_pll(dev_priv, pipe);
5235 else if (IS_VALLEYVIEW(dev))
5236 vlv_disable_pll(dev_priv, pipe);
5237 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005238 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005239 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005240
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005241 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005242 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005243
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005244 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005245 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005246
Daniel Vetterefa96242014-04-24 23:55:02 +02005247 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005248 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005249 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005250}
5251
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005252static void i9xx_crtc_off(struct drm_crtc *crtc)
5253{
5254}
5255
Borun Fub04c5bd2014-07-12 10:02:27 +05305256/* Master function to enable/disable CRTC and corresponding power wells */
5257void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005258{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005259 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005260 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005262 enum intel_display_power_domain domain;
5263 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005264
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005265 if (enable) {
5266 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005267 domains = get_crtc_power_domains(crtc);
5268 for_each_power_domain(domain, domains)
5269 intel_display_power_get(dev_priv, domain);
5270 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005271
5272 dev_priv->display.crtc_enable(crtc);
5273 }
5274 } else {
5275 if (intel_crtc->active) {
5276 dev_priv->display.crtc_disable(crtc);
5277
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005278 domains = intel_crtc->enabled_power_domains;
5279 for_each_power_domain(domain, domains)
5280 intel_display_power_put(dev_priv, domain);
5281 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005282 }
5283 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305284}
5285
5286/**
5287 * Sets the power management mode of the pipe and plane.
5288 */
5289void intel_crtc_update_dpms(struct drm_crtc *crtc)
5290{
5291 struct drm_device *dev = crtc->dev;
5292 struct intel_encoder *intel_encoder;
5293 bool enable = false;
5294
5295 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5296 enable |= intel_encoder->connectors_active;
5297
5298 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005299}
5300
Daniel Vetter976f8a22012-07-08 22:34:21 +02005301static void intel_crtc_disable(struct drm_crtc *crtc)
5302{
5303 struct drm_device *dev = crtc->dev;
5304 struct drm_connector *connector;
5305 struct drm_i915_private *dev_priv = dev->dev_private;
5306
5307 /* crtc should still be enabled when we disable it. */
5308 WARN_ON(!crtc->enabled);
5309
5310 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005311 dev_priv->display.off(crtc);
5312
Gustavo Padovan455a6802014-12-01 15:40:11 -08005313 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005314
5315 /* Update computed state. */
5316 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5317 if (!connector->encoder || !connector->encoder->crtc)
5318 continue;
5319
5320 if (connector->encoder->crtc != crtc)
5321 continue;
5322
5323 connector->dpms = DRM_MODE_DPMS_OFF;
5324 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005325 }
5326}
5327
Chris Wilsonea5b2132010-08-04 13:50:23 +01005328void intel_encoder_destroy(struct drm_encoder *encoder)
5329{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005330 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005331
Chris Wilsonea5b2132010-08-04 13:50:23 +01005332 drm_encoder_cleanup(encoder);
5333 kfree(intel_encoder);
5334}
5335
Damien Lespiau92373292013-08-08 22:28:57 +01005336/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005337 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5338 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005339static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005340{
5341 if (mode == DRM_MODE_DPMS_ON) {
5342 encoder->connectors_active = true;
5343
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005344 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005345 } else {
5346 encoder->connectors_active = false;
5347
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005348 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005349 }
5350}
5351
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005352/* Cross check the actual hw state with our own modeset state tracking (and it's
5353 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005354static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005355{
5356 if (connector->get_hw_state(connector)) {
5357 struct intel_encoder *encoder = connector->encoder;
5358 struct drm_crtc *crtc;
5359 bool encoder_enabled;
5360 enum pipe pipe;
5361
5362 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5363 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005364 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005365
Dave Airlie0e32b392014-05-02 14:02:48 +10005366 /* there is no real hw state for MST connectors */
5367 if (connector->mst_port)
5368 return;
5369
Rob Clarke2c719b2014-12-15 13:56:32 -05005370 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005371 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005372 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005373 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005374
Dave Airlie36cd7442014-05-02 13:44:18 +10005375 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005376 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005377 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005378
Dave Airlie36cd7442014-05-02 13:44:18 +10005379 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005380 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5381 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005382 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005383
Dave Airlie36cd7442014-05-02 13:44:18 +10005384 crtc = encoder->base.crtc;
5385
Rob Clarke2c719b2014-12-15 13:56:32 -05005386 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5387 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5388 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005389 "encoder active on the wrong pipe\n");
5390 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005391 }
5392}
5393
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005394/* Even simpler default implementation, if there's really no special case to
5395 * consider. */
5396void intel_connector_dpms(struct drm_connector *connector, int mode)
5397{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005398 /* All the simple cases only support two dpms states. */
5399 if (mode != DRM_MODE_DPMS_ON)
5400 mode = DRM_MODE_DPMS_OFF;
5401
5402 if (mode == connector->dpms)
5403 return;
5404
5405 connector->dpms = mode;
5406
5407 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005408 if (connector->encoder)
5409 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005410
Daniel Vetterb9805142012-08-31 17:37:33 +02005411 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005412}
5413
Daniel Vetterf0947c32012-07-02 13:10:34 +02005414/* Simple connector->get_hw_state implementation for encoders that support only
5415 * one connector and no cloning and hence the encoder state determines the state
5416 * of the connector. */
5417bool intel_connector_get_hw_state(struct intel_connector *connector)
5418{
Daniel Vetter24929352012-07-02 20:28:59 +02005419 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005420 struct intel_encoder *encoder = connector->encoder;
5421
5422 return encoder->get_hw_state(encoder, &pipe);
5423}
5424
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005425static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005426 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005427{
5428 struct drm_i915_private *dev_priv = dev->dev_private;
5429 struct intel_crtc *pipe_B_crtc =
5430 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5431
5432 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5433 pipe_name(pipe), pipe_config->fdi_lanes);
5434 if (pipe_config->fdi_lanes > 4) {
5435 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5436 pipe_name(pipe), pipe_config->fdi_lanes);
5437 return false;
5438 }
5439
Paulo Zanonibafb6552013-11-02 21:07:44 -07005440 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005441 if (pipe_config->fdi_lanes > 2) {
5442 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5443 pipe_config->fdi_lanes);
5444 return false;
5445 } else {
5446 return true;
5447 }
5448 }
5449
5450 if (INTEL_INFO(dev)->num_pipes == 2)
5451 return true;
5452
5453 /* Ivybridge 3 pipe is really complicated */
5454 switch (pipe) {
5455 case PIPE_A:
5456 return true;
5457 case PIPE_B:
5458 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5459 pipe_config->fdi_lanes > 2) {
5460 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5461 pipe_name(pipe), pipe_config->fdi_lanes);
5462 return false;
5463 }
5464 return true;
5465 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005466 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005467 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005468 if (pipe_config->fdi_lanes > 2) {
5469 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5470 pipe_name(pipe), pipe_config->fdi_lanes);
5471 return false;
5472 }
5473 } else {
5474 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5475 return false;
5476 }
5477 return true;
5478 default:
5479 BUG();
5480 }
5481}
5482
Daniel Vettere29c22c2013-02-21 00:00:16 +01005483#define RETRY 1
5484static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005485 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005486{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005487 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005488 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005489 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005490 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005491
Daniel Vettere29c22c2013-02-21 00:00:16 +01005492retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005493 /* FDI is a binary signal running at ~2.7GHz, encoding
5494 * each output octet as 10 bits. The actual frequency
5495 * is stored as a divider into a 100MHz clock, and the
5496 * mode pixel clock is stored in units of 1KHz.
5497 * Hence the bw of each lane in terms of the mode signal
5498 * is:
5499 */
5500 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5501
Damien Lespiau241bfc32013-09-25 16:45:37 +01005502 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005503
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005504 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005505 pipe_config->pipe_bpp);
5506
5507 pipe_config->fdi_lanes = lane;
5508
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005509 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005510 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005511
Daniel Vettere29c22c2013-02-21 00:00:16 +01005512 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5513 intel_crtc->pipe, pipe_config);
5514 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5515 pipe_config->pipe_bpp -= 2*3;
5516 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5517 pipe_config->pipe_bpp);
5518 needs_recompute = true;
5519 pipe_config->bw_constrained = true;
5520
5521 goto retry;
5522 }
5523
5524 if (needs_recompute)
5525 return RETRY;
5526
5527 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005528}
5529
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005530static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005531 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005532{
Jani Nikulad330a952014-01-21 11:24:25 +02005533 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005534 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005535 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005536}
5537
Daniel Vettera43f6e02013-06-07 23:10:32 +02005538static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005539 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005540{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005541 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005542 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005543 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005544
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005545 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005546 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005547 int clock_limit =
5548 dev_priv->display.get_display_clock_speed(dev);
5549
5550 /*
5551 * Enable pixel doubling when the dot clock
5552 * is > 90% of the (display) core speed.
5553 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005554 * GDG double wide on either pipe,
5555 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005556 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005557 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005558 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005559 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005560 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005561 }
5562
Damien Lespiau241bfc32013-09-25 16:45:37 +01005563 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005564 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005565 }
Chris Wilson89749352010-09-12 18:25:19 +01005566
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005567 /*
5568 * Pipe horizontal size must be even in:
5569 * - DVO ganged mode
5570 * - LVDS dual channel mode
5571 * - Double wide pipe
5572 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005573 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005574 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5575 pipe_config->pipe_src_w &= ~1;
5576
Damien Lespiau8693a822013-05-03 18:48:11 +01005577 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5578 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005579 */
5580 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5581 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005582 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005583
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005584 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005585 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005586 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005587 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5588 * for lvds. */
5589 pipe_config->pipe_bpp = 8*3;
5590 }
5591
Damien Lespiauf5adf942013-06-24 18:29:34 +01005592 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005593 hsw_compute_ips_config(crtc, pipe_config);
5594
Daniel Vetter877d48d2013-04-19 11:24:43 +02005595 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005596 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005597
Daniel Vettere29c22c2013-02-21 00:00:16 +01005598 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005599}
5600
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005601static int valleyview_get_display_clock_speed(struct drm_device *dev)
5602{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005604 u32 val;
5605 int divider;
5606
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005607 /* FIXME: Punit isn't quite ready yet */
5608 if (IS_CHERRYVIEW(dev))
5609 return 400000;
5610
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005611 if (dev_priv->hpll_freq == 0)
5612 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5613
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005614 mutex_lock(&dev_priv->dpio_lock);
5615 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5616 mutex_unlock(&dev_priv->dpio_lock);
5617
5618 divider = val & DISPLAY_FREQUENCY_VALUES;
5619
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005620 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5621 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5622 "cdclk change in progress\n");
5623
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005624 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005625}
5626
Jesse Barnese70236a2009-09-21 10:42:27 -07005627static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005628{
Jesse Barnese70236a2009-09-21 10:42:27 -07005629 return 400000;
5630}
Jesse Barnes79e53942008-11-07 14:24:08 -08005631
Jesse Barnese70236a2009-09-21 10:42:27 -07005632static int i915_get_display_clock_speed(struct drm_device *dev)
5633{
5634 return 333000;
5635}
Jesse Barnes79e53942008-11-07 14:24:08 -08005636
Jesse Barnese70236a2009-09-21 10:42:27 -07005637static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5638{
5639 return 200000;
5640}
Jesse Barnes79e53942008-11-07 14:24:08 -08005641
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005642static int pnv_get_display_clock_speed(struct drm_device *dev)
5643{
5644 u16 gcfgc = 0;
5645
5646 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5647
5648 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5649 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5650 return 267000;
5651 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5652 return 333000;
5653 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5654 return 444000;
5655 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5656 return 200000;
5657 default:
5658 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5659 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5660 return 133000;
5661 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5662 return 167000;
5663 }
5664}
5665
Jesse Barnese70236a2009-09-21 10:42:27 -07005666static int i915gm_get_display_clock_speed(struct drm_device *dev)
5667{
5668 u16 gcfgc = 0;
5669
5670 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5671
5672 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005673 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005674 else {
5675 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5676 case GC_DISPLAY_CLOCK_333_MHZ:
5677 return 333000;
5678 default:
5679 case GC_DISPLAY_CLOCK_190_200_MHZ:
5680 return 190000;
5681 }
5682 }
5683}
Jesse Barnes79e53942008-11-07 14:24:08 -08005684
Jesse Barnese70236a2009-09-21 10:42:27 -07005685static int i865_get_display_clock_speed(struct drm_device *dev)
5686{
5687 return 266000;
5688}
5689
5690static int i855_get_display_clock_speed(struct drm_device *dev)
5691{
5692 u16 hpllcc = 0;
5693 /* Assume that the hardware is in the high speed state. This
5694 * should be the default.
5695 */
5696 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5697 case GC_CLOCK_133_200:
5698 case GC_CLOCK_100_200:
5699 return 200000;
5700 case GC_CLOCK_166_250:
5701 return 250000;
5702 case GC_CLOCK_100_133:
5703 return 133000;
5704 }
5705
5706 /* Shouldn't happen */
5707 return 0;
5708}
5709
5710static int i830_get_display_clock_speed(struct drm_device *dev)
5711{
5712 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005713}
5714
Zhenyu Wang2c072452009-06-05 15:38:42 +08005715static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005716intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005717{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005718 while (*num > DATA_LINK_M_N_MASK ||
5719 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005720 *num >>= 1;
5721 *den >>= 1;
5722 }
5723}
5724
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005725static void compute_m_n(unsigned int m, unsigned int n,
5726 uint32_t *ret_m, uint32_t *ret_n)
5727{
5728 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5729 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5730 intel_reduce_m_n_ratio(ret_m, ret_n);
5731}
5732
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005733void
5734intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5735 int pixel_clock, int link_clock,
5736 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005737{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005738 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005739
5740 compute_m_n(bits_per_pixel * pixel_clock,
5741 link_clock * nlanes * 8,
5742 &m_n->gmch_m, &m_n->gmch_n);
5743
5744 compute_m_n(pixel_clock, link_clock,
5745 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005746}
5747
Chris Wilsona7615032011-01-12 17:04:08 +00005748static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5749{
Jani Nikulad330a952014-01-21 11:24:25 +02005750 if (i915.panel_use_ssc >= 0)
5751 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005752 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005753 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005754}
5755
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005756static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005757{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005758 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005759 struct drm_i915_private *dev_priv = dev->dev_private;
5760 int refclk;
5761
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005762 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005763 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005764 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005765 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005766 refclk = dev_priv->vbt.lvds_ssc_freq;
5767 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005768 } else if (!IS_GEN2(dev)) {
5769 refclk = 96000;
5770 } else {
5771 refclk = 48000;
5772 }
5773
5774 return refclk;
5775}
5776
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005777static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005778{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005779 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005780}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005781
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005782static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5783{
5784 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005785}
5786
Daniel Vetterf47709a2013-03-28 10:42:02 +01005787static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005788 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005789 intel_clock_t *reduced_clock)
5790{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005791 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005792 u32 fp, fp2 = 0;
5793
5794 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005795 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005796 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005797 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005798 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005799 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005800 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005801 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005802 }
5803
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005804 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005805
Daniel Vetterf47709a2013-03-28 10:42:02 +01005806 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005807 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005808 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005809 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005810 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005811 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005812 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005813 }
5814}
5815
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005816static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5817 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005818{
5819 u32 reg_val;
5820
5821 /*
5822 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5823 * and set it to a reasonable value instead.
5824 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005825 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005826 reg_val &= 0xffffff00;
5827 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005828 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005829
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005830 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005831 reg_val &= 0x8cffffff;
5832 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005833 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005834
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005835 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005836 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005837 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005838
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005839 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005840 reg_val &= 0x00ffffff;
5841 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005842 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005843}
5844
Daniel Vetterb5518422013-05-03 11:49:48 +02005845static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5846 struct intel_link_m_n *m_n)
5847{
5848 struct drm_device *dev = crtc->base.dev;
5849 struct drm_i915_private *dev_priv = dev->dev_private;
5850 int pipe = crtc->pipe;
5851
Daniel Vettere3b95f12013-05-03 11:49:49 +02005852 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5853 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5854 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5855 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005856}
5857
5858static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005859 struct intel_link_m_n *m_n,
5860 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005861{
5862 struct drm_device *dev = crtc->base.dev;
5863 struct drm_i915_private *dev_priv = dev->dev_private;
5864 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005865 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005866
5867 if (INTEL_INFO(dev)->gen >= 5) {
5868 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5869 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5870 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5871 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005872 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5873 * for gen < 8) and if DRRS is supported (to make sure the
5874 * registers are not unnecessarily accessed).
5875 */
5876 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005877 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005878 I915_WRITE(PIPE_DATA_M2(transcoder),
5879 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5880 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5881 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5882 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5883 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005884 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005885 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5886 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5887 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5888 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005889 }
5890}
5891
Vandana Kannanf769cd22014-08-05 07:51:22 -07005892void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005893{
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005894 if (crtc->config->has_pch_encoder)
5895 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005896 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005897 intel_cpu_transcoder_set_m_n(crtc, &crtc->config->dp_m_n,
5898 &crtc->config->dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005899}
5900
Ville Syrjäläd288f652014-10-28 13:20:22 +02005901static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005902 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005903{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005904 u32 dpll, dpll_md;
5905
5906 /*
5907 * Enable DPIO clock input. We should never disable the reference
5908 * clock for pipe B, since VGA hotplug / manual detection depends
5909 * on it.
5910 */
5911 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5912 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5913 /* We should never disable this, set it here for state tracking */
5914 if (crtc->pipe == PIPE_B)
5915 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5916 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005917 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005918
Ville Syrjäläd288f652014-10-28 13:20:22 +02005919 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005920 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005921 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005922}
5923
Ville Syrjäläd288f652014-10-28 13:20:22 +02005924static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005925 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005926{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005927 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005928 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005929 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005930 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005931 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005932 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005933
Daniel Vetter09153002012-12-12 14:06:44 +01005934 mutex_lock(&dev_priv->dpio_lock);
5935
Ville Syrjäläd288f652014-10-28 13:20:22 +02005936 bestn = pipe_config->dpll.n;
5937 bestm1 = pipe_config->dpll.m1;
5938 bestm2 = pipe_config->dpll.m2;
5939 bestp1 = pipe_config->dpll.p1;
5940 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005941
Jesse Barnes89b667f2013-04-18 14:51:36 -07005942 /* See eDP HDMI DPIO driver vbios notes doc */
5943
5944 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005945 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005946 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005947
5948 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005949 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005950
5951 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005952 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005953 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005955
5956 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005957 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005958
5959 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005960 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5961 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5962 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005963 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005964
5965 /*
5966 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5967 * but we don't support that).
5968 * Note: don't use the DAC post divider as it seems unstable.
5969 */
5970 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005972
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005973 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005974 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005975
Jesse Barnes89b667f2013-04-18 14:51:36 -07005976 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005977 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005978 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5979 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005981 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005982 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005983 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005984 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005985
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005986 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005987 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005988 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005990 0x0df40000);
5991 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005992 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005993 0x0df70000);
5994 } else { /* HDMI or VGA */
5995 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005996 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005997 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005998 0x0df70000);
5999 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006000 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006001 0x0df40000);
6002 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006003
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006004 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006005 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006006 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6007 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006008 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006009 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006010
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006011 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006012 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006013}
6014
Ville Syrjäläd288f652014-10-28 13:20:22 +02006015static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006016 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006017{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006018 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006019 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6020 DPLL_VCO_ENABLE;
6021 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006022 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006023
Ville Syrjäläd288f652014-10-28 13:20:22 +02006024 pipe_config->dpll_hw_state.dpll_md =
6025 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006026}
6027
Ville Syrjäläd288f652014-10-28 13:20:22 +02006028static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006029 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006030{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006031 struct drm_device *dev = crtc->base.dev;
6032 struct drm_i915_private *dev_priv = dev->dev_private;
6033 int pipe = crtc->pipe;
6034 int dpll_reg = DPLL(crtc->pipe);
6035 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006036 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006037 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6038 int refclk;
6039
Ville Syrjäläd288f652014-10-28 13:20:22 +02006040 bestn = pipe_config->dpll.n;
6041 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6042 bestm1 = pipe_config->dpll.m1;
6043 bestm2 = pipe_config->dpll.m2 >> 22;
6044 bestp1 = pipe_config->dpll.p1;
6045 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006046
6047 /*
6048 * Enable Refclk and SSC
6049 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006050 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006051 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006052
6053 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006054
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006055 /* p1 and p2 divider */
6056 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6057 5 << DPIO_CHV_S1_DIV_SHIFT |
6058 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6059 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6060 1 << DPIO_CHV_K_DIV_SHIFT);
6061
6062 /* Feedback post-divider - m2 */
6063 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6064
6065 /* Feedback refclk divider - n and m1 */
6066 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6067 DPIO_CHV_M1_DIV_BY_2 |
6068 1 << DPIO_CHV_N_DIV_SHIFT);
6069
6070 /* M2 fraction division */
6071 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6072
6073 /* M2 fraction division enable */
6074 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6075 DPIO_CHV_FRAC_DIV_EN |
6076 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6077
6078 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006079 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006080 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6081 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6082 if (refclk == 100000)
6083 intcoeff = 11;
6084 else if (refclk == 38400)
6085 intcoeff = 10;
6086 else
6087 intcoeff = 9;
6088 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6089 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6090
6091 /* AFC Recal */
6092 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6093 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6094 DPIO_AFC_RECAL);
6095
6096 mutex_unlock(&dev_priv->dpio_lock);
6097}
6098
Ville Syrjäläd288f652014-10-28 13:20:22 +02006099/**
6100 * vlv_force_pll_on - forcibly enable just the PLL
6101 * @dev_priv: i915 private structure
6102 * @pipe: pipe PLL to enable
6103 * @dpll: PLL configuration
6104 *
6105 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6106 * in cases where we need the PLL enabled even when @pipe is not going to
6107 * be enabled.
6108 */
6109void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6110 const struct dpll *dpll)
6111{
6112 struct intel_crtc *crtc =
6113 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006114 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006115 .pixel_multiplier = 1,
6116 .dpll = *dpll,
6117 };
6118
6119 if (IS_CHERRYVIEW(dev)) {
6120 chv_update_pll(crtc, &pipe_config);
6121 chv_prepare_pll(crtc, &pipe_config);
6122 chv_enable_pll(crtc, &pipe_config);
6123 } else {
6124 vlv_update_pll(crtc, &pipe_config);
6125 vlv_prepare_pll(crtc, &pipe_config);
6126 vlv_enable_pll(crtc, &pipe_config);
6127 }
6128}
6129
6130/**
6131 * vlv_force_pll_off - forcibly disable just the PLL
6132 * @dev_priv: i915 private structure
6133 * @pipe: pipe PLL to disable
6134 *
6135 * Disable the PLL for @pipe. To be used in cases where we need
6136 * the PLL enabled even when @pipe is not going to be enabled.
6137 */
6138void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6139{
6140 if (IS_CHERRYVIEW(dev))
6141 chv_disable_pll(to_i915(dev), pipe);
6142 else
6143 vlv_disable_pll(to_i915(dev), pipe);
6144}
6145
Daniel Vetterf47709a2013-03-28 10:42:02 +01006146static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006147 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006148 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006149 int num_connectors)
6150{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006151 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006152 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006153 u32 dpll;
6154 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006155 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006156
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006157 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306158
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006159 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6160 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006161
6162 dpll = DPLL_VGA_MODE_DIS;
6163
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006164 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006165 dpll |= DPLLB_MODE_LVDS;
6166 else
6167 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006168
Daniel Vetteref1b4602013-06-01 17:17:04 +02006169 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006170 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006171 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006172 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006173
6174 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006175 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006176
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006177 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006178 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006179
6180 /* compute bitmask from p1 value */
6181 if (IS_PINEVIEW(dev))
6182 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6183 else {
6184 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6185 if (IS_G4X(dev) && reduced_clock)
6186 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6187 }
6188 switch (clock->p2) {
6189 case 5:
6190 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6191 break;
6192 case 7:
6193 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6194 break;
6195 case 10:
6196 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6197 break;
6198 case 14:
6199 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6200 break;
6201 }
6202 if (INTEL_INFO(dev)->gen >= 4)
6203 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6204
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006205 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006206 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006207 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006208 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6209 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6210 else
6211 dpll |= PLL_REF_INPUT_DREFCLK;
6212
6213 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006214 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006215
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006216 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006217 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006218 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006219 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006220 }
6221}
6222
Daniel Vetterf47709a2013-03-28 10:42:02 +01006223static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006224 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006225 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006226 int num_connectors)
6227{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006228 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006229 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006230 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006231 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006232
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006233 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306234
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006235 dpll = DPLL_VGA_MODE_DIS;
6236
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006237 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006238 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6239 } else {
6240 if (clock->p1 == 2)
6241 dpll |= PLL_P1_DIVIDE_BY_TWO;
6242 else
6243 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6244 if (clock->p2 == 4)
6245 dpll |= PLL_P2_DIVIDE_BY_4;
6246 }
6247
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006248 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006249 dpll |= DPLL_DVO_2X_MODE;
6250
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006251 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006252 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6253 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6254 else
6255 dpll |= PLL_REF_INPUT_DREFCLK;
6256
6257 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006258 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006259}
6260
Daniel Vetter8a654f32013-06-01 17:16:22 +02006261static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006262{
6263 struct drm_device *dev = intel_crtc->base.dev;
6264 struct drm_i915_private *dev_priv = dev->dev_private;
6265 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006266 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006267 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006268 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006269 uint32_t crtc_vtotal, crtc_vblank_end;
6270 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006271
6272 /* We need to be careful not to changed the adjusted mode, for otherwise
6273 * the hw state checker will get angry at the mismatch. */
6274 crtc_vtotal = adjusted_mode->crtc_vtotal;
6275 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006276
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006277 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006278 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006279 crtc_vtotal -= 1;
6280 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006281
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006282 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006283 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6284 else
6285 vsyncshift = adjusted_mode->crtc_hsync_start -
6286 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006287 if (vsyncshift < 0)
6288 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006289 }
6290
6291 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006292 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006293
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006294 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006295 (adjusted_mode->crtc_hdisplay - 1) |
6296 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006297 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006298 (adjusted_mode->crtc_hblank_start - 1) |
6299 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006300 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006301 (adjusted_mode->crtc_hsync_start - 1) |
6302 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6303
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006304 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006305 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006306 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006307 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006308 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006309 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006310 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006311 (adjusted_mode->crtc_vsync_start - 1) |
6312 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6313
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006314 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6315 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6316 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6317 * bits. */
6318 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6319 (pipe == PIPE_B || pipe == PIPE_C))
6320 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6321
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006322 /* pipesrc controls the size that is scaled from, which should
6323 * always be the user's requested size.
6324 */
6325 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006326 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6327 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006328}
6329
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006330static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006331 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006332{
6333 struct drm_device *dev = crtc->base.dev;
6334 struct drm_i915_private *dev_priv = dev->dev_private;
6335 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6336 uint32_t tmp;
6337
6338 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006339 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6340 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006341 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006342 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6343 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006344 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006345 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6346 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006347
6348 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006349 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6350 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006351 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006352 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6353 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006354 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006355 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6356 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006357
6358 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006359 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6360 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6361 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006362 }
6363
6364 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006365 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6366 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6367
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006368 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6369 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006370}
6371
Daniel Vetterf6a83282014-02-11 15:28:57 -08006372void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006373 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006374{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006375 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6376 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6377 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6378 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006379
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006380 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6381 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6382 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6383 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006384
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006385 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006386
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006387 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6388 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006389}
6390
Daniel Vetter84b046f2013-02-19 18:48:54 +01006391static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6392{
6393 struct drm_device *dev = intel_crtc->base.dev;
6394 struct drm_i915_private *dev_priv = dev->dev_private;
6395 uint32_t pipeconf;
6396
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006397 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006398
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006399 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6400 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6401 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006402
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006403 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006404 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006405
Daniel Vetterff9ce462013-04-24 14:57:17 +02006406 /* only g4x and later have fancy bpc/dither controls */
6407 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006408 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006409 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006410 pipeconf |= PIPECONF_DITHER_EN |
6411 PIPECONF_DITHER_TYPE_SP;
6412
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006413 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006414 case 18:
6415 pipeconf |= PIPECONF_6BPC;
6416 break;
6417 case 24:
6418 pipeconf |= PIPECONF_8BPC;
6419 break;
6420 case 30:
6421 pipeconf |= PIPECONF_10BPC;
6422 break;
6423 default:
6424 /* Case prevented by intel_choose_pipe_bpp_dither. */
6425 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006426 }
6427 }
6428
6429 if (HAS_PIPE_CXSR(dev)) {
6430 if (intel_crtc->lowfreq_avail) {
6431 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6432 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6433 } else {
6434 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006435 }
6436 }
6437
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006438 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006439 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006440 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006441 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6442 else
6443 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6444 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006445 pipeconf |= PIPECONF_PROGRESSIVE;
6446
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006447 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006448 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006449
Daniel Vetter84b046f2013-02-19 18:48:54 +01006450 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6451 POSTING_READ(PIPECONF(intel_crtc->pipe));
6452}
6453
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006454static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6455 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006456{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006457 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006458 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006459 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006460 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006461 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006462 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006463 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006464 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006465
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006466 for_each_intel_encoder(dev, encoder) {
6467 if (encoder->new_crtc != crtc)
6468 continue;
6469
Chris Wilson5eddb702010-09-11 13:48:45 +01006470 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006471 case INTEL_OUTPUT_LVDS:
6472 is_lvds = true;
6473 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006474 case INTEL_OUTPUT_DSI:
6475 is_dsi = true;
6476 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006477 default:
6478 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006479 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006480
Eric Anholtc751ce42010-03-25 11:48:48 -07006481 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006482 }
6483
Jani Nikulaf2335332013-09-13 11:03:09 +03006484 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006485 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006486
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006487 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006488 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006489
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006490 /*
6491 * Returns a set of divisors for the desired target clock with
6492 * the given refclk, or FALSE. The returned values represent
6493 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6494 * 2) / p1 / p2.
6495 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006496 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006497 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006498 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006499 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006500 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006501 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6502 return -EINVAL;
6503 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006504
Jani Nikulaf2335332013-09-13 11:03:09 +03006505 if (is_lvds && dev_priv->lvds_downclock_avail) {
6506 /*
6507 * Ensure we match the reduced clock's P to the target
6508 * clock. If the clocks don't match, we can't switch
6509 * the display clock by using the FP0/FP1. In such case
6510 * we will disable the LVDS downclock feature.
6511 */
6512 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006513 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006514 dev_priv->lvds_downclock,
6515 refclk, &clock,
6516 &reduced_clock);
6517 }
6518 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006519 crtc_state->dpll.n = clock.n;
6520 crtc_state->dpll.m1 = clock.m1;
6521 crtc_state->dpll.m2 = clock.m2;
6522 crtc_state->dpll.p1 = clock.p1;
6523 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006524 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006525
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006526 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006527 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306528 has_reduced_clock ? &reduced_clock : NULL,
6529 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006530 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006531 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006532 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006533 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006534 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006535 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006536 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006537 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006538 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006539
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006540 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006541}
6542
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006543static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006544 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006545{
6546 struct drm_device *dev = crtc->base.dev;
6547 struct drm_i915_private *dev_priv = dev->dev_private;
6548 uint32_t tmp;
6549
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006550 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6551 return;
6552
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006553 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006554 if (!(tmp & PFIT_ENABLE))
6555 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006556
Daniel Vetter06922822013-07-11 13:35:40 +02006557 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006558 if (INTEL_INFO(dev)->gen < 4) {
6559 if (crtc->pipe != PIPE_B)
6560 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006561 } else {
6562 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6563 return;
6564 }
6565
Daniel Vetter06922822013-07-11 13:35:40 +02006566 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006567 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6568 if (INTEL_INFO(dev)->gen < 5)
6569 pipe_config->gmch_pfit.lvds_border_bits =
6570 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6571}
6572
Jesse Barnesacbec812013-09-20 11:29:32 -07006573static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006574 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006575{
6576 struct drm_device *dev = crtc->base.dev;
6577 struct drm_i915_private *dev_priv = dev->dev_private;
6578 int pipe = pipe_config->cpu_transcoder;
6579 intel_clock_t clock;
6580 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006581 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006582
Shobhit Kumarf573de52014-07-30 20:32:37 +05306583 /* In case of MIPI DPLL will not even be used */
6584 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6585 return;
6586
Jesse Barnesacbec812013-09-20 11:29:32 -07006587 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006588 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006589 mutex_unlock(&dev_priv->dpio_lock);
6590
6591 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6592 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6593 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6594 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6595 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6596
Ville Syrjäläf6466282013-10-14 14:50:31 +03006597 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006598
Ville Syrjäläf6466282013-10-14 14:50:31 +03006599 /* clock.dot is the fast clock */
6600 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006601}
6602
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006603static void
6604i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6605 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006606{
6607 struct drm_device *dev = crtc->base.dev;
6608 struct drm_i915_private *dev_priv = dev->dev_private;
6609 u32 val, base, offset;
6610 int pipe = crtc->pipe, plane = crtc->plane;
6611 int fourcc, pixel_format;
6612 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006613 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006614 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006615
Damien Lespiau42a7b082015-02-05 19:35:13 +00006616 val = I915_READ(DSPCNTR(plane));
6617 if (!(val & DISPLAY_PLANE_ENABLE))
6618 return;
6619
Damien Lespiaud9806c92015-01-21 14:07:19 +00006620 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006621 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006622 DRM_DEBUG_KMS("failed to alloc fb\n");
6623 return;
6624 }
6625
Damien Lespiau1b842c82015-01-21 13:50:54 +00006626 fb = &intel_fb->base;
6627
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006628 if (INTEL_INFO(dev)->gen >= 4)
6629 if (val & DISPPLANE_TILED)
Damien Lespiau49af4492015-01-20 12:51:44 +00006630 plane_config->tiling = I915_TILING_X;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006631
6632 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006633 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006634 fb->pixel_format = fourcc;
6635 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006636
6637 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006638 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006639 offset = I915_READ(DSPTILEOFF(plane));
6640 else
6641 offset = I915_READ(DSPLINOFF(plane));
6642 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6643 } else {
6644 base = I915_READ(DSPADDR(plane));
6645 }
6646 plane_config->base = base;
6647
6648 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006649 fb->width = ((val >> 16) & 0xfff) + 1;
6650 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006651
6652 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006653 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006654
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006655 aligned_height = intel_fb_align_height(dev, fb->height,
Damien Lespiauec2c9812015-01-20 12:51:45 +00006656 plane_config->tiling);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006657
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006658 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006659
Damien Lespiau2844a922015-01-20 12:51:48 +00006660 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6661 pipe_name(pipe), plane, fb->width, fb->height,
6662 fb->bits_per_pixel, base, fb->pitches[0],
6663 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006664
Damien Lespiau2d140302015-02-05 17:22:18 +00006665 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006666}
6667
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006668static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006669 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006670{
6671 struct drm_device *dev = crtc->base.dev;
6672 struct drm_i915_private *dev_priv = dev->dev_private;
6673 int pipe = pipe_config->cpu_transcoder;
6674 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6675 intel_clock_t clock;
6676 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6677 int refclk = 100000;
6678
6679 mutex_lock(&dev_priv->dpio_lock);
6680 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6681 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6682 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6683 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6684 mutex_unlock(&dev_priv->dpio_lock);
6685
6686 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6687 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6688 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6689 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6690 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6691
6692 chv_clock(refclk, &clock);
6693
6694 /* clock.dot is the fast clock */
6695 pipe_config->port_clock = clock.dot / 5;
6696}
6697
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006698static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006699 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006700{
6701 struct drm_device *dev = crtc->base.dev;
6702 struct drm_i915_private *dev_priv = dev->dev_private;
6703 uint32_t tmp;
6704
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006705 if (!intel_display_power_is_enabled(dev_priv,
6706 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006707 return false;
6708
Daniel Vettere143a212013-07-04 12:01:15 +02006709 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006710 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006711
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006712 tmp = I915_READ(PIPECONF(crtc->pipe));
6713 if (!(tmp & PIPECONF_ENABLE))
6714 return false;
6715
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006716 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6717 switch (tmp & PIPECONF_BPC_MASK) {
6718 case PIPECONF_6BPC:
6719 pipe_config->pipe_bpp = 18;
6720 break;
6721 case PIPECONF_8BPC:
6722 pipe_config->pipe_bpp = 24;
6723 break;
6724 case PIPECONF_10BPC:
6725 pipe_config->pipe_bpp = 30;
6726 break;
6727 default:
6728 break;
6729 }
6730 }
6731
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006732 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6733 pipe_config->limited_color_range = true;
6734
Ville Syrjälä282740f2013-09-04 18:30:03 +03006735 if (INTEL_INFO(dev)->gen < 4)
6736 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6737
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006738 intel_get_pipe_timings(crtc, pipe_config);
6739
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006740 i9xx_get_pfit_config(crtc, pipe_config);
6741
Daniel Vetter6c49f242013-06-06 12:45:25 +02006742 if (INTEL_INFO(dev)->gen >= 4) {
6743 tmp = I915_READ(DPLL_MD(crtc->pipe));
6744 pipe_config->pixel_multiplier =
6745 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6746 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006747 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006748 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6749 tmp = I915_READ(DPLL(crtc->pipe));
6750 pipe_config->pixel_multiplier =
6751 ((tmp & SDVO_MULTIPLIER_MASK)
6752 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6753 } else {
6754 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6755 * port and will be fixed up in the encoder->get_config
6756 * function. */
6757 pipe_config->pixel_multiplier = 1;
6758 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006759 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6760 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006761 /*
6762 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6763 * on 830. Filter it out here so that we don't
6764 * report errors due to that.
6765 */
6766 if (IS_I830(dev))
6767 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6768
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006769 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6770 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006771 } else {
6772 /* Mask out read-only status bits. */
6773 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6774 DPLL_PORTC_READY_MASK |
6775 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006776 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006777
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006778 if (IS_CHERRYVIEW(dev))
6779 chv_crtc_clock_get(crtc, pipe_config);
6780 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006781 vlv_crtc_clock_get(crtc, pipe_config);
6782 else
6783 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006784
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006785 return true;
6786}
6787
Paulo Zanonidde86e22012-12-01 12:04:25 -02006788static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006789{
6790 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006791 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006792 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006793 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006794 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006795 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006796 bool has_ck505 = false;
6797 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006798
6799 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006800 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006801 switch (encoder->type) {
6802 case INTEL_OUTPUT_LVDS:
6803 has_panel = true;
6804 has_lvds = true;
6805 break;
6806 case INTEL_OUTPUT_EDP:
6807 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006808 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006809 has_cpu_edp = true;
6810 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006811 default:
6812 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006813 }
6814 }
6815
Keith Packard99eb6a02011-09-26 14:29:12 -07006816 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006817 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006818 can_ssc = has_ck505;
6819 } else {
6820 has_ck505 = false;
6821 can_ssc = true;
6822 }
6823
Imre Deak2de69052013-05-08 13:14:04 +03006824 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6825 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006826
6827 /* Ironlake: try to setup display ref clock before DPLL
6828 * enabling. This is only under driver's control after
6829 * PCH B stepping, previous chipset stepping should be
6830 * ignoring this setting.
6831 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006832 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006833
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006834 /* As we must carefully and slowly disable/enable each source in turn,
6835 * compute the final state we want first and check if we need to
6836 * make any changes at all.
6837 */
6838 final = val;
6839 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006840 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006841 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006842 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006843 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6844
6845 final &= ~DREF_SSC_SOURCE_MASK;
6846 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6847 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006848
Keith Packard199e5d72011-09-22 12:01:57 -07006849 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006850 final |= DREF_SSC_SOURCE_ENABLE;
6851
6852 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6853 final |= DREF_SSC1_ENABLE;
6854
6855 if (has_cpu_edp) {
6856 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6857 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6858 else
6859 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6860 } else
6861 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6862 } else {
6863 final |= DREF_SSC_SOURCE_DISABLE;
6864 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6865 }
6866
6867 if (final == val)
6868 return;
6869
6870 /* Always enable nonspread source */
6871 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6872
6873 if (has_ck505)
6874 val |= DREF_NONSPREAD_CK505_ENABLE;
6875 else
6876 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6877
6878 if (has_panel) {
6879 val &= ~DREF_SSC_SOURCE_MASK;
6880 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006881
Keith Packard199e5d72011-09-22 12:01:57 -07006882 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006883 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006884 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006885 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006886 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006887 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006888
6889 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006890 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006891 POSTING_READ(PCH_DREF_CONTROL);
6892 udelay(200);
6893
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006894 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006895
6896 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006897 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006898 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006899 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006900 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006901 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006902 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006903 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006904 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006905
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006906 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006907 POSTING_READ(PCH_DREF_CONTROL);
6908 udelay(200);
6909 } else {
6910 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6911
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006912 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006913
6914 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006915 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006916
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006917 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006918 POSTING_READ(PCH_DREF_CONTROL);
6919 udelay(200);
6920
6921 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006922 val &= ~DREF_SSC_SOURCE_MASK;
6923 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006924
6925 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006926 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006927
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006928 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006929 POSTING_READ(PCH_DREF_CONTROL);
6930 udelay(200);
6931 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006932
6933 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006934}
6935
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006936static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006937{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006938 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006939
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006940 tmp = I915_READ(SOUTH_CHICKEN2);
6941 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6942 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006943
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006944 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6945 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6946 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006947
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006948 tmp = I915_READ(SOUTH_CHICKEN2);
6949 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6950 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006951
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006952 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6953 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6954 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006955}
6956
6957/* WaMPhyProgramming:hsw */
6958static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6959{
6960 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006961
6962 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6963 tmp &= ~(0xFF << 24);
6964 tmp |= (0x12 << 24);
6965 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6966
Paulo Zanonidde86e22012-12-01 12:04:25 -02006967 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6968 tmp |= (1 << 11);
6969 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6970
6971 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6972 tmp |= (1 << 11);
6973 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6974
Paulo Zanonidde86e22012-12-01 12:04:25 -02006975 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6976 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6977 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6978
6979 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6980 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6981 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6982
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006983 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6984 tmp &= ~(7 << 13);
6985 tmp |= (5 << 13);
6986 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006987
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006988 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6989 tmp &= ~(7 << 13);
6990 tmp |= (5 << 13);
6991 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006992
6993 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6994 tmp &= ~0xFF;
6995 tmp |= 0x1C;
6996 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6997
6998 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6999 tmp &= ~0xFF;
7000 tmp |= 0x1C;
7001 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7002
7003 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7004 tmp &= ~(0xFF << 16);
7005 tmp |= (0x1C << 16);
7006 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7007
7008 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7009 tmp &= ~(0xFF << 16);
7010 tmp |= (0x1C << 16);
7011 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7012
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007013 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7014 tmp |= (1 << 27);
7015 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007016
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007017 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7018 tmp |= (1 << 27);
7019 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007020
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007021 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7022 tmp &= ~(0xF << 28);
7023 tmp |= (4 << 28);
7024 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007025
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007026 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7027 tmp &= ~(0xF << 28);
7028 tmp |= (4 << 28);
7029 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007030}
7031
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007032/* Implements 3 different sequences from BSpec chapter "Display iCLK
7033 * Programming" based on the parameters passed:
7034 * - Sequence to enable CLKOUT_DP
7035 * - Sequence to enable CLKOUT_DP without spread
7036 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7037 */
7038static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7039 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007040{
7041 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007042 uint32_t reg, tmp;
7043
7044 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7045 with_spread = true;
7046 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7047 with_fdi, "LP PCH doesn't have FDI\n"))
7048 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007049
7050 mutex_lock(&dev_priv->dpio_lock);
7051
7052 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7053 tmp &= ~SBI_SSCCTL_DISABLE;
7054 tmp |= SBI_SSCCTL_PATHALT;
7055 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7056
7057 udelay(24);
7058
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007059 if (with_spread) {
7060 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7061 tmp &= ~SBI_SSCCTL_PATHALT;
7062 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007063
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007064 if (with_fdi) {
7065 lpt_reset_fdi_mphy(dev_priv);
7066 lpt_program_fdi_mphy(dev_priv);
7067 }
7068 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007069
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007070 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7071 SBI_GEN0 : SBI_DBUFF0;
7072 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7073 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7074 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007075
7076 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007077}
7078
Paulo Zanoni47701c32013-07-23 11:19:25 -03007079/* Sequence to disable CLKOUT_DP */
7080static void lpt_disable_clkout_dp(struct drm_device *dev)
7081{
7082 struct drm_i915_private *dev_priv = dev->dev_private;
7083 uint32_t reg, tmp;
7084
7085 mutex_lock(&dev_priv->dpio_lock);
7086
7087 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7088 SBI_GEN0 : SBI_DBUFF0;
7089 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7090 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7091 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7092
7093 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7094 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7095 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7096 tmp |= SBI_SSCCTL_PATHALT;
7097 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7098 udelay(32);
7099 }
7100 tmp |= SBI_SSCCTL_DISABLE;
7101 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7102 }
7103
7104 mutex_unlock(&dev_priv->dpio_lock);
7105}
7106
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007107static void lpt_init_pch_refclk(struct drm_device *dev)
7108{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007109 struct intel_encoder *encoder;
7110 bool has_vga = false;
7111
Damien Lespiaub2784e12014-08-05 11:29:37 +01007112 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007113 switch (encoder->type) {
7114 case INTEL_OUTPUT_ANALOG:
7115 has_vga = true;
7116 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007117 default:
7118 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007119 }
7120 }
7121
Paulo Zanoni47701c32013-07-23 11:19:25 -03007122 if (has_vga)
7123 lpt_enable_clkout_dp(dev, true, true);
7124 else
7125 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007126}
7127
Paulo Zanonidde86e22012-12-01 12:04:25 -02007128/*
7129 * Initialize reference clocks when the driver loads
7130 */
7131void intel_init_pch_refclk(struct drm_device *dev)
7132{
7133 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7134 ironlake_init_pch_refclk(dev);
7135 else if (HAS_PCH_LPT(dev))
7136 lpt_init_pch_refclk(dev);
7137}
7138
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007139static int ironlake_get_refclk(struct drm_crtc *crtc)
7140{
7141 struct drm_device *dev = crtc->dev;
7142 struct drm_i915_private *dev_priv = dev->dev_private;
7143 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007144 int num_connectors = 0;
7145 bool is_lvds = false;
7146
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007147 for_each_intel_encoder(dev, encoder) {
7148 if (encoder->new_crtc != to_intel_crtc(crtc))
7149 continue;
7150
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007151 switch (encoder->type) {
7152 case INTEL_OUTPUT_LVDS:
7153 is_lvds = true;
7154 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007155 default:
7156 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007157 }
7158 num_connectors++;
7159 }
7160
7161 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007162 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007163 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007164 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007165 }
7166
7167 return 120000;
7168}
7169
Daniel Vetter6ff93602013-04-19 11:24:36 +02007170static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007171{
7172 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7174 int pipe = intel_crtc->pipe;
7175 uint32_t val;
7176
Daniel Vetter78114072013-06-13 00:54:57 +02007177 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007178
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007179 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007180 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007181 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007182 break;
7183 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007184 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007185 break;
7186 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007187 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007188 break;
7189 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007190 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007191 break;
7192 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007193 /* Case prevented by intel_choose_pipe_bpp_dither. */
7194 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007195 }
7196
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007197 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007198 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7199
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007200 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007201 val |= PIPECONF_INTERLACED_ILK;
7202 else
7203 val |= PIPECONF_PROGRESSIVE;
7204
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007205 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007206 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007207
Paulo Zanonic8203562012-09-12 10:06:29 -03007208 I915_WRITE(PIPECONF(pipe), val);
7209 POSTING_READ(PIPECONF(pipe));
7210}
7211
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007212/*
7213 * Set up the pipe CSC unit.
7214 *
7215 * Currently only full range RGB to limited range RGB conversion
7216 * is supported, but eventually this should handle various
7217 * RGB<->YCbCr scenarios as well.
7218 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007219static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007220{
7221 struct drm_device *dev = crtc->dev;
7222 struct drm_i915_private *dev_priv = dev->dev_private;
7223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7224 int pipe = intel_crtc->pipe;
7225 uint16_t coeff = 0x7800; /* 1.0 */
7226
7227 /*
7228 * TODO: Check what kind of values actually come out of the pipe
7229 * with these coeff/postoff values and adjust to get the best
7230 * accuracy. Perhaps we even need to take the bpc value into
7231 * consideration.
7232 */
7233
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007234 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007235 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7236
7237 /*
7238 * GY/GU and RY/RU should be the other way around according
7239 * to BSpec, but reality doesn't agree. Just set them up in
7240 * a way that results in the correct picture.
7241 */
7242 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7243 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7244
7245 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7246 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7247
7248 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7249 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7250
7251 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7252 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7253 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7254
7255 if (INTEL_INFO(dev)->gen > 6) {
7256 uint16_t postoff = 0;
7257
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007258 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007259 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007260
7261 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7262 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7263 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7264
7265 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7266 } else {
7267 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7268
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007269 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007270 mode |= CSC_BLACK_SCREEN_OFFSET;
7271
7272 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7273 }
7274}
7275
Daniel Vetter6ff93602013-04-19 11:24:36 +02007276static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007277{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007278 struct drm_device *dev = crtc->dev;
7279 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007281 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007282 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007283 uint32_t val;
7284
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007285 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007286
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007287 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007288 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7289
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007290 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007291 val |= PIPECONF_INTERLACED_ILK;
7292 else
7293 val |= PIPECONF_PROGRESSIVE;
7294
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007295 I915_WRITE(PIPECONF(cpu_transcoder), val);
7296 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007297
7298 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7299 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007300
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307301 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007302 val = 0;
7303
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007304 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007305 case 18:
7306 val |= PIPEMISC_DITHER_6_BPC;
7307 break;
7308 case 24:
7309 val |= PIPEMISC_DITHER_8_BPC;
7310 break;
7311 case 30:
7312 val |= PIPEMISC_DITHER_10_BPC;
7313 break;
7314 case 36:
7315 val |= PIPEMISC_DITHER_12_BPC;
7316 break;
7317 default:
7318 /* Case prevented by pipe_config_set_bpp. */
7319 BUG();
7320 }
7321
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007322 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007323 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7324
7325 I915_WRITE(PIPEMISC(pipe), val);
7326 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007327}
7328
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007329static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007330 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007331 intel_clock_t *clock,
7332 bool *has_reduced_clock,
7333 intel_clock_t *reduced_clock)
7334{
7335 struct drm_device *dev = crtc->dev;
7336 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007338 int refclk;
7339 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007340 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007341
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007342 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007343
7344 refclk = ironlake_get_refclk(crtc);
7345
7346 /*
7347 * Returns a set of divisors for the desired target clock with the given
7348 * refclk, or FALSE. The returned values represent the clock equation:
7349 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7350 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007351 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007352 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007353 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007354 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007355 if (!ret)
7356 return false;
7357
7358 if (is_lvds && dev_priv->lvds_downclock_avail) {
7359 /*
7360 * Ensure we match the reduced clock's P to the target clock.
7361 * If the clocks don't match, we can't switch the display clock
7362 * by using the FP0/FP1. In such case we will disable the LVDS
7363 * downclock feature.
7364 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007365 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007366 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007367 dev_priv->lvds_downclock,
7368 refclk, clock,
7369 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007370 }
7371
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007372 return true;
7373}
7374
Paulo Zanonid4b19312012-11-29 11:29:32 -02007375int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7376{
7377 /*
7378 * Account for spread spectrum to avoid
7379 * oversubscribing the link. Max center spread
7380 * is 2.5%; use 5% for safety's sake.
7381 */
7382 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007383 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007384}
7385
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007386static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007387{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007388 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007389}
7390
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007391static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007392 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007393 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007394 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007395{
7396 struct drm_crtc *crtc = &intel_crtc->base;
7397 struct drm_device *dev = crtc->dev;
7398 struct drm_i915_private *dev_priv = dev->dev_private;
7399 struct intel_encoder *intel_encoder;
7400 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007401 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007402 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007403
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007404 for_each_intel_encoder(dev, intel_encoder) {
7405 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7406 continue;
7407
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007408 switch (intel_encoder->type) {
7409 case INTEL_OUTPUT_LVDS:
7410 is_lvds = true;
7411 break;
7412 case INTEL_OUTPUT_SDVO:
7413 case INTEL_OUTPUT_HDMI:
7414 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007415 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007416 default:
7417 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007418 }
7419
7420 num_connectors++;
7421 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007422
Chris Wilsonc1858122010-12-03 21:35:48 +00007423 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007424 factor = 21;
7425 if (is_lvds) {
7426 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007427 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007428 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007429 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007430 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007431 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007432
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007433 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007434 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007435
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007436 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7437 *fp2 |= FP_CB_TUNE;
7438
Chris Wilson5eddb702010-09-11 13:48:45 +01007439 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007440
Eric Anholta07d6782011-03-30 13:01:08 -07007441 if (is_lvds)
7442 dpll |= DPLLB_MODE_LVDS;
7443 else
7444 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007445
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007446 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007447 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007448
7449 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007450 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007451 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007452 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007453
Eric Anholta07d6782011-03-30 13:01:08 -07007454 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007455 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007456 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007457 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007458
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007459 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007460 case 5:
7461 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7462 break;
7463 case 7:
7464 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7465 break;
7466 case 10:
7467 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7468 break;
7469 case 14:
7470 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7471 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007472 }
7473
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007474 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007475 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007476 else
7477 dpll |= PLL_REF_INPUT_DREFCLK;
7478
Daniel Vetter959e16d2013-06-05 13:34:21 +02007479 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007480}
7481
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007482static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7483 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007484{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007485 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007486 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007487 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007488 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007489 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007490 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007491
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007492 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007493
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007494 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7495 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7496
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007497 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007498 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007499 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007500 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7501 return -EINVAL;
7502 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007503 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007504 if (!crtc_state->clock_set) {
7505 crtc_state->dpll.n = clock.n;
7506 crtc_state->dpll.m1 = clock.m1;
7507 crtc_state->dpll.m2 = clock.m2;
7508 crtc_state->dpll.p1 = clock.p1;
7509 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007510 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007511
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007512 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007513 if (crtc_state->has_pch_encoder) {
7514 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007515 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007516 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007517
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007518 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007519 &fp, &reduced_clock,
7520 has_reduced_clock ? &fp2 : NULL);
7521
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007522 crtc_state->dpll_hw_state.dpll = dpll;
7523 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007524 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007525 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007526 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007527 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007528
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007529 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007530 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007531 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007532 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007533 return -EINVAL;
7534 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007535 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007536
Jani Nikulad330a952014-01-21 11:24:25 +02007537 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007538 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007539 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007540 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007541
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007542 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007543}
7544
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007545static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7546 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007547{
7548 struct drm_device *dev = crtc->base.dev;
7549 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007550 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007551
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007552 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7553 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7554 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7555 & ~TU_SIZE_MASK;
7556 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7557 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7558 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7559}
7560
7561static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7562 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007563 struct intel_link_m_n *m_n,
7564 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007565{
7566 struct drm_device *dev = crtc->base.dev;
7567 struct drm_i915_private *dev_priv = dev->dev_private;
7568 enum pipe pipe = crtc->pipe;
7569
7570 if (INTEL_INFO(dev)->gen >= 5) {
7571 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7572 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7573 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7574 & ~TU_SIZE_MASK;
7575 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7576 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7577 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007578 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7579 * gen < 8) and if DRRS is supported (to make sure the
7580 * registers are not unnecessarily read).
7581 */
7582 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007583 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007584 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7585 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7586 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7587 & ~TU_SIZE_MASK;
7588 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7589 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7590 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7591 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007592 } else {
7593 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7594 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7595 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7596 & ~TU_SIZE_MASK;
7597 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7598 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7599 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7600 }
7601}
7602
7603void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007604 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007605{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007606 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007607 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7608 else
7609 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007610 &pipe_config->dp_m_n,
7611 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007612}
7613
Daniel Vetter72419202013-04-04 13:28:53 +02007614static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007615 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007616{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007617 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007618 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007619}
7620
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007621static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007622 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007623{
7624 struct drm_device *dev = crtc->base.dev;
7625 struct drm_i915_private *dev_priv = dev->dev_private;
7626 uint32_t tmp;
7627
7628 tmp = I915_READ(PS_CTL(crtc->pipe));
7629
7630 if (tmp & PS_ENABLE) {
7631 pipe_config->pch_pfit.enabled = true;
7632 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7633 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7634 }
7635}
7636
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007637static void
7638skylake_get_initial_plane_config(struct intel_crtc *crtc,
7639 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007640{
7641 struct drm_device *dev = crtc->base.dev;
7642 struct drm_i915_private *dev_priv = dev->dev_private;
7643 u32 val, base, offset, stride_mult;
7644 int pipe = crtc->pipe;
7645 int fourcc, pixel_format;
7646 int aligned_height;
7647 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007648 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007649
Damien Lespiaud9806c92015-01-21 14:07:19 +00007650 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007651 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007652 DRM_DEBUG_KMS("failed to alloc fb\n");
7653 return;
7654 }
7655
Damien Lespiau1b842c82015-01-21 13:50:54 +00007656 fb = &intel_fb->base;
7657
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007658 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007659 if (!(val & PLANE_CTL_ENABLE))
7660 goto error;
7661
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007662 if (val & PLANE_CTL_TILED_MASK)
7663 plane_config->tiling = I915_TILING_X;
7664
7665 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7666 fourcc = skl_format_to_fourcc(pixel_format,
7667 val & PLANE_CTL_ORDER_RGBX,
7668 val & PLANE_CTL_ALPHA_MASK);
7669 fb->pixel_format = fourcc;
7670 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7671
7672 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7673 plane_config->base = base;
7674
7675 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7676
7677 val = I915_READ(PLANE_SIZE(pipe, 0));
7678 fb->height = ((val >> 16) & 0xfff) + 1;
7679 fb->width = ((val >> 0) & 0x1fff) + 1;
7680
7681 val = I915_READ(PLANE_STRIDE(pipe, 0));
7682 switch (plane_config->tiling) {
7683 case I915_TILING_NONE:
7684 stride_mult = 64;
7685 break;
7686 case I915_TILING_X:
7687 stride_mult = 512;
7688 break;
7689 default:
7690 MISSING_CASE(plane_config->tiling);
7691 goto error;
7692 }
7693 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7694
7695 aligned_height = intel_fb_align_height(dev, fb->height,
7696 plane_config->tiling);
7697
7698 plane_config->size = ALIGN(fb->pitches[0] * aligned_height, PAGE_SIZE);
7699
7700 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7701 pipe_name(pipe), fb->width, fb->height,
7702 fb->bits_per_pixel, base, fb->pitches[0],
7703 plane_config->size);
7704
Damien Lespiau2d140302015-02-05 17:22:18 +00007705 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007706 return;
7707
7708error:
7709 kfree(fb);
7710}
7711
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007712static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007713 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007714{
7715 struct drm_device *dev = crtc->base.dev;
7716 struct drm_i915_private *dev_priv = dev->dev_private;
7717 uint32_t tmp;
7718
7719 tmp = I915_READ(PF_CTL(crtc->pipe));
7720
7721 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007722 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007723 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7724 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007725
7726 /* We currently do not free assignements of panel fitters on
7727 * ivb/hsw (since we don't use the higher upscaling modes which
7728 * differentiates them) so just WARN about this case for now. */
7729 if (IS_GEN7(dev)) {
7730 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7731 PF_PIPE_SEL_IVB(crtc->pipe));
7732 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007733 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007734}
7735
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007736static void
7737ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7738 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007739{
7740 struct drm_device *dev = crtc->base.dev;
7741 struct drm_i915_private *dev_priv = dev->dev_private;
7742 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007743 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007744 int fourcc, pixel_format;
7745 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007746 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007747 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007748
Damien Lespiau42a7b082015-02-05 19:35:13 +00007749 val = I915_READ(DSPCNTR(pipe));
7750 if (!(val & DISPLAY_PLANE_ENABLE))
7751 return;
7752
Damien Lespiaud9806c92015-01-21 14:07:19 +00007753 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007754 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007755 DRM_DEBUG_KMS("failed to alloc fb\n");
7756 return;
7757 }
7758
Damien Lespiau1b842c82015-01-21 13:50:54 +00007759 fb = &intel_fb->base;
7760
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007761 if (INTEL_INFO(dev)->gen >= 4)
7762 if (val & DISPPLANE_TILED)
Damien Lespiau49af4492015-01-20 12:51:44 +00007763 plane_config->tiling = I915_TILING_X;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007764
7765 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007766 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007767 fb->pixel_format = fourcc;
7768 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007769
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007770 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007771 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007772 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007773 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007774 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007775 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007776 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007777 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007778 }
7779 plane_config->base = base;
7780
7781 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007782 fb->width = ((val >> 16) & 0xfff) + 1;
7783 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007784
7785 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007786 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007787
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007788 aligned_height = intel_fb_align_height(dev, fb->height,
Damien Lespiauec2c9812015-01-20 12:51:45 +00007789 plane_config->tiling);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007790
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007791 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007792
Damien Lespiau2844a922015-01-20 12:51:48 +00007793 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7794 pipe_name(pipe), fb->width, fb->height,
7795 fb->bits_per_pixel, base, fb->pitches[0],
7796 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007797
Damien Lespiau2d140302015-02-05 17:22:18 +00007798 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007799}
7800
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007801static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007802 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007803{
7804 struct drm_device *dev = crtc->base.dev;
7805 struct drm_i915_private *dev_priv = dev->dev_private;
7806 uint32_t tmp;
7807
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007808 if (!intel_display_power_is_enabled(dev_priv,
7809 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007810 return false;
7811
Daniel Vettere143a212013-07-04 12:01:15 +02007812 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007813 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007814
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007815 tmp = I915_READ(PIPECONF(crtc->pipe));
7816 if (!(tmp & PIPECONF_ENABLE))
7817 return false;
7818
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007819 switch (tmp & PIPECONF_BPC_MASK) {
7820 case PIPECONF_6BPC:
7821 pipe_config->pipe_bpp = 18;
7822 break;
7823 case PIPECONF_8BPC:
7824 pipe_config->pipe_bpp = 24;
7825 break;
7826 case PIPECONF_10BPC:
7827 pipe_config->pipe_bpp = 30;
7828 break;
7829 case PIPECONF_12BPC:
7830 pipe_config->pipe_bpp = 36;
7831 break;
7832 default:
7833 break;
7834 }
7835
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007836 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7837 pipe_config->limited_color_range = true;
7838
Daniel Vetterab9412b2013-05-03 11:49:46 +02007839 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007840 struct intel_shared_dpll *pll;
7841
Daniel Vetter88adfff2013-03-28 10:42:01 +01007842 pipe_config->has_pch_encoder = true;
7843
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007844 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7845 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7846 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007847
7848 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007849
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007850 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007851 pipe_config->shared_dpll =
7852 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007853 } else {
7854 tmp = I915_READ(PCH_DPLL_SEL);
7855 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7856 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7857 else
7858 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7859 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007860
7861 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7862
7863 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7864 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007865
7866 tmp = pipe_config->dpll_hw_state.dpll;
7867 pipe_config->pixel_multiplier =
7868 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7869 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007870
7871 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007872 } else {
7873 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007874 }
7875
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007876 intel_get_pipe_timings(crtc, pipe_config);
7877
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007878 ironlake_get_pfit_config(crtc, pipe_config);
7879
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007880 return true;
7881}
7882
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007883static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7884{
7885 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007886 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007887
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007888 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007889 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007890 pipe_name(crtc->pipe));
7891
Rob Clarke2c719b2014-12-15 13:56:32 -05007892 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7893 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7894 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7895 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7896 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7897 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007898 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007899 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007900 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007901 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007902 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007903 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007904 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007905 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007906 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007907
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007908 /*
7909 * In theory we can still leave IRQs enabled, as long as only the HPD
7910 * interrupts remain enabled. We used to check for that, but since it's
7911 * gen-specific and since we only disable LCPLL after we fully disable
7912 * the interrupts, the check below should be enough.
7913 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007914 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007915}
7916
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007917static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7918{
7919 struct drm_device *dev = dev_priv->dev;
7920
7921 if (IS_HASWELL(dev))
7922 return I915_READ(D_COMP_HSW);
7923 else
7924 return I915_READ(D_COMP_BDW);
7925}
7926
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007927static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7928{
7929 struct drm_device *dev = dev_priv->dev;
7930
7931 if (IS_HASWELL(dev)) {
7932 mutex_lock(&dev_priv->rps.hw_lock);
7933 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7934 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007935 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007936 mutex_unlock(&dev_priv->rps.hw_lock);
7937 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007938 I915_WRITE(D_COMP_BDW, val);
7939 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007940 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007941}
7942
7943/*
7944 * This function implements pieces of two sequences from BSpec:
7945 * - Sequence for display software to disable LCPLL
7946 * - Sequence for display software to allow package C8+
7947 * The steps implemented here are just the steps that actually touch the LCPLL
7948 * register. Callers should take care of disabling all the display engine
7949 * functions, doing the mode unset, fixing interrupts, etc.
7950 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007951static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7952 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007953{
7954 uint32_t val;
7955
7956 assert_can_disable_lcpll(dev_priv);
7957
7958 val = I915_READ(LCPLL_CTL);
7959
7960 if (switch_to_fclk) {
7961 val |= LCPLL_CD_SOURCE_FCLK;
7962 I915_WRITE(LCPLL_CTL, val);
7963
7964 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7965 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7966 DRM_ERROR("Switching to FCLK failed\n");
7967
7968 val = I915_READ(LCPLL_CTL);
7969 }
7970
7971 val |= LCPLL_PLL_DISABLE;
7972 I915_WRITE(LCPLL_CTL, val);
7973 POSTING_READ(LCPLL_CTL);
7974
7975 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7976 DRM_ERROR("LCPLL still locked\n");
7977
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007978 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007979 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007980 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007981 ndelay(100);
7982
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007983 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7984 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007985 DRM_ERROR("D_COMP RCOMP still in progress\n");
7986
7987 if (allow_power_down) {
7988 val = I915_READ(LCPLL_CTL);
7989 val |= LCPLL_POWER_DOWN_ALLOW;
7990 I915_WRITE(LCPLL_CTL, val);
7991 POSTING_READ(LCPLL_CTL);
7992 }
7993}
7994
7995/*
7996 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7997 * source.
7998 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007999static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008000{
8001 uint32_t val;
8002
8003 val = I915_READ(LCPLL_CTL);
8004
8005 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8006 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8007 return;
8008
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008009 /*
8010 * Make sure we're not on PC8 state before disabling PC8, otherwise
8011 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008012 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008013 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008014
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008015 if (val & LCPLL_POWER_DOWN_ALLOW) {
8016 val &= ~LCPLL_POWER_DOWN_ALLOW;
8017 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008018 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008019 }
8020
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008021 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008022 val |= D_COMP_COMP_FORCE;
8023 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008024 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008025
8026 val = I915_READ(LCPLL_CTL);
8027 val &= ~LCPLL_PLL_DISABLE;
8028 I915_WRITE(LCPLL_CTL, val);
8029
8030 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8031 DRM_ERROR("LCPLL not locked yet\n");
8032
8033 if (val & LCPLL_CD_SOURCE_FCLK) {
8034 val = I915_READ(LCPLL_CTL);
8035 val &= ~LCPLL_CD_SOURCE_FCLK;
8036 I915_WRITE(LCPLL_CTL, val);
8037
8038 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8039 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8040 DRM_ERROR("Switching back to LCPLL failed\n");
8041 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008042
Mika Kuoppala59bad942015-01-16 11:34:40 +02008043 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008044}
8045
Paulo Zanoni765dab672014-03-07 20:08:18 -03008046/*
8047 * Package states C8 and deeper are really deep PC states that can only be
8048 * reached when all the devices on the system allow it, so even if the graphics
8049 * device allows PC8+, it doesn't mean the system will actually get to these
8050 * states. Our driver only allows PC8+ when going into runtime PM.
8051 *
8052 * The requirements for PC8+ are that all the outputs are disabled, the power
8053 * well is disabled and most interrupts are disabled, and these are also
8054 * requirements for runtime PM. When these conditions are met, we manually do
8055 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8056 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8057 * hang the machine.
8058 *
8059 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8060 * the state of some registers, so when we come back from PC8+ we need to
8061 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8062 * need to take care of the registers kept by RC6. Notice that this happens even
8063 * if we don't put the device in PCI D3 state (which is what currently happens
8064 * because of the runtime PM support).
8065 *
8066 * For more, read "Display Sequences for Package C8" on the hardware
8067 * documentation.
8068 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008069void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008070{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008071 struct drm_device *dev = dev_priv->dev;
8072 uint32_t val;
8073
Paulo Zanonic67a4702013-08-19 13:18:09 -03008074 DRM_DEBUG_KMS("Enabling package C8+\n");
8075
Paulo Zanonic67a4702013-08-19 13:18:09 -03008076 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8077 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8078 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8079 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8080 }
8081
8082 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008083 hsw_disable_lcpll(dev_priv, true, true);
8084}
8085
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008086void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008087{
8088 struct drm_device *dev = dev_priv->dev;
8089 uint32_t val;
8090
Paulo Zanonic67a4702013-08-19 13:18:09 -03008091 DRM_DEBUG_KMS("Disabling package C8+\n");
8092
8093 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008094 lpt_init_pch_refclk(dev);
8095
8096 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8097 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8098 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8099 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8100 }
8101
8102 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008103}
8104
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008105static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8106 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008107{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008108 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008109 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008110
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008111 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008112
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008113 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008114}
8115
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008116static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8117 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008118 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008119{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008120 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008121
8122 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8123 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8124
8125 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008126 case SKL_DPLL0:
8127 /*
8128 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8129 * of the shared DPLL framework and thus needs to be read out
8130 * separately
8131 */
8132 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8133 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8134 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008135 case SKL_DPLL1:
8136 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8137 break;
8138 case SKL_DPLL2:
8139 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8140 break;
8141 case SKL_DPLL3:
8142 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8143 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008144 }
8145}
8146
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008147static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8148 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008149 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008150{
8151 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8152
8153 switch (pipe_config->ddi_pll_sel) {
8154 case PORT_CLK_SEL_WRPLL1:
8155 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8156 break;
8157 case PORT_CLK_SEL_WRPLL2:
8158 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8159 break;
8160 }
8161}
8162
Daniel Vetter26804af2014-06-25 22:01:55 +03008163static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008164 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008165{
8166 struct drm_device *dev = crtc->base.dev;
8167 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008168 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008169 enum port port;
8170 uint32_t tmp;
8171
8172 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8173
8174 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8175
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008176 if (IS_SKYLAKE(dev))
8177 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8178 else
8179 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008180
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008181 if (pipe_config->shared_dpll >= 0) {
8182 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8183
8184 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8185 &pipe_config->dpll_hw_state));
8186 }
8187
Daniel Vetter26804af2014-06-25 22:01:55 +03008188 /*
8189 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8190 * DDI E. So just check whether this pipe is wired to DDI E and whether
8191 * the PCH transcoder is on.
8192 */
Damien Lespiauca370452013-12-03 13:56:24 +00008193 if (INTEL_INFO(dev)->gen < 9 &&
8194 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008195 pipe_config->has_pch_encoder = true;
8196
8197 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8198 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8199 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8200
8201 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8202 }
8203}
8204
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008205static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008206 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008207{
8208 struct drm_device *dev = crtc->base.dev;
8209 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008210 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008211 uint32_t tmp;
8212
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008213 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008214 POWER_DOMAIN_PIPE(crtc->pipe)))
8215 return false;
8216
Daniel Vettere143a212013-07-04 12:01:15 +02008217 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008218 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8219
Daniel Vettereccb1402013-05-22 00:50:22 +02008220 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8221 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8222 enum pipe trans_edp_pipe;
8223 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8224 default:
8225 WARN(1, "unknown pipe linked to edp transcoder\n");
8226 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8227 case TRANS_DDI_EDP_INPUT_A_ON:
8228 trans_edp_pipe = PIPE_A;
8229 break;
8230 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8231 trans_edp_pipe = PIPE_B;
8232 break;
8233 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8234 trans_edp_pipe = PIPE_C;
8235 break;
8236 }
8237
8238 if (trans_edp_pipe == crtc->pipe)
8239 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8240 }
8241
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008242 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008243 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008244 return false;
8245
Daniel Vettereccb1402013-05-22 00:50:22 +02008246 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008247 if (!(tmp & PIPECONF_ENABLE))
8248 return false;
8249
Daniel Vetter26804af2014-06-25 22:01:55 +03008250 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008251
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008252 intel_get_pipe_timings(crtc, pipe_config);
8253
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008254 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008255 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8256 if (IS_SKYLAKE(dev))
8257 skylake_get_pfit_config(crtc, pipe_config);
8258 else
8259 ironlake_get_pfit_config(crtc, pipe_config);
8260 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008261
Jesse Barnese59150d2014-01-07 13:30:45 -08008262 if (IS_HASWELL(dev))
8263 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8264 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008265
Clint Taylorebb69c92014-09-30 10:30:22 -07008266 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8267 pipe_config->pixel_multiplier =
8268 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8269 } else {
8270 pipe_config->pixel_multiplier = 1;
8271 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008272
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008273 return true;
8274}
8275
Chris Wilson560b85b2010-08-07 11:01:38 +01008276static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8277{
8278 struct drm_device *dev = crtc->dev;
8279 struct drm_i915_private *dev_priv = dev->dev_private;
8280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008281 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008282
Ville Syrjälädc41c152014-08-13 11:57:05 +03008283 if (base) {
8284 unsigned int width = intel_crtc->cursor_width;
8285 unsigned int height = intel_crtc->cursor_height;
8286 unsigned int stride = roundup_pow_of_two(width) * 4;
8287
8288 switch (stride) {
8289 default:
8290 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8291 width, stride);
8292 stride = 256;
8293 /* fallthrough */
8294 case 256:
8295 case 512:
8296 case 1024:
8297 case 2048:
8298 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008299 }
8300
Ville Syrjälädc41c152014-08-13 11:57:05 +03008301 cntl |= CURSOR_ENABLE |
8302 CURSOR_GAMMA_ENABLE |
8303 CURSOR_FORMAT_ARGB |
8304 CURSOR_STRIDE(stride);
8305
8306 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008307 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008308
Ville Syrjälädc41c152014-08-13 11:57:05 +03008309 if (intel_crtc->cursor_cntl != 0 &&
8310 (intel_crtc->cursor_base != base ||
8311 intel_crtc->cursor_size != size ||
8312 intel_crtc->cursor_cntl != cntl)) {
8313 /* On these chipsets we can only modify the base/size/stride
8314 * whilst the cursor is disabled.
8315 */
8316 I915_WRITE(_CURACNTR, 0);
8317 POSTING_READ(_CURACNTR);
8318 intel_crtc->cursor_cntl = 0;
8319 }
8320
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008321 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008322 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008323 intel_crtc->cursor_base = base;
8324 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008325
8326 if (intel_crtc->cursor_size != size) {
8327 I915_WRITE(CURSIZE, size);
8328 intel_crtc->cursor_size = size;
8329 }
8330
Chris Wilson4b0e3332014-05-30 16:35:26 +03008331 if (intel_crtc->cursor_cntl != cntl) {
8332 I915_WRITE(_CURACNTR, cntl);
8333 POSTING_READ(_CURACNTR);
8334 intel_crtc->cursor_cntl = cntl;
8335 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008336}
8337
8338static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8339{
8340 struct drm_device *dev = crtc->dev;
8341 struct drm_i915_private *dev_priv = dev->dev_private;
8342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8343 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008344 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008345
Chris Wilson4b0e3332014-05-30 16:35:26 +03008346 cntl = 0;
8347 if (base) {
8348 cntl = MCURSOR_GAMMA_ENABLE;
8349 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308350 case 64:
8351 cntl |= CURSOR_MODE_64_ARGB_AX;
8352 break;
8353 case 128:
8354 cntl |= CURSOR_MODE_128_ARGB_AX;
8355 break;
8356 case 256:
8357 cntl |= CURSOR_MODE_256_ARGB_AX;
8358 break;
8359 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008360 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308361 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008362 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008363 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008364
8365 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8366 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008367 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008368
Matt Roper8e7d6882015-01-21 16:35:41 -08008369 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008370 cntl |= CURSOR_ROTATE_180;
8371
Chris Wilson4b0e3332014-05-30 16:35:26 +03008372 if (intel_crtc->cursor_cntl != cntl) {
8373 I915_WRITE(CURCNTR(pipe), cntl);
8374 POSTING_READ(CURCNTR(pipe));
8375 intel_crtc->cursor_cntl = cntl;
8376 }
8377
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008378 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008379 I915_WRITE(CURBASE(pipe), base);
8380 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008381
8382 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008383}
8384
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008385/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008386static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8387 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008388{
8389 struct drm_device *dev = crtc->dev;
8390 struct drm_i915_private *dev_priv = dev->dev_private;
8391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8392 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008393 int x = crtc->cursor_x;
8394 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008395 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008396
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008397 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008398 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008399
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008400 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008401 base = 0;
8402
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008403 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008404 base = 0;
8405
8406 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008407 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008408 base = 0;
8409
8410 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8411 x = -x;
8412 }
8413 pos |= x << CURSOR_X_SHIFT;
8414
8415 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008416 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008417 base = 0;
8418
8419 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8420 y = -y;
8421 }
8422 pos |= y << CURSOR_Y_SHIFT;
8423
Chris Wilson4b0e3332014-05-30 16:35:26 +03008424 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008425 return;
8426
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008427 I915_WRITE(CURPOS(pipe), pos);
8428
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008429 /* ILK+ do this automagically */
8430 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008431 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008432 base += (intel_crtc->cursor_height *
8433 intel_crtc->cursor_width - 1) * 4;
8434 }
8435
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008436 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008437 i845_update_cursor(crtc, base);
8438 else
8439 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008440}
8441
Ville Syrjälädc41c152014-08-13 11:57:05 +03008442static bool cursor_size_ok(struct drm_device *dev,
8443 uint32_t width, uint32_t height)
8444{
8445 if (width == 0 || height == 0)
8446 return false;
8447
8448 /*
8449 * 845g/865g are special in that they are only limited by
8450 * the width of their cursors, the height is arbitrary up to
8451 * the precision of the register. Everything else requires
8452 * square cursors, limited to a few power-of-two sizes.
8453 */
8454 if (IS_845G(dev) || IS_I865G(dev)) {
8455 if ((width & 63) != 0)
8456 return false;
8457
8458 if (width > (IS_845G(dev) ? 64 : 512))
8459 return false;
8460
8461 if (height > 1023)
8462 return false;
8463 } else {
8464 switch (width | height) {
8465 case 256:
8466 case 128:
8467 if (IS_GEN2(dev))
8468 return false;
8469 case 64:
8470 break;
8471 default:
8472 return false;
8473 }
8474 }
8475
8476 return true;
8477}
8478
Jesse Barnes79e53942008-11-07 14:24:08 -08008479static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008480 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008481{
James Simmons72034252010-08-03 01:33:19 +01008482 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008484
James Simmons72034252010-08-03 01:33:19 +01008485 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008486 intel_crtc->lut_r[i] = red[i] >> 8;
8487 intel_crtc->lut_g[i] = green[i] >> 8;
8488 intel_crtc->lut_b[i] = blue[i] >> 8;
8489 }
8490
8491 intel_crtc_load_lut(crtc);
8492}
8493
Jesse Barnes79e53942008-11-07 14:24:08 -08008494/* VESA 640x480x72Hz mode to set on the pipe */
8495static struct drm_display_mode load_detect_mode = {
8496 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8497 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8498};
8499
Daniel Vettera8bb6812014-02-10 18:00:39 +01008500struct drm_framebuffer *
8501__intel_framebuffer_create(struct drm_device *dev,
8502 struct drm_mode_fb_cmd2 *mode_cmd,
8503 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008504{
8505 struct intel_framebuffer *intel_fb;
8506 int ret;
8507
8508 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8509 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008510 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008511 return ERR_PTR(-ENOMEM);
8512 }
8513
8514 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008515 if (ret)
8516 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008517
8518 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008519err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008520 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008521 kfree(intel_fb);
8522
8523 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008524}
8525
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008526static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008527intel_framebuffer_create(struct drm_device *dev,
8528 struct drm_mode_fb_cmd2 *mode_cmd,
8529 struct drm_i915_gem_object *obj)
8530{
8531 struct drm_framebuffer *fb;
8532 int ret;
8533
8534 ret = i915_mutex_lock_interruptible(dev);
8535 if (ret)
8536 return ERR_PTR(ret);
8537 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8538 mutex_unlock(&dev->struct_mutex);
8539
8540 return fb;
8541}
8542
Chris Wilsond2dff872011-04-19 08:36:26 +01008543static u32
8544intel_framebuffer_pitch_for_width(int width, int bpp)
8545{
8546 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8547 return ALIGN(pitch, 64);
8548}
8549
8550static u32
8551intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8552{
8553 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008554 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008555}
8556
8557static struct drm_framebuffer *
8558intel_framebuffer_create_for_mode(struct drm_device *dev,
8559 struct drm_display_mode *mode,
8560 int depth, int bpp)
8561{
8562 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008563 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008564
8565 obj = i915_gem_alloc_object(dev,
8566 intel_framebuffer_size_for_mode(mode, bpp));
8567 if (obj == NULL)
8568 return ERR_PTR(-ENOMEM);
8569
8570 mode_cmd.width = mode->hdisplay;
8571 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008572 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8573 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008574 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008575
8576 return intel_framebuffer_create(dev, &mode_cmd, obj);
8577}
8578
8579static struct drm_framebuffer *
8580mode_fits_in_fbdev(struct drm_device *dev,
8581 struct drm_display_mode *mode)
8582{
Daniel Vetter4520f532013-10-09 09:18:51 +02008583#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008584 struct drm_i915_private *dev_priv = dev->dev_private;
8585 struct drm_i915_gem_object *obj;
8586 struct drm_framebuffer *fb;
8587
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008588 if (!dev_priv->fbdev)
8589 return NULL;
8590
8591 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008592 return NULL;
8593
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008594 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008595 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008596
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008597 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008598 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8599 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008600 return NULL;
8601
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008602 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008603 return NULL;
8604
8605 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008606#else
8607 return NULL;
8608#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008609}
8610
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008611bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008612 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008613 struct intel_load_detect_pipe *old,
8614 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008615{
8616 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008617 struct intel_encoder *intel_encoder =
8618 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008619 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008620 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008621 struct drm_crtc *crtc = NULL;
8622 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008623 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008624 struct drm_mode_config *config = &dev->mode_config;
8625 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008626
Chris Wilsond2dff872011-04-19 08:36:26 +01008627 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008628 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008629 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008630
Rob Clark51fd3712013-11-19 12:10:12 -05008631retry:
8632 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8633 if (ret)
8634 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008635
Jesse Barnes79e53942008-11-07 14:24:08 -08008636 /*
8637 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008638 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008639 * - if the connector already has an assigned crtc, use it (but make
8640 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008641 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008642 * - try to find the first unused crtc that can drive this connector,
8643 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008644 */
8645
8646 /* See if we already have a CRTC for this connector */
8647 if (encoder->crtc) {
8648 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008649
Rob Clark51fd3712013-11-19 12:10:12 -05008650 ret = drm_modeset_lock(&crtc->mutex, ctx);
8651 if (ret)
8652 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008653 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8654 if (ret)
8655 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008656
Daniel Vetter24218aa2012-08-12 19:27:11 +02008657 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008658 old->load_detect_temp = false;
8659
8660 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008661 if (connector->dpms != DRM_MODE_DPMS_ON)
8662 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008663
Chris Wilson71731882011-04-19 23:10:58 +01008664 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008665 }
8666
8667 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008668 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008669 i++;
8670 if (!(encoder->possible_crtcs & (1 << i)))
8671 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008672 if (possible_crtc->enabled)
8673 continue;
8674 /* This can occur when applying the pipe A quirk on resume. */
8675 if (to_intel_crtc(possible_crtc)->new_enabled)
8676 continue;
8677
8678 crtc = possible_crtc;
8679 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008680 }
8681
8682 /*
8683 * If we didn't find an unused CRTC, don't use any.
8684 */
8685 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008686 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008687 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008688 }
8689
Rob Clark51fd3712013-11-19 12:10:12 -05008690 ret = drm_modeset_lock(&crtc->mutex, ctx);
8691 if (ret)
8692 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008693 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8694 if (ret)
8695 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008696 intel_encoder->new_crtc = to_intel_crtc(crtc);
8697 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008698
8699 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008700 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008701 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008702 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008703 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008704 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008705
Chris Wilson64927112011-04-20 07:25:26 +01008706 if (!mode)
8707 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008708
Chris Wilsond2dff872011-04-19 08:36:26 +01008709 /* We need a framebuffer large enough to accommodate all accesses
8710 * that the plane may generate whilst we perform load detection.
8711 * We can not rely on the fbcon either being present (we get called
8712 * during its initialisation to detect all boot displays, or it may
8713 * not even exist) or that it is large enough to satisfy the
8714 * requested mode.
8715 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008716 fb = mode_fits_in_fbdev(dev, mode);
8717 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008718 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008719 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8720 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008721 } else
8722 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008723 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008724 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008725 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008726 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008727
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008728 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008729 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008730 if (old->release_fb)
8731 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008732 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008733 }
Chris Wilson71731882011-04-19 23:10:58 +01008734
Jesse Barnes79e53942008-11-07 14:24:08 -08008735 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008736 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008737 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008738
8739 fail:
8740 intel_crtc->new_enabled = crtc->enabled;
8741 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008742 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008743 else
8744 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008745fail_unlock:
8746 if (ret == -EDEADLK) {
8747 drm_modeset_backoff(ctx);
8748 goto retry;
8749 }
8750
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008751 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008752}
8753
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008754void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008755 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008756{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008757 struct intel_encoder *intel_encoder =
8758 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008759 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008760 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008762
Chris Wilsond2dff872011-04-19 08:36:26 +01008763 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008764 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008765 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008766
Chris Wilson8261b192011-04-19 23:18:09 +01008767 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008768 to_intel_connector(connector)->new_encoder = NULL;
8769 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008770 intel_crtc->new_enabled = false;
8771 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008772 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008773
Daniel Vetter36206362012-12-10 20:42:17 +01008774 if (old->release_fb) {
8775 drm_framebuffer_unregister_private(old->release_fb);
8776 drm_framebuffer_unreference(old->release_fb);
8777 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008778
Chris Wilson0622a532011-04-21 09:32:11 +01008779 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008780 }
8781
Eric Anholtc751ce42010-03-25 11:48:48 -07008782 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008783 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8784 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008785}
8786
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008787static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008788 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008789{
8790 struct drm_i915_private *dev_priv = dev->dev_private;
8791 u32 dpll = pipe_config->dpll_hw_state.dpll;
8792
8793 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008794 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008795 else if (HAS_PCH_SPLIT(dev))
8796 return 120000;
8797 else if (!IS_GEN2(dev))
8798 return 96000;
8799 else
8800 return 48000;
8801}
8802
Jesse Barnes79e53942008-11-07 14:24:08 -08008803/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008804static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008805 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008806{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008807 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008808 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008809 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008810 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008811 u32 fp;
8812 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008813 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008814
8815 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008816 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008817 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008818 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008819
8820 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008821 if (IS_PINEVIEW(dev)) {
8822 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8823 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008824 } else {
8825 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8826 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8827 }
8828
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008829 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008830 if (IS_PINEVIEW(dev))
8831 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8832 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008833 else
8834 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008835 DPLL_FPA01_P1_POST_DIV_SHIFT);
8836
8837 switch (dpll & DPLL_MODE_MASK) {
8838 case DPLLB_MODE_DAC_SERIAL:
8839 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8840 5 : 10;
8841 break;
8842 case DPLLB_MODE_LVDS:
8843 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8844 7 : 14;
8845 break;
8846 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008847 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008848 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008849 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008850 }
8851
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008852 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008853 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008854 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008855 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008856 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008857 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008858 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008859
8860 if (is_lvds) {
8861 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8862 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008863
8864 if (lvds & LVDS_CLKB_POWER_UP)
8865 clock.p2 = 7;
8866 else
8867 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008868 } else {
8869 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8870 clock.p1 = 2;
8871 else {
8872 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8873 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8874 }
8875 if (dpll & PLL_P2_DIVIDE_BY_4)
8876 clock.p2 = 4;
8877 else
8878 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008879 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008880
8881 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008882 }
8883
Ville Syrjälä18442d02013-09-13 16:00:08 +03008884 /*
8885 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008886 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008887 * encoder's get_config() function.
8888 */
8889 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008890}
8891
Ville Syrjälä6878da02013-09-13 15:59:11 +03008892int intel_dotclock_calculate(int link_freq,
8893 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008894{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008895 /*
8896 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008897 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008898 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008899 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008900 *
8901 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008902 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008903 */
8904
Ville Syrjälä6878da02013-09-13 15:59:11 +03008905 if (!m_n->link_n)
8906 return 0;
8907
8908 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8909}
8910
Ville Syrjälä18442d02013-09-13 16:00:08 +03008911static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008912 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008913{
8914 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008915
8916 /* read out port_clock from the DPLL */
8917 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008918
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008919 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008920 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008921 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008922 * agree once we know their relationship in the encoder's
8923 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008924 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008925 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008926 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8927 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008928}
8929
8930/** Returns the currently programmed mode of the given pipe. */
8931struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8932 struct drm_crtc *crtc)
8933{
Jesse Barnes548f2452011-02-17 10:40:53 -08008934 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008936 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008937 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008938 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008939 int htot = I915_READ(HTOTAL(cpu_transcoder));
8940 int hsync = I915_READ(HSYNC(cpu_transcoder));
8941 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8942 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008943 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008944
8945 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8946 if (!mode)
8947 return NULL;
8948
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008949 /*
8950 * Construct a pipe_config sufficient for getting the clock info
8951 * back out of crtc_clock_get.
8952 *
8953 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8954 * to use a real value here instead.
8955 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008956 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008957 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008958 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8959 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8960 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008961 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8962
Ville Syrjälä773ae032013-09-23 17:48:20 +03008963 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008964 mode->hdisplay = (htot & 0xffff) + 1;
8965 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8966 mode->hsync_start = (hsync & 0xffff) + 1;
8967 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8968 mode->vdisplay = (vtot & 0xffff) + 1;
8969 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8970 mode->vsync_start = (vsync & 0xffff) + 1;
8971 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8972
8973 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008974
8975 return mode;
8976}
8977
Jesse Barnes652c3932009-08-17 13:31:43 -07008978static void intel_decrease_pllclock(struct drm_crtc *crtc)
8979{
8980 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008981 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008983
Sonika Jindalbaff2962014-07-22 11:16:35 +05308984 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008985 return;
8986
8987 if (!dev_priv->lvds_downclock_avail)
8988 return;
8989
8990 /*
8991 * Since this is called by a timer, we should never get here in
8992 * the manual case.
8993 */
8994 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008995 int pipe = intel_crtc->pipe;
8996 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008997 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008998
Zhao Yakui44d98a62009-10-09 11:39:40 +08008999 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009000
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009001 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009002
Chris Wilson074b5e12012-05-02 12:07:06 +01009003 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009004 dpll |= DISPLAY_RATE_SELECT_FPA1;
9005 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009006 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009007 dpll = I915_READ(dpll_reg);
9008 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009009 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009010 }
9011
9012}
9013
Chris Wilsonf047e392012-07-21 12:31:41 +01009014void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009015{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009016 struct drm_i915_private *dev_priv = dev->dev_private;
9017
Chris Wilsonf62a0072014-02-21 17:55:39 +00009018 if (dev_priv->mm.busy)
9019 return;
9020
Paulo Zanoni43694d62014-03-07 20:08:08 -03009021 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009022 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009023 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009024}
9025
9026void intel_mark_idle(struct drm_device *dev)
9027{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009028 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009029 struct drm_crtc *crtc;
9030
Chris Wilsonf62a0072014-02-21 17:55:39 +00009031 if (!dev_priv->mm.busy)
9032 return;
9033
9034 dev_priv->mm.busy = false;
9035
Jani Nikulad330a952014-01-21 11:24:25 +02009036 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009037 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009038
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009039 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009040 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009041 continue;
9042
9043 intel_decrease_pllclock(crtc);
9044 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009045
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009046 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009047 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009048
9049out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009050 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009051}
9052
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009053static void intel_crtc_set_state(struct intel_crtc *crtc,
9054 struct intel_crtc_state *crtc_state)
9055{
9056 kfree(crtc->config);
9057 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009058 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009059}
9060
Jesse Barnes79e53942008-11-07 14:24:08 -08009061static void intel_crtc_destroy(struct drm_crtc *crtc)
9062{
9063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009064 struct drm_device *dev = crtc->dev;
9065 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009066
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009067 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009068 work = intel_crtc->unpin_work;
9069 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009070 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009071
9072 if (work) {
9073 cancel_work_sync(&work->work);
9074 kfree(work);
9075 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009076
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009077 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009078 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009079
Jesse Barnes79e53942008-11-07 14:24:08 -08009080 kfree(intel_crtc);
9081}
9082
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009083static void intel_unpin_work_fn(struct work_struct *__work)
9084{
9085 struct intel_unpin_work *work =
9086 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009087 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009088 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009089
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009090 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009091 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009092 drm_gem_object_unreference(&work->pending_flip_obj->base);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009093 drm_framebuffer_unreference(work->old_fb);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009094
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009095 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009096
9097 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009098 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009099 mutex_unlock(&dev->struct_mutex);
9100
Daniel Vetterf99d7062014-06-19 16:01:59 +02009101 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9102
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009103 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9104 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9105
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009106 kfree(work);
9107}
9108
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009109static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009110 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009111{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9113 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009114 unsigned long flags;
9115
9116 /* Ignore early vblank irqs */
9117 if (intel_crtc == NULL)
9118 return;
9119
Daniel Vetterf3260382014-09-15 14:55:23 +02009120 /*
9121 * This is called both by irq handlers and the reset code (to complete
9122 * lost pageflips) so needs the full irqsave spinlocks.
9123 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009124 spin_lock_irqsave(&dev->event_lock, flags);
9125 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009126
9127 /* Ensure we don't miss a work->pending update ... */
9128 smp_rmb();
9129
9130 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009131 spin_unlock_irqrestore(&dev->event_lock, flags);
9132 return;
9133 }
9134
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009135 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009136
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009137 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009138}
9139
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009140void intel_finish_page_flip(struct drm_device *dev, int pipe)
9141{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009142 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009143 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9144
Mario Kleiner49b14a52010-12-09 07:00:07 +01009145 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009146}
9147
9148void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9149{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009150 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009151 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9152
Mario Kleiner49b14a52010-12-09 07:00:07 +01009153 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009154}
9155
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009156/* Is 'a' after or equal to 'b'? */
9157static bool g4x_flip_count_after_eq(u32 a, u32 b)
9158{
9159 return !((a - b) & 0x80000000);
9160}
9161
9162static bool page_flip_finished(struct intel_crtc *crtc)
9163{
9164 struct drm_device *dev = crtc->base.dev;
9165 struct drm_i915_private *dev_priv = dev->dev_private;
9166
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009167 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9168 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9169 return true;
9170
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009171 /*
9172 * The relevant registers doen't exist on pre-ctg.
9173 * As the flip done interrupt doesn't trigger for mmio
9174 * flips on gmch platforms, a flip count check isn't
9175 * really needed there. But since ctg has the registers,
9176 * include it in the check anyway.
9177 */
9178 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9179 return true;
9180
9181 /*
9182 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9183 * used the same base address. In that case the mmio flip might
9184 * have completed, but the CS hasn't even executed the flip yet.
9185 *
9186 * A flip count check isn't enough as the CS might have updated
9187 * the base address just after start of vblank, but before we
9188 * managed to process the interrupt. This means we'd complete the
9189 * CS flip too soon.
9190 *
9191 * Combining both checks should get us a good enough result. It may
9192 * still happen that the CS flip has been executed, but has not
9193 * yet actually completed. But in case the base address is the same
9194 * anyway, we don't really care.
9195 */
9196 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9197 crtc->unpin_work->gtt_offset &&
9198 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9199 crtc->unpin_work->flip_count);
9200}
9201
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009202void intel_prepare_page_flip(struct drm_device *dev, int plane)
9203{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009204 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009205 struct intel_crtc *intel_crtc =
9206 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9207 unsigned long flags;
9208
Daniel Vetterf3260382014-09-15 14:55:23 +02009209
9210 /*
9211 * This is called both by irq handlers and the reset code (to complete
9212 * lost pageflips) so needs the full irqsave spinlocks.
9213 *
9214 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009215 * generate a page-flip completion irq, i.e. every modeset
9216 * is also accompanied by a spurious intel_prepare_page_flip().
9217 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009218 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009219 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009220 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009221 spin_unlock_irqrestore(&dev->event_lock, flags);
9222}
9223
Robin Schroereba905b2014-05-18 02:24:50 +02009224static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009225{
9226 /* Ensure that the work item is consistent when activating it ... */
9227 smp_wmb();
9228 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9229 /* and that it is marked active as soon as the irq could fire. */
9230 smp_wmb();
9231}
9232
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009233static int intel_gen2_queue_flip(struct drm_device *dev,
9234 struct drm_crtc *crtc,
9235 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009236 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009237 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009238 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009239{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009241 u32 flip_mask;
9242 int ret;
9243
Daniel Vetter6d90c952012-04-26 23:28:05 +02009244 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009245 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009246 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009247
9248 /* Can't queue multiple flips, so wait for the previous
9249 * one to finish before executing the next.
9250 */
9251 if (intel_crtc->plane)
9252 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9253 else
9254 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009255 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9256 intel_ring_emit(ring, MI_NOOP);
9257 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9258 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9259 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009260 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009261 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009262
9263 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009264 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009265 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009266}
9267
9268static int intel_gen3_queue_flip(struct drm_device *dev,
9269 struct drm_crtc *crtc,
9270 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009271 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009272 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009273 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009274{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009276 u32 flip_mask;
9277 int ret;
9278
Daniel Vetter6d90c952012-04-26 23:28:05 +02009279 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009280 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009281 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009282
9283 if (intel_crtc->plane)
9284 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9285 else
9286 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009287 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9288 intel_ring_emit(ring, MI_NOOP);
9289 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9290 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9291 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009292 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009293 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009294
Chris Wilsone7d841c2012-12-03 11:36:30 +00009295 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009296 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009297 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009298}
9299
9300static int intel_gen4_queue_flip(struct drm_device *dev,
9301 struct drm_crtc *crtc,
9302 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009303 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009304 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009305 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009306{
9307 struct drm_i915_private *dev_priv = dev->dev_private;
9308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9309 uint32_t pf, pipesrc;
9310 int ret;
9311
Daniel Vetter6d90c952012-04-26 23:28:05 +02009312 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009313 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009314 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315
9316 /* i965+ uses the linear or tiled offsets from the
9317 * Display Registers (which do not change across a page-flip)
9318 * so we need only reprogram the base address.
9319 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009320 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9321 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9322 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009323 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009324 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009325
9326 /* XXX Enabling the panel-fitter across page-flip is so far
9327 * untested on non-native modes, so ignore it for now.
9328 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9329 */
9330 pf = 0;
9331 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009332 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009333
9334 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009335 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009336 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009337}
9338
9339static int intel_gen6_queue_flip(struct drm_device *dev,
9340 struct drm_crtc *crtc,
9341 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009342 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009343 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009344 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009345{
9346 struct drm_i915_private *dev_priv = dev->dev_private;
9347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9348 uint32_t pf, pipesrc;
9349 int ret;
9350
Daniel Vetter6d90c952012-04-26 23:28:05 +02009351 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009352 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009353 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009354
Daniel Vetter6d90c952012-04-26 23:28:05 +02009355 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9356 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9357 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009358 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009359
Chris Wilson99d9acd2012-04-17 20:37:00 +01009360 /* Contrary to the suggestions in the documentation,
9361 * "Enable Panel Fitter" does not seem to be required when page
9362 * flipping with a non-native mode, and worse causes a normal
9363 * modeset to fail.
9364 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9365 */
9366 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009367 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009368 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009369
9370 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009371 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009372 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009373}
9374
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009375static int intel_gen7_queue_flip(struct drm_device *dev,
9376 struct drm_crtc *crtc,
9377 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009378 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009379 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009380 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009381{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009383 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009384 int len, ret;
9385
Robin Schroereba905b2014-05-18 02:24:50 +02009386 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009387 case PLANE_A:
9388 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9389 break;
9390 case PLANE_B:
9391 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9392 break;
9393 case PLANE_C:
9394 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9395 break;
9396 default:
9397 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009398 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009399 }
9400
Chris Wilsonffe74d72013-08-26 20:58:12 +01009401 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009402 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009403 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009404 /*
9405 * On Gen 8, SRM is now taking an extra dword to accommodate
9406 * 48bits addresses, and we need a NOOP for the batch size to
9407 * stay even.
9408 */
9409 if (IS_GEN8(dev))
9410 len += 2;
9411 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009412
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009413 /*
9414 * BSpec MI_DISPLAY_FLIP for IVB:
9415 * "The full packet must be contained within the same cache line."
9416 *
9417 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9418 * cacheline, if we ever start emitting more commands before
9419 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9420 * then do the cacheline alignment, and finally emit the
9421 * MI_DISPLAY_FLIP.
9422 */
9423 ret = intel_ring_cacheline_align(ring);
9424 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009425 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009426
Chris Wilsonffe74d72013-08-26 20:58:12 +01009427 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009428 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009429 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009430
Chris Wilsonffe74d72013-08-26 20:58:12 +01009431 /* Unmask the flip-done completion message. Note that the bspec says that
9432 * we should do this for both the BCS and RCS, and that we must not unmask
9433 * more than one flip event at any time (or ensure that one flip message
9434 * can be sent by waiting for flip-done prior to queueing new flips).
9435 * Experimentation says that BCS works despite DERRMR masking all
9436 * flip-done completion events and that unmasking all planes at once
9437 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9438 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9439 */
9440 if (ring->id == RCS) {
9441 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9442 intel_ring_emit(ring, DERRMR);
9443 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9444 DERRMR_PIPEB_PRI_FLIP_DONE |
9445 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009446 if (IS_GEN8(dev))
9447 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9448 MI_SRM_LRM_GLOBAL_GTT);
9449 else
9450 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9451 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009452 intel_ring_emit(ring, DERRMR);
9453 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009454 if (IS_GEN8(dev)) {
9455 intel_ring_emit(ring, 0);
9456 intel_ring_emit(ring, MI_NOOP);
9457 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009458 }
9459
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009460 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009461 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009462 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009463 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009464
9465 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009466 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009467 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009468}
9469
Sourab Gupta84c33a62014-06-02 16:47:17 +05309470static bool use_mmio_flip(struct intel_engine_cs *ring,
9471 struct drm_i915_gem_object *obj)
9472{
9473 /*
9474 * This is not being used for older platforms, because
9475 * non-availability of flip done interrupt forces us to use
9476 * CS flips. Older platforms derive flip done using some clever
9477 * tricks involving the flip_pending status bits and vblank irqs.
9478 * So using MMIO flips there would disrupt this mechanism.
9479 */
9480
Chris Wilson8e09bf82014-07-08 10:40:30 +01009481 if (ring == NULL)
9482 return true;
9483
Sourab Gupta84c33a62014-06-02 16:47:17 +05309484 if (INTEL_INFO(ring->dev)->gen < 5)
9485 return false;
9486
9487 if (i915.use_mmio_flip < 0)
9488 return false;
9489 else if (i915.use_mmio_flip > 0)
9490 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009491 else if (i915.enable_execlists)
9492 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309493 else
John Harrison41c52412014-11-24 18:49:43 +00009494 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309495}
9496
Damien Lespiauff944562014-11-20 14:58:16 +00009497static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9498{
9499 struct drm_device *dev = intel_crtc->base.dev;
9500 struct drm_i915_private *dev_priv = dev->dev_private;
9501 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9502 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9503 struct drm_i915_gem_object *obj = intel_fb->obj;
9504 const enum pipe pipe = intel_crtc->pipe;
9505 u32 ctl, stride;
9506
9507 ctl = I915_READ(PLANE_CTL(pipe, 0));
9508 ctl &= ~PLANE_CTL_TILED_MASK;
9509 if (obj->tiling_mode == I915_TILING_X)
9510 ctl |= PLANE_CTL_TILED_X;
9511
9512 /*
9513 * The stride is either expressed as a multiple of 64 bytes chunks for
9514 * linear buffers or in number of tiles for tiled buffers.
9515 */
9516 stride = fb->pitches[0] >> 6;
9517 if (obj->tiling_mode == I915_TILING_X)
9518 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9519
9520 /*
9521 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9522 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9523 */
9524 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9525 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9526
9527 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9528 POSTING_READ(PLANE_SURF(pipe, 0));
9529}
9530
9531static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309532{
9533 struct drm_device *dev = intel_crtc->base.dev;
9534 struct drm_i915_private *dev_priv = dev->dev_private;
9535 struct intel_framebuffer *intel_fb =
9536 to_intel_framebuffer(intel_crtc->base.primary->fb);
9537 struct drm_i915_gem_object *obj = intel_fb->obj;
9538 u32 dspcntr;
9539 u32 reg;
9540
Sourab Gupta84c33a62014-06-02 16:47:17 +05309541 reg = DSPCNTR(intel_crtc->plane);
9542 dspcntr = I915_READ(reg);
9543
Damien Lespiauc5d97472014-10-25 00:11:11 +01009544 if (obj->tiling_mode != I915_TILING_NONE)
9545 dspcntr |= DISPPLANE_TILED;
9546 else
9547 dspcntr &= ~DISPPLANE_TILED;
9548
Sourab Gupta84c33a62014-06-02 16:47:17 +05309549 I915_WRITE(reg, dspcntr);
9550
9551 I915_WRITE(DSPSURF(intel_crtc->plane),
9552 intel_crtc->unpin_work->gtt_offset);
9553 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009554
Damien Lespiauff944562014-11-20 14:58:16 +00009555}
9556
9557/*
9558 * XXX: This is the temporary way to update the plane registers until we get
9559 * around to using the usual plane update functions for MMIO flips
9560 */
9561static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9562{
9563 struct drm_device *dev = intel_crtc->base.dev;
9564 bool atomic_update;
9565 u32 start_vbl_count;
9566
9567 intel_mark_page_flip_active(intel_crtc);
9568
9569 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9570
9571 if (INTEL_INFO(dev)->gen >= 9)
9572 skl_do_mmio_flip(intel_crtc);
9573 else
9574 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9575 ilk_do_mmio_flip(intel_crtc);
9576
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009577 if (atomic_update)
9578 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309579}
9580
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009581static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309582{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009583 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009584 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009585 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309586
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009587 mmio_flip = &crtc->mmio_flip;
9588 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009589 WARN_ON(__i915_wait_request(mmio_flip->req,
9590 crtc->reset_counter,
9591 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309592
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009593 intel_do_mmio_flip(crtc);
9594 if (mmio_flip->req) {
9595 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009596 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009597 mutex_unlock(&crtc->base.dev->struct_mutex);
9598 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309599}
9600
9601static int intel_queue_mmio_flip(struct drm_device *dev,
9602 struct drm_crtc *crtc,
9603 struct drm_framebuffer *fb,
9604 struct drm_i915_gem_object *obj,
9605 struct intel_engine_cs *ring,
9606 uint32_t flags)
9607{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309609
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009610 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9611 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309612
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009613 schedule_work(&intel_crtc->mmio_flip.work);
9614
Sourab Gupta84c33a62014-06-02 16:47:17 +05309615 return 0;
9616}
9617
Damien Lespiau830c81d2014-11-13 17:51:46 +00009618static int intel_gen9_queue_flip(struct drm_device *dev,
9619 struct drm_crtc *crtc,
9620 struct drm_framebuffer *fb,
9621 struct drm_i915_gem_object *obj,
9622 struct intel_engine_cs *ring,
9623 uint32_t flags)
9624{
9625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9626 uint32_t plane = 0, stride;
9627 int ret;
9628
9629 switch(intel_crtc->pipe) {
9630 case PIPE_A:
9631 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9632 break;
9633 case PIPE_B:
9634 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9635 break;
9636 case PIPE_C:
9637 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9638 break;
9639 default:
9640 WARN_ONCE(1, "unknown plane in flip command\n");
9641 return -ENODEV;
9642 }
9643
9644 switch (obj->tiling_mode) {
9645 case I915_TILING_NONE:
9646 stride = fb->pitches[0] >> 6;
9647 break;
9648 case I915_TILING_X:
9649 stride = fb->pitches[0] >> 9;
9650 break;
9651 default:
9652 WARN_ONCE(1, "unknown tiling in flip command\n");
9653 return -ENODEV;
9654 }
9655
9656 ret = intel_ring_begin(ring, 10);
9657 if (ret)
9658 return ret;
9659
9660 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9661 intel_ring_emit(ring, DERRMR);
9662 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9663 DERRMR_PIPEB_PRI_FLIP_DONE |
9664 DERRMR_PIPEC_PRI_FLIP_DONE));
9665 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9666 MI_SRM_LRM_GLOBAL_GTT);
9667 intel_ring_emit(ring, DERRMR);
9668 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9669 intel_ring_emit(ring, 0);
9670
9671 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9672 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9673 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9674
9675 intel_mark_page_flip_active(intel_crtc);
9676 __intel_ring_advance(ring);
9677
9678 return 0;
9679}
9680
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009681static int intel_default_queue_flip(struct drm_device *dev,
9682 struct drm_crtc *crtc,
9683 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009684 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009685 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009686 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009687{
9688 return -ENODEV;
9689}
9690
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009691static bool __intel_pageflip_stall_check(struct drm_device *dev,
9692 struct drm_crtc *crtc)
9693{
9694 struct drm_i915_private *dev_priv = dev->dev_private;
9695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9696 struct intel_unpin_work *work = intel_crtc->unpin_work;
9697 u32 addr;
9698
9699 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9700 return true;
9701
9702 if (!work->enable_stall_check)
9703 return false;
9704
9705 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009706 if (work->flip_queued_req &&
9707 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009708 return false;
9709
9710 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9711 }
9712
9713 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9714 return false;
9715
9716 /* Potential stall - if we see that the flip has happened,
9717 * assume a missed interrupt. */
9718 if (INTEL_INFO(dev)->gen >= 4)
9719 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9720 else
9721 addr = I915_READ(DSPADDR(intel_crtc->plane));
9722
9723 /* There is a potential issue here with a false positive after a flip
9724 * to the same address. We could address this by checking for a
9725 * non-incrementing frame counter.
9726 */
9727 return addr == work->gtt_offset;
9728}
9729
9730void intel_check_page_flip(struct drm_device *dev, int pipe)
9731{
9732 struct drm_i915_private *dev_priv = dev->dev_private;
9733 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009735
9736 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009737
9738 if (crtc == NULL)
9739 return;
9740
Daniel Vetterf3260382014-09-15 14:55:23 +02009741 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009742 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9743 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9744 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9745 page_flip_completed(intel_crtc);
9746 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009747 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009748}
9749
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009750static int intel_crtc_page_flip(struct drm_crtc *crtc,
9751 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009752 struct drm_pending_vblank_event *event,
9753 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009754{
9755 struct drm_device *dev = crtc->dev;
9756 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009757 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009758 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009760 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009761 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009762 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009763 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009764 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009765
Matt Roper2ff8fde2014-07-08 07:50:07 -07009766 /*
9767 * drm_mode_page_flip_ioctl() should already catch this, but double
9768 * check to be safe. In the future we may enable pageflipping from
9769 * a disabled primary plane.
9770 */
9771 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9772 return -EBUSY;
9773
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009774 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009775 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009776 return -EINVAL;
9777
9778 /*
9779 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9780 * Note that pitch changes could also affect these register.
9781 */
9782 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009783 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9784 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009785 return -EINVAL;
9786
Chris Wilsonf900db42014-02-20 09:26:13 +00009787 if (i915_terminally_wedged(&dev_priv->gpu_error))
9788 goto out_hang;
9789
Daniel Vetterb14c5672013-09-19 12:18:32 +02009790 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009791 if (work == NULL)
9792 return -ENOMEM;
9793
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009794 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009795 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009796 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009797 INIT_WORK(&work->work, intel_unpin_work_fn);
9798
Daniel Vetter87b6b102014-05-15 15:33:46 +02009799 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009800 if (ret)
9801 goto free_work;
9802
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009803 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009804 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009805 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009806 /* Before declaring the flip queue wedged, check if
9807 * the hardware completed the operation behind our backs.
9808 */
9809 if (__intel_pageflip_stall_check(dev, crtc)) {
9810 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9811 page_flip_completed(intel_crtc);
9812 } else {
9813 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009814 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009815
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009816 drm_crtc_vblank_put(crtc);
9817 kfree(work);
9818 return -EBUSY;
9819 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009820 }
9821 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009822 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009823
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009824 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9825 flush_workqueue(dev_priv->wq);
9826
Chris Wilson79158102012-05-23 11:13:58 +01009827 ret = i915_mutex_lock_interruptible(dev);
9828 if (ret)
9829 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009830
Jesse Barnes75dfca82010-02-10 15:09:44 -08009831 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009832 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009833 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009834
Matt Roperf4510a22014-04-01 15:22:40 -07009835 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009836 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009837
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009838 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009839
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009840 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009841 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009842
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009843 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009844 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009845
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009846 if (IS_VALLEYVIEW(dev)) {
9847 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009848 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009849 /* vlv: DISPLAY_FLIP fails to change tiling */
9850 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009851 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009852 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009853 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009854 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009855 if (ring == NULL || ring->id != RCS)
9856 ring = &dev_priv->ring[BCS];
9857 } else {
9858 ring = &dev_priv->ring[RCS];
9859 }
9860
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009861 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009862 if (ret)
9863 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009864
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009865 work->gtt_offset =
9866 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9867
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009868 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309869 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9870 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009871 if (ret)
9872 goto cleanup_unpin;
9873
John Harrisonf06cc1b2014-11-24 18:49:37 +00009874 i915_gem_request_assign(&work->flip_queued_req,
9875 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009876 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309877 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009878 page_flip_flags);
9879 if (ret)
9880 goto cleanup_unpin;
9881
John Harrisonf06cc1b2014-11-24 18:49:37 +00009882 i915_gem_request_assign(&work->flip_queued_req,
9883 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009884 }
9885
9886 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9887 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009888
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009889 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02009890 INTEL_FRONTBUFFER_PRIMARY(pipe));
9891
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009892 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009893 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009894 mutex_unlock(&dev->struct_mutex);
9895
Jesse Barnese5510fa2010-07-01 16:48:37 -07009896 trace_i915_flip_request(intel_crtc->plane, obj);
9897
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009898 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009899
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009900cleanup_unpin:
9901 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009902cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009903 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009904 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009905 update_state_fb(crtc->primary);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009906 drm_framebuffer_unreference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009907 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009908 mutex_unlock(&dev->struct_mutex);
9909
Chris Wilson79158102012-05-23 11:13:58 +01009910cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009911 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009912 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009913 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009914
Daniel Vetter87b6b102014-05-15 15:33:46 +02009915 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009916free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009917 kfree(work);
9918
Chris Wilsonf900db42014-02-20 09:26:13 +00009919 if (ret == -EIO) {
9920out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009921 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009922 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009923 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009924 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009925 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009926 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009927 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009928 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009929}
9930
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009931static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009932 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9933 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009934 .atomic_begin = intel_begin_crtc_commit,
9935 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009936};
9937
Daniel Vetter9a935852012-07-05 22:34:27 +02009938/**
9939 * intel_modeset_update_staged_output_state
9940 *
9941 * Updates the staged output configuration state, e.g. after we've read out the
9942 * current hw state.
9943 */
9944static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9945{
Ville Syrjälä76688512014-01-10 11:28:06 +02009946 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009947 struct intel_encoder *encoder;
9948 struct intel_connector *connector;
9949
9950 list_for_each_entry(connector, &dev->mode_config.connector_list,
9951 base.head) {
9952 connector->new_encoder =
9953 to_intel_encoder(connector->base.encoder);
9954 }
9955
Damien Lespiaub2784e12014-08-05 11:29:37 +01009956 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009957 encoder->new_crtc =
9958 to_intel_crtc(encoder->base.crtc);
9959 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009960
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009961 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009962 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009963
9964 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009965 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009966 else
9967 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009968 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009969}
9970
9971/**
9972 * intel_modeset_commit_output_state
9973 *
9974 * This function copies the stage display pipe configuration to the real one.
9975 */
9976static void intel_modeset_commit_output_state(struct drm_device *dev)
9977{
Ville Syrjälä76688512014-01-10 11:28:06 +02009978 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009979 struct intel_encoder *encoder;
9980 struct intel_connector *connector;
9981
9982 list_for_each_entry(connector, &dev->mode_config.connector_list,
9983 base.head) {
9984 connector->base.encoder = &connector->new_encoder->base;
9985 }
9986
Damien Lespiaub2784e12014-08-05 11:29:37 +01009987 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009988 encoder->base.crtc = &encoder->new_crtc->base;
9989 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009990
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009991 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009992 crtc->base.enabled = crtc->new_enabled;
9993 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009994}
9995
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009996static void
Robin Schroereba905b2014-05-18 02:24:50 +02009997connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009998 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009999{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010000 int bpp = pipe_config->pipe_bpp;
10001
10002 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10003 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010004 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010005
10006 /* Don't use an invalid EDID bpc value */
10007 if (connector->base.display_info.bpc &&
10008 connector->base.display_info.bpc * 3 < bpp) {
10009 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10010 bpp, connector->base.display_info.bpc*3);
10011 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10012 }
10013
10014 /* Clamp bpp to 8 on screens without EDID 1.4 */
10015 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10016 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10017 bpp);
10018 pipe_config->pipe_bpp = 24;
10019 }
10020}
10021
10022static int
10023compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10024 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010025 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010026{
10027 struct drm_device *dev = crtc->base.dev;
10028 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010029 int bpp;
10030
Daniel Vetterd42264b2013-03-28 16:38:08 +010010031 switch (fb->pixel_format) {
10032 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010033 bpp = 8*3; /* since we go through a colormap */
10034 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010035 case DRM_FORMAT_XRGB1555:
10036 case DRM_FORMAT_ARGB1555:
10037 /* checked in intel_framebuffer_init already */
10038 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10039 return -EINVAL;
10040 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010041 bpp = 6*3; /* min is 18bpp */
10042 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010043 case DRM_FORMAT_XBGR8888:
10044 case DRM_FORMAT_ABGR8888:
10045 /* checked in intel_framebuffer_init already */
10046 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10047 return -EINVAL;
10048 case DRM_FORMAT_XRGB8888:
10049 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010050 bpp = 8*3;
10051 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010052 case DRM_FORMAT_XRGB2101010:
10053 case DRM_FORMAT_ARGB2101010:
10054 case DRM_FORMAT_XBGR2101010:
10055 case DRM_FORMAT_ABGR2101010:
10056 /* checked in intel_framebuffer_init already */
10057 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010058 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010059 bpp = 10*3;
10060 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010061 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010062 default:
10063 DRM_DEBUG_KMS("unsupported depth\n");
10064 return -EINVAL;
10065 }
10066
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010067 pipe_config->pipe_bpp = bpp;
10068
10069 /* Clamp display bpp to EDID value */
10070 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010071 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010072 if (!connector->new_encoder ||
10073 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010074 continue;
10075
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010076 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010077 }
10078
10079 return bpp;
10080}
10081
Daniel Vetter644db712013-09-19 14:53:58 +020010082static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10083{
10084 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10085 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010086 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010087 mode->crtc_hdisplay, mode->crtc_hsync_start,
10088 mode->crtc_hsync_end, mode->crtc_htotal,
10089 mode->crtc_vdisplay, mode->crtc_vsync_start,
10090 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10091}
10092
Daniel Vetterc0b03412013-05-28 12:05:54 +020010093static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010094 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010095 const char *context)
10096{
10097 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10098 context, pipe_name(crtc->pipe));
10099
10100 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10101 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10102 pipe_config->pipe_bpp, pipe_config->dither);
10103 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10104 pipe_config->has_pch_encoder,
10105 pipe_config->fdi_lanes,
10106 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10107 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10108 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010109 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10110 pipe_config->has_dp_encoder,
10111 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10112 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10113 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010114
10115 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10116 pipe_config->has_dp_encoder,
10117 pipe_config->dp_m2_n2.gmch_m,
10118 pipe_config->dp_m2_n2.gmch_n,
10119 pipe_config->dp_m2_n2.link_m,
10120 pipe_config->dp_m2_n2.link_n,
10121 pipe_config->dp_m2_n2.tu);
10122
Daniel Vetter55072d12014-11-20 16:10:28 +010010123 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10124 pipe_config->has_audio,
10125 pipe_config->has_infoframe);
10126
Daniel Vetterc0b03412013-05-28 12:05:54 +020010127 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010128 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010129 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010130 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10131 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010132 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010133 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10134 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010135 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10136 pipe_config->gmch_pfit.control,
10137 pipe_config->gmch_pfit.pgm_ratios,
10138 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010139 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010140 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010141 pipe_config->pch_pfit.size,
10142 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010143 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010144 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010145}
10146
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010147static bool encoders_cloneable(const struct intel_encoder *a,
10148 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010149{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010150 /* masks could be asymmetric, so check both ways */
10151 return a == b || (a->cloneable & (1 << b->type) &&
10152 b->cloneable & (1 << a->type));
10153}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010154
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010155static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10156 struct intel_encoder *encoder)
10157{
10158 struct drm_device *dev = crtc->base.dev;
10159 struct intel_encoder *source_encoder;
10160
Damien Lespiaub2784e12014-08-05 11:29:37 +010010161 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010162 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010163 continue;
10164
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010165 if (!encoders_cloneable(encoder, source_encoder))
10166 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010167 }
10168
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010169 return true;
10170}
10171
10172static bool check_encoder_cloning(struct intel_crtc *crtc)
10173{
10174 struct drm_device *dev = crtc->base.dev;
10175 struct intel_encoder *encoder;
10176
Damien Lespiaub2784e12014-08-05 11:29:37 +010010177 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010178 if (encoder->new_crtc != crtc)
10179 continue;
10180
10181 if (!check_single_encoder_cloning(crtc, encoder))
10182 return false;
10183 }
10184
10185 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010186}
10187
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010188static bool check_digital_port_conflicts(struct drm_device *dev)
10189{
10190 struct intel_connector *connector;
10191 unsigned int used_ports = 0;
10192
10193 /*
10194 * Walk the connector list instead of the encoder
10195 * list to detect the problem on ddi platforms
10196 * where there's just one encoder per digital port.
10197 */
10198 list_for_each_entry(connector,
10199 &dev->mode_config.connector_list, base.head) {
10200 struct intel_encoder *encoder = connector->new_encoder;
10201
10202 if (!encoder)
10203 continue;
10204
10205 WARN_ON(!encoder->new_crtc);
10206
10207 switch (encoder->type) {
10208 unsigned int port_mask;
10209 case INTEL_OUTPUT_UNKNOWN:
10210 if (WARN_ON(!HAS_DDI(dev)))
10211 break;
10212 case INTEL_OUTPUT_DISPLAYPORT:
10213 case INTEL_OUTPUT_HDMI:
10214 case INTEL_OUTPUT_EDP:
10215 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10216
10217 /* the same port mustn't appear more than once */
10218 if (used_ports & port_mask)
10219 return false;
10220
10221 used_ports |= port_mask;
10222 default:
10223 break;
10224 }
10225 }
10226
10227 return true;
10228}
10229
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010230static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010231intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010232 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010233 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010234{
10235 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010236 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010237 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010238 int plane_bpp, ret = -EINVAL;
10239 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010240
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010241 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010242 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10243 return ERR_PTR(-EINVAL);
10244 }
10245
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010246 if (!check_digital_port_conflicts(dev)) {
10247 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10248 return ERR_PTR(-EINVAL);
10249 }
10250
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010251 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10252 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010253 return ERR_PTR(-ENOMEM);
10254
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010255 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10256 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010257
Daniel Vettere143a212013-07-04 12:01:15 +020010258 pipe_config->cpu_transcoder =
10259 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010260 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010261
Imre Deak2960bc92013-07-30 13:36:32 +030010262 /*
10263 * Sanitize sync polarity flags based on requested ones. If neither
10264 * positive or negative polarity is requested, treat this as meaning
10265 * negative polarity.
10266 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010267 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010268 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010269 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010270
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010271 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010272 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010273 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010274
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010275 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10276 * plane pixel format and any sink constraints into account. Returns the
10277 * source plane bpp so that dithering can be selected on mismatches
10278 * after encoders and crtc also have had their say. */
10279 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10280 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010281 if (plane_bpp < 0)
10282 goto fail;
10283
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010284 /*
10285 * Determine the real pipe dimensions. Note that stereo modes can
10286 * increase the actual pipe size due to the frame doubling and
10287 * insertion of additional space for blanks between the frame. This
10288 * is stored in the crtc timings. We use the requested mode to do this
10289 * computation to clearly distinguish it from the adjusted mode, which
10290 * can be changed by the connectors in the below retry loop.
10291 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010292 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010293 &pipe_config->pipe_src_w,
10294 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010295
Daniel Vettere29c22c2013-02-21 00:00:16 +010010296encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010297 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010298 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010299 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010300
Daniel Vetter135c81b2013-07-21 21:37:09 +020010301 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010302 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10303 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010304
Daniel Vetter7758a112012-07-08 19:40:39 +020010305 /* Pass our mode to the connectors and the CRTC to give them a chance to
10306 * adjust it according to limitations or connector properties, and also
10307 * a chance to reject the mode entirely.
10308 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010309 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010310
10311 if (&encoder->new_crtc->base != crtc)
10312 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010313
Daniel Vetterefea6e82013-07-21 21:36:59 +020010314 if (!(encoder->compute_config(encoder, pipe_config))) {
10315 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010316 goto fail;
10317 }
10318 }
10319
Daniel Vetterff9a6752013-06-01 17:16:21 +020010320 /* Set default port clock if not overwritten by the encoder. Needs to be
10321 * done afterwards in case the encoder adjusts the mode. */
10322 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010323 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010324 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010325
Daniel Vettera43f6e02013-06-07 23:10:32 +020010326 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010327 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010328 DRM_DEBUG_KMS("CRTC fixup failed\n");
10329 goto fail;
10330 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010331
10332 if (ret == RETRY) {
10333 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10334 ret = -EINVAL;
10335 goto fail;
10336 }
10337
10338 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10339 retry = false;
10340 goto encoder_retry;
10341 }
10342
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010343 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10344 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10345 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10346
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010347 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010348fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010349 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010350 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010351}
10352
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010353/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10354 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10355static void
10356intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10357 unsigned *prepare_pipes, unsigned *disable_pipes)
10358{
10359 struct intel_crtc *intel_crtc;
10360 struct drm_device *dev = crtc->dev;
10361 struct intel_encoder *encoder;
10362 struct intel_connector *connector;
10363 struct drm_crtc *tmp_crtc;
10364
10365 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10366
10367 /* Check which crtcs have changed outputs connected to them, these need
10368 * to be part of the prepare_pipes mask. We don't (yet) support global
10369 * modeset across multiple crtcs, so modeset_pipes will only have one
10370 * bit set at most. */
10371 list_for_each_entry(connector, &dev->mode_config.connector_list,
10372 base.head) {
10373 if (connector->base.encoder == &connector->new_encoder->base)
10374 continue;
10375
10376 if (connector->base.encoder) {
10377 tmp_crtc = connector->base.encoder->crtc;
10378
10379 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10380 }
10381
10382 if (connector->new_encoder)
10383 *prepare_pipes |=
10384 1 << connector->new_encoder->new_crtc->pipe;
10385 }
10386
Damien Lespiaub2784e12014-08-05 11:29:37 +010010387 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010388 if (encoder->base.crtc == &encoder->new_crtc->base)
10389 continue;
10390
10391 if (encoder->base.crtc) {
10392 tmp_crtc = encoder->base.crtc;
10393
10394 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10395 }
10396
10397 if (encoder->new_crtc)
10398 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10399 }
10400
Ville Syrjälä76688512014-01-10 11:28:06 +020010401 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010402 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010403 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010404 continue;
10405
Ville Syrjälä76688512014-01-10 11:28:06 +020010406 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010407 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010408 else
10409 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010410 }
10411
10412
10413 /* set_mode is also used to update properties on life display pipes. */
10414 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010415 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010416 *prepare_pipes |= 1 << intel_crtc->pipe;
10417
Daniel Vetterb6c51642013-04-12 18:48:43 +020010418 /*
10419 * For simplicity do a full modeset on any pipe where the output routing
10420 * changed. We could be more clever, but that would require us to be
10421 * more careful with calling the relevant encoder->mode_set functions.
10422 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010423 if (*prepare_pipes)
10424 *modeset_pipes = *prepare_pipes;
10425
10426 /* ... and mask these out. */
10427 *modeset_pipes &= ~(*disable_pipes);
10428 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010429
10430 /*
10431 * HACK: We don't (yet) fully support global modesets. intel_set_config
10432 * obies this rule, but the modeset restore mode of
10433 * intel_modeset_setup_hw_state does not.
10434 */
10435 *modeset_pipes &= 1 << intel_crtc->pipe;
10436 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010437
10438 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10439 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010440}
10441
Daniel Vetterea9d7582012-07-10 10:42:52 +020010442static bool intel_crtc_in_use(struct drm_crtc *crtc)
10443{
10444 struct drm_encoder *encoder;
10445 struct drm_device *dev = crtc->dev;
10446
10447 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10448 if (encoder->crtc == crtc)
10449 return true;
10450
10451 return false;
10452}
10453
10454static void
10455intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10456{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010457 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010458 struct intel_encoder *intel_encoder;
10459 struct intel_crtc *intel_crtc;
10460 struct drm_connector *connector;
10461
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010462 intel_shared_dpll_commit(dev_priv);
10463
Damien Lespiaub2784e12014-08-05 11:29:37 +010010464 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010465 if (!intel_encoder->base.crtc)
10466 continue;
10467
10468 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10469
10470 if (prepare_pipes & (1 << intel_crtc->pipe))
10471 intel_encoder->connectors_active = false;
10472 }
10473
10474 intel_modeset_commit_output_state(dev);
10475
Ville Syrjälä76688512014-01-10 11:28:06 +020010476 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010477 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010478 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010479 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010480 intel_crtc->new_config != intel_crtc->config);
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010481 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010482 }
10483
10484 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10485 if (!connector->encoder || !connector->encoder->crtc)
10486 continue;
10487
10488 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10489
10490 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010491 struct drm_property *dpms_property =
10492 dev->mode_config.dpms_property;
10493
Daniel Vetterea9d7582012-07-10 10:42:52 +020010494 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010495 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010496 dpms_property,
10497 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010498
10499 intel_encoder = to_intel_encoder(connector->encoder);
10500 intel_encoder->connectors_active = true;
10501 }
10502 }
10503
10504}
10505
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010506static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010507{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010508 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010509
10510 if (clock1 == clock2)
10511 return true;
10512
10513 if (!clock1 || !clock2)
10514 return false;
10515
10516 diff = abs(clock1 - clock2);
10517
10518 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10519 return true;
10520
10521 return false;
10522}
10523
Daniel Vetter25c5b262012-07-08 22:08:04 +020010524#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10525 list_for_each_entry((intel_crtc), \
10526 &(dev)->mode_config.crtc_list, \
10527 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010528 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010529
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010530static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010531intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010532 struct intel_crtc_state *current_config,
10533 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010534{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010535#define PIPE_CONF_CHECK_X(name) \
10536 if (current_config->name != pipe_config->name) { \
10537 DRM_ERROR("mismatch in " #name " " \
10538 "(expected 0x%08x, found 0x%08x)\n", \
10539 current_config->name, \
10540 pipe_config->name); \
10541 return false; \
10542 }
10543
Daniel Vetter08a24032013-04-19 11:25:34 +020010544#define PIPE_CONF_CHECK_I(name) \
10545 if (current_config->name != pipe_config->name) { \
10546 DRM_ERROR("mismatch in " #name " " \
10547 "(expected %i, found %i)\n", \
10548 current_config->name, \
10549 pipe_config->name); \
10550 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010551 }
10552
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010553/* This is required for BDW+ where there is only one set of registers for
10554 * switching between high and low RR.
10555 * This macro can be used whenever a comparison has to be made between one
10556 * hw state and multiple sw state variables.
10557 */
10558#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10559 if ((current_config->name != pipe_config->name) && \
10560 (current_config->alt_name != pipe_config->name)) { \
10561 DRM_ERROR("mismatch in " #name " " \
10562 "(expected %i or %i, found %i)\n", \
10563 current_config->name, \
10564 current_config->alt_name, \
10565 pipe_config->name); \
10566 return false; \
10567 }
10568
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010569#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10570 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010571 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010572 "(expected %i, found %i)\n", \
10573 current_config->name & (mask), \
10574 pipe_config->name & (mask)); \
10575 return false; \
10576 }
10577
Ville Syrjälä5e550652013-09-06 23:29:07 +030010578#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10579 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10580 DRM_ERROR("mismatch in " #name " " \
10581 "(expected %i, found %i)\n", \
10582 current_config->name, \
10583 pipe_config->name); \
10584 return false; \
10585 }
10586
Daniel Vetterbb760062013-06-06 14:55:52 +020010587#define PIPE_CONF_QUIRK(quirk) \
10588 ((current_config->quirks | pipe_config->quirks) & (quirk))
10589
Daniel Vettereccb1402013-05-22 00:50:22 +020010590 PIPE_CONF_CHECK_I(cpu_transcoder);
10591
Daniel Vetter08a24032013-04-19 11:25:34 +020010592 PIPE_CONF_CHECK_I(has_pch_encoder);
10593 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010594 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10595 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10596 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10597 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10598 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010599
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010600 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010601
10602 if (INTEL_INFO(dev)->gen < 8) {
10603 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10604 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10605 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10606 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10607 PIPE_CONF_CHECK_I(dp_m_n.tu);
10608
10609 if (current_config->has_drrs) {
10610 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10611 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10612 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10613 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10614 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10615 }
10616 } else {
10617 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10618 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10619 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10620 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10621 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10622 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010623
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010624 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10625 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10626 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10627 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10628 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10629 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010630
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010631 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10632 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10633 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10634 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10635 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10636 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010637
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010638 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010639 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010640 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10641 IS_VALLEYVIEW(dev))
10642 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010643 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010644
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010645 PIPE_CONF_CHECK_I(has_audio);
10646
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010647 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010648 DRM_MODE_FLAG_INTERLACE);
10649
Daniel Vetterbb760062013-06-06 14:55:52 +020010650 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010651 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010652 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010653 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010654 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010655 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010656 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010657 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010658 DRM_MODE_FLAG_NVSYNC);
10659 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010660
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010661 PIPE_CONF_CHECK_I(pipe_src_w);
10662 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010663
Daniel Vetter99535992014-04-13 12:00:33 +020010664 /*
10665 * FIXME: BIOS likes to set up a cloned config with lvds+external
10666 * screen. Since we don't yet re-compute the pipe config when moving
10667 * just the lvds port away to another pipe the sw tracking won't match.
10668 *
10669 * Proper atomic modesets with recomputed global state will fix this.
10670 * Until then just don't check gmch state for inherited modes.
10671 */
10672 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10673 PIPE_CONF_CHECK_I(gmch_pfit.control);
10674 /* pfit ratios are autocomputed by the hw on gen4+ */
10675 if (INTEL_INFO(dev)->gen < 4)
10676 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10677 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10678 }
10679
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010680 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10681 if (current_config->pch_pfit.enabled) {
10682 PIPE_CONF_CHECK_I(pch_pfit.pos);
10683 PIPE_CONF_CHECK_I(pch_pfit.size);
10684 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010685
Jesse Barnese59150d2014-01-07 13:30:45 -080010686 /* BDW+ don't expose a synchronous way to read the state */
10687 if (IS_HASWELL(dev))
10688 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010689
Ville Syrjälä282740f2013-09-04 18:30:03 +030010690 PIPE_CONF_CHECK_I(double_wide);
10691
Daniel Vetter26804af2014-06-25 22:01:55 +030010692 PIPE_CONF_CHECK_X(ddi_pll_sel);
10693
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010694 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010695 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010696 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010697 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10698 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010699 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010700 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10701 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10702 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010703
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010704 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10705 PIPE_CONF_CHECK_I(pipe_bpp);
10706
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010707 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010708 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010709
Daniel Vetter66e985c2013-06-05 13:34:20 +020010710#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010711#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010712#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010713#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010714#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010715#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010716
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010717 return true;
10718}
10719
Damien Lespiau08db6652014-11-04 17:06:52 +000010720static void check_wm_state(struct drm_device *dev)
10721{
10722 struct drm_i915_private *dev_priv = dev->dev_private;
10723 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10724 struct intel_crtc *intel_crtc;
10725 int plane;
10726
10727 if (INTEL_INFO(dev)->gen < 9)
10728 return;
10729
10730 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10731 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10732
10733 for_each_intel_crtc(dev, intel_crtc) {
10734 struct skl_ddb_entry *hw_entry, *sw_entry;
10735 const enum pipe pipe = intel_crtc->pipe;
10736
10737 if (!intel_crtc->active)
10738 continue;
10739
10740 /* planes */
10741 for_each_plane(pipe, plane) {
10742 hw_entry = &hw_ddb.plane[pipe][plane];
10743 sw_entry = &sw_ddb->plane[pipe][plane];
10744
10745 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10746 continue;
10747
10748 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10749 "(expected (%u,%u), found (%u,%u))\n",
10750 pipe_name(pipe), plane + 1,
10751 sw_entry->start, sw_entry->end,
10752 hw_entry->start, hw_entry->end);
10753 }
10754
10755 /* cursor */
10756 hw_entry = &hw_ddb.cursor[pipe];
10757 sw_entry = &sw_ddb->cursor[pipe];
10758
10759 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10760 continue;
10761
10762 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10763 "(expected (%u,%u), found (%u,%u))\n",
10764 pipe_name(pipe),
10765 sw_entry->start, sw_entry->end,
10766 hw_entry->start, hw_entry->end);
10767 }
10768}
10769
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010770static void
10771check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010772{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010773 struct intel_connector *connector;
10774
10775 list_for_each_entry(connector, &dev->mode_config.connector_list,
10776 base.head) {
10777 /* This also checks the encoder/connector hw state with the
10778 * ->get_hw_state callbacks. */
10779 intel_connector_check_state(connector);
10780
Rob Clarke2c719b2014-12-15 13:56:32 -050010781 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010782 "connector's staged encoder doesn't match current encoder\n");
10783 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010784}
10785
10786static void
10787check_encoder_state(struct drm_device *dev)
10788{
10789 struct intel_encoder *encoder;
10790 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010791
Damien Lespiaub2784e12014-08-05 11:29:37 +010010792 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010793 bool enabled = false;
10794 bool active = false;
10795 enum pipe pipe, tracked_pipe;
10796
10797 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10798 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010799 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010800
Rob Clarke2c719b2014-12-15 13:56:32 -050010801 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010802 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010803 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010804 "encoder's active_connectors set, but no crtc\n");
10805
10806 list_for_each_entry(connector, &dev->mode_config.connector_list,
10807 base.head) {
10808 if (connector->base.encoder != &encoder->base)
10809 continue;
10810 enabled = true;
10811 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10812 active = true;
10813 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010814 /*
10815 * for MST connectors if we unplug the connector is gone
10816 * away but the encoder is still connected to a crtc
10817 * until a modeset happens in response to the hotplug.
10818 */
10819 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10820 continue;
10821
Rob Clarke2c719b2014-12-15 13:56:32 -050010822 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010823 "encoder's enabled state mismatch "
10824 "(expected %i, found %i)\n",
10825 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010826 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010827 "active encoder with no crtc\n");
10828
Rob Clarke2c719b2014-12-15 13:56:32 -050010829 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010830 "encoder's computed active state doesn't match tracked active state "
10831 "(expected %i, found %i)\n", active, encoder->connectors_active);
10832
10833 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010834 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010835 "encoder's hw state doesn't match sw tracking "
10836 "(expected %i, found %i)\n",
10837 encoder->connectors_active, active);
10838
10839 if (!encoder->base.crtc)
10840 continue;
10841
10842 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010843 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010844 "active encoder's pipe doesn't match"
10845 "(expected %i, found %i)\n",
10846 tracked_pipe, pipe);
10847
10848 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010849}
10850
10851static void
10852check_crtc_state(struct drm_device *dev)
10853{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010854 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010855 struct intel_crtc *crtc;
10856 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010857 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010858
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010859 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010860 bool enabled = false;
10861 bool active = false;
10862
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010863 memset(&pipe_config, 0, sizeof(pipe_config));
10864
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010865 DRM_DEBUG_KMS("[CRTC:%d]\n",
10866 crtc->base.base.id);
10867
Rob Clarke2c719b2014-12-15 13:56:32 -050010868 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010869 "active crtc, but not enabled in sw tracking\n");
10870
Damien Lespiaub2784e12014-08-05 11:29:37 +010010871 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010872 if (encoder->base.crtc != &crtc->base)
10873 continue;
10874 enabled = true;
10875 if (encoder->connectors_active)
10876 active = true;
10877 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010878
Rob Clarke2c719b2014-12-15 13:56:32 -050010879 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010880 "crtc's computed active state doesn't match tracked active state "
10881 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010882 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010883 "crtc's computed enabled state doesn't match tracked enabled state "
10884 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10885
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010886 active = dev_priv->display.get_pipe_config(crtc,
10887 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010888
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010889 /* hw state is inconsistent with the pipe quirk */
10890 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10891 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010892 active = crtc->active;
10893
Damien Lespiaub2784e12014-08-05 11:29:37 +010010894 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010895 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010896 if (encoder->base.crtc != &crtc->base)
10897 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010898 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010899 encoder->get_config(encoder, &pipe_config);
10900 }
10901
Rob Clarke2c719b2014-12-15 13:56:32 -050010902 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010903 "crtc active state doesn't match with hw state "
10904 "(expected %i, found %i)\n", crtc->active, active);
10905
Daniel Vetterc0b03412013-05-28 12:05:54 +020010906 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010907 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010908 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010909 intel_dump_pipe_config(crtc, &pipe_config,
10910 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010911 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010912 "[sw state]");
10913 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010914 }
10915}
10916
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010917static void
10918check_shared_dpll_state(struct drm_device *dev)
10919{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010920 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010921 struct intel_crtc *crtc;
10922 struct intel_dpll_hw_state dpll_hw_state;
10923 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010924
10925 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10926 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10927 int enabled_crtcs = 0, active_crtcs = 0;
10928 bool active;
10929
10930 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10931
10932 DRM_DEBUG_KMS("%s\n", pll->name);
10933
10934 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10935
Rob Clarke2c719b2014-12-15 13:56:32 -050010936 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010937 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010938 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010939 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010940 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010941 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010942 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010943 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010944 "pll on state mismatch (expected %i, found %i)\n",
10945 pll->on, active);
10946
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010947 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010948 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10949 enabled_crtcs++;
10950 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10951 active_crtcs++;
10952 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010953 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010954 "pll active crtcs mismatch (expected %i, found %i)\n",
10955 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010956 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010957 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010958 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010959
Rob Clarke2c719b2014-12-15 13:56:32 -050010960 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010961 sizeof(dpll_hw_state)),
10962 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010963 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010964}
10965
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010966void
10967intel_modeset_check_state(struct drm_device *dev)
10968{
Damien Lespiau08db6652014-11-04 17:06:52 +000010969 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010970 check_connector_state(dev);
10971 check_encoder_state(dev);
10972 check_crtc_state(dev);
10973 check_shared_dpll_state(dev);
10974}
10975
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010976void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030010977 int dotclock)
10978{
10979 /*
10980 * FDI already provided one idea for the dotclock.
10981 * Yell if the encoder disagrees.
10982 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010983 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010984 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010985 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010986}
10987
Ville Syrjälä80715b22014-05-15 20:23:23 +030010988static void update_scanline_offset(struct intel_crtc *crtc)
10989{
10990 struct drm_device *dev = crtc->base.dev;
10991
10992 /*
10993 * The scanline counter increments at the leading edge of hsync.
10994 *
10995 * On most platforms it starts counting from vtotal-1 on the
10996 * first active line. That means the scanline counter value is
10997 * always one less than what we would expect. Ie. just after
10998 * start of vblank, which also occurs at start of hsync (on the
10999 * last active line), the scanline counter will read vblank_start-1.
11000 *
11001 * On gen2 the scanline counter starts counting from 1 instead
11002 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11003 * to keep the value positive), instead of adding one.
11004 *
11005 * On HSW+ the behaviour of the scanline counter depends on the output
11006 * type. For DP ports it behaves like most other platforms, but on HDMI
11007 * there's an extra 1 line difference. So we need to add two instead of
11008 * one to the value.
11009 */
11010 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011011 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011012 int vtotal;
11013
11014 vtotal = mode->crtc_vtotal;
11015 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11016 vtotal /= 2;
11017
11018 crtc->scanline_offset = vtotal - 1;
11019 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011020 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011021 crtc->scanline_offset = 2;
11022 } else
11023 crtc->scanline_offset = 1;
11024}
11025
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011026static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011027intel_modeset_compute_config(struct drm_crtc *crtc,
11028 struct drm_display_mode *mode,
11029 struct drm_framebuffer *fb,
11030 unsigned *modeset_pipes,
11031 unsigned *prepare_pipes,
11032 unsigned *disable_pipes)
11033{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011034 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011035
11036 intel_modeset_affected_pipes(crtc, modeset_pipes,
11037 prepare_pipes, disable_pipes);
11038
11039 if ((*modeset_pipes) == 0)
11040 goto out;
11041
11042 /*
11043 * Note this needs changes when we start tracking multiple modes
11044 * and crtcs. At that point we'll need to compute the whole config
11045 * (i.e. one pipe_config for each crtc) rather than just the one
11046 * for this crtc.
11047 */
11048 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11049 if (IS_ERR(pipe_config)) {
11050 goto out;
11051 }
11052 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11053 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011054
11055out:
11056 return pipe_config;
11057}
11058
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011059static int __intel_set_mode_setup_plls(struct drm_device *dev,
11060 unsigned modeset_pipes,
11061 unsigned disable_pipes)
11062{
11063 struct drm_i915_private *dev_priv = to_i915(dev);
11064 unsigned clear_pipes = modeset_pipes | disable_pipes;
11065 struct intel_crtc *intel_crtc;
11066 int ret = 0;
11067
11068 if (!dev_priv->display.crtc_compute_clock)
11069 return 0;
11070
11071 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11072 if (ret)
11073 goto done;
11074
11075 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11076 struct intel_crtc_state *state = intel_crtc->new_config;
11077 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11078 state);
11079 if (ret) {
11080 intel_shared_dpll_abort_config(dev_priv);
11081 goto done;
11082 }
11083 }
11084
11085done:
11086 return ret;
11087}
11088
Daniel Vetterf30da182013-04-11 20:22:50 +020011089static int __intel_set_mode(struct drm_crtc *crtc,
11090 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011091 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011092 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011093 unsigned modeset_pipes,
11094 unsigned prepare_pipes,
11095 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011096{
11097 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011098 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011099 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011100 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011101 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011102
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011103 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011104 if (!saved_mode)
11105 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011106
Tim Gardner3ac18232012-12-07 07:54:26 -070011107 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011108
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011109 if (modeset_pipes)
11110 to_intel_crtc(crtc)->new_config = pipe_config;
11111
Jesse Barnes30a970c2013-11-04 13:48:12 -080011112 /*
11113 * See if the config requires any additional preparation, e.g.
11114 * to adjust global state with pipes off. We need to do this
11115 * here so we can get the modeset_pipe updated config for the new
11116 * mode set on this crtc. For other crtcs we need to use the
11117 * adjusted_mode bits in the crtc directly.
11118 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011119 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011120 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011121
Ville Syrjäläc164f832013-11-05 22:34:12 +020011122 /* may have added more to prepare_pipes than we should */
11123 prepare_pipes &= ~disable_pipes;
11124 }
11125
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011126 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11127 if (ret)
11128 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011129
Daniel Vetter460da9162013-03-27 00:44:51 +010011130 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11131 intel_crtc_disable(&intel_crtc->base);
11132
Daniel Vetterea9d7582012-07-10 10:42:52 +020011133 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11134 if (intel_crtc->base.enabled)
11135 dev_priv->display.crtc_disable(&intel_crtc->base);
11136 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011137
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011138 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11139 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011140 *
11141 * Note we'll need to fix this up when we start tracking multiple
11142 * pipes; here we assume a single modeset_pipe and only track the
11143 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011144 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011145 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011146 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011147 /* mode_set/enable/disable functions rely on a correct pipe
11148 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011149 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011150
11151 /*
11152 * Calculate and store various constants which
11153 * are later needed by vblank and swap-completion
11154 * timestamping. They are derived from true hwmode.
11155 */
11156 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011157 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011158 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011159
Daniel Vetterea9d7582012-07-10 10:42:52 +020011160 /* Only after disabling all output pipelines that will be changed can we
11161 * update the the output configuration. */
11162 intel_modeset_update_state(dev, prepare_pipes);
11163
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011164 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011165
Daniel Vettera6778b32012-07-02 09:56:42 +020011166 /* Set up the DPLL and any encoders state that needs to adjust or depend
11167 * on the DPLL.
11168 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011169 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011170 struct drm_plane *primary = intel_crtc->base.primary;
11171 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011172
Gustavo Padovan455a6802014-12-01 15:40:11 -080011173 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11174 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11175 fb, 0, 0,
11176 hdisplay, vdisplay,
11177 x << 16, y << 16,
11178 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011179 }
11180
11181 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011182 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11183 update_scanline_offset(intel_crtc);
11184
Daniel Vetter25c5b262012-07-08 22:08:04 +020011185 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011186 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011187
Daniel Vettera6778b32012-07-02 09:56:42 +020011188 /* FIXME: add subpixel order */
11189done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011190 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011191 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011192
Tim Gardner3ac18232012-12-07 07:54:26 -070011193 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011194 return ret;
11195}
11196
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011197static int intel_set_mode_pipes(struct drm_crtc *crtc,
11198 struct drm_display_mode *mode,
11199 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011200 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011201 unsigned modeset_pipes,
11202 unsigned prepare_pipes,
11203 unsigned disable_pipes)
11204{
11205 int ret;
11206
11207 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11208 prepare_pipes, disable_pipes);
11209
11210 if (ret == 0)
11211 intel_modeset_check_state(crtc->dev);
11212
11213 return ret;
11214}
11215
Damien Lespiaue7457a92013-08-08 22:28:59 +010011216static int intel_set_mode(struct drm_crtc *crtc,
11217 struct drm_display_mode *mode,
11218 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011219{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011220 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011221 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011222
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011223 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11224 &modeset_pipes,
11225 &prepare_pipes,
11226 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011227
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011228 if (IS_ERR(pipe_config))
11229 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011230
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011231 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11232 modeset_pipes, prepare_pipes,
11233 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011234}
11235
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011236void intel_crtc_restore_mode(struct drm_crtc *crtc)
11237{
Matt Roperf4510a22014-04-01 15:22:40 -070011238 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011239}
11240
Daniel Vetter25c5b262012-07-08 22:08:04 +020011241#undef for_each_intel_crtc_masked
11242
Daniel Vetterd9e55602012-07-04 22:16:09 +020011243static void intel_set_config_free(struct intel_set_config *config)
11244{
11245 if (!config)
11246 return;
11247
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011248 kfree(config->save_connector_encoders);
11249 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011250 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011251 kfree(config);
11252}
11253
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011254static int intel_set_config_save_state(struct drm_device *dev,
11255 struct intel_set_config *config)
11256{
Ville Syrjälä76688512014-01-10 11:28:06 +020011257 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011258 struct drm_encoder *encoder;
11259 struct drm_connector *connector;
11260 int count;
11261
Ville Syrjälä76688512014-01-10 11:28:06 +020011262 config->save_crtc_enabled =
11263 kcalloc(dev->mode_config.num_crtc,
11264 sizeof(bool), GFP_KERNEL);
11265 if (!config->save_crtc_enabled)
11266 return -ENOMEM;
11267
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011268 config->save_encoder_crtcs =
11269 kcalloc(dev->mode_config.num_encoder,
11270 sizeof(struct drm_crtc *), GFP_KERNEL);
11271 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011272 return -ENOMEM;
11273
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011274 config->save_connector_encoders =
11275 kcalloc(dev->mode_config.num_connector,
11276 sizeof(struct drm_encoder *), GFP_KERNEL);
11277 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011278 return -ENOMEM;
11279
11280 /* Copy data. Note that driver private data is not affected.
11281 * Should anything bad happen only the expected state is
11282 * restored, not the drivers personal bookkeeping.
11283 */
11284 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011285 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011286 config->save_crtc_enabled[count++] = crtc->enabled;
11287 }
11288
11289 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011290 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011291 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011292 }
11293
11294 count = 0;
11295 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011296 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011297 }
11298
11299 return 0;
11300}
11301
11302static void intel_set_config_restore_state(struct drm_device *dev,
11303 struct intel_set_config *config)
11304{
Ville Syrjälä76688512014-01-10 11:28:06 +020011305 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011306 struct intel_encoder *encoder;
11307 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011308 int count;
11309
11310 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011311 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011312 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011313
11314 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011315 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011316 else
11317 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011318 }
11319
11320 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011321 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011322 encoder->new_crtc =
11323 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011324 }
11325
11326 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011327 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11328 connector->new_encoder =
11329 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011330 }
11331}
11332
Imre Deake3de42b2013-05-03 19:44:07 +020011333static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011334is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011335{
11336 int i;
11337
Chris Wilson2e57f472013-07-17 12:14:40 +010011338 if (set->num_connectors == 0)
11339 return false;
11340
11341 if (WARN_ON(set->connectors == NULL))
11342 return false;
11343
11344 for (i = 0; i < set->num_connectors; i++)
11345 if (set->connectors[i]->encoder &&
11346 set->connectors[i]->encoder->crtc == set->crtc &&
11347 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011348 return true;
11349
11350 return false;
11351}
11352
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011353static void
11354intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11355 struct intel_set_config *config)
11356{
11357
11358 /* We should be able to check here if the fb has the same properties
11359 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011360 if (is_crtc_connector_off(set)) {
11361 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011362 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011363 /*
11364 * If we have no fb, we can only flip as long as the crtc is
11365 * active, otherwise we need a full mode set. The crtc may
11366 * be active if we've only disabled the primary plane, or
11367 * in fastboot situations.
11368 */
Matt Roperf4510a22014-04-01 15:22:40 -070011369 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011370 struct intel_crtc *intel_crtc =
11371 to_intel_crtc(set->crtc);
11372
Matt Roper3b150f02014-05-29 08:06:53 -070011373 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011374 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11375 config->fb_changed = true;
11376 } else {
11377 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11378 config->mode_changed = true;
11379 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011380 } else if (set->fb == NULL) {
11381 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011382 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011383 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011384 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011385 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011386 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011387 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011388 }
11389
Daniel Vetter835c5872012-07-10 18:11:08 +020011390 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011391 config->fb_changed = true;
11392
11393 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11394 DRM_DEBUG_KMS("modes are different, full mode set\n");
11395 drm_mode_debug_printmodeline(&set->crtc->mode);
11396 drm_mode_debug_printmodeline(set->mode);
11397 config->mode_changed = true;
11398 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011399
11400 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11401 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011402}
11403
Daniel Vetter2e431052012-07-04 22:42:15 +020011404static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011405intel_modeset_stage_output_state(struct drm_device *dev,
11406 struct drm_mode_set *set,
11407 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011408{
Daniel Vetter9a935852012-07-05 22:34:27 +020011409 struct intel_connector *connector;
11410 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011411 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011412 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011413
Damien Lespiau9abdda72013-02-13 13:29:23 +000011414 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011415 * of connectors. For paranoia, double-check this. */
11416 WARN_ON(!set->fb && (set->num_connectors != 0));
11417 WARN_ON(set->fb && (set->num_connectors == 0));
11418
Daniel Vetter9a935852012-07-05 22:34:27 +020011419 list_for_each_entry(connector, &dev->mode_config.connector_list,
11420 base.head) {
11421 /* Otherwise traverse passed in connector list and get encoders
11422 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011423 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011424 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011425 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011426 break;
11427 }
11428 }
11429
Daniel Vetter9a935852012-07-05 22:34:27 +020011430 /* If we disable the crtc, disable all its connectors. Also, if
11431 * the connector is on the changing crtc but not on the new
11432 * connector list, disable it. */
11433 if ((!set->fb || ro == set->num_connectors) &&
11434 connector->base.encoder &&
11435 connector->base.encoder->crtc == set->crtc) {
11436 connector->new_encoder = NULL;
11437
11438 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11439 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011440 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011441 }
11442
11443
11444 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011445 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011446 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011447 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011448 }
11449 /* connector->new_encoder is now updated for all connectors. */
11450
11451 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011452 list_for_each_entry(connector, &dev->mode_config.connector_list,
11453 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011454 struct drm_crtc *new_crtc;
11455
Daniel Vetter9a935852012-07-05 22:34:27 +020011456 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011457 continue;
11458
Daniel Vetter9a935852012-07-05 22:34:27 +020011459 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011460
11461 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011462 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011463 new_crtc = set->crtc;
11464 }
11465
11466 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011467 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11468 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011469 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011470 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011471 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011472
11473 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11474 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011475 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011476 new_crtc->base.id);
11477 }
11478
11479 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011480 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011481 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011482 list_for_each_entry(connector,
11483 &dev->mode_config.connector_list,
11484 base.head) {
11485 if (connector->new_encoder == encoder) {
11486 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011487 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011488 }
11489 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011490
11491 if (num_connectors == 0)
11492 encoder->new_crtc = NULL;
11493 else if (num_connectors > 1)
11494 return -EINVAL;
11495
Daniel Vetter9a935852012-07-05 22:34:27 +020011496 /* Only now check for crtc changes so we don't miss encoders
11497 * that will be disabled. */
11498 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011499 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011500 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011501 }
11502 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011503 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011504 list_for_each_entry(connector, &dev->mode_config.connector_list,
11505 base.head) {
11506 if (connector->new_encoder)
11507 if (connector->new_encoder != connector->encoder)
11508 connector->encoder = connector->new_encoder;
11509 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011510 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011511 crtc->new_enabled = false;
11512
Damien Lespiaub2784e12014-08-05 11:29:37 +010011513 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011514 if (encoder->new_crtc == crtc) {
11515 crtc->new_enabled = true;
11516 break;
11517 }
11518 }
11519
11520 if (crtc->new_enabled != crtc->base.enabled) {
11521 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11522 crtc->new_enabled ? "en" : "dis");
11523 config->mode_changed = true;
11524 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011525
11526 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011527 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011528 else
11529 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011530 }
11531
Daniel Vetter2e431052012-07-04 22:42:15 +020011532 return 0;
11533}
11534
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011535static void disable_crtc_nofb(struct intel_crtc *crtc)
11536{
11537 struct drm_device *dev = crtc->base.dev;
11538 struct intel_encoder *encoder;
11539 struct intel_connector *connector;
11540
11541 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11542 pipe_name(crtc->pipe));
11543
11544 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11545 if (connector->new_encoder &&
11546 connector->new_encoder->new_crtc == crtc)
11547 connector->new_encoder = NULL;
11548 }
11549
Damien Lespiaub2784e12014-08-05 11:29:37 +010011550 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011551 if (encoder->new_crtc == crtc)
11552 encoder->new_crtc = NULL;
11553 }
11554
11555 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011556 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011557}
11558
Daniel Vetter2e431052012-07-04 22:42:15 +020011559static int intel_crtc_set_config(struct drm_mode_set *set)
11560{
11561 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011562 struct drm_mode_set save_set;
11563 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011564 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011565 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011566 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011567
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011568 BUG_ON(!set);
11569 BUG_ON(!set->crtc);
11570 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011571
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011572 /* Enforce sane interface api - has been abused by the fb helper. */
11573 BUG_ON(!set->mode && set->fb);
11574 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011575
Daniel Vetter2e431052012-07-04 22:42:15 +020011576 if (set->fb) {
11577 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11578 set->crtc->base.id, set->fb->base.id,
11579 (int)set->num_connectors, set->x, set->y);
11580 } else {
11581 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011582 }
11583
11584 dev = set->crtc->dev;
11585
11586 ret = -ENOMEM;
11587 config = kzalloc(sizeof(*config), GFP_KERNEL);
11588 if (!config)
11589 goto out_config;
11590
11591 ret = intel_set_config_save_state(dev, config);
11592 if (ret)
11593 goto out_config;
11594
11595 save_set.crtc = set->crtc;
11596 save_set.mode = &set->crtc->mode;
11597 save_set.x = set->crtc->x;
11598 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011599 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011600
11601 /* Compute whether we need a full modeset, only an fb base update or no
11602 * change at all. In the future we might also check whether only the
11603 * mode changed, e.g. for LVDS where we only change the panel fitter in
11604 * such cases. */
11605 intel_set_config_compute_mode_changes(set, config);
11606
Daniel Vetter9a935852012-07-05 22:34:27 +020011607 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011608 if (ret)
11609 goto fail;
11610
Jesse Barnes50f52752014-11-07 13:11:00 -080011611 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11612 set->fb,
11613 &modeset_pipes,
11614 &prepare_pipes,
11615 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011616 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011617 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011618 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011619 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011620 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011621 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011622 config->mode_changed = true;
11623
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011624 /*
11625 * Note we have an issue here with infoframes: current code
11626 * only updates them on the full mode set path per hw
11627 * requirements. So here we should be checking for any
11628 * required changes and forcing a mode set.
11629 */
Jesse Barnes20664592014-11-05 14:26:09 -080011630 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011631
11632 /* set_mode will free it in the mode_changed case */
11633 if (!config->mode_changed)
11634 kfree(pipe_config);
11635
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011636 intel_update_pipe_size(to_intel_crtc(set->crtc));
11637
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011638 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011639 ret = intel_set_mode_pipes(set->crtc, set->mode,
11640 set->x, set->y, set->fb, pipe_config,
11641 modeset_pipes, prepare_pipes,
11642 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011643 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011644 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011645 struct drm_plane *primary = set->crtc->primary;
11646 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011647
Gustavo Padovan455a6802014-12-01 15:40:11 -080011648 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11649 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11650 0, 0, hdisplay, vdisplay,
11651 set->x << 16, set->y << 16,
11652 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011653
11654 /*
11655 * We need to make sure the primary plane is re-enabled if it
11656 * has previously been turned off.
11657 */
11658 if (!intel_crtc->primary_enabled && ret == 0) {
11659 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011660 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011661 }
11662
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011663 /*
11664 * In the fastboot case this may be our only check of the
11665 * state after boot. It would be better to only do it on
11666 * the first update, but we don't have a nice way of doing that
11667 * (and really, set_config isn't used much for high freq page
11668 * flipping, so increasing its cost here shouldn't be a big
11669 * deal).
11670 */
Jani Nikulad330a952014-01-21 11:24:25 +020011671 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011672 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011673 }
11674
Chris Wilson2d05eae2013-05-03 17:36:25 +010011675 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011676 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11677 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011678fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011679 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011680
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011681 /*
11682 * HACK: if the pipe was on, but we didn't have a framebuffer,
11683 * force the pipe off to avoid oopsing in the modeset code
11684 * due to fb==NULL. This should only happen during boot since
11685 * we don't yet reconstruct the FB from the hardware state.
11686 */
11687 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11688 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11689
Chris Wilson2d05eae2013-05-03 17:36:25 +010011690 /* Try to restore the config */
11691 if (config->mode_changed &&
11692 intel_set_mode(save_set.crtc, save_set.mode,
11693 save_set.x, save_set.y, save_set.fb))
11694 DRM_ERROR("failed to restore config after modeset failure\n");
11695 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011696
Daniel Vetterd9e55602012-07-04 22:16:09 +020011697out_config:
11698 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011699 return ret;
11700}
11701
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011702static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011703 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011704 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011705 .destroy = intel_crtc_destroy,
11706 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011707 .atomic_duplicate_state = intel_crtc_duplicate_state,
11708 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011709};
11710
Daniel Vetter53589012013-06-05 13:34:16 +020011711static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11712 struct intel_shared_dpll *pll,
11713 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011714{
Daniel Vetter53589012013-06-05 13:34:16 +020011715 uint32_t val;
11716
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011717 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011718 return false;
11719
Daniel Vetter53589012013-06-05 13:34:16 +020011720 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011721 hw_state->dpll = val;
11722 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11723 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011724
11725 return val & DPLL_VCO_ENABLE;
11726}
11727
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011728static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11729 struct intel_shared_dpll *pll)
11730{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011731 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11732 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011733}
11734
Daniel Vettere7b903d2013-06-05 13:34:14 +020011735static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11736 struct intel_shared_dpll *pll)
11737{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011738 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011739 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011740
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011741 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011742
11743 /* Wait for the clocks to stabilize. */
11744 POSTING_READ(PCH_DPLL(pll->id));
11745 udelay(150);
11746
11747 /* The pixel multiplier can only be updated once the
11748 * DPLL is enabled and the clocks are stable.
11749 *
11750 * So write it again.
11751 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011752 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011753 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011754 udelay(200);
11755}
11756
11757static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11758 struct intel_shared_dpll *pll)
11759{
11760 struct drm_device *dev = dev_priv->dev;
11761 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011762
11763 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011764 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011765 if (intel_crtc_to_shared_dpll(crtc) == pll)
11766 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11767 }
11768
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011769 I915_WRITE(PCH_DPLL(pll->id), 0);
11770 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011771 udelay(200);
11772}
11773
Daniel Vetter46edb022013-06-05 13:34:12 +020011774static char *ibx_pch_dpll_names[] = {
11775 "PCH DPLL A",
11776 "PCH DPLL B",
11777};
11778
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011779static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011780{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011782 int i;
11783
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011784 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011785
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011786 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011787 dev_priv->shared_dplls[i].id = i;
11788 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011789 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011790 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11791 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011792 dev_priv->shared_dplls[i].get_hw_state =
11793 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011794 }
11795}
11796
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011797static void intel_shared_dpll_init(struct drm_device *dev)
11798{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011799 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011800
Daniel Vetter9cd86932014-06-25 22:01:57 +030011801 if (HAS_DDI(dev))
11802 intel_ddi_pll_init(dev);
11803 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011804 ibx_pch_dpll_init(dev);
11805 else
11806 dev_priv->num_shared_dpll = 0;
11807
11808 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011809}
11810
Matt Roper6beb8c232014-12-01 15:40:14 -080011811/**
11812 * intel_prepare_plane_fb - Prepare fb for usage on plane
11813 * @plane: drm plane to prepare for
11814 * @fb: framebuffer to prepare for presentation
11815 *
11816 * Prepares a framebuffer for usage on a display plane. Generally this
11817 * involves pinning the underlying object and updating the frontbuffer tracking
11818 * bits. Some older platforms need special physical address handling for
11819 * cursor planes.
11820 *
11821 * Returns 0 on success, negative error code on failure.
11822 */
11823int
11824intel_prepare_plane_fb(struct drm_plane *plane,
11825 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011826{
11827 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011828 struct intel_plane *intel_plane = to_intel_plane(plane);
11829 enum pipe pipe = intel_plane->pipe;
11830 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11831 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11832 unsigned frontbuffer_bits = 0;
11833 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011834
Matt Roperea2c67b2014-12-23 10:41:52 -080011835 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011836 return 0;
11837
Matt Roper6beb8c232014-12-01 15:40:14 -080011838 switch (plane->type) {
11839 case DRM_PLANE_TYPE_PRIMARY:
11840 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11841 break;
11842 case DRM_PLANE_TYPE_CURSOR:
11843 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11844 break;
11845 case DRM_PLANE_TYPE_OVERLAY:
11846 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11847 break;
11848 }
Matt Roper465c1202014-05-29 08:06:54 -070011849
Matt Roper4c345742014-07-09 16:22:10 -070011850 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011851
Matt Roper6beb8c232014-12-01 15:40:14 -080011852 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11853 INTEL_INFO(dev)->cursor_needs_physical) {
11854 int align = IS_I830(dev) ? 16 * 1024 : 256;
11855 ret = i915_gem_object_attach_phys(obj, align);
11856 if (ret)
11857 DRM_DEBUG_KMS("failed to attach phys object\n");
11858 } else {
11859 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11860 }
11861
11862 if (ret == 0)
11863 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11864
11865 mutex_unlock(&dev->struct_mutex);
11866
11867 return ret;
11868}
11869
Matt Roper38f3ce32014-12-02 07:45:25 -080011870/**
11871 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11872 * @plane: drm plane to clean up for
11873 * @fb: old framebuffer that was on plane
11874 *
11875 * Cleans up a framebuffer that has just been removed from a plane.
11876 */
11877void
11878intel_cleanup_plane_fb(struct drm_plane *plane,
11879 struct drm_framebuffer *fb)
11880{
11881 struct drm_device *dev = plane->dev;
11882 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11883
11884 if (WARN_ON(!obj))
11885 return;
11886
11887 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11888 !INTEL_INFO(dev)->cursor_needs_physical) {
11889 mutex_lock(&dev->struct_mutex);
11890 intel_unpin_fb_obj(obj);
11891 mutex_unlock(&dev->struct_mutex);
11892 }
Matt Roper465c1202014-05-29 08:06:54 -070011893}
11894
11895static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011896intel_check_primary_plane(struct drm_plane *plane,
11897 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011898{
Matt Roper32b7eee2014-12-24 07:59:06 -080011899 struct drm_device *dev = plane->dev;
11900 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011901 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011902 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080011903 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011904 struct drm_rect *dest = &state->dst;
11905 struct drm_rect *src = &state->src;
11906 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011907 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011908
Matt Roperea2c67b2014-12-23 10:41:52 -080011909 crtc = crtc ? crtc : plane->crtc;
11910 intel_crtc = to_intel_crtc(crtc);
11911
Matt Roperc59cb172014-12-01 15:40:16 -080011912 ret = drm_plane_helper_check_update(plane, crtc, fb,
11913 src, dest, clip,
11914 DRM_PLANE_HELPER_NO_SCALING,
11915 DRM_PLANE_HELPER_NO_SCALING,
11916 false, true, &state->visible);
11917 if (ret)
11918 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011919
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011920 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011921 intel_crtc->atomic.wait_for_flips = true;
11922
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011923 /*
11924 * FBC does not work on some platforms for rotated
11925 * planes, so disable it when rotation is not 0 and
11926 * update it when rotation is set back to 0.
11927 *
11928 * FIXME: This is redundant with the fbc update done in
11929 * the primary plane enable function except that that
11930 * one is done too late. We eventually need to unify
11931 * this.
11932 */
11933 if (intel_crtc->primary_enabled &&
11934 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11935 dev_priv->fbc.plane == intel_crtc->plane &&
Matt Roper8e7d6882015-01-21 16:35:41 -080011936 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011937 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011938 }
11939
11940 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011941 /*
11942 * BDW signals flip done immediately if the plane
11943 * is disabled, even if the plane enable is already
11944 * armed to occur at the next vblank :(
11945 */
11946 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11947 intel_crtc->atomic.wait_vblank = true;
11948 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011949
Matt Roper32b7eee2014-12-24 07:59:06 -080011950 intel_crtc->atomic.fb_bits |=
11951 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11952
11953 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011954 }
11955
11956 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070011957}
11958
Sonika Jindal48404c12014-08-22 14:06:04 +053011959static void
11960intel_commit_primary_plane(struct drm_plane *plane,
11961 struct intel_plane_state *state)
11962{
Matt Roper2b875c22014-12-01 15:40:13 -080011963 struct drm_crtc *crtc = state->base.crtc;
11964 struct drm_framebuffer *fb = state->base.fb;
11965 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011966 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011967 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053011968 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011969 struct intel_plane *intel_plane = to_intel_plane(plane);
11970 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011971
Matt Roperea2c67b2014-12-23 10:41:52 -080011972 crtc = crtc ? crtc : plane->crtc;
11973 intel_crtc = to_intel_crtc(crtc);
11974
Matt Ropercf4c7c12014-12-04 10:27:42 -080011975 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053011976 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070011977 crtc->y = src->y1 >> 16;
11978
Sonika Jindalce54d852014-08-21 11:44:39 +053011979 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011980
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011981 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011982 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011983 /* FIXME: kill this fastboot hack */
11984 intel_update_pipe_size(intel_crtc);
11985
11986 intel_crtc->primary_enabled = true;
11987
11988 dev_priv->display.update_primary_plane(crtc, plane->fb,
11989 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011990 } else {
11991 /*
11992 * If clipping results in a non-visible primary plane,
11993 * we'll disable the primary plane. Note that this is
11994 * a bit different than what happens if userspace
11995 * explicitly disables the plane by passing fb=0
11996 * because plane->fb still gets set and pinned.
11997 */
11998 intel_disable_primary_hw_plane(plane, crtc);
11999 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012000 }
12001}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012002
Matt Roper32b7eee2014-12-24 07:59:06 -080012003static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12004{
12005 struct drm_device *dev = crtc->dev;
12006 struct drm_i915_private *dev_priv = dev->dev_private;
12007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012008 struct intel_plane *intel_plane;
12009 struct drm_plane *p;
12010 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012011
Matt Roperea2c67b2014-12-23 10:41:52 -080012012 /* Track fb's for any planes being disabled */
12013 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12014 intel_plane = to_intel_plane(p);
12015
12016 if (intel_crtc->atomic.disabled_planes &
12017 (1 << drm_plane_index(p))) {
12018 switch (p->type) {
12019 case DRM_PLANE_TYPE_PRIMARY:
12020 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12021 break;
12022 case DRM_PLANE_TYPE_CURSOR:
12023 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12024 break;
12025 case DRM_PLANE_TYPE_OVERLAY:
12026 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12027 break;
12028 }
12029
12030 mutex_lock(&dev->struct_mutex);
12031 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12032 mutex_unlock(&dev->struct_mutex);
12033 }
12034 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012035
Matt Roper32b7eee2014-12-24 07:59:06 -080012036 if (intel_crtc->atomic.wait_for_flips)
12037 intel_crtc_wait_for_pending_flips(crtc);
12038
12039 if (intel_crtc->atomic.disable_fbc)
12040 intel_fbc_disable(dev);
12041
12042 if (intel_crtc->atomic.pre_disable_primary)
12043 intel_pre_disable_primary(crtc);
12044
12045 if (intel_crtc->atomic.update_wm)
12046 intel_update_watermarks(crtc);
12047
12048 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012049
12050 /* Perform vblank evasion around commit operation */
12051 if (intel_crtc->active)
12052 intel_crtc->atomic.evade =
12053 intel_pipe_update_start(intel_crtc,
12054 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012055}
12056
12057static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12058{
12059 struct drm_device *dev = crtc->dev;
12060 struct drm_i915_private *dev_priv = dev->dev_private;
12061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12062 struct drm_plane *p;
12063
Matt Roperc34c9ee2014-12-23 10:41:50 -080012064 if (intel_crtc->atomic.evade)
12065 intel_pipe_update_end(intel_crtc,
12066 intel_crtc->atomic.start_vbl_count);
12067
Matt Roper32b7eee2014-12-24 07:59:06 -080012068 intel_runtime_pm_put(dev_priv);
12069
12070 if (intel_crtc->atomic.wait_vblank)
12071 intel_wait_for_vblank(dev, intel_crtc->pipe);
12072
12073 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12074
12075 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012076 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012077 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012078 mutex_unlock(&dev->struct_mutex);
12079 }
Matt Roper465c1202014-05-29 08:06:54 -070012080
Matt Roper32b7eee2014-12-24 07:59:06 -080012081 if (intel_crtc->atomic.post_enable_primary)
12082 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012083
Matt Roper32b7eee2014-12-24 07:59:06 -080012084 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12085 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12086 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12087 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012088
Matt Roper32b7eee2014-12-24 07:59:06 -080012089 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012090}
12091
Matt Ropercf4c7c12014-12-04 10:27:42 -080012092/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012093 * intel_plane_destroy - destroy a plane
12094 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012095 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012096 * Common destruction function for all types of planes (primary, cursor,
12097 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012098 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012099void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012100{
12101 struct intel_plane *intel_plane = to_intel_plane(plane);
12102 drm_plane_cleanup(plane);
12103 kfree(intel_plane);
12104}
12105
Matt Roper65a3fea2015-01-21 16:35:42 -080012106const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper3f678c92015-01-30 16:22:37 -080012107 .update_plane = drm_atomic_helper_update_plane,
12108 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012109 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012110 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012111 .atomic_get_property = intel_plane_atomic_get_property,
12112 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012113 .atomic_duplicate_state = intel_plane_duplicate_state,
12114 .atomic_destroy_state = intel_plane_destroy_state,
12115
Matt Roper465c1202014-05-29 08:06:54 -070012116};
12117
12118static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12119 int pipe)
12120{
12121 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012122 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012123 const uint32_t *intel_primary_formats;
12124 int num_formats;
12125
12126 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12127 if (primary == NULL)
12128 return NULL;
12129
Matt Roper8e7d6882015-01-21 16:35:41 -080012130 state = intel_create_plane_state(&primary->base);
12131 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012132 kfree(primary);
12133 return NULL;
12134 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012135 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012136
Matt Roper465c1202014-05-29 08:06:54 -070012137 primary->can_scale = false;
12138 primary->max_downscale = 1;
12139 primary->pipe = pipe;
12140 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012141 primary->check_plane = intel_check_primary_plane;
12142 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012143 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12144 primary->plane = !pipe;
12145
12146 if (INTEL_INFO(dev)->gen <= 3) {
12147 intel_primary_formats = intel_primary_formats_gen2;
12148 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12149 } else {
12150 intel_primary_formats = intel_primary_formats_gen4;
12151 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12152 }
12153
12154 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012155 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012156 intel_primary_formats, num_formats,
12157 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012158
12159 if (INTEL_INFO(dev)->gen >= 4) {
12160 if (!dev->mode_config.rotation_property)
12161 dev->mode_config.rotation_property =
12162 drm_mode_create_rotation_property(dev,
12163 BIT(DRM_ROTATE_0) |
12164 BIT(DRM_ROTATE_180));
12165 if (dev->mode_config.rotation_property)
12166 drm_object_attach_property(&primary->base.base,
12167 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012168 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012169 }
12170
Matt Roperea2c67b2014-12-23 10:41:52 -080012171 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12172
Matt Roper465c1202014-05-29 08:06:54 -070012173 return &primary->base;
12174}
12175
Matt Roper3d7d6512014-06-10 08:28:13 -070012176static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012177intel_check_cursor_plane(struct drm_plane *plane,
12178 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012179{
Matt Roper2b875c22014-12-01 15:40:13 -080012180 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012181 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012182 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012183 struct drm_rect *dest = &state->dst;
12184 struct drm_rect *src = &state->src;
12185 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012186 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012187 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012188 unsigned stride;
12189 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012190
Matt Roperea2c67b2014-12-23 10:41:52 -080012191 crtc = crtc ? crtc : plane->crtc;
12192 intel_crtc = to_intel_crtc(crtc);
12193
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012194 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012195 src, dest, clip,
12196 DRM_PLANE_HELPER_NO_SCALING,
12197 DRM_PLANE_HELPER_NO_SCALING,
12198 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012199 if (ret)
12200 return ret;
12201
12202
12203 /* if we want to turn off the cursor ignore width and height */
12204 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012205 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012206
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012207 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012208 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12209 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12210 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012211 return -EINVAL;
12212 }
12213
Matt Roperea2c67b2014-12-23 10:41:52 -080012214 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12215 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012216 DRM_DEBUG_KMS("buffer is too small\n");
12217 return -ENOMEM;
12218 }
12219
Gustavo Padovane391ea82014-09-24 14:20:25 -030012220 if (fb == crtc->cursor->fb)
12221 return 0;
12222
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012223 /* we only need to pin inside GTT if cursor is non-phy */
12224 mutex_lock(&dev->struct_mutex);
12225 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12226 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12227 ret = -EINVAL;
12228 }
12229 mutex_unlock(&dev->struct_mutex);
12230
Matt Roper32b7eee2014-12-24 07:59:06 -080012231finish:
12232 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012233 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012234 intel_crtc->atomic.update_wm = true;
12235
12236 intel_crtc->atomic.fb_bits |=
12237 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12238 }
12239
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012240 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012241}
12242
Matt Roperf4a2cf22014-12-01 15:40:12 -080012243static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012244intel_commit_cursor_plane(struct drm_plane *plane,
12245 struct intel_plane_state *state)
12246{
Matt Roper2b875c22014-12-01 15:40:13 -080012247 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012248 struct drm_device *dev = plane->dev;
12249 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012250 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012251 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012252 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012253
Matt Roperea2c67b2014-12-23 10:41:52 -080012254 crtc = crtc ? crtc : plane->crtc;
12255 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012256
Matt Roperea2c67b2014-12-23 10:41:52 -080012257 plane->fb = state->base.fb;
12258 crtc->cursor_x = state->base.crtc_x;
12259 crtc->cursor_y = state->base.crtc_y;
12260
Sonika Jindala919db92014-10-23 07:41:33 -070012261 intel_plane->obj = obj;
12262
Gustavo Padovana912f122014-12-01 15:40:10 -080012263 if (intel_crtc->cursor_bo == obj)
12264 goto update;
12265
Matt Roperf4a2cf22014-12-01 15:40:12 -080012266 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012267 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012268 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012269 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012270 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012271 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012272
Gustavo Padovana912f122014-12-01 15:40:10 -080012273 intel_crtc->cursor_addr = addr;
12274 intel_crtc->cursor_bo = obj;
12275update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012276 intel_crtc->cursor_width = state->base.crtc_w;
12277 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012278
Matt Roper32b7eee2014-12-24 07:59:06 -080012279 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012280 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012281}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012282
Matt Roper3d7d6512014-06-10 08:28:13 -070012283static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12284 int pipe)
12285{
12286 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012287 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012288
12289 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12290 if (cursor == NULL)
12291 return NULL;
12292
Matt Roper8e7d6882015-01-21 16:35:41 -080012293 state = intel_create_plane_state(&cursor->base);
12294 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012295 kfree(cursor);
12296 return NULL;
12297 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012298 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012299
Matt Roper3d7d6512014-06-10 08:28:13 -070012300 cursor->can_scale = false;
12301 cursor->max_downscale = 1;
12302 cursor->pipe = pipe;
12303 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012304 cursor->check_plane = intel_check_cursor_plane;
12305 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012306
12307 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012308 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012309 intel_cursor_formats,
12310 ARRAY_SIZE(intel_cursor_formats),
12311 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012312
12313 if (INTEL_INFO(dev)->gen >= 4) {
12314 if (!dev->mode_config.rotation_property)
12315 dev->mode_config.rotation_property =
12316 drm_mode_create_rotation_property(dev,
12317 BIT(DRM_ROTATE_0) |
12318 BIT(DRM_ROTATE_180));
12319 if (dev->mode_config.rotation_property)
12320 drm_object_attach_property(&cursor->base.base,
12321 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012322 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012323 }
12324
Matt Roperea2c67b2014-12-23 10:41:52 -080012325 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12326
Matt Roper3d7d6512014-06-10 08:28:13 -070012327 return &cursor->base;
12328}
12329
Hannes Ederb358d0a2008-12-18 21:18:47 +010012330static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012331{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012332 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012333 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012334 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012335 struct drm_plane *primary = NULL;
12336 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012337 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012338
Daniel Vetter955382f2013-09-19 14:05:45 +020012339 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012340 if (intel_crtc == NULL)
12341 return;
12342
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012343 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12344 if (!crtc_state)
12345 goto fail;
12346 intel_crtc_set_state(intel_crtc, crtc_state);
12347
Matt Roper465c1202014-05-29 08:06:54 -070012348 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012349 if (!primary)
12350 goto fail;
12351
12352 cursor = intel_cursor_plane_create(dev, pipe);
12353 if (!cursor)
12354 goto fail;
12355
Matt Roper465c1202014-05-29 08:06:54 -070012356 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012357 cursor, &intel_crtc_funcs);
12358 if (ret)
12359 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012360
12361 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012362 for (i = 0; i < 256; i++) {
12363 intel_crtc->lut_r[i] = i;
12364 intel_crtc->lut_g[i] = i;
12365 intel_crtc->lut_b[i] = i;
12366 }
12367
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012368 /*
12369 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012370 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012371 */
Jesse Barnes80824002009-09-10 15:28:06 -070012372 intel_crtc->pipe = pipe;
12373 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012374 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012375 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012376 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012377 }
12378
Chris Wilson4b0e3332014-05-30 16:35:26 +030012379 intel_crtc->cursor_base = ~0;
12380 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012381 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012382
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012383 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12384 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12385 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12386 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12387
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012388 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12389
Jesse Barnes79e53942008-11-07 14:24:08 -080012390 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012391
12392 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012393 return;
12394
12395fail:
12396 if (primary)
12397 drm_plane_cleanup(primary);
12398 if (cursor)
12399 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012400 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012401 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012402}
12403
Jesse Barnes752aa882013-10-31 18:55:49 +020012404enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12405{
12406 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012407 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012408
Rob Clark51fd3712013-11-19 12:10:12 -050012409 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012410
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012411 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012412 return INVALID_PIPE;
12413
12414 return to_intel_crtc(encoder->crtc)->pipe;
12415}
12416
Carl Worth08d7b3d2009-04-29 14:43:54 -070012417int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012418 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012419{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012420 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012421 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012422 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012423
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012424 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12425 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012426
Rob Clark7707e652014-07-17 23:30:04 -040012427 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012428
Rob Clark7707e652014-07-17 23:30:04 -040012429 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012430 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012431 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012432 }
12433
Rob Clark7707e652014-07-17 23:30:04 -040012434 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012435 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012436
Daniel Vetterc05422d2009-08-11 16:05:30 +020012437 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012438}
12439
Daniel Vetter66a92782012-07-12 20:08:18 +020012440static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012441{
Daniel Vetter66a92782012-07-12 20:08:18 +020012442 struct drm_device *dev = encoder->base.dev;
12443 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012444 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012445 int entry = 0;
12446
Damien Lespiaub2784e12014-08-05 11:29:37 +010012447 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012448 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012449 index_mask |= (1 << entry);
12450
Jesse Barnes79e53942008-11-07 14:24:08 -080012451 entry++;
12452 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012453
Jesse Barnes79e53942008-11-07 14:24:08 -080012454 return index_mask;
12455}
12456
Chris Wilson4d302442010-12-14 19:21:29 +000012457static bool has_edp_a(struct drm_device *dev)
12458{
12459 struct drm_i915_private *dev_priv = dev->dev_private;
12460
12461 if (!IS_MOBILE(dev))
12462 return false;
12463
12464 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12465 return false;
12466
Damien Lespiaue3589902014-02-07 19:12:50 +000012467 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012468 return false;
12469
12470 return true;
12471}
12472
Jesse Barnes84b4e042014-06-25 08:24:29 -070012473static bool intel_crt_present(struct drm_device *dev)
12474{
12475 struct drm_i915_private *dev_priv = dev->dev_private;
12476
Damien Lespiau884497e2013-12-03 13:56:23 +000012477 if (INTEL_INFO(dev)->gen >= 9)
12478 return false;
12479
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012480 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012481 return false;
12482
12483 if (IS_CHERRYVIEW(dev))
12484 return false;
12485
12486 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12487 return false;
12488
12489 return true;
12490}
12491
Jesse Barnes79e53942008-11-07 14:24:08 -080012492static void intel_setup_outputs(struct drm_device *dev)
12493{
Eric Anholt725e30a2009-01-22 13:01:02 -080012494 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012495 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012496 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012497 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012498
Daniel Vetterc9093352013-06-06 22:22:47 +020012499 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012500
Jesse Barnes84b4e042014-06-25 08:24:29 -070012501 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012502 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012503
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012504 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012505 int found;
12506
12507 /* Haswell uses DDI functions to detect digital outputs */
12508 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12509 /* DDI A only supports eDP */
12510 if (found)
12511 intel_ddi_init(dev, PORT_A);
12512
12513 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12514 * register */
12515 found = I915_READ(SFUSE_STRAP);
12516
12517 if (found & SFUSE_STRAP_DDIB_DETECTED)
12518 intel_ddi_init(dev, PORT_B);
12519 if (found & SFUSE_STRAP_DDIC_DETECTED)
12520 intel_ddi_init(dev, PORT_C);
12521 if (found & SFUSE_STRAP_DDID_DETECTED)
12522 intel_ddi_init(dev, PORT_D);
12523 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012524 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012525 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012526
12527 if (has_edp_a(dev))
12528 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012529
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012530 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012531 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012532 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012533 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012534 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012535 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012536 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012537 }
12538
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012539 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012540 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012541
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012542 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012543 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012544
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012545 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012546 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012547
Daniel Vetter270b3042012-10-27 15:52:05 +020012548 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012549 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012550 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012551 /*
12552 * The DP_DETECTED bit is the latched state of the DDC
12553 * SDA pin at boot. However since eDP doesn't require DDC
12554 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12555 * eDP ports may have been muxed to an alternate function.
12556 * Thus we can't rely on the DP_DETECTED bit alone to detect
12557 * eDP ports. Consult the VBT as well as DP_DETECTED to
12558 * detect eDP ports.
12559 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012560 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12561 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012562 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12563 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012564 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12565 intel_dp_is_edp(dev, PORT_B))
12566 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012567
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012568 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12569 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012570 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12571 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012572 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12573 intel_dp_is_edp(dev, PORT_C))
12574 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012575
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012576 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012577 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012578 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12579 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012580 /* eDP not supported on port D, so don't check VBT */
12581 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12582 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012583 }
12584
Jani Nikula3cfca972013-08-27 15:12:26 +030012585 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012586 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012587 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012588
Paulo Zanonie2debe92013-02-18 19:00:27 -030012589 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012590 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012591 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012592 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12593 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012594 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012595 }
Ma Ling27185ae2009-08-24 13:50:23 +080012596
Imre Deake7281ea2013-05-08 13:14:08 +030012597 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012598 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012599 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012600
12601 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012602
Paulo Zanonie2debe92013-02-18 19:00:27 -030012603 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012604 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012605 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012606 }
Ma Ling27185ae2009-08-24 13:50:23 +080012607
Paulo Zanonie2debe92013-02-18 19:00:27 -030012608 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012609
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012610 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12611 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012612 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012613 }
Imre Deake7281ea2013-05-08 13:14:08 +030012614 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012615 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012616 }
Ma Ling27185ae2009-08-24 13:50:23 +080012617
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012618 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012619 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012620 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012621 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012622 intel_dvo_init(dev);
12623
Zhenyu Wang103a1962009-11-27 11:44:36 +080012624 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012625 intel_tv_init(dev);
12626
Matt Roperc6f95f22015-01-22 16:50:32 -080012627 /*
12628 * FIXME: We don't have full atomic support yet, but we want to be
12629 * able to enable/test plane updates via the atomic interface in the
12630 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12631 * will take some atomic codepaths to lookup properties during
12632 * drmModeGetConnector() that unconditionally dereference
12633 * connector->state.
12634 *
12635 * We create a dummy connector state here for each connector to ensure
12636 * the DRM core doesn't try to dereference a NULL connector->state.
12637 * The actual connector properties will never be updated or contain
12638 * useful information, but since we're doing this specifically for
12639 * testing/debug of the plane operations (and only when a specific
12640 * kernel module option is given), that shouldn't really matter.
12641 *
12642 * Once atomic support for crtc's + connectors lands, this loop should
12643 * be removed since we'll be setting up real connector state, which
12644 * will contain Intel-specific properties.
12645 */
12646 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12647 list_for_each_entry(connector,
12648 &dev->mode_config.connector_list,
12649 head) {
12650 if (!WARN_ON(connector->state)) {
12651 connector->state =
12652 kzalloc(sizeof(*connector->state),
12653 GFP_KERNEL);
12654 }
12655 }
12656 }
12657
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012658 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012659
Damien Lespiaub2784e12014-08-05 11:29:37 +010012660 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012661 encoder->base.possible_crtcs = encoder->crtc_mask;
12662 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012663 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012664 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012665
Paulo Zanonidde86e22012-12-01 12:04:25 -020012666 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012667
12668 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012669}
12670
12671static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12672{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012673 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012674 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012675
Daniel Vetteref2d6332014-02-10 18:00:38 +010012676 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012677 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012678 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012679 drm_gem_object_unreference(&intel_fb->obj->base);
12680 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012681 kfree(intel_fb);
12682}
12683
12684static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012685 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012686 unsigned int *handle)
12687{
12688 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012689 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012690
Chris Wilson05394f32010-11-08 19:18:58 +000012691 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012692}
12693
12694static const struct drm_framebuffer_funcs intel_fb_funcs = {
12695 .destroy = intel_user_framebuffer_destroy,
12696 .create_handle = intel_user_framebuffer_create_handle,
12697};
12698
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012699static int intel_framebuffer_init(struct drm_device *dev,
12700 struct intel_framebuffer *intel_fb,
12701 struct drm_mode_fb_cmd2 *mode_cmd,
12702 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012703{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012704 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012705 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012706 int ret;
12707
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012708 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12709
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012710 if (obj->tiling_mode == I915_TILING_Y) {
12711 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012712 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012713 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012714
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012715 if (mode_cmd->pitches[0] & 63) {
12716 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12717 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012718 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012719 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012720
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012721 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12722 pitch_limit = 32*1024;
12723 } else if (INTEL_INFO(dev)->gen >= 4) {
12724 if (obj->tiling_mode)
12725 pitch_limit = 16*1024;
12726 else
12727 pitch_limit = 32*1024;
12728 } else if (INTEL_INFO(dev)->gen >= 3) {
12729 if (obj->tiling_mode)
12730 pitch_limit = 8*1024;
12731 else
12732 pitch_limit = 16*1024;
12733 } else
12734 /* XXX DSPC is limited to 4k tiled */
12735 pitch_limit = 8*1024;
12736
12737 if (mode_cmd->pitches[0] > pitch_limit) {
12738 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12739 obj->tiling_mode ? "tiled" : "linear",
12740 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012741 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012742 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012743
12744 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012745 mode_cmd->pitches[0] != obj->stride) {
12746 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12747 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012748 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012749 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012750
Ville Syrjälä57779d02012-10-31 17:50:14 +020012751 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012752 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012753 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012754 case DRM_FORMAT_RGB565:
12755 case DRM_FORMAT_XRGB8888:
12756 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012757 break;
12758 case DRM_FORMAT_XRGB1555:
12759 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012760 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012761 DRM_DEBUG("unsupported pixel format: %s\n",
12762 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012763 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012764 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012765 break;
12766 case DRM_FORMAT_XBGR8888:
12767 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012768 case DRM_FORMAT_XRGB2101010:
12769 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012770 case DRM_FORMAT_XBGR2101010:
12771 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012772 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012773 DRM_DEBUG("unsupported pixel format: %s\n",
12774 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012775 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012776 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012777 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012778 case DRM_FORMAT_YUYV:
12779 case DRM_FORMAT_UYVY:
12780 case DRM_FORMAT_YVYU:
12781 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012782 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012783 DRM_DEBUG("unsupported pixel format: %s\n",
12784 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012785 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012786 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012787 break;
12788 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012789 DRM_DEBUG("unsupported pixel format: %s\n",
12790 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012791 return -EINVAL;
12792 }
12793
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012794 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12795 if (mode_cmd->offsets[0] != 0)
12796 return -EINVAL;
12797
Damien Lespiauec2c9812015-01-20 12:51:45 +000012798 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
12799 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012800 /* FIXME drm helper for size checks (especially planar formats)? */
12801 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12802 return -EINVAL;
12803
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012804 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12805 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012806 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012807
Jesse Barnes79e53942008-11-07 14:24:08 -080012808 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12809 if (ret) {
12810 DRM_ERROR("framebuffer init failed %d\n", ret);
12811 return ret;
12812 }
12813
Jesse Barnes79e53942008-11-07 14:24:08 -080012814 return 0;
12815}
12816
Jesse Barnes79e53942008-11-07 14:24:08 -080012817static struct drm_framebuffer *
12818intel_user_framebuffer_create(struct drm_device *dev,
12819 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012820 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012821{
Chris Wilson05394f32010-11-08 19:18:58 +000012822 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012823
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012824 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12825 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012826 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012827 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012828
Chris Wilsond2dff872011-04-19 08:36:26 +010012829 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012830}
12831
Daniel Vetter4520f532013-10-09 09:18:51 +020012832#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012833static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012834{
12835}
12836#endif
12837
Jesse Barnes79e53942008-11-07 14:24:08 -080012838static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012839 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012840 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080012841 .atomic_check = intel_atomic_check,
12842 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080012843};
12844
Jesse Barnese70236a2009-09-21 10:42:27 -070012845/* Set up chip specific display functions */
12846static void intel_init_display(struct drm_device *dev)
12847{
12848 struct drm_i915_private *dev_priv = dev->dev_private;
12849
Daniel Vetteree9300b2013-06-03 22:40:22 +020012850 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12851 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012852 else if (IS_CHERRYVIEW(dev))
12853 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012854 else if (IS_VALLEYVIEW(dev))
12855 dev_priv->display.find_dpll = vlv_find_best_dpll;
12856 else if (IS_PINEVIEW(dev))
12857 dev_priv->display.find_dpll = pnv_find_best_dpll;
12858 else
12859 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12860
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012861 if (INTEL_INFO(dev)->gen >= 9) {
12862 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012863 dev_priv->display.get_initial_plane_config =
12864 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012865 dev_priv->display.crtc_compute_clock =
12866 haswell_crtc_compute_clock;
12867 dev_priv->display.crtc_enable = haswell_crtc_enable;
12868 dev_priv->display.crtc_disable = haswell_crtc_disable;
12869 dev_priv->display.off = ironlake_crtc_off;
12870 dev_priv->display.update_primary_plane =
12871 skylake_update_primary_plane;
12872 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012873 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012874 dev_priv->display.get_initial_plane_config =
12875 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012876 dev_priv->display.crtc_compute_clock =
12877 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012878 dev_priv->display.crtc_enable = haswell_crtc_enable;
12879 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012880 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012881 dev_priv->display.update_primary_plane =
12882 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012883 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012884 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012885 dev_priv->display.get_initial_plane_config =
12886 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012887 dev_priv->display.crtc_compute_clock =
12888 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012889 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12890 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012891 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012892 dev_priv->display.update_primary_plane =
12893 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012894 } else if (IS_VALLEYVIEW(dev)) {
12895 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012896 dev_priv->display.get_initial_plane_config =
12897 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012898 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012899 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12900 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12901 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012902 dev_priv->display.update_primary_plane =
12903 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012904 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012905 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012906 dev_priv->display.get_initial_plane_config =
12907 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012908 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012909 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12910 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012911 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012912 dev_priv->display.update_primary_plane =
12913 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012914 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012915
Jesse Barnese70236a2009-09-21 10:42:27 -070012916 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012917 if (IS_VALLEYVIEW(dev))
12918 dev_priv->display.get_display_clock_speed =
12919 valleyview_get_display_clock_speed;
12920 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012921 dev_priv->display.get_display_clock_speed =
12922 i945_get_display_clock_speed;
12923 else if (IS_I915G(dev))
12924 dev_priv->display.get_display_clock_speed =
12925 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012926 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012927 dev_priv->display.get_display_clock_speed =
12928 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012929 else if (IS_PINEVIEW(dev))
12930 dev_priv->display.get_display_clock_speed =
12931 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012932 else if (IS_I915GM(dev))
12933 dev_priv->display.get_display_clock_speed =
12934 i915gm_get_display_clock_speed;
12935 else if (IS_I865G(dev))
12936 dev_priv->display.get_display_clock_speed =
12937 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012938 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012939 dev_priv->display.get_display_clock_speed =
12940 i855_get_display_clock_speed;
12941 else /* 852, 830 */
12942 dev_priv->display.get_display_clock_speed =
12943 i830_get_display_clock_speed;
12944
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012945 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012946 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012947 } else if (IS_GEN6(dev)) {
12948 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012949 } else if (IS_IVYBRIDGE(dev)) {
12950 /* FIXME: detect B0+ stepping and use auto training */
12951 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012952 dev_priv->display.modeset_global_resources =
12953 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012954 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012955 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012956 } else if (IS_VALLEYVIEW(dev)) {
12957 dev_priv->display.modeset_global_resources =
12958 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012959 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012960
12961 /* Default just returns -ENODEV to indicate unsupported */
12962 dev_priv->display.queue_flip = intel_default_queue_flip;
12963
12964 switch (INTEL_INFO(dev)->gen) {
12965 case 2:
12966 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12967 break;
12968
12969 case 3:
12970 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12971 break;
12972
12973 case 4:
12974 case 5:
12975 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12976 break;
12977
12978 case 6:
12979 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12980 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012981 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012982 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012983 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12984 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012985 case 9:
12986 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12987 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012988 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012989
12990 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012991
12992 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012993}
12994
Jesse Barnesb690e962010-07-19 13:53:12 -070012995/*
12996 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12997 * resume, or other times. This quirk makes sure that's the case for
12998 * affected systems.
12999 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013000static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013001{
13002 struct drm_i915_private *dev_priv = dev->dev_private;
13003
13004 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013005 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013006}
13007
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013008static void quirk_pipeb_force(struct drm_device *dev)
13009{
13010 struct drm_i915_private *dev_priv = dev->dev_private;
13011
13012 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13013 DRM_INFO("applying pipe b force quirk\n");
13014}
13015
Keith Packard435793d2011-07-12 14:56:22 -070013016/*
13017 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13018 */
13019static void quirk_ssc_force_disable(struct drm_device *dev)
13020{
13021 struct drm_i915_private *dev_priv = dev->dev_private;
13022 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013023 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013024}
13025
Carsten Emde4dca20e2012-03-15 15:56:26 +010013026/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013027 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13028 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013029 */
13030static void quirk_invert_brightness(struct drm_device *dev)
13031{
13032 struct drm_i915_private *dev_priv = dev->dev_private;
13033 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013034 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013035}
13036
Scot Doyle9c72cc62014-07-03 23:27:50 +000013037/* Some VBT's incorrectly indicate no backlight is present */
13038static void quirk_backlight_present(struct drm_device *dev)
13039{
13040 struct drm_i915_private *dev_priv = dev->dev_private;
13041 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13042 DRM_INFO("applying backlight present quirk\n");
13043}
13044
Jesse Barnesb690e962010-07-19 13:53:12 -070013045struct intel_quirk {
13046 int device;
13047 int subsystem_vendor;
13048 int subsystem_device;
13049 void (*hook)(struct drm_device *dev);
13050};
13051
Egbert Eich5f85f172012-10-14 15:46:38 +020013052/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13053struct intel_dmi_quirk {
13054 void (*hook)(struct drm_device *dev);
13055 const struct dmi_system_id (*dmi_id_list)[];
13056};
13057
13058static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13059{
13060 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13061 return 1;
13062}
13063
13064static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13065 {
13066 .dmi_id_list = &(const struct dmi_system_id[]) {
13067 {
13068 .callback = intel_dmi_reverse_brightness,
13069 .ident = "NCR Corporation",
13070 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13071 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13072 },
13073 },
13074 { } /* terminating entry */
13075 },
13076 .hook = quirk_invert_brightness,
13077 },
13078};
13079
Ben Widawskyc43b5632012-04-16 14:07:40 -070013080static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013081 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013082 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013083
Jesse Barnesb690e962010-07-19 13:53:12 -070013084 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13085 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13086
Jesse Barnesb690e962010-07-19 13:53:12 -070013087 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13088 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13089
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013090 /* 830 needs to leave pipe A & dpll A up */
13091 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13092
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013093 /* 830 needs to leave pipe B & dpll B up */
13094 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13095
Keith Packard435793d2011-07-12 14:56:22 -070013096 /* Lenovo U160 cannot use SSC on LVDS */
13097 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013098
13099 /* Sony Vaio Y cannot use SSC on LVDS */
13100 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013101
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013102 /* Acer Aspire 5734Z must invert backlight brightness */
13103 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13104
13105 /* Acer/eMachines G725 */
13106 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13107
13108 /* Acer/eMachines e725 */
13109 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13110
13111 /* Acer/Packard Bell NCL20 */
13112 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13113
13114 /* Acer Aspire 4736Z */
13115 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013116
13117 /* Acer Aspire 5336 */
13118 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013119
13120 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13121 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013122
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013123 /* Acer C720 Chromebook (Core i3 4005U) */
13124 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13125
jens steinb2a96012014-10-28 20:25:53 +010013126 /* Apple Macbook 2,1 (Core 2 T7400) */
13127 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13128
Scot Doyled4967d82014-07-03 23:27:52 +000013129 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13130 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013131
13132 /* HP Chromebook 14 (Celeron 2955U) */
13133 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013134};
13135
13136static void intel_init_quirks(struct drm_device *dev)
13137{
13138 struct pci_dev *d = dev->pdev;
13139 int i;
13140
13141 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13142 struct intel_quirk *q = &intel_quirks[i];
13143
13144 if (d->device == q->device &&
13145 (d->subsystem_vendor == q->subsystem_vendor ||
13146 q->subsystem_vendor == PCI_ANY_ID) &&
13147 (d->subsystem_device == q->subsystem_device ||
13148 q->subsystem_device == PCI_ANY_ID))
13149 q->hook(dev);
13150 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013151 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13152 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13153 intel_dmi_quirks[i].hook(dev);
13154 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013155}
13156
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013157/* Disable the VGA plane that we never use */
13158static void i915_disable_vga(struct drm_device *dev)
13159{
13160 struct drm_i915_private *dev_priv = dev->dev_private;
13161 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013162 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013163
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013164 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013165 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013166 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013167 sr1 = inb(VGA_SR_DATA);
13168 outb(sr1 | 1<<5, VGA_SR_DATA);
13169 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13170 udelay(300);
13171
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013172 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013173 POSTING_READ(vga_reg);
13174}
13175
Daniel Vetterf8175862012-04-10 15:50:11 +020013176void intel_modeset_init_hw(struct drm_device *dev)
13177{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013178 intel_prepare_ddi(dev);
13179
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013180 if (IS_VALLEYVIEW(dev))
13181 vlv_update_cdclk(dev);
13182
Daniel Vetterf8175862012-04-10 15:50:11 +020013183 intel_init_clock_gating(dev);
13184
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013185 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013186}
13187
Jesse Barnes79e53942008-11-07 14:24:08 -080013188void intel_modeset_init(struct drm_device *dev)
13189{
Jesse Barnes652c3932009-08-17 13:31:43 -070013190 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013191 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013192 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013193 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013194
13195 drm_mode_config_init(dev);
13196
13197 dev->mode_config.min_width = 0;
13198 dev->mode_config.min_height = 0;
13199
Dave Airlie019d96c2011-09-29 16:20:42 +010013200 dev->mode_config.preferred_depth = 24;
13201 dev->mode_config.prefer_shadow = 1;
13202
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013203 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013204
Jesse Barnesb690e962010-07-19 13:53:12 -070013205 intel_init_quirks(dev);
13206
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013207 intel_init_pm(dev);
13208
Ben Widawskye3c74752013-04-05 13:12:39 -070013209 if (INTEL_INFO(dev)->num_pipes == 0)
13210 return;
13211
Jesse Barnese70236a2009-09-21 10:42:27 -070013212 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013213 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013214
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013215 if (IS_GEN2(dev)) {
13216 dev->mode_config.max_width = 2048;
13217 dev->mode_config.max_height = 2048;
13218 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013219 dev->mode_config.max_width = 4096;
13220 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013221 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013222 dev->mode_config.max_width = 8192;
13223 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013224 }
Damien Lespiau068be562014-03-28 14:17:49 +000013225
Ville Syrjälädc41c152014-08-13 11:57:05 +030013226 if (IS_845G(dev) || IS_I865G(dev)) {
13227 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13228 dev->mode_config.cursor_height = 1023;
13229 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013230 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13231 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13232 } else {
13233 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13234 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13235 }
13236
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013237 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013238
Zhao Yakui28c97732009-10-09 11:39:41 +080013239 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013240 INTEL_INFO(dev)->num_pipes,
13241 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013242
Damien Lespiau055e3932014-08-18 13:49:10 +010013243 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013244 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013245 for_each_sprite(pipe, sprite) {
13246 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013247 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013248 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013249 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013250 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013251 }
13252
Jesse Barnesf42bb702013-12-16 16:34:23 -080013253 intel_init_dpio(dev);
13254
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013255 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013256
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013257 /* Just disable it once at startup */
13258 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013259 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013260
13261 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013262 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013263
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013264 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013265 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013266 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013267
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013268 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013269 if (!crtc->active)
13270 continue;
13271
Jesse Barnes46f297f2014-03-07 08:57:48 -080013272 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013273 * Note that reserving the BIOS fb up front prevents us
13274 * from stuffing other stolen allocations like the ring
13275 * on top. This prevents some ugliness at boot time, and
13276 * can even allow for smooth boot transitions if the BIOS
13277 * fb is large enough for the active pipe configuration.
13278 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013279 if (dev_priv->display.get_initial_plane_config) {
13280 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013281 &crtc->plane_config);
13282 /*
13283 * If the fb is shared between multiple heads, we'll
13284 * just get the first one.
13285 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013286 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013287 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013288 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013289}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013290
Daniel Vetter7fad7982012-07-04 17:51:47 +020013291static void intel_enable_pipe_a(struct drm_device *dev)
13292{
13293 struct intel_connector *connector;
13294 struct drm_connector *crt = NULL;
13295 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013296 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013297
13298 /* We can't just switch on the pipe A, we need to set things up with a
13299 * proper mode and output configuration. As a gross hack, enable pipe A
13300 * by enabling the load detect pipe once. */
13301 list_for_each_entry(connector,
13302 &dev->mode_config.connector_list,
13303 base.head) {
13304 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13305 crt = &connector->base;
13306 break;
13307 }
13308 }
13309
13310 if (!crt)
13311 return;
13312
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013313 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13314 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013315}
13316
Daniel Vetterfa555832012-10-10 23:14:00 +020013317static bool
13318intel_check_plane_mapping(struct intel_crtc *crtc)
13319{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013320 struct drm_device *dev = crtc->base.dev;
13321 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013322 u32 reg, val;
13323
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013324 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013325 return true;
13326
13327 reg = DSPCNTR(!crtc->plane);
13328 val = I915_READ(reg);
13329
13330 if ((val & DISPLAY_PLANE_ENABLE) &&
13331 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13332 return false;
13333
13334 return true;
13335}
13336
Daniel Vetter24929352012-07-02 20:28:59 +020013337static void intel_sanitize_crtc(struct intel_crtc *crtc)
13338{
13339 struct drm_device *dev = crtc->base.dev;
13340 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013341 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013342
Daniel Vetter24929352012-07-02 20:28:59 +020013343 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013344 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013345 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13346
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013347 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013348 if (crtc->active) {
13349 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013350 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013351 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013352 drm_vblank_off(dev, crtc->pipe);
13353
Daniel Vetter24929352012-07-02 20:28:59 +020013354 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013355 * disable the crtc (and hence change the state) if it is wrong. Note
13356 * that gen4+ has a fixed plane -> pipe mapping. */
13357 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013358 struct intel_connector *connector;
13359 bool plane;
13360
Daniel Vetter24929352012-07-02 20:28:59 +020013361 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13362 crtc->base.base.id);
13363
13364 /* Pipe has the wrong plane attached and the plane is active.
13365 * Temporarily change the plane mapping and disable everything
13366 * ... */
13367 plane = crtc->plane;
13368 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013369 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013370 dev_priv->display.crtc_disable(&crtc->base);
13371 crtc->plane = plane;
13372
13373 /* ... and break all links. */
13374 list_for_each_entry(connector, &dev->mode_config.connector_list,
13375 base.head) {
13376 if (connector->encoder->base.crtc != &crtc->base)
13377 continue;
13378
Egbert Eich7f1950f2014-04-25 10:56:22 +020013379 connector->base.dpms = DRM_MODE_DPMS_OFF;
13380 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013381 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013382 /* multiple connectors may have the same encoder:
13383 * handle them and break crtc link separately */
13384 list_for_each_entry(connector, &dev->mode_config.connector_list,
13385 base.head)
13386 if (connector->encoder->base.crtc == &crtc->base) {
13387 connector->encoder->base.crtc = NULL;
13388 connector->encoder->connectors_active = false;
13389 }
Daniel Vetter24929352012-07-02 20:28:59 +020013390
13391 WARN_ON(crtc->active);
13392 crtc->base.enabled = false;
13393 }
Daniel Vetter24929352012-07-02 20:28:59 +020013394
Daniel Vetter7fad7982012-07-04 17:51:47 +020013395 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13396 crtc->pipe == PIPE_A && !crtc->active) {
13397 /* BIOS forgot to enable pipe A, this mostly happens after
13398 * resume. Force-enable the pipe to fix this, the update_dpms
13399 * call below we restore the pipe to the right state, but leave
13400 * the required bits on. */
13401 intel_enable_pipe_a(dev);
13402 }
13403
Daniel Vetter24929352012-07-02 20:28:59 +020013404 /* Adjust the state of the output pipe according to whether we
13405 * have active connectors/encoders. */
13406 intel_crtc_update_dpms(&crtc->base);
13407
13408 if (crtc->active != crtc->base.enabled) {
13409 struct intel_encoder *encoder;
13410
13411 /* This can happen either due to bugs in the get_hw_state
13412 * functions or because the pipe is force-enabled due to the
13413 * pipe A quirk. */
13414 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13415 crtc->base.base.id,
13416 crtc->base.enabled ? "enabled" : "disabled",
13417 crtc->active ? "enabled" : "disabled");
13418
13419 crtc->base.enabled = crtc->active;
13420
13421 /* Because we only establish the connector -> encoder ->
13422 * crtc links if something is active, this means the
13423 * crtc is now deactivated. Break the links. connector
13424 * -> encoder links are only establish when things are
13425 * actually up, hence no need to break them. */
13426 WARN_ON(crtc->active);
13427
13428 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13429 WARN_ON(encoder->connectors_active);
13430 encoder->base.crtc = NULL;
13431 }
13432 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013433
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013434 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013435 /*
13436 * We start out with underrun reporting disabled to avoid races.
13437 * For correct bookkeeping mark this on active crtcs.
13438 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013439 * Also on gmch platforms we dont have any hardware bits to
13440 * disable the underrun reporting. Which means we need to start
13441 * out with underrun reporting disabled also on inactive pipes,
13442 * since otherwise we'll complain about the garbage we read when
13443 * e.g. coming up after runtime pm.
13444 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013445 * No protection against concurrent access is required - at
13446 * worst a fifo underrun happens which also sets this to false.
13447 */
13448 crtc->cpu_fifo_underrun_disabled = true;
13449 crtc->pch_fifo_underrun_disabled = true;
13450 }
Daniel Vetter24929352012-07-02 20:28:59 +020013451}
13452
13453static void intel_sanitize_encoder(struct intel_encoder *encoder)
13454{
13455 struct intel_connector *connector;
13456 struct drm_device *dev = encoder->base.dev;
13457
13458 /* We need to check both for a crtc link (meaning that the
13459 * encoder is active and trying to read from a pipe) and the
13460 * pipe itself being active. */
13461 bool has_active_crtc = encoder->base.crtc &&
13462 to_intel_crtc(encoder->base.crtc)->active;
13463
13464 if (encoder->connectors_active && !has_active_crtc) {
13465 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13466 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013467 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013468
13469 /* Connector is active, but has no active pipe. This is
13470 * fallout from our resume register restoring. Disable
13471 * the encoder manually again. */
13472 if (encoder->base.crtc) {
13473 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13474 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013475 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013476 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013477 if (encoder->post_disable)
13478 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013479 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013480 encoder->base.crtc = NULL;
13481 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013482
13483 /* Inconsistent output/port/pipe state happens presumably due to
13484 * a bug in one of the get_hw_state functions. Or someplace else
13485 * in our code, like the register restore mess on resume. Clamp
13486 * things to off as a safer default. */
13487 list_for_each_entry(connector,
13488 &dev->mode_config.connector_list,
13489 base.head) {
13490 if (connector->encoder != encoder)
13491 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013492 connector->base.dpms = DRM_MODE_DPMS_OFF;
13493 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013494 }
13495 }
13496 /* Enabled encoders without active connectors will be fixed in
13497 * the crtc fixup. */
13498}
13499
Imre Deak04098752014-02-18 00:02:16 +020013500void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013501{
13502 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013503 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013504
Imre Deak04098752014-02-18 00:02:16 +020013505 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13506 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13507 i915_disable_vga(dev);
13508 }
13509}
13510
13511void i915_redisable_vga(struct drm_device *dev)
13512{
13513 struct drm_i915_private *dev_priv = dev->dev_private;
13514
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013515 /* This function can be called both from intel_modeset_setup_hw_state or
13516 * at a very early point in our resume sequence, where the power well
13517 * structures are not yet restored. Since this function is at a very
13518 * paranoid "someone might have enabled VGA while we were not looking"
13519 * level, just check if the power well is enabled instead of trying to
13520 * follow the "don't touch the power well if we don't need it" policy
13521 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013522 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013523 return;
13524
Imre Deak04098752014-02-18 00:02:16 +020013525 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013526}
13527
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013528static bool primary_get_hw_state(struct intel_crtc *crtc)
13529{
13530 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13531
13532 if (!crtc->active)
13533 return false;
13534
13535 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13536}
13537
Daniel Vetter30e984d2013-06-05 13:34:17 +020013538static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013539{
13540 struct drm_i915_private *dev_priv = dev->dev_private;
13541 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013542 struct intel_crtc *crtc;
13543 struct intel_encoder *encoder;
13544 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013545 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013546
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013547 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013548 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013549
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013550 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013551
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013552 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013553 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013554
13555 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013556 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013557
13558 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13559 crtc->base.base.id,
13560 crtc->active ? "enabled" : "disabled");
13561 }
13562
Daniel Vetter53589012013-06-05 13:34:16 +020013563 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13564 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13565
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013566 pll->on = pll->get_hw_state(dev_priv, pll,
13567 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013568 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013569 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013570 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013571 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013572 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013573 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013574 }
Daniel Vetter53589012013-06-05 13:34:16 +020013575 }
Daniel Vetter53589012013-06-05 13:34:16 +020013576
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013577 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013578 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013579
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013580 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013581 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013582 }
13583
Damien Lespiaub2784e12014-08-05 11:29:37 +010013584 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013585 pipe = 0;
13586
13587 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013588 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13589 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013590 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013591 } else {
13592 encoder->base.crtc = NULL;
13593 }
13594
13595 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013596 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013597 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013598 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013599 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013600 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013601 }
13602
13603 list_for_each_entry(connector, &dev->mode_config.connector_list,
13604 base.head) {
13605 if (connector->get_hw_state(connector)) {
13606 connector->base.dpms = DRM_MODE_DPMS_ON;
13607 connector->encoder->connectors_active = true;
13608 connector->base.encoder = &connector->encoder->base;
13609 } else {
13610 connector->base.dpms = DRM_MODE_DPMS_OFF;
13611 connector->base.encoder = NULL;
13612 }
13613 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13614 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013615 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013616 connector->base.encoder ? "enabled" : "disabled");
13617 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013618}
13619
13620/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13621 * and i915 state tracking structures. */
13622void intel_modeset_setup_hw_state(struct drm_device *dev,
13623 bool force_restore)
13624{
13625 struct drm_i915_private *dev_priv = dev->dev_private;
13626 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013627 struct intel_crtc *crtc;
13628 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013629 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013630
13631 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013632
Jesse Barnesbabea612013-06-26 18:57:38 +030013633 /*
13634 * Now that we have the config, copy it to each CRTC struct
13635 * Note that this could go away if we move to using crtc_config
13636 * checking everywhere.
13637 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013638 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013639 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013640 intel_mode_from_pipe_config(&crtc->base.mode,
13641 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013642 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13643 crtc->base.base.id);
13644 drm_mode_debug_printmodeline(&crtc->base.mode);
13645 }
13646 }
13647
Daniel Vetter24929352012-07-02 20:28:59 +020013648 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013649 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013650 intel_sanitize_encoder(encoder);
13651 }
13652
Damien Lespiau055e3932014-08-18 13:49:10 +010013653 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013654 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13655 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013656 intel_dump_pipe_config(crtc, crtc->config,
13657 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013658 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013659
Daniel Vetter35c95372013-07-17 06:55:04 +020013660 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13661 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13662
13663 if (!pll->on || pll->active)
13664 continue;
13665
13666 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13667
13668 pll->disable(dev_priv, pll);
13669 pll->on = false;
13670 }
13671
Pradeep Bhat30789992014-11-04 17:06:45 +000013672 if (IS_GEN9(dev))
13673 skl_wm_get_hw_state(dev);
13674 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013675 ilk_wm_get_hw_state(dev);
13676
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013677 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013678 i915_redisable_vga(dev);
13679
Daniel Vetterf30da182013-04-11 20:22:50 +020013680 /*
13681 * We need to use raw interfaces for restoring state to avoid
13682 * checking (bogus) intermediate states.
13683 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013684 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013685 struct drm_crtc *crtc =
13686 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013687
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013688 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13689 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013690 }
13691 } else {
13692 intel_modeset_update_staged_output_state(dev);
13693 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013694
13695 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013696}
13697
13698void intel_modeset_gem_init(struct drm_device *dev)
13699{
Jesse Barnes92122782014-10-09 12:57:42 -070013700 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013701 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013702 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013703
Imre Deakae484342014-03-31 15:10:44 +030013704 mutex_lock(&dev->struct_mutex);
13705 intel_init_gt_powersave(dev);
13706 mutex_unlock(&dev->struct_mutex);
13707
Jesse Barnes92122782014-10-09 12:57:42 -070013708 /*
13709 * There may be no VBT; and if the BIOS enabled SSC we can
13710 * just keep using it to avoid unnecessary flicker. Whereas if the
13711 * BIOS isn't using it, don't assume it will work even if the VBT
13712 * indicates as much.
13713 */
13714 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13715 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13716 DREF_SSC1_ENABLE);
13717
Chris Wilson1833b132012-05-09 11:56:28 +010013718 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013719
13720 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013721
13722 /*
13723 * Make sure any fbs we allocated at startup are properly
13724 * pinned & fenced. When we do the allocation it's too early
13725 * for this.
13726 */
13727 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013728 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013729 obj = intel_fb_obj(c->primary->fb);
13730 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013731 continue;
13732
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013733 if (intel_pin_and_fence_fb_obj(c->primary,
13734 c->primary->fb,
13735 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013736 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13737 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013738 drm_framebuffer_unreference(c->primary->fb);
13739 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013740 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013741 }
13742 }
13743 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013744
13745 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013746}
13747
Imre Deak4932e2c2014-02-11 17:12:48 +020013748void intel_connector_unregister(struct intel_connector *intel_connector)
13749{
13750 struct drm_connector *connector = &intel_connector->base;
13751
13752 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013753 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013754}
13755
Jesse Barnes79e53942008-11-07 14:24:08 -080013756void intel_modeset_cleanup(struct drm_device *dev)
13757{
Jesse Barnes652c3932009-08-17 13:31:43 -070013758 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013759 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013760
Imre Deak2eb52522014-11-19 15:30:05 +020013761 intel_disable_gt_powersave(dev);
13762
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013763 intel_backlight_unregister(dev);
13764
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013765 /*
13766 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013767 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013768 * experience fancy races otherwise.
13769 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013770 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013771
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013772 /*
13773 * Due to the hpd irq storm handling the hotplug work can re-arm the
13774 * poll handlers. Hence disable polling after hpd handling is shut down.
13775 */
Keith Packardf87ea762010-10-03 19:36:26 -070013776 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013777
Jesse Barnes652c3932009-08-17 13:31:43 -070013778 mutex_lock(&dev->struct_mutex);
13779
Jesse Barnes723bfd72010-10-07 16:01:13 -070013780 intel_unregister_dsm_handler();
13781
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013782 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013783
Daniel Vetter930ebb42012-06-29 23:32:16 +020013784 ironlake_teardown_rc6(dev);
13785
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013786 mutex_unlock(&dev->struct_mutex);
13787
Chris Wilson1630fe72011-07-08 12:22:42 +010013788 /* flush any delayed tasks or pending work */
13789 flush_scheduled_work();
13790
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013791 /* destroy the backlight and sysfs files before encoders/connectors */
13792 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013793 struct intel_connector *intel_connector;
13794
13795 intel_connector = to_intel_connector(connector);
13796 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013797 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013798
Jesse Barnes79e53942008-11-07 14:24:08 -080013799 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013800
13801 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013802
13803 mutex_lock(&dev->struct_mutex);
13804 intel_cleanup_gt_powersave(dev);
13805 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013806}
13807
Dave Airlie28d52042009-09-21 14:33:58 +100013808/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013809 * Return which encoder is currently attached for connector.
13810 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013811struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013812{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013813 return &intel_attached_encoder(connector)->base;
13814}
Jesse Barnes79e53942008-11-07 14:24:08 -080013815
Chris Wilsondf0e9242010-09-09 16:20:55 +010013816void intel_connector_attach_encoder(struct intel_connector *connector,
13817 struct intel_encoder *encoder)
13818{
13819 connector->encoder = encoder;
13820 drm_mode_connector_attach_encoder(&connector->base,
13821 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013822}
Dave Airlie28d52042009-09-21 14:33:58 +100013823
13824/*
13825 * set vga decode state - true == enable VGA decode
13826 */
13827int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13828{
13829 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013830 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013831 u16 gmch_ctrl;
13832
Chris Wilson75fa0412014-02-07 18:37:02 -020013833 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13834 DRM_ERROR("failed to read control word\n");
13835 return -EIO;
13836 }
13837
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013838 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13839 return 0;
13840
Dave Airlie28d52042009-09-21 14:33:58 +100013841 if (state)
13842 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13843 else
13844 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013845
13846 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13847 DRM_ERROR("failed to write control word\n");
13848 return -EIO;
13849 }
13850
Dave Airlie28d52042009-09-21 14:33:58 +100013851 return 0;
13852}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013853
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013854struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013855
13856 u32 power_well_driver;
13857
Chris Wilson63b66e52013-08-08 15:12:06 +020013858 int num_transcoders;
13859
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013860 struct intel_cursor_error_state {
13861 u32 control;
13862 u32 position;
13863 u32 base;
13864 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013865 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013866
13867 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013868 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013869 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013870 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013871 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013872
13873 struct intel_plane_error_state {
13874 u32 control;
13875 u32 stride;
13876 u32 size;
13877 u32 pos;
13878 u32 addr;
13879 u32 surface;
13880 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013881 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013882
13883 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013884 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013885 enum transcoder cpu_transcoder;
13886
13887 u32 conf;
13888
13889 u32 htotal;
13890 u32 hblank;
13891 u32 hsync;
13892 u32 vtotal;
13893 u32 vblank;
13894 u32 vsync;
13895 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013896};
13897
13898struct intel_display_error_state *
13899intel_display_capture_error_state(struct drm_device *dev)
13900{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013901 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013902 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013903 int transcoders[] = {
13904 TRANSCODER_A,
13905 TRANSCODER_B,
13906 TRANSCODER_C,
13907 TRANSCODER_EDP,
13908 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013909 int i;
13910
Chris Wilson63b66e52013-08-08 15:12:06 +020013911 if (INTEL_INFO(dev)->num_pipes == 0)
13912 return NULL;
13913
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013914 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013915 if (error == NULL)
13916 return NULL;
13917
Imre Deak190be112013-11-25 17:15:31 +020013918 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013919 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13920
Damien Lespiau055e3932014-08-18 13:49:10 +010013921 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013922 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013923 __intel_display_power_is_enabled(dev_priv,
13924 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013925 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013926 continue;
13927
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013928 error->cursor[i].control = I915_READ(CURCNTR(i));
13929 error->cursor[i].position = I915_READ(CURPOS(i));
13930 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013931
13932 error->plane[i].control = I915_READ(DSPCNTR(i));
13933 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013934 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013935 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013936 error->plane[i].pos = I915_READ(DSPPOS(i));
13937 }
Paulo Zanonica291362013-03-06 20:03:14 -030013938 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13939 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013940 if (INTEL_INFO(dev)->gen >= 4) {
13941 error->plane[i].surface = I915_READ(DSPSURF(i));
13942 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13943 }
13944
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013945 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013946
Sonika Jindal3abfce72014-07-21 15:23:43 +053013947 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013948 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013949 }
13950
13951 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13952 if (HAS_DDI(dev_priv->dev))
13953 error->num_transcoders++; /* Account for eDP. */
13954
13955 for (i = 0; i < error->num_transcoders; i++) {
13956 enum transcoder cpu_transcoder = transcoders[i];
13957
Imre Deakddf9c532013-11-27 22:02:02 +020013958 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013959 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013960 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013961 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013962 continue;
13963
Chris Wilson63b66e52013-08-08 15:12:06 +020013964 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13965
13966 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13967 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13968 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13969 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13970 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13971 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13972 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013973 }
13974
13975 return error;
13976}
13977
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013978#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13979
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013980void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013981intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013982 struct drm_device *dev,
13983 struct intel_display_error_state *error)
13984{
Damien Lespiau055e3932014-08-18 13:49:10 +010013985 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013986 int i;
13987
Chris Wilson63b66e52013-08-08 15:12:06 +020013988 if (!error)
13989 return;
13990
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013991 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013992 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013993 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013994 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013995 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013996 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013997 err_printf(m, " Power: %s\n",
13998 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013999 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014000 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014001
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014002 err_printf(m, "Plane [%d]:\n", i);
14003 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14004 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014005 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014006 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14007 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014008 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014009 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014010 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014011 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014012 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14013 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014014 }
14015
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014016 err_printf(m, "Cursor [%d]:\n", i);
14017 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14018 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14019 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014020 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014021
14022 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014023 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014024 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014025 err_printf(m, " Power: %s\n",
14026 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014027 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14028 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14029 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14030 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14031 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14032 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14033 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14034 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014035}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014036
14037void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14038{
14039 struct intel_crtc *crtc;
14040
14041 for_each_intel_crtc(dev, crtc) {
14042 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014043
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014044 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014045
14046 work = crtc->unpin_work;
14047
14048 if (work && work->event &&
14049 work->event->base.file_priv == file) {
14050 kfree(work->event);
14051 work->event = NULL;
14052 }
14053
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014054 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014055 }
14056}