blob: f257702978fe80fc031cf3c10779e553b757e56d [file] [log] [blame]
Emily Dengc6e14f42016-08-08 11:30:50 +08001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090023#include <drm/drmP.h>
Emily Dengc6e14f42016-08-08 11:30:50 +080024#include "amdgpu.h"
25#include "amdgpu_pm.h"
26#include "amdgpu_i2c.h"
27#include "atom.h"
Emily Dengc6e14f42016-08-08 11:30:50 +080028#include "amdgpu_pll.h"
29#include "amdgpu_connectors.h"
Alex Deuchera1d37042016-09-29 23:36:12 -040030#ifdef CONFIG_DRM_AMDGPU_SI
31#include "dce_v6_0.h"
32#endif
Emily Deng83c9b022016-08-08 11:33:11 +080033#ifdef CONFIG_DRM_AMDGPU_CIK
34#include "dce_v8_0.h"
35#endif
36#include "dce_v10_0.h"
37#include "dce_v11_0.h"
Emily Deng46ac3622016-08-08 11:35:39 +080038#include "dce_virtual.h"
Emily Dengc6e14f42016-08-08 11:30:50 +080039
Alex Deucher623fea12016-10-13 17:36:46 -040040#define DCE_VIRTUAL_VBLANK_PERIOD 16666666
41
42
Emily Dengc6e14f42016-08-08 11:30:50 +080043static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
44static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
Alex Deucher66264ba2016-09-30 12:37:36 -040045static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
46 int index);
Emily Dengc6e14f42016-08-08 11:30:50 +080047
Emily Deng8e6de752016-08-08 11:31:13 +080048/**
49 * dce_virtual_vblank_wait - vblank wait asic callback.
50 *
51 * @adev: amdgpu_device pointer
52 * @crtc: crtc to wait for vblank on
53 *
54 * Wait for vblank on the requested crtc (evergreen+).
55 */
56static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
57{
58 return;
59}
60
61static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
62{
Emily Deng041aa652016-08-17 14:59:20 +080063 return 0;
Emily Deng8e6de752016-08-08 11:31:13 +080064}
65
66static void dce_virtual_page_flip(struct amdgpu_device *adev,
67 int crtc_id, u64 crtc_base, bool async)
68{
69 return;
70}
71
72static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
73 u32 *vbl, u32 *position)
74{
Emily Deng8e6de752016-08-08 11:31:13 +080075 *vbl = 0;
76 *position = 0;
77
Emily Deng041aa652016-08-17 14:59:20 +080078 return -EINVAL;
Emily Deng8e6de752016-08-08 11:31:13 +080079}
80
81static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
82 enum amdgpu_hpd_id hpd)
83{
84 return true;
85}
86
87static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
88 enum amdgpu_hpd_id hpd)
89{
90 return;
91}
92
93static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
94{
95 return 0;
96}
97
Baoyou Xie4d446652016-09-18 22:09:35 +080098static void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
Emily Deng8e6de752016-08-08 11:31:13 +080099 struct amdgpu_mode_mc_save *save)
100{
Emily Deng83c9b022016-08-08 11:33:11 +0800101 switch (adev->asic_type) {
Alex Deuchera1d37042016-09-29 23:36:12 -0400102#ifdef CONFIG_DRM_AMDGPU_SI
103 case CHIP_TAHITI:
104 case CHIP_PITCAIRN:
105 case CHIP_VERDE:
106 case CHIP_OLAND:
107 dce_v6_0_disable_dce(adev);
108 break;
109#endif
Alex Deucher8cb619d2016-09-29 23:20:29 -0400110#ifdef CONFIG_DRM_AMDGPU_CIK
Emily Deng83c9b022016-08-08 11:33:11 +0800111 case CHIP_BONAIRE:
112 case CHIP_HAWAII:
113 case CHIP_KAVERI:
114 case CHIP_KABINI:
115 case CHIP_MULLINS:
Emily Deng83c9b022016-08-08 11:33:11 +0800116 dce_v8_0_disable_dce(adev);
Emily Deng83c9b022016-08-08 11:33:11 +0800117 break;
Alex Deucher8cb619d2016-09-29 23:20:29 -0400118#endif
Emily Deng83c9b022016-08-08 11:33:11 +0800119 case CHIP_FIJI:
120 case CHIP_TONGA:
121 dce_v10_0_disable_dce(adev);
122 break;
123 case CHIP_CARRIZO:
124 case CHIP_STONEY:
Emily Deng83c9b022016-08-08 11:33:11 +0800125 case CHIP_POLARIS10:
Alex Deucher2fc53382017-03-03 12:57:37 -0500126 case CHIP_POLARIS11:
127 case CHIP_POLARIS12:
Emily Deng83c9b022016-08-08 11:33:11 +0800128 dce_v11_0_disable_dce(adev);
129 break;
Alex Deucher2579de42016-08-08 14:40:04 -0400130 case CHIP_TOPAZ:
Alex Deuchera1d37042016-09-29 23:36:12 -0400131#ifdef CONFIG_DRM_AMDGPU_SI
132 case CHIP_HAINAN:
133#endif
Alex Deucher2579de42016-08-08 14:40:04 -0400134 /* no DCE */
135 return;
Emily Deng83c9b022016-08-08 11:33:11 +0800136 default:
Alex Deucher2579de42016-08-08 14:40:04 -0400137 DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
Emily Deng83c9b022016-08-08 11:33:11 +0800138 }
139
Emily Deng8e6de752016-08-08 11:31:13 +0800140 return;
141}
Baoyou Xie4d446652016-09-18 22:09:35 +0800142static void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
Emily Deng8e6de752016-08-08 11:31:13 +0800143 struct amdgpu_mode_mc_save *save)
144{
145 return;
146}
147
Emily Deng8e6de752016-08-08 11:31:13 +0800148/**
149 * dce_virtual_bandwidth_update - program display watermarks
150 *
151 * @adev: amdgpu_device pointer
152 *
153 * Calculate and program the display watermarks and line
154 * buffer allocation (CIK).
155 */
156static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
157{
158 return;
159}
160
Emily Deng0d43f3b2016-08-08 11:32:22 +0800161static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
Daniel Vetter6d124ff2017-04-03 10:33:01 +0200162 u16 *green, u16 *blue, uint32_t size,
163 struct drm_modeset_acquire_ctx *ctx)
Emily Deng0d43f3b2016-08-08 11:32:22 +0800164{
165 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
166 int i;
167
168 /* userspace palettes are always correct as is */
169 for (i = 0; i < size; i++) {
170 amdgpu_crtc->lut_r[i] = red[i] >> 6;
171 amdgpu_crtc->lut_g[i] = green[i] >> 6;
172 amdgpu_crtc->lut_b[i] = blue[i] >> 6;
173 }
174
175 return 0;
176}
177
178static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
179{
180 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
181
182 drm_crtc_cleanup(crtc);
183 kfree(amdgpu_crtc);
184}
185
Emily Dengc6e14f42016-08-08 11:30:50 +0800186static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
187 .cursor_set2 = NULL,
188 .cursor_move = NULL,
Emily Deng0d43f3b2016-08-08 11:32:22 +0800189 .gamma_set = dce_virtual_crtc_gamma_set,
190 .set_config = amdgpu_crtc_set_config,
191 .destroy = dce_virtual_crtc_destroy,
Michel Dänzer325cbba2016-08-04 12:39:37 +0900192 .page_flip_target = amdgpu_crtc_page_flip_target,
Emily Dengc6e14f42016-08-08 11:30:50 +0800193};
194
Emily Dengf1f5ef92016-08-08 11:32:00 +0800195static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
196{
197 struct drm_device *dev = crtc->dev;
198 struct amdgpu_device *adev = dev->dev_private;
199 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
200 unsigned type;
201
Xiangliang Yuebe0a802017-02-14 16:08:18 +0800202 if (amdgpu_sriov_vf(adev))
203 return;
204
Emily Dengf1f5ef92016-08-08 11:32:00 +0800205 switch (mode) {
206 case DRM_MODE_DPMS_ON:
207 amdgpu_crtc->enabled = true;
Alex Deucher82b9f812016-09-30 11:19:41 -0400208 /* Make sure VBLANK interrupts are still enabled */
Emily Dengf1f5ef92016-08-08 11:32:00 +0800209 type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
210 amdgpu_irq_update(adev, &adev->crtc_irq, type);
Daniel Vetter2d1e3312016-11-14 10:02:54 +0100211 drm_crtc_vblank_on(crtc);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800212 break;
213 case DRM_MODE_DPMS_STANDBY:
214 case DRM_MODE_DPMS_SUSPEND:
215 case DRM_MODE_DPMS_OFF:
Daniel Vetter2d1e3312016-11-14 10:02:54 +0100216 drm_crtc_vblank_off(crtc);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800217 amdgpu_crtc->enabled = false;
218 break;
219 }
220}
221
222
223static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
224{
225 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
226}
227
228static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
229{
230 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
231}
232
233static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
234{
235 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
236
237 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
238 if (crtc->primary->fb) {
239 int r;
240 struct amdgpu_framebuffer *amdgpu_fb;
Christian König765e7fb2016-09-15 15:06:50 +0200241 struct amdgpu_bo *abo;
Emily Dengf1f5ef92016-08-08 11:32:00 +0800242
243 amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
Christian König765e7fb2016-09-15 15:06:50 +0200244 abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
Michel Dänzerc81a1a72017-04-28 17:28:14 +0900245 r = amdgpu_bo_reserve(abo, true);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800246 if (unlikely(r))
Christian König765e7fb2016-09-15 15:06:50 +0200247 DRM_ERROR("failed to reserve abo before unpin\n");
Emily Dengf1f5ef92016-08-08 11:32:00 +0800248 else {
Christian König765e7fb2016-09-15 15:06:50 +0200249 amdgpu_bo_unpin(abo);
250 amdgpu_bo_unreserve(abo);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800251 }
252 }
253
254 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
255 amdgpu_crtc->encoder = NULL;
256 amdgpu_crtc->connector = NULL;
257}
258
259static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
260 struct drm_display_mode *mode,
261 struct drm_display_mode *adjusted_mode,
262 int x, int y, struct drm_framebuffer *old_fb)
263{
264 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
265
266 /* update the hw version fpr dpm */
267 amdgpu_crtc->hw_mode = *adjusted_mode;
268
269 return 0;
270}
271
272static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
273 const struct drm_display_mode *mode,
274 struct drm_display_mode *adjusted_mode)
275{
Emily Dengf1f5ef92016-08-08 11:32:00 +0800276 return true;
277}
278
279
280static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
281 struct drm_framebuffer *old_fb)
282{
283 return 0;
284}
285
286static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
287{
288 return;
289}
290
291static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
292 struct drm_framebuffer *fb,
293 int x, int y, enum mode_set_atomic state)
294{
295 return 0;
296}
297
Emily Dengc6e14f42016-08-08 11:30:50 +0800298static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
Emily Dengf1f5ef92016-08-08 11:32:00 +0800299 .dpms = dce_virtual_crtc_dpms,
300 .mode_fixup = dce_virtual_crtc_mode_fixup,
301 .mode_set = dce_virtual_crtc_mode_set,
302 .mode_set_base = dce_virtual_crtc_set_base,
303 .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
304 .prepare = dce_virtual_crtc_prepare,
305 .commit = dce_virtual_crtc_commit,
306 .load_lut = dce_virtual_crtc_load_lut,
307 .disable = dce_virtual_crtc_disable,
Emily Dengc6e14f42016-08-08 11:30:50 +0800308};
309
310static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
311{
312 struct amdgpu_crtc *amdgpu_crtc;
313 int i;
314
315 amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
316 (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
317 if (amdgpu_crtc == NULL)
318 return -ENOMEM;
319
320 drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
321
322 drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
323 amdgpu_crtc->crtc_id = index;
324 adev->mode_info.crtcs[index] = amdgpu_crtc;
325
326 for (i = 0; i < 256; i++) {
327 amdgpu_crtc->lut_r[i] = i << 2;
328 amdgpu_crtc->lut_g[i] = i << 2;
329 amdgpu_crtc->lut_b[i] = i << 2;
330 }
331
332 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
333 amdgpu_crtc->encoder = NULL;
334 amdgpu_crtc->connector = NULL;
Emily Deng0f663562016-09-30 13:02:18 -0400335 amdgpu_crtc->vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
Emily Dengc6e14f42016-08-08 11:30:50 +0800336 drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
337
338 return 0;
339}
340
341static int dce_virtual_early_init(void *handle)
342{
343 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
344
345 dce_virtual_set_display_funcs(adev);
346 dce_virtual_set_irq_funcs(adev);
347
Emily Dengc6e14f42016-08-08 11:30:50 +0800348 adev->mode_info.num_hpd = 1;
349 adev->mode_info.num_dig = 1;
350 return 0;
351}
352
Alex Deucher66264ba2016-09-30 12:37:36 -0400353static struct drm_encoder *
354dce_virtual_encoder(struct drm_connector *connector)
Emily Dengc6e14f42016-08-08 11:30:50 +0800355{
Alex Deucher66264ba2016-09-30 12:37:36 -0400356 int enc_id = connector->encoder_ids[0];
357 struct drm_encoder *encoder;
358 int i;
Emily Dengc6e14f42016-08-08 11:30:50 +0800359
Alex Deucher66264ba2016-09-30 12:37:36 -0400360 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
361 if (connector->encoder_ids[i] == 0)
362 break;
Emily Dengc6e14f42016-08-08 11:30:50 +0800363
Alex Deucher66264ba2016-09-30 12:37:36 -0400364 encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
365 if (!encoder)
366 continue;
Emily Dengc6e14f42016-08-08 11:30:50 +0800367
Alex Deucher66264ba2016-09-30 12:37:36 -0400368 if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
369 return encoder;
370 }
Emily Dengc6e14f42016-08-08 11:30:50 +0800371
Alex Deucher66264ba2016-09-30 12:37:36 -0400372 /* pick the first one */
373 if (enc_id)
374 return drm_encoder_find(connector->dev, enc_id);
375 return NULL;
Emily Dengc6e14f42016-08-08 11:30:50 +0800376}
377
Alex Deucher66264ba2016-09-30 12:37:36 -0400378static int dce_virtual_get_modes(struct drm_connector *connector)
379{
380 struct drm_device *dev = connector->dev;
381 struct drm_display_mode *mode = NULL;
382 unsigned i;
383 static const struct mode_size {
384 int w;
385 int h;
386 } common_modes[17] = {
387 { 640, 480},
388 { 720, 480},
389 { 800, 600},
390 { 848, 480},
391 {1024, 768},
392 {1152, 768},
393 {1280, 720},
394 {1280, 800},
395 {1280, 854},
396 {1280, 960},
397 {1280, 1024},
398 {1440, 900},
399 {1400, 1050},
400 {1680, 1050},
401 {1600, 1200},
402 {1920, 1080},
403 {1920, 1200}
404 };
405
406 for (i = 0; i < 17; i++) {
407 mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
408 drm_mode_probed_add(connector, mode);
409 }
410
411 return 0;
412}
413
414static int dce_virtual_mode_valid(struct drm_connector *connector,
415 struct drm_display_mode *mode)
416{
417 return MODE_OK;
418}
419
420static int
421dce_virtual_dpms(struct drm_connector *connector, int mode)
422{
423 return 0;
424}
425
Alex Deucher66264ba2016-09-30 12:37:36 -0400426static int
427dce_virtual_set_property(struct drm_connector *connector,
428 struct drm_property *property,
429 uint64_t val)
430{
431 return 0;
432}
433
434static void dce_virtual_destroy(struct drm_connector *connector)
435{
436 drm_connector_unregister(connector);
437 drm_connector_cleanup(connector);
438 kfree(connector);
439}
440
441static void dce_virtual_force(struct drm_connector *connector)
442{
443 return;
444}
445
446static const struct drm_connector_helper_funcs dce_virtual_connector_helper_funcs = {
447 .get_modes = dce_virtual_get_modes,
448 .mode_valid = dce_virtual_mode_valid,
449 .best_encoder = dce_virtual_encoder,
450};
451
452static const struct drm_connector_funcs dce_virtual_connector_funcs = {
453 .dpms = dce_virtual_dpms,
Alex Deucher66264ba2016-09-30 12:37:36 -0400454 .fill_modes = drm_helper_probe_single_connector_modes,
455 .set_property = dce_virtual_set_property,
456 .destroy = dce_virtual_destroy,
457 .force = dce_virtual_force,
458};
459
Emily Dengc6e14f42016-08-08 11:30:50 +0800460static int dce_virtual_sw_init(void *handle)
461{
462 int r, i;
463 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
464
Alex Deucherd766e6a2016-03-29 18:28:50 -0400465 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 229, &adev->crtc_irq);
Emily Dengc6e14f42016-08-08 11:30:50 +0800466 if (r)
467 return r;
468
Emily Deng041aa652016-08-17 14:59:20 +0800469 adev->ddev->max_vblank_count = 0;
470
Emily Dengc6e14f42016-08-08 11:30:50 +0800471 adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
472
473 adev->ddev->mode_config.max_width = 16384;
474 adev->ddev->mode_config.max_height = 16384;
475
476 adev->ddev->mode_config.preferred_depth = 24;
477 adev->ddev->mode_config.prefer_shadow = 1;
478
479 adev->ddev->mode_config.fb_base = adev->mc.aper_base;
480
481 r = amdgpu_modeset_create_props(adev);
482 if (r)
483 return r;
484
485 adev->ddev->mode_config.max_width = 16384;
486 adev->ddev->mode_config.max_height = 16384;
487
Alex Deucher66264ba2016-09-30 12:37:36 -0400488 /* allocate crtcs, encoders, connectors */
Emily Dengc6e14f42016-08-08 11:30:50 +0800489 for (i = 0; i < adev->mode_info.num_crtc; i++) {
490 r = dce_virtual_crtc_init(adev, i);
491 if (r)
492 return r;
Alex Deucher66264ba2016-09-30 12:37:36 -0400493 r = dce_virtual_connector_encoder_init(adev, i);
494 if (r)
495 return r;
Emily Dengc6e14f42016-08-08 11:30:50 +0800496 }
497
Emily Dengc6e14f42016-08-08 11:30:50 +0800498 drm_kms_helper_poll_init(adev->ddev);
499
500 adev->mode_info.mode_config_initialized = true;
501 return 0;
502}
503
504static int dce_virtual_sw_fini(void *handle)
505{
506 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
507
508 kfree(adev->mode_info.bios_hardcoded_edid);
509
510 drm_kms_helper_poll_fini(adev->ddev);
511
512 drm_mode_config_cleanup(adev->ddev);
513 adev->mode_info.mode_config_initialized = false;
514 return 0;
515}
516
517static int dce_virtual_hw_init(void *handle)
518{
519 return 0;
520}
521
522static int dce_virtual_hw_fini(void *handle)
523{
524 return 0;
525}
526
527static int dce_virtual_suspend(void *handle)
528{
529 return dce_virtual_hw_fini(handle);
530}
531
532static int dce_virtual_resume(void *handle)
533{
Masahiro Yamadad912ade2016-09-14 23:39:08 +0900534 return dce_virtual_hw_init(handle);
Emily Dengc6e14f42016-08-08 11:30:50 +0800535}
536
537static bool dce_virtual_is_idle(void *handle)
538{
539 return true;
540}
541
542static int dce_virtual_wait_for_idle(void *handle)
543{
544 return 0;
545}
546
547static int dce_virtual_soft_reset(void *handle)
548{
549 return 0;
550}
551
552static int dce_virtual_set_clockgating_state(void *handle,
553 enum amd_clockgating_state state)
554{
555 return 0;
556}
557
558static int dce_virtual_set_powergating_state(void *handle,
559 enum amd_powergating_state state)
560{
561 return 0;
562}
563
Alex Deuchera1255102016-10-13 17:41:13 -0400564static const struct amd_ip_funcs dce_virtual_ip_funcs = {
Emily Dengc6e14f42016-08-08 11:30:50 +0800565 .name = "dce_virtual",
566 .early_init = dce_virtual_early_init,
567 .late_init = NULL,
568 .sw_init = dce_virtual_sw_init,
569 .sw_fini = dce_virtual_sw_fini,
570 .hw_init = dce_virtual_hw_init,
571 .hw_fini = dce_virtual_hw_fini,
572 .suspend = dce_virtual_suspend,
573 .resume = dce_virtual_resume,
574 .is_idle = dce_virtual_is_idle,
575 .wait_for_idle = dce_virtual_wait_for_idle,
576 .soft_reset = dce_virtual_soft_reset,
577 .set_clockgating_state = dce_virtual_set_clockgating_state,
578 .set_powergating_state = dce_virtual_set_powergating_state,
579};
580
Emily Deng8e6de752016-08-08 11:31:13 +0800581/* these are handled by the primary encoders */
582static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
583{
584 return;
585}
586
587static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
588{
589 return;
590}
591
592static void
593dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
Alex Deucher66264ba2016-09-30 12:37:36 -0400594 struct drm_display_mode *mode,
595 struct drm_display_mode *adjusted_mode)
Emily Deng8e6de752016-08-08 11:31:13 +0800596{
597 return;
598}
599
600static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
601{
602 return;
603}
604
605static void
606dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
607{
608 return;
609}
610
611static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
612 const struct drm_display_mode *mode,
613 struct drm_display_mode *adjusted_mode)
614{
Emily Deng8e6de752016-08-08 11:31:13 +0800615 return true;
616}
617
618static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
619 .dpms = dce_virtual_encoder_dpms,
620 .mode_fixup = dce_virtual_encoder_mode_fixup,
621 .prepare = dce_virtual_encoder_prepare,
622 .mode_set = dce_virtual_encoder_mode_set,
623 .commit = dce_virtual_encoder_commit,
624 .disable = dce_virtual_encoder_disable,
625};
626
627static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
628{
Emily Deng8e6de752016-08-08 11:31:13 +0800629 drm_encoder_cleanup(encoder);
Xiangliang Yu3a1d19a2017-01-19 09:57:41 +0800630 kfree(encoder);
Emily Deng8e6de752016-08-08 11:31:13 +0800631}
632
633static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
634 .destroy = dce_virtual_encoder_destroy,
635};
636
Alex Deucher66264ba2016-09-30 12:37:36 -0400637static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
638 int index)
Emily Deng8e6de752016-08-08 11:31:13 +0800639{
Emily Deng8e6de752016-08-08 11:31:13 +0800640 struct drm_encoder *encoder;
Alex Deucher66264ba2016-09-30 12:37:36 -0400641 struct drm_connector *connector;
Emily Deng8e6de752016-08-08 11:31:13 +0800642
Alex Deucher66264ba2016-09-30 12:37:36 -0400643 /* add a new encoder */
644 encoder = kzalloc(sizeof(struct drm_encoder), GFP_KERNEL);
645 if (!encoder)
646 return -ENOMEM;
647 encoder->possible_crtcs = 1 << index;
648 drm_encoder_init(adev->ddev, encoder, &dce_virtual_encoder_funcs,
649 DRM_MODE_ENCODER_VIRTUAL, NULL);
650 drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
Emily Deng8e6de752016-08-08 11:31:13 +0800651
Alex Deucher66264ba2016-09-30 12:37:36 -0400652 connector = kzalloc(sizeof(struct drm_connector), GFP_KERNEL);
653 if (!connector) {
654 kfree(encoder);
655 return -ENOMEM;
Emily Deng8e6de752016-08-08 11:31:13 +0800656 }
657
Alex Deucher66264ba2016-09-30 12:37:36 -0400658 /* add a new connector */
659 drm_connector_init(adev->ddev, connector, &dce_virtual_connector_funcs,
660 DRM_MODE_CONNECTOR_VIRTUAL);
661 drm_connector_helper_add(connector, &dce_virtual_connector_helper_funcs);
662 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
663 connector->interlace_allowed = false;
664 connector->doublescan_allowed = false;
665 drm_connector_register(connector);
Emily Deng8e6de752016-08-08 11:31:13 +0800666
Alex Deucher66264ba2016-09-30 12:37:36 -0400667 /* link them */
668 drm_mode_connector_attach_encoder(connector, encoder);
Emily Deng8e6de752016-08-08 11:31:13 +0800669
Alex Deucher66264ba2016-09-30 12:37:36 -0400670 return 0;
Emily Deng8e6de752016-08-08 11:31:13 +0800671}
672
Emily Dengc6e14f42016-08-08 11:30:50 +0800673static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
Emily Deng8e6de752016-08-08 11:31:13 +0800674 .bandwidth_update = &dce_virtual_bandwidth_update,
675 .vblank_get_counter = &dce_virtual_vblank_get_counter,
676 .vblank_wait = &dce_virtual_vblank_wait,
Emily Dengc6e14f42016-08-08 11:30:50 +0800677 .backlight_set_level = NULL,
678 .backlight_get_level = NULL,
Emily Deng8e6de752016-08-08 11:31:13 +0800679 .hpd_sense = &dce_virtual_hpd_sense,
680 .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
681 .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
682 .page_flip = &dce_virtual_page_flip,
683 .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
Alex Deucher66264ba2016-09-30 12:37:36 -0400684 .add_encoder = NULL,
685 .add_connector = NULL,
Emily Deng8e6de752016-08-08 11:31:13 +0800686 .stop_mc_access = &dce_virtual_stop_mc_access,
687 .resume_mc_access = &dce_virtual_resume_mc_access,
Emily Dengc6e14f42016-08-08 11:30:50 +0800688};
689
690static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
691{
692 if (adev->mode_info.funcs == NULL)
693 adev->mode_info.funcs = &dce_virtual_display_funcs;
694}
695
Alex Deucher9405e472016-09-30 11:41:37 -0400696static int dce_virtual_pageflip(struct amdgpu_device *adev,
697 unsigned crtc_id)
698{
699 unsigned long flags;
700 struct amdgpu_crtc *amdgpu_crtc;
701 struct amdgpu_flip_work *works;
702
703 amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
704
705 if (crtc_id >= adev->mode_info.num_crtc) {
706 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
707 return -EINVAL;
708 }
709
710 /* IRQ could occur when in initial stage */
711 if (amdgpu_crtc == NULL)
712 return 0;
713
714 spin_lock_irqsave(&adev->ddev->event_lock, flags);
715 works = amdgpu_crtc->pflip_works;
716 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
717 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
718 "AMDGPU_FLIP_SUBMITTED(%d)\n",
719 amdgpu_crtc->pflip_status,
720 AMDGPU_FLIP_SUBMITTED);
721 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
722 return 0;
723 }
724
725 /* page flip completed. clean up */
726 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
727 amdgpu_crtc->pflip_works = NULL;
728
729 /* wakeup usersapce */
730 if (works->event)
731 drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
732
733 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
734
735 drm_crtc_vblank_put(&amdgpu_crtc->base);
736 schedule_work(&works->unpin_work);
737
738 return 0;
739}
740
Emily Deng46ac3622016-08-08 11:35:39 +0800741static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
742{
Emily Deng0f663562016-09-30 13:02:18 -0400743 struct amdgpu_crtc *amdgpu_crtc = container_of(vblank_timer,
744 struct amdgpu_crtc, vblank_timer);
745 struct drm_device *ddev = amdgpu_crtc->base.dev;
746 struct amdgpu_device *adev = ddev->dev_private;
Alex Deucher9405e472016-09-30 11:41:37 -0400747
Emily Deng0f663562016-09-30 13:02:18 -0400748 drm_handle_vblank(ddev, amdgpu_crtc->crtc_id);
749 dce_virtual_pageflip(adev, amdgpu_crtc->crtc_id);
Thomas Gleixner8b0e1952016-12-25 12:30:41 +0100750 hrtimer_start(vblank_timer, DCE_VIRTUAL_VBLANK_PERIOD,
Alex Deucher9405e472016-09-30 11:41:37 -0400751 HRTIMER_MODE_REL);
752
Emily Deng46ac3622016-08-08 11:35:39 +0800753 return HRTIMER_NORESTART;
754}
755
Emily Denge13273d2016-08-08 11:31:37 +0800756static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
Alex Deucher82b9f812016-09-30 11:19:41 -0400757 int crtc,
758 enum amdgpu_interrupt_state state)
Emily Denge13273d2016-08-08 11:31:37 +0800759{
760 if (crtc >= adev->mode_info.num_crtc) {
761 DRM_DEBUG("invalid crtc %d\n", crtc);
762 return;
763 }
Emily Deng46ac3622016-08-08 11:35:39 +0800764
Emily Deng0f663562016-09-30 13:02:18 -0400765 if (state && !adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
Emily Deng46ac3622016-08-08 11:35:39 +0800766 DRM_DEBUG("Enable software vsync timer\n");
Emily Deng0f663562016-09-30 13:02:18 -0400767 hrtimer_init(&adev->mode_info.crtcs[crtc]->vblank_timer,
768 CLOCK_MONOTONIC, HRTIMER_MODE_REL);
769 hrtimer_set_expires(&adev->mode_info.crtcs[crtc]->vblank_timer,
Thomas Gleixner8b0e1952016-12-25 12:30:41 +0100770 DCE_VIRTUAL_VBLANK_PERIOD);
Emily Deng0f663562016-09-30 13:02:18 -0400771 adev->mode_info.crtcs[crtc]->vblank_timer.function =
772 dce_virtual_vblank_timer_handle;
773 hrtimer_start(&adev->mode_info.crtcs[crtc]->vblank_timer,
Thomas Gleixner8b0e1952016-12-25 12:30:41 +0100774 DCE_VIRTUAL_VBLANK_PERIOD, HRTIMER_MODE_REL);
Emily Deng0f663562016-09-30 13:02:18 -0400775 } else if (!state && adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
Emily Deng46ac3622016-08-08 11:35:39 +0800776 DRM_DEBUG("Disable software vsync timer\n");
Emily Deng0f663562016-09-30 13:02:18 -0400777 hrtimer_cancel(&adev->mode_info.crtcs[crtc]->vblank_timer);
Emily Deng46ac3622016-08-08 11:35:39 +0800778 }
779
Emily Deng0f663562016-09-30 13:02:18 -0400780 adev->mode_info.crtcs[crtc]->vsync_timer_enabled = state;
Emily Deng46ac3622016-08-08 11:35:39 +0800781 DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
Emily Denge13273d2016-08-08 11:31:37 +0800782}
783
Emily Deng46ac3622016-08-08 11:35:39 +0800784
Emily Denge13273d2016-08-08 11:31:37 +0800785static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
Alex Deucher82b9f812016-09-30 11:19:41 -0400786 struct amdgpu_irq_src *source,
787 unsigned type,
788 enum amdgpu_interrupt_state state)
Emily Denge13273d2016-08-08 11:31:37 +0800789{
Emily Deng0f663562016-09-30 13:02:18 -0400790 if (type > AMDGPU_CRTC_IRQ_VBLANK6)
791 return -EINVAL;
792
793 dce_virtual_set_crtc_vblank_interrupt_state(adev, type, state);
794
Emily Denge13273d2016-08-08 11:31:37 +0800795 return 0;
796}
797
Emily Dengc6e14f42016-08-08 11:30:50 +0800798static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
Emily Denge13273d2016-08-08 11:31:37 +0800799 .set = dce_virtual_set_crtc_irq_state,
Alex Deucherbf2335a2016-09-30 11:23:30 -0400800 .process = NULL,
Emily Dengc6e14f42016-08-08 11:30:50 +0800801};
802
Emily Dengc6e14f42016-08-08 11:30:50 +0800803static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
804{
805 adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
806 adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
Emily Dengc6e14f42016-08-08 11:30:50 +0800807}
808
Alex Deuchera1255102016-10-13 17:41:13 -0400809const struct amdgpu_ip_block_version dce_virtual_ip_block =
810{
811 .type = AMD_IP_BLOCK_TYPE_DCE,
812 .major = 1,
813 .minor = 0,
814 .rev = 0,
815 .funcs = &dce_virtual_ip_funcs,
816};