blob: 147efec3e0029bbb12b085915e0c905d093e7729 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad0391bbe2014-02-28 15:48:55 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/types.h>
30#include <linux/module.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/vmalloc.h>
34#include <linux/string.h>
35#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000036#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070037#include <linux/ip.h>
38#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000039#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000040#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070041#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070043#include <net/checksum.h>
44#include <net/ip6_checksum.h>
45#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000046#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070047#include <linux/if_vlan.h>
John Fastabend2a47fa42013-11-06 09:54:52 -080048#include <linux/if_macvlan.h>
John Fastabend815cccb2012-10-24 08:13:09 +000049#include <linux/if_bridge.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040050#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000051#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070052
53#include "ixgbe.h"
54#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000055#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000056#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070057
58char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070059static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000060 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000061#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000062char ixgbe_default_device_descr[] =
63 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000064#else
65static char ixgbe_default_device_descr[] =
66 "Intel(R) 10 Gigabit Network Connection";
67#endif
Don Skidmoref341c4e2014-01-17 01:21:37 -080068#define DRV_VERSION "3.19.1-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070069const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000070static const char ixgbe_copyright[] =
Mark Rustad0391bbe2014-02-28 15:48:55 -080071 "Copyright (c) 1999-2014 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070072
73static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070074 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000075 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080076 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070077};
78
79/* ixgbe_pci_tbl - PCI Device ID Table
80 *
81 * Wildcard entries (PCI_ANY_ID) should come last
82 * Last entry must be all 0s
83 *
84 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
85 * Class, Class Mask, private data (not used) }
86 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000087static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000088 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Don Skidmore8f583322013-07-27 06:25:38 +0000114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000116 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000117 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700118 /* required last entry */
119 {0, }
120};
121MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
122
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400123#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000125 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800126static struct notifier_block dca_notifier = {
127 .notifier_call = ixgbe_notify_dca,
128 .next = NULL,
129 .priority = 0
130};
131#endif
132
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000133#ifdef CONFIG_PCI_IOV
134static unsigned int max_vfs;
135module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000136MODULE_PARM_DESC(max_vfs,
Jacob Keller170e8542013-11-09 04:52:32 -0800137 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000138#endif /* CONFIG_PCI_IOV */
139
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000140static unsigned int allow_unsupported_sfp;
141module_param(allow_unsupported_sfp, uint, 0);
142MODULE_PARM_DESC(allow_unsupported_sfp,
143 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
144
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000145#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
146static int debug = -1;
147module_param(debug, int, 0);
148MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
149
Auke Kok9a799d72007-09-15 14:07:45 -0700150MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
151MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
152MODULE_LICENSE("GPL");
153MODULE_VERSION(DRV_VERSION);
154
Mark Rustad14438462014-02-28 15:48:57 -0800155static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);
156
Jacob Kellerb8e82002013-04-09 07:20:09 +0000157static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
158 u32 reg, u16 *value)
159{
Jacob Kellerb8e82002013-04-09 07:20:09 +0000160 struct pci_dev *parent_dev;
161 struct pci_bus *parent_bus;
162
163 parent_bus = adapter->pdev->bus->parent;
164 if (!parent_bus)
165 return -1;
166
167 parent_dev = parent_bus->self;
168 if (!parent_dev)
169 return -1;
170
Yijing Wangc0798ed2013-09-04 17:30:08 +0000171 if (!pci_is_pcie(parent_dev))
Jacob Kellerb8e82002013-04-09 07:20:09 +0000172 return -1;
173
Yijing Wangc0798ed2013-09-04 17:30:08 +0000174 pcie_capability_read_word(parent_dev, reg, value);
Mark Rustad14438462014-02-28 15:48:57 -0800175 if (*value == IXGBE_FAILED_READ_CFG_WORD &&
176 ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
177 return -1;
Jacob Kellerb8e82002013-04-09 07:20:09 +0000178 return 0;
179}
180
181static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
182{
183 struct ixgbe_hw *hw = &adapter->hw;
184 u16 link_status = 0;
185 int err;
186
187 hw->bus.type = ixgbe_bus_type_pci_express;
188
189 /* Get the negotiated link width and speed from PCI config space of the
190 * parent, as this device is behind a switch
191 */
192 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
193
194 /* assume caller will handle error case */
195 if (err)
196 return err;
197
198 hw->bus.width = ixgbe_convert_bus_width(link_status);
199 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
200
201 return 0;
202}
203
Jacob Kellere027d1a2013-07-31 06:53:31 +0000204/**
205 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
206 * @hw: hw specific details
207 *
208 * This function is used by probe to determine whether a device's PCI-Express
209 * bandwidth details should be gathered from the parent bus instead of from the
210 * device. Used to ensure that various locations all have the correct device ID
211 * checks.
212 */
213static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
214{
215 switch (hw->device_id) {
216 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Don Skidmore8f583322013-07-27 06:25:38 +0000217 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
Jacob Kellere027d1a2013-07-31 06:53:31 +0000218 return true;
219 default:
220 return false;
221 }
222}
223
224static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
225 int expected_gts)
226{
227 int max_gts = 0;
228 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
229 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
230 struct pci_dev *pdev;
231
232 /* determine whether to use the the parent device
233 */
234 if (ixgbe_pcie_from_parent(&adapter->hw))
235 pdev = adapter->pdev->bus->parent->self;
236 else
237 pdev = adapter->pdev;
238
239 if (pcie_get_minimum_link(pdev, &speed, &width) ||
240 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
241 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
242 return;
243 }
244
245 switch (speed) {
246 case PCIE_SPEED_2_5GT:
247 /* 8b/10b encoding reduces max throughput by 20% */
248 max_gts = 2 * width;
249 break;
250 case PCIE_SPEED_5_0GT:
251 /* 8b/10b encoding reduces max throughput by 20% */
252 max_gts = 4 * width;
253 break;
254 case PCIE_SPEED_8_0GT:
Jacob Keller9f0a4332013-10-18 05:09:19 +0000255 /* 128b/130b encoding reduces throughput by less than 2% */
Jacob Kellere027d1a2013-07-31 06:53:31 +0000256 max_gts = 8 * width;
257 break;
258 default:
259 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
260 return;
261 }
262
263 e_dev_info("PCI Express bandwidth of %dGT/s available\n",
264 max_gts);
265 e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
266 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
267 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
268 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
269 "Unknown"),
270 width,
271 (speed == PCIE_SPEED_2_5GT ? "20%" :
272 speed == PCIE_SPEED_5_0GT ? "20%" :
Jacob Keller9f0a4332013-10-18 05:09:19 +0000273 speed == PCIE_SPEED_8_0GT ? "<2%" :
Jacob Kellere027d1a2013-07-31 06:53:31 +0000274 "Unknown"));
275
276 if (max_gts < expected_gts) {
277 e_dev_warn("This is not sufficient for optimal performance of this card.\n");
278 e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
279 expected_gts);
280 e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
281 }
282}
283
Alexander Duyck70864002011-04-27 09:13:56 +0000284static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
285{
286 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
Mark Rustad09f40ae2014-01-14 18:53:11 -0800287 !test_bit(__IXGBE_REMOVING, &adapter->state) &&
Alexander Duyck70864002011-04-27 09:13:56 +0000288 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
289 schedule_work(&adapter->service_task);
290}
291
Mark Rustad2a1a0912014-01-14 18:53:15 -0800292static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
293{
294 struct ixgbe_adapter *adapter = hw->back;
295
296 if (!hw->hw_addr)
297 return;
298 hw->hw_addr = NULL;
299 e_dev_err("Adapter removed\n");
Mark Rustad58cf6632014-03-12 00:38:40 +0000300 if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
301 ixgbe_service_event_schedule(adapter);
Mark Rustad2a1a0912014-01-14 18:53:15 -0800302}
303
304void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
305{
306 u32 value;
307
308 /* The following check not only optimizes a bit by not
309 * performing a read on the status register when the
310 * register just read was a status register read that
311 * returned IXGBE_FAILED_READ_REG. It also blocks any
312 * potential recursion.
313 */
314 if (reg == IXGBE_STATUS) {
315 ixgbe_remove_adapter(hw);
316 return;
317 }
318 value = ixgbe_read_reg(hw, IXGBE_STATUS);
319 if (value == IXGBE_FAILED_READ_REG)
320 ixgbe_remove_adapter(hw);
321}
322
Mark Rustad14438462014-02-28 15:48:57 -0800323static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
324{
325 u16 value;
326
327 pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
328 if (value == IXGBE_FAILED_READ_CFG_WORD) {
329 ixgbe_remove_adapter(hw);
330 return true;
331 }
332 return false;
333}
334
335u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
336{
337 struct ixgbe_adapter *adapter = hw->back;
338 u16 value;
339
340 if (ixgbe_removed(hw->hw_addr))
341 return IXGBE_FAILED_READ_CFG_WORD;
342 pci_read_config_word(adapter->pdev, reg, &value);
343 if (value == IXGBE_FAILED_READ_CFG_WORD &&
344 ixgbe_check_cfg_remove(hw, adapter->pdev))
345 return IXGBE_FAILED_READ_CFG_WORD;
346 return value;
347}
348
349#ifdef CONFIG_PCI_IOV
350static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
351{
352 struct ixgbe_adapter *adapter = hw->back;
353 u32 value;
354
355 if (ixgbe_removed(hw->hw_addr))
356 return IXGBE_FAILED_READ_CFG_DWORD;
357 pci_read_config_dword(adapter->pdev, reg, &value);
358 if (value == IXGBE_FAILED_READ_CFG_DWORD &&
359 ixgbe_check_cfg_remove(hw, adapter->pdev))
360 return IXGBE_FAILED_READ_CFG_DWORD;
361 return value;
362}
363#endif /* CONFIG_PCI_IOV */
364
Jacob Kellered192312014-02-22 01:23:53 +0000365void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
366{
367 struct ixgbe_adapter *adapter = hw->back;
368
369 if (ixgbe_removed(hw->hw_addr))
370 return;
371 pci_write_config_word(adapter->pdev, reg, value);
372}
373
Alexander Duyck70864002011-04-27 09:13:56 +0000374static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
375{
376 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
377
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000378 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000379 smp_mb__before_clear_bit();
380 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
381}
382
Taku Izumidcd79ae2010-04-27 14:39:53 +0000383struct ixgbe_reg_info {
384 u32 ofs;
385 char *name;
386};
387
388static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
389
390 /* General Registers */
391 {IXGBE_CTRL, "CTRL"},
392 {IXGBE_STATUS, "STATUS"},
393 {IXGBE_CTRL_EXT, "CTRL_EXT"},
394
395 /* Interrupt Registers */
396 {IXGBE_EICR, "EICR"},
397
398 /* RX Registers */
399 {IXGBE_SRRCTL(0), "SRRCTL"},
400 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
401 {IXGBE_RDLEN(0), "RDLEN"},
402 {IXGBE_RDH(0), "RDH"},
403 {IXGBE_RDT(0), "RDT"},
404 {IXGBE_RXDCTL(0), "RXDCTL"},
405 {IXGBE_RDBAL(0), "RDBAL"},
406 {IXGBE_RDBAH(0), "RDBAH"},
407
408 /* TX Registers */
409 {IXGBE_TDBAL(0), "TDBAL"},
410 {IXGBE_TDBAH(0), "TDBAH"},
411 {IXGBE_TDLEN(0), "TDLEN"},
412 {IXGBE_TDH(0), "TDH"},
413 {IXGBE_TDT(0), "TDT"},
414 {IXGBE_TXDCTL(0), "TXDCTL"},
415
416 /* List Terminator */
417 {}
418};
419
420
421/*
422 * ixgbe_regdump - register printout routine
423 */
424static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
425{
426 int i = 0, j = 0;
427 char rname[16];
428 u32 regs[64];
429
430 switch (reginfo->ofs) {
431 case IXGBE_SRRCTL(0):
432 for (i = 0; i < 64; i++)
433 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
434 break;
435 case IXGBE_DCA_RXCTRL(0):
436 for (i = 0; i < 64; i++)
437 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
438 break;
439 case IXGBE_RDLEN(0):
440 for (i = 0; i < 64; i++)
441 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
442 break;
443 case IXGBE_RDH(0):
444 for (i = 0; i < 64; i++)
445 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
446 break;
447 case IXGBE_RDT(0):
448 for (i = 0; i < 64; i++)
449 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
450 break;
451 case IXGBE_RXDCTL(0):
452 for (i = 0; i < 64; i++)
453 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
454 break;
455 case IXGBE_RDBAL(0):
456 for (i = 0; i < 64; i++)
457 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
458 break;
459 case IXGBE_RDBAH(0):
460 for (i = 0; i < 64; i++)
461 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
462 break;
463 case IXGBE_TDBAL(0):
464 for (i = 0; i < 64; i++)
465 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
466 break;
467 case IXGBE_TDBAH(0):
468 for (i = 0; i < 64; i++)
469 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
470 break;
471 case IXGBE_TDLEN(0):
472 for (i = 0; i < 64; i++)
473 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
474 break;
475 case IXGBE_TDH(0):
476 for (i = 0; i < 64; i++)
477 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
478 break;
479 case IXGBE_TDT(0):
480 for (i = 0; i < 64; i++)
481 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
482 break;
483 case IXGBE_TXDCTL(0):
484 for (i = 0; i < 64; i++)
485 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
486 break;
487 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000488 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 IXGBE_READ_REG(hw, reginfo->ofs));
490 return;
491 }
492
493 for (i = 0; i < 8; i++) {
494 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000495 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000496 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000497 pr_cont(" %08x", regs[i*8+j]);
498 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000499 }
500
501}
502
503/*
504 * ixgbe_dump - Print registers, tx-rings and rx-rings
505 */
506static void ixgbe_dump(struct ixgbe_adapter *adapter)
507{
508 struct net_device *netdev = adapter->netdev;
509 struct ixgbe_hw *hw = &adapter->hw;
510 struct ixgbe_reg_info *reginfo;
511 int n = 0;
512 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000513 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000514 union ixgbe_adv_tx_desc *tx_desc;
515 struct my_u0 { u64 a; u64 b; } *u0;
516 struct ixgbe_ring *rx_ring;
517 union ixgbe_adv_rx_desc *rx_desc;
518 struct ixgbe_rx_buffer *rx_buffer_info;
519 u32 staterr;
520 int i = 0;
521
522 if (!netif_msg_hw(adapter))
523 return;
524
525 /* Print netdevice Info */
526 if (netdev) {
527 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000528 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000529 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000530 pr_info("%-15s %016lX %016lX %016lX\n",
531 netdev->name,
532 netdev->state,
533 netdev->trans_start,
534 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000535 }
536
537 /* Print Registers */
538 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000539 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000540 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
541 reginfo->name; reginfo++) {
542 ixgbe_regdump(hw, reginfo);
543 }
544
545 /* Print TX Ring Summary */
546 if (!netdev || !netif_running(netdev))
547 goto exit;
548
549 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000550 pr_info(" %s %s %s %s\n",
551 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
552 "leng", "ntw", "timestamp");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000553 for (n = 0; n < adapter->num_tx_queues; n++) {
554 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000555 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Josh Hay8ad88e32012-09-26 05:59:41 +0000556 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000557 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000558 (u64)dma_unmap_addr(tx_buffer, dma),
559 dma_unmap_len(tx_buffer, len),
560 tx_buffer->next_to_watch,
561 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000562 }
563
564 /* Print TX Rings */
565 if (!netif_msg_tx_done(adapter))
566 goto rx_ring_summary;
567
568 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
569
570 /* Transmit Descriptor Formats
571 *
Josh Hay39ac8682012-09-26 05:59:36 +0000572 * 82598 Advanced Transmit Descriptor
Taku Izumidcd79ae2010-04-27 14:39:53 +0000573 * +--------------------------------------------------------------+
574 * 0 | Buffer Address [63:0] |
575 * +--------------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000576 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000577 * +--------------------------------------------------------------+
578 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000579 *
580 * 82598 Advanced Transmit Descriptor (Write-Back Format)
581 * +--------------------------------------------------------------+
582 * 0 | RSV [63:0] |
583 * +--------------------------------------------------------------+
584 * 8 | RSV | STA | NXTSEQ |
585 * +--------------------------------------------------------------+
586 * 63 36 35 32 31 0
587 *
588 * 82599+ Advanced Transmit Descriptor
589 * +--------------------------------------------------------------+
590 * 0 | Buffer Address [63:0] |
591 * +--------------------------------------------------------------+
592 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
593 * +--------------------------------------------------------------+
594 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
595 *
596 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
597 * +--------------------------------------------------------------+
598 * 0 | RSV [63:0] |
599 * +--------------------------------------------------------------+
600 * 8 | RSV | STA | RSV |
601 * +--------------------------------------------------------------+
602 * 63 36 35 32 31 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000603 */
604
605 for (n = 0; n < adapter->num_tx_queues; n++) {
606 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000607 pr_info("------------------------------------\n");
608 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
609 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000610 pr_info("%s%s %s %s %s %s\n",
611 "T [desc] [address 63:0 ] ",
612 "[PlPOIdStDDt Ln] [bi->dma ] ",
613 "leng", "ntw", "timestamp", "bi->skb");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000614
615 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000616 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000617 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000618 u0 = (struct my_u0 *)tx_desc;
Josh Hay8ad88e32012-09-26 05:59:41 +0000619 if (dma_unmap_len(tx_buffer, len) > 0) {
620 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
621 i,
622 le64_to_cpu(u0->a),
623 le64_to_cpu(u0->b),
624 (u64)dma_unmap_addr(tx_buffer, dma),
Alexander Duyck729739b2012-02-08 07:51:06 +0000625 dma_unmap_len(tx_buffer, len),
Josh Hay8ad88e32012-09-26 05:59:41 +0000626 tx_buffer->next_to_watch,
627 (u64)tx_buffer->time_stamp,
628 tx_buffer->skb);
629 if (i == tx_ring->next_to_use &&
630 i == tx_ring->next_to_clean)
631 pr_cont(" NTC/U\n");
632 else if (i == tx_ring->next_to_use)
633 pr_cont(" NTU\n");
634 else if (i == tx_ring->next_to_clean)
635 pr_cont(" NTC\n");
636 else
637 pr_cont("\n");
638
639 if (netif_msg_pktdata(adapter) &&
640 tx_buffer->skb)
641 print_hex_dump(KERN_INFO, "",
642 DUMP_PREFIX_ADDRESS, 16, 1,
643 tx_buffer->skb->data,
644 dma_unmap_len(tx_buffer, len),
645 true);
646 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000647 }
648 }
649
650 /* Print RX Rings Summary */
651rx_ring_summary:
652 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000653 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000654 for (n = 0; n < adapter->num_rx_queues; n++) {
655 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000656 pr_info("%5d %5X %5X\n",
657 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000658 }
659
660 /* Print RX Rings */
661 if (!netif_msg_rx_status(adapter))
662 goto exit;
663
664 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
665
Josh Hay39ac8682012-09-26 05:59:36 +0000666 /* Receive Descriptor Formats
667 *
668 * 82598 Advanced Receive Descriptor (Read) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000669 * 63 1 0
670 * +-----------------------------------------------------+
671 * 0 | Packet Buffer Address [63:1] |A0/NSE|
672 * +----------------------------------------------+------+
673 * 8 | Header Buffer Address [63:1] | DD |
674 * +-----------------------------------------------------+
675 *
676 *
Josh Hay39ac8682012-09-26 05:59:36 +0000677 * 82598 Advanced Receive Descriptor (Write-Back) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000678 *
679 * 63 48 47 32 31 30 21 20 16 15 4 3 0
680 * +------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000681 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
682 * | Packet | IP | | | | Type | Type |
683 * | Checksum | Ident | | | | | |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000684 * +------------------------------------------------------+
685 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
686 * +------------------------------------------------------+
687 * 63 48 47 32 31 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000688 *
689 * 82599+ Advanced Receive Descriptor (Read) Format
690 * 63 1 0
691 * +-----------------------------------------------------+
692 * 0 | Packet Buffer Address [63:1] |A0/NSE|
693 * +----------------------------------------------+------+
694 * 8 | Header Buffer Address [63:1] | DD |
695 * +-----------------------------------------------------+
696 *
697 *
698 * 82599+ Advanced Receive Descriptor (Write-Back) Format
699 *
700 * 63 48 47 32 31 30 21 20 17 16 4 3 0
701 * +------------------------------------------------------+
702 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
703 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
704 * |/ Flow Dir Flt ID | | | | | |
705 * +------------------------------------------------------+
706 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
707 * +------------------------------------------------------+
708 * 63 48 47 32 31 20 19 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000709 */
Josh Hay39ac8682012-09-26 05:59:36 +0000710
Taku Izumidcd79ae2010-04-27 14:39:53 +0000711 for (n = 0; n < adapter->num_rx_queues; n++) {
712 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000713 pr_info("------------------------------------\n");
714 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
715 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000716 pr_info("%s%s%s",
717 "R [desc] [ PktBuf A0] ",
718 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000719 "<-- Adv Rx Read format\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000720 pr_info("%s%s%s",
721 "RWB[desc] [PcsmIpSHl PtRs] ",
722 "[vl er S cks ln] ---------------- [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000723 "<-- Adv Rx Write-Back format\n");
724
725 for (i = 0; i < rx_ring->count; i++) {
726 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000727 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000728 u0 = (struct my_u0 *)rx_desc;
729 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
730 if (staterr & IXGBE_RXD_STAT_DD) {
731 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000732 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000733 "%016llX ---------------- %p", i,
734 le64_to_cpu(u0->a),
735 le64_to_cpu(u0->b),
736 rx_buffer_info->skb);
737 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000738 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000739 "%016llX %016llX %p", i,
740 le64_to_cpu(u0->a),
741 le64_to_cpu(u0->b),
742 (u64)rx_buffer_info->dma,
743 rx_buffer_info->skb);
744
Emil Tantilov9c50c032012-07-26 01:21:24 +0000745 if (netif_msg_pktdata(adapter) &&
746 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000747 print_hex_dump(KERN_INFO, "",
748 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000749 page_address(rx_buffer_info->page) +
750 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000751 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000752 }
753 }
754
755 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000756 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000757 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000758 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000759 else
Joe Perchesc7689572010-09-07 21:35:17 +0000760 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000761
762 }
763 }
764
765exit:
766 return;
767}
768
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800769static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
770{
771 u32 ctrl_ext;
772
773 /* Let firmware take over control of h/w */
774 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
775 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000776 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800777}
778
779static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
780{
781 u32 ctrl_ext;
782
783 /* Let firmware know the driver has taken over */
784 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
785 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000786 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800787}
Auke Kok9a799d72007-09-15 14:07:45 -0700788
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000789/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000790 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
791 * @adapter: pointer to adapter struct
792 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
793 * @queue: queue to map the corresponding interrupt to
794 * @msix_vector: the vector to map to the corresponding queue
795 *
796 */
797static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000798 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700799{
800 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000801 struct ixgbe_hw *hw = &adapter->hw;
802 switch (hw->mac.type) {
803 case ixgbe_mac_82598EB:
804 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
805 if (direction == -1)
806 direction = 0;
807 index = (((direction * 64) + queue) >> 2) & 0x1F;
808 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
809 ivar &= ~(0xFF << (8 * (queue & 0x3)));
810 ivar |= (msix_vector << (8 * (queue & 0x3)));
811 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
812 break;
813 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800814 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000815 if (direction == -1) {
816 /* other causes */
817 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
818 index = ((queue & 1) * 8);
819 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
820 ivar &= ~(0xFF << index);
821 ivar |= (msix_vector << index);
822 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
823 break;
824 } else {
825 /* tx or rx causes */
826 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
827 index = ((16 * (queue & 1)) + (8 * direction));
828 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
829 ivar &= ~(0xFF << index);
830 ivar |= (msix_vector << index);
831 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
832 break;
833 }
834 default:
835 break;
836 }
Auke Kok9a799d72007-09-15 14:07:45 -0700837}
838
Alexander Duyckfe49f042009-06-04 16:00:09 +0000839static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000840 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000841{
842 u32 mask;
843
Alexander Duyckbd508172010-11-16 19:27:03 -0800844 switch (adapter->hw.mac.type) {
845 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000846 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
847 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800848 break;
849 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800850 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000851 mask = (qmask & 0xFFFFFFFF);
852 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
853 mask = (qmask >> 32);
854 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800855 break;
856 default:
857 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000858 }
859}
860
Alexander Duyck729739b2012-02-08 07:51:06 +0000861void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
862 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000863{
Alexander Duyck729739b2012-02-08 07:51:06 +0000864 if (tx_buffer->skb) {
865 dev_kfree_skb_any(tx_buffer->skb);
866 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000867 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000868 dma_unmap_addr(tx_buffer, dma),
869 dma_unmap_len(tx_buffer, len),
870 DMA_TO_DEVICE);
871 } else if (dma_unmap_len(tx_buffer, len)) {
872 dma_unmap_page(ring->dev,
873 dma_unmap_addr(tx_buffer, dma),
874 dma_unmap_len(tx_buffer, len),
875 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000876 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000877 tx_buffer->next_to_watch = NULL;
878 tx_buffer->skb = NULL;
879 dma_unmap_len_set(tx_buffer, len, 0);
880 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700881}
882
Alexander Duyck943561d2012-05-09 22:14:44 -0700883static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
884{
885 struct ixgbe_hw *hw = &adapter->hw;
886 struct ixgbe_hw_stats *hwstats = &adapter->stats;
887 int i;
888 u32 data;
889
890 if ((hw->fc.current_mode != ixgbe_fc_full) &&
891 (hw->fc.current_mode != ixgbe_fc_rx_pause))
892 return;
893
894 switch (hw->mac.type) {
895 case ixgbe_mac_82598EB:
896 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
897 break;
898 default:
899 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
900 }
901 hwstats->lxoffrxc += data;
902
903 /* refill credits (no tx hang) if we received xoff */
904 if (!data)
905 return;
906
907 for (i = 0; i < adapter->num_tx_queues; i++)
908 clear_bit(__IXGBE_HANG_CHECK_ARMED,
909 &adapter->tx_ring[i]->state);
910}
911
John Fastabendc84d3242010-11-16 19:27:12 -0800912static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700913{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700914 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800915 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800916 u32 xoff[8] = {0};
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000917 u8 tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800918 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700919 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700920
Alexander Duyck943561d2012-05-09 22:14:44 -0700921 if (adapter->ixgbe_ieee_pfc)
922 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800923
Alexander Duyck943561d2012-05-09 22:14:44 -0700924 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
925 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800926 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700927 }
John Fastabendc84d3242010-11-16 19:27:12 -0800928
929 /* update stats for each tc, only valid with PFC enabled */
930 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000931 u32 pxoffrxc;
932
John Fastabendc84d3242010-11-16 19:27:12 -0800933 switch (hw->mac.type) {
934 case ixgbe_mac_82598EB:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000935 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800936 break;
937 default:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000938 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800939 }
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000940 hwstats->pxoffrxc[i] += pxoffrxc;
941 /* Get the TC for given UP */
942 tc = netdev_get_prio_tc_map(adapter->netdev, i);
943 xoff[tc] += pxoffrxc;
Auke Kok9a799d72007-09-15 14:07:45 -0700944 }
945
John Fastabendc84d3242010-11-16 19:27:12 -0800946 /* disarm tx queues that have received xoff frames */
947 for (i = 0; i < adapter->num_tx_queues; i++) {
948 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendc84d3242010-11-16 19:27:12 -0800949
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000950 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800951 if (xoff[tc])
952 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
953 }
954}
955
956static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
957{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000958 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800959}
960
961static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
962{
John Fastabend2a47fa42013-11-06 09:54:52 -0800963 struct ixgbe_adapter *adapter;
964 struct ixgbe_hw *hw;
965 u32 head, tail;
John Fastabendc84d3242010-11-16 19:27:12 -0800966
John Fastabend2a47fa42013-11-06 09:54:52 -0800967 if (ring->l2_accel_priv)
968 adapter = ring->l2_accel_priv->real_adapter;
969 else
970 adapter = netdev_priv(ring->netdev);
971
972 hw = &adapter->hw;
973 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
974 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
John Fastabendc84d3242010-11-16 19:27:12 -0800975
976 if (head != tail)
977 return (head < tail) ?
978 tail - head : (tail + ring->count - head);
979
980 return 0;
981}
982
983static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
984{
985 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
986 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
987 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
988 bool ret = false;
989
990 clear_check_for_tx_hang(tx_ring);
991
992 /*
993 * Check for a hung queue, but be thorough. This verifies
994 * that a transmit has been completed since the previous
995 * check AND there is at least one packet pending. The
996 * ARMED bit is set to indicate a potential hang. The
997 * bit is cleared if a pause frame is received to remove
998 * false hang detection due to PFC or 802.3x frames. By
999 * requiring this to fail twice we avoid races with
1000 * pfc clearing the ARMED bit and conditions where we
1001 * run the check_tx_hang logic with a transmit completion
1002 * pending but without time to complete it yet.
1003 */
1004 if ((tx_done_old == tx_done) && tx_pending) {
1005 /* make sure it is true for two checks in a row */
1006 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
1007 &tx_ring->state);
1008 } else {
1009 /* update completed stats and continue */
1010 tx_ring->tx_stats.tx_done_old = tx_done;
1011 /* reset the countdown */
1012 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1013 }
1014
1015 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -07001016}
1017
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001018/**
1019 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
1020 * @adapter: driver private struct
1021 **/
1022static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
1023{
1024
1025 /* Do the reset outside of interrupt context */
1026 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1027 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Jacob Keller12ff3f32012-12-01 07:57:17 +00001028 e_warn(drv, "initiating reset due to tx timeout\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001029 ixgbe_service_event_schedule(adapter);
1030 }
1031}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001032
Auke Kok9a799d72007-09-15 14:07:45 -07001033/**
1034 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +00001035 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001036 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -07001037 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +00001038static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001039 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001040{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001041 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001042 struct ixgbe_tx_buffer *tx_buffer;
1043 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001044 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +00001045 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +00001046 unsigned int i = tx_ring->next_to_clean;
1047
1048 if (test_bit(__IXGBE_DOWN, &adapter->state))
1049 return true;
Auke Kok9a799d72007-09-15 14:07:45 -07001050
Alexander Duyckd3d00232011-07-15 02:31:25 +00001051 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +00001052 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +00001053 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001054
Alexander Duyck729739b2012-02-08 07:51:06 +00001055 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +00001056 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -07001057
Alexander Duyckd3d00232011-07-15 02:31:25 +00001058 /* if next_to_watch is not set then there is no work pending */
1059 if (!eop_desc)
1060 break;
1061
Alexander Duyck7f83a9e2012-02-08 07:49:23 +00001062 /* prevent any other reads prior to eop_desc */
Alexander Duyck7e63bf42013-01-08 07:00:58 +00001063 read_barrier_depends();
Alexander Duyck7f83a9e2012-02-08 07:49:23 +00001064
Alexander Duyckd3d00232011-07-15 02:31:25 +00001065 /* if DD is not set pending work has not been completed */
1066 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
1067 break;
1068
Alexander Duyckd3d00232011-07-15 02:31:25 +00001069 /* clear next_to_watch to prevent false hangs */
1070 tx_buffer->next_to_watch = NULL;
1071
Alexander Duyck091a6242012-02-08 07:51:01 +00001072 /* update the statistics for this packet */
1073 total_bytes += tx_buffer->bytecount;
1074 total_packets += tx_buffer->gso_segs;
1075
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001076 /* free the skb */
1077 dev_kfree_skb_any(tx_buffer->skb);
1078
Alexander Duyck729739b2012-02-08 07:51:06 +00001079 /* unmap skb header data */
1080 dma_unmap_single(tx_ring->dev,
1081 dma_unmap_addr(tx_buffer, dma),
1082 dma_unmap_len(tx_buffer, len),
1083 DMA_TO_DEVICE);
1084
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001085 /* clear tx_buffer data */
1086 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +00001087 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001088
Alexander Duyck729739b2012-02-08 07:51:06 +00001089 /* unmap remaining buffers */
1090 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00001091 tx_buffer++;
1092 tx_desc++;
1093 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00001094 if (unlikely(!i)) {
1095 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001096 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +00001097 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00001098 }
1099
Alexander Duyck729739b2012-02-08 07:51:06 +00001100 /* unmap any remaining paged data */
1101 if (dma_unmap_len(tx_buffer, len)) {
1102 dma_unmap_page(tx_ring->dev,
1103 dma_unmap_addr(tx_buffer, dma),
1104 dma_unmap_len(tx_buffer, len),
1105 DMA_TO_DEVICE);
1106 dma_unmap_len_set(tx_buffer, len, 0);
1107 }
1108 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001109
Alexander Duyck729739b2012-02-08 07:51:06 +00001110 /* move us one more past the eop_desc for start of next pkt */
1111 tx_buffer++;
1112 tx_desc++;
1113 i++;
1114 if (unlikely(!i)) {
1115 i -= tx_ring->count;
1116 tx_buffer = tx_ring->tx_buffer_info;
1117 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1118 }
1119
1120 /* issue prefetch for next Tx descriptor */
1121 prefetch(tx_desc);
1122
1123 /* update budget accounting */
1124 budget--;
1125 } while (likely(budget));
1126
1127 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001128 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001129 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -08001130 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +00001131 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001132 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001133 q_vector->tx.total_bytes += total_bytes;
1134 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -08001135
John Fastabendc84d3242010-11-16 19:27:12 -08001136 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -08001137 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -08001138 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -08001139 e_err(drv, "Detected Tx Unit Hang\n"
1140 " Tx Queue <%d>\n"
1141 " TDH, TDT <%x>, <%x>\n"
1142 " next_to_use <%x>\n"
1143 " next_to_clean <%x>\n"
1144 "tx_buffer_info[next_to_clean]\n"
1145 " time_stamp <%lx>\n"
1146 " jiffies <%lx>\n",
1147 tx_ring->queue_index,
1148 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
1149 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +00001150 tx_ring->next_to_use, i,
1151 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -08001152
1153 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1154
1155 e_info(probe,
1156 "tx hang %d detected on queue %d, resetting adapter\n",
1157 adapter->tx_timeout_count + 1, tx_ring->queue_index);
1158
1159 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001160 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -08001161
1162 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +00001163 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -08001164 }
Auke Kok9a799d72007-09-15 14:07:45 -07001165
Alexander Duyckb2d96e02012-02-07 08:14:33 +00001166 netdev_tx_completed_queue(txring_txq(tx_ring),
1167 total_packets, total_bytes);
1168
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001169#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +00001170 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001171 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001172 /* Make sure that anybody stopping the queue after this
1173 * sees the new next_to_clean.
1174 */
1175 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +00001176 if (__netif_subqueue_stopped(tx_ring->netdev,
1177 tx_ring->queue_index)
1178 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1179 netif_wake_subqueue(tx_ring->netdev,
1180 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08001181 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08001182 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001183 }
Auke Kok9a799d72007-09-15 14:07:45 -07001184
Alexander Duyck59224552011-08-31 00:01:06 +00001185 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001186}
1187
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001188#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001189static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001190 struct ixgbe_ring *tx_ring,
1191 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001192{
Don Skidmoreee5f7842009-11-06 12:56:20 +00001193 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001194 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1195 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001196
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001197 switch (hw->mac.type) {
1198 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001199 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001200 break;
1201 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001202 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001203 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1204 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1205 break;
1206 default:
1207 /* for unknown hardware do not write register */
1208 return;
1209 }
1210
1211 /*
1212 * We can enable relaxed ordering for reads, but not writes when
1213 * DCA is enabled. This is due to a known issue in some chipsets
1214 * which will cause the DCA tag to be cleared.
1215 */
1216 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1217 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1218 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1219
1220 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1221}
1222
1223static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1224 struct ixgbe_ring *rx_ring,
1225 int cpu)
1226{
1227 struct ixgbe_hw *hw = &adapter->hw;
1228 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1229 u8 reg_idx = rx_ring->reg_idx;
1230
1231
1232 switch (hw->mac.type) {
1233 case ixgbe_mac_82599EB:
1234 case ixgbe_mac_X540:
1235 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001236 break;
1237 default:
1238 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001239 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001240
1241 /*
1242 * We can enable relaxed ordering for reads, but not writes when
1243 * DCA is enabled. This is due to a known issue in some chipsets
1244 * which will cause the DCA tag to be cleared.
1245 */
1246 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001247 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1248
1249 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001250}
1251
1252static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1253{
1254 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001255 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001256 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001257
1258 if (q_vector->cpu == cpu)
1259 goto out_no_update;
1260
Alexander Duycka5579282012-02-08 07:50:04 +00001261 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001262 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001263
Alexander Duycka5579282012-02-08 07:50:04 +00001264 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001265 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001266
1267 q_vector->cpu = cpu;
1268out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001269 put_cpu();
1270}
1271
1272static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1273{
1274 int i;
1275
1276 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1277 return;
1278
Alexander Duycke35ec122009-05-21 13:07:12 +00001279 /* always use CB2 mode, difference is masked in the CB driver */
1280 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1281
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001282 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001283 adapter->q_vector[i]->cpu = -1;
1284 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001285 }
1286}
1287
1288static int __ixgbe_notify_dca(struct device *dev, void *data)
1289{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001290 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001291 unsigned long event = *(unsigned long *)data;
1292
Don Skidmore2a72c312011-07-20 02:27:05 +00001293 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001294 return 0;
1295
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001296 switch (event) {
1297 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001298 /* if we're already enabled, don't do it again */
1299 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1300 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001301 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001302 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001303 ixgbe_setup_dca(adapter);
1304 break;
1305 }
1306 /* Fall Through since DCA is disabled. */
1307 case DCA_PROVIDER_REMOVE:
1308 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1309 dca_remove_requester(dev);
1310 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1311 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1312 }
1313 break;
1314 }
1315
Denis V. Lunev652f0932008-03-27 14:39:17 +03001316 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001317}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001318
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001319#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001320static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1321 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001322 struct sk_buff *skb)
1323{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001324 if (ring->netdev->features & NETIF_F_RXHASH)
Tom Herbert38da9852013-12-18 16:47:04 +00001325 skb_set_hash(skb,
1326 le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
1327 PKT_HASH_TYPE_L3);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001328}
1329
Alexander Duyckf8003262012-03-03 02:35:52 +00001330#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001331/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001332 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001333 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001334 * @rx_desc: advanced rx descriptor
1335 *
1336 * Returns : true if it is FCoE pkt
1337 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001338static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001339 union ixgbe_adv_rx_desc *rx_desc)
1340{
1341 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1342
Alexander Duyck57efd442012-06-25 21:54:46 +00001343 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001344 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1345 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1346 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1347}
1348
Alexander Duyckf8003262012-03-03 02:35:52 +00001349#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001350/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001351 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001352 * @ring: structure containing ring specific data
1353 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001354 * @skb: skb currently being received and modified
1355 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001356static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001357 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001358 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001359{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001360 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001361
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001362 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001363 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001364 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001365
1366 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001367 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1368 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001369 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001370 return;
1371 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001372
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001373 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001374 return;
1375
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001376 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001377 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001378
1379 /*
1380 * 82599 errata, UDP frames with a 0 checksum can be marked as
1381 * checksum errors.
1382 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001383 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1384 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001385 return;
1386
Alexander Duyck8a0da212012-01-31 02:59:49 +00001387 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001388 return;
1389 }
1390
Auke Kok9a799d72007-09-15 14:07:45 -07001391 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001392 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001393}
1394
Alexander Duyck84ea2592010-11-16 19:26:49 -08001395static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001396{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001397 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001398
1399 /* update next to alloc since we have filled the ring */
1400 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001401 /*
1402 * Force memory writes to complete before letting h/w
1403 * know there are new descriptors to fetch. (Only
1404 * applicable for weak-ordered memory model archs,
1405 * such as IA-64).
1406 */
1407 wmb();
Mark Rustad84227bc2014-01-14 18:53:13 -08001408 ixgbe_write_tail(rx_ring, val);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001409}
1410
Alexander Duyckf990b792012-01-31 02:59:34 +00001411static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1412 struct ixgbe_rx_buffer *bi)
1413{
1414 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001415 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001416
Alexander Duyckf8003262012-03-03 02:35:52 +00001417 /* since we are recycling buffers we should seldom need to alloc */
1418 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001419 return true;
1420
Alexander Duyckf8003262012-03-03 02:35:52 +00001421 /* alloc new page for storage */
1422 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001423 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1424 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001425 if (unlikely(!page)) {
1426 rx_ring->rx_stats.alloc_rx_page_failed++;
1427 return false;
1428 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001429 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001430 }
1431
Alexander Duyckf8003262012-03-03 02:35:52 +00001432 /* map page for use */
1433 dma = dma_map_page(rx_ring->dev, page, 0,
1434 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001435
Alexander Duyckf8003262012-03-03 02:35:52 +00001436 /*
1437 * if mapping failed free memory back to system since
1438 * there isn't much point in holding memory we can't use
1439 */
1440 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001441 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001442 bi->page = NULL;
1443
Alexander Duyckf990b792012-01-31 02:59:34 +00001444 rx_ring->rx_stats.alloc_rx_page_failed++;
1445 return false;
1446 }
1447
Alexander Duyckf8003262012-03-03 02:35:52 +00001448 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001449 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001450
Alexander Duyckf990b792012-01-31 02:59:34 +00001451 return true;
1452}
1453
Auke Kok9a799d72007-09-15 14:07:45 -07001454/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001455 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001456 * @rx_ring: ring to place buffers on
1457 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001458 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001459void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001460{
Auke Kok9a799d72007-09-15 14:07:45 -07001461 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001462 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001463 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001464
Alexander Duyckf8003262012-03-03 02:35:52 +00001465 /* nothing to do */
1466 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001467 return;
1468
Alexander Duycke4f74022012-01-31 02:59:44 +00001469 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001470 bi = &rx_ring->rx_buffer_info[i];
1471 i -= rx_ring->count;
1472
Alexander Duyckf8003262012-03-03 02:35:52 +00001473 do {
1474 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001475 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001476
Alexander Duyckf8003262012-03-03 02:35:52 +00001477 /*
1478 * Refresh the desc even if buffer_addrs didn't change
1479 * because each write-back erases this info.
1480 */
1481 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001482
Alexander Duyckf990b792012-01-31 02:59:34 +00001483 rx_desc++;
1484 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001485 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001486 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001487 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001488 bi = rx_ring->rx_buffer_info;
1489 i -= rx_ring->count;
1490 }
1491
1492 /* clear the hdr_addr for the next_to_use descriptor */
1493 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001494
1495 cleaned_count--;
1496 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001497
Alexander Duyckf990b792012-01-31 02:59:34 +00001498 i += rx_ring->count;
1499
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001500 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001501 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001502}
1503
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001504/**
1505 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1506 * @data: pointer to the start of the headers
1507 * @max_len: total length of section to find headers in
1508 *
1509 * This function is meant to determine the length of headers that will
1510 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1511 * motivation of doing this is to only perform one pull for IPv4 TCP
1512 * packets so that we can do basic things like calculating the gso_size
1513 * based on the average data per packet.
1514 **/
1515static unsigned int ixgbe_get_headlen(unsigned char *data,
1516 unsigned int max_len)
1517{
1518 union {
1519 unsigned char *network;
1520 /* l2 headers */
1521 struct ethhdr *eth;
1522 struct vlan_hdr *vlan;
1523 /* l3 headers */
1524 struct iphdr *ipv4;
Alexander Duycka048b402012-05-24 08:26:29 +00001525 struct ipv6hdr *ipv6;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001526 } hdr;
1527 __be16 protocol;
1528 u8 nexthdr = 0; /* default to not TCP */
1529 u8 hlen;
1530
1531 /* this should never happen, but better safe than sorry */
1532 if (max_len < ETH_HLEN)
1533 return max_len;
1534
1535 /* initialize network frame pointer */
1536 hdr.network = data;
1537
1538 /* set first protocol and move network header forward */
1539 protocol = hdr.eth->h_proto;
1540 hdr.network += ETH_HLEN;
1541
1542 /* handle any vlan tag if present */
Joe Perchesa1108ff2014-03-13 05:19:25 +00001543 if (protocol == htons(ETH_P_8021Q)) {
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001544 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1545 return max_len;
1546
1547 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1548 hdr.network += VLAN_HLEN;
1549 }
1550
1551 /* handle L3 protocols */
Joe Perchesa1108ff2014-03-13 05:19:25 +00001552 if (protocol == htons(ETH_P_IP)) {
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001553 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1554 return max_len;
1555
1556 /* access ihl as a u8 to avoid unaligned access on ia64 */
1557 hlen = (hdr.network[0] & 0x0F) << 2;
1558
1559 /* verify hlen meets minimum size requirements */
1560 if (hlen < sizeof(struct iphdr))
1561 return hdr.network - data;
1562
Alexander Duycked83da12012-11-13 01:13:33 +00001563 /* record next protocol if header is present */
Alexander Duyck20967f42013-02-01 08:56:41 +00001564 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duycked83da12012-11-13 01:13:33 +00001565 nexthdr = hdr.ipv4->protocol;
Joe Perchesa1108ff2014-03-13 05:19:25 +00001566 } else if (protocol == htons(ETH_P_IPV6)) {
Alexander Duycka048b402012-05-24 08:26:29 +00001567 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1568 return max_len;
1569
1570 /* record next protocol */
1571 nexthdr = hdr.ipv6->nexthdr;
Alexander Duycked83da12012-11-13 01:13:33 +00001572 hlen = sizeof(struct ipv6hdr);
Alexander Duyckf8003262012-03-03 02:35:52 +00001573#ifdef IXGBE_FCOE
Joe Perchesa1108ff2014-03-13 05:19:25 +00001574 } else if (protocol == htons(ETH_P_FCOE)) {
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001575 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1576 return max_len;
Alexander Duycked83da12012-11-13 01:13:33 +00001577 hlen = FCOE_HEADER_LEN;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001578#endif
1579 } else {
1580 return hdr.network - data;
1581 }
1582
Alexander Duycked83da12012-11-13 01:13:33 +00001583 /* relocate pointer to start of L4 header */
1584 hdr.network += hlen;
1585
Alexander Duycka048b402012-05-24 08:26:29 +00001586 /* finally sort out TCP/UDP */
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001587 if (nexthdr == IPPROTO_TCP) {
1588 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1589 return max_len;
1590
1591 /* access doff as a u8 to avoid unaligned access on ia64 */
1592 hlen = (hdr.network[12] & 0xF0) >> 2;
1593
1594 /* verify hlen meets minimum size requirements */
1595 if (hlen < sizeof(struct tcphdr))
1596 return hdr.network - data;
1597
1598 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001599 } else if (nexthdr == IPPROTO_UDP) {
1600 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1601 return max_len;
1602
1603 hdr.network += sizeof(struct udphdr);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001604 }
1605
1606 /*
1607 * If everything has gone correctly hdr.network should be the
1608 * data section of the packet and will be the end of the header.
1609 * If not then it probably represents the end of the last recognized
1610 * header.
1611 */
1612 if ((hdr.network - data) < max_len)
1613 return hdr.network - data;
1614 else
1615 return max_len;
1616}
1617
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001618static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1619 struct sk_buff *skb)
1620{
Alexander Duyckf8003262012-03-03 02:35:52 +00001621 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001622
1623 /* set gso_size to avoid messing up TCP MSS */
1624 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1625 IXGBE_CB(skb)->append_cnt);
Alexander Duyck96be80a2013-02-12 09:45:44 +00001626 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001627}
1628
1629static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1630 struct sk_buff *skb)
1631{
1632 /* if append_cnt is 0 then frame is not RSC */
1633 if (!IXGBE_CB(skb)->append_cnt)
1634 return;
1635
1636 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1637 rx_ring->rx_stats.rsc_flush++;
1638
1639 ixgbe_set_rsc_gso_size(rx_ring, skb);
1640
1641 /* gso_size is computed using append_cnt so always clear it last */
1642 IXGBE_CB(skb)->append_cnt = 0;
1643}
1644
Alexander Duyck8a0da212012-01-31 02:59:49 +00001645/**
1646 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1647 * @rx_ring: rx descriptor ring packet is being transacted on
1648 * @rx_desc: pointer to the EOP Rx descriptor
1649 * @skb: pointer to current skb being populated
1650 *
1651 * This function checks the ring, descriptor, and packet information in
1652 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1653 * other fields within the skb.
1654 **/
1655static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1656 union ixgbe_adv_rx_desc *rx_desc,
1657 struct sk_buff *skb)
1658{
John Fastabend43e95f12012-05-15 06:12:17 +00001659 struct net_device *dev = rx_ring->netdev;
1660
Alexander Duyck8a0da212012-01-31 02:59:49 +00001661 ixgbe_update_rsc_stats(rx_ring, skb);
1662
1663 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1664
1665 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1666
Jacob Keller6cb562d2012-12-05 07:24:41 +00001667 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001668
Patrick McHardyf6469682013-04-19 02:04:27 +00001669 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
John Fastabend43e95f12012-05-15 06:12:17 +00001670 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001671 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001672 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001673 }
1674
1675 skb_record_rx_queue(skb, rx_ring->queue_index);
1676
John Fastabend43e95f12012-05-15 06:12:17 +00001677 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001678}
1679
1680static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1681 struct sk_buff *skb)
1682{
1683 struct ixgbe_adapter *adapter = q_vector->adapter;
1684
Jacob Kellerb4640032013-10-01 04:33:54 -07001685 if (ixgbe_qv_busy_polling(q_vector))
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001686 netif_receive_skb(skb);
1687 else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
Alexander Duyck8a0da212012-01-31 02:59:49 +00001688 napi_gro_receive(&q_vector->napi, skb);
1689 else
1690 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001691}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001692
Alexander Duyckf8003262012-03-03 02:35:52 +00001693/**
1694 * ixgbe_is_non_eop - process handling of non-EOP buffers
1695 * @rx_ring: Rx ring being processed
1696 * @rx_desc: Rx descriptor for current buffer
1697 * @skb: Current socket buffer containing buffer in progress
1698 *
1699 * This function updates next to clean. If the buffer is an EOP buffer
1700 * this function exits returning false, otherwise it will place the
1701 * sk_buff in the next buffer to be chained and return true indicating
1702 * that this is in fact a non-EOP buffer.
1703 **/
1704static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1705 union ixgbe_adv_rx_desc *rx_desc,
1706 struct sk_buff *skb)
1707{
1708 u32 ntc = rx_ring->next_to_clean + 1;
1709
1710 /* fetch, update, and store next to clean */
1711 ntc = (ntc < rx_ring->count) ? ntc : 0;
1712 rx_ring->next_to_clean = ntc;
1713
1714 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1715
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001716 /* update RSC append count if present */
1717 if (ring_is_rsc_enabled(rx_ring)) {
1718 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1719 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1720
1721 if (unlikely(rsc_enabled)) {
1722 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1723
1724 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1725 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1726
1727 /* update ntc based on RSC value */
1728 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1729 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1730 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1731 }
1732 }
1733
1734 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001735 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1736 return false;
1737
Alexander Duyckf8003262012-03-03 02:35:52 +00001738 /* place skb in next buffer to be received */
1739 rx_ring->rx_buffer_info[ntc].skb = skb;
1740 rx_ring->rx_stats.non_eop_descs++;
1741
1742 return true;
1743}
1744
1745/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001746 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1747 * @rx_ring: rx descriptor ring packet is being transacted on
1748 * @skb: pointer to current skb being adjusted
1749 *
1750 * This function is an ixgbe specific version of __pskb_pull_tail. The
1751 * main difference between this version and the original function is that
1752 * this function can make several assumptions about the state of things
1753 * that allow for significant optimizations versus the standard function.
1754 * As a result we can do things like drop a frag and maintain an accurate
1755 * truesize for the skb.
1756 */
1757static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1758 struct sk_buff *skb)
1759{
1760 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1761 unsigned char *va;
1762 unsigned int pull_len;
1763
1764 /*
1765 * it is valid to use page_address instead of kmap since we are
1766 * working with pages allocated out of the lomem pool per
1767 * alloc_page(GFP_ATOMIC)
1768 */
1769 va = skb_frag_address(frag);
1770
1771 /*
1772 * we need the header to contain the greater of either ETH_HLEN or
1773 * 60 bytes if the skb->len is less than 60 for skb_pad.
1774 */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001775 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001776
1777 /* align pull length to size of long to optimize memcpy performance */
1778 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1779
1780 /* update all of the pointers */
1781 skb_frag_size_sub(frag, pull_len);
1782 frag->page_offset += pull_len;
1783 skb->data_len -= pull_len;
1784 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001785}
1786
1787/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001788 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1789 * @rx_ring: rx descriptor ring packet is being transacted on
1790 * @skb: pointer to current skb being updated
1791 *
1792 * This function provides a basic DMA sync up for the first fragment of an
1793 * skb. The reason for doing this is that the first fragment cannot be
1794 * unmapped until we have reached the end of packet descriptor for a buffer
1795 * chain.
1796 */
1797static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1798 struct sk_buff *skb)
1799{
1800 /* if the page was released unmap it, else just sync our portion */
1801 if (unlikely(IXGBE_CB(skb)->page_released)) {
1802 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1803 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1804 IXGBE_CB(skb)->page_released = false;
1805 } else {
1806 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1807
1808 dma_sync_single_range_for_cpu(rx_ring->dev,
1809 IXGBE_CB(skb)->dma,
1810 frag->page_offset,
1811 ixgbe_rx_bufsz(rx_ring),
1812 DMA_FROM_DEVICE);
1813 }
1814 IXGBE_CB(skb)->dma = 0;
1815}
1816
1817/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001818 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1819 * @rx_ring: rx descriptor ring packet is being transacted on
1820 * @rx_desc: pointer to the EOP Rx descriptor
1821 * @skb: pointer to current skb being fixed
1822 *
1823 * Check for corrupted packet headers caused by senders on the local L2
1824 * embedded NIC switch not setting up their Tx Descriptors right. These
1825 * should be very rare.
1826 *
1827 * Also address the case where we are pulling data in on pages only
1828 * and as such no data is present in the skb header.
1829 *
1830 * In addition if skb is not at least 60 bytes we need to pad it so that
1831 * it is large enough to qualify as a valid Ethernet frame.
1832 *
1833 * Returns true if an error was encountered and skb was freed.
1834 **/
1835static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1836 union ixgbe_adv_rx_desc *rx_desc,
1837 struct sk_buff *skb)
1838{
Alexander Duyckf8003262012-03-03 02:35:52 +00001839 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001840
1841 /* verify that the packet does not have any known errors */
1842 if (unlikely(ixgbe_test_staterr(rx_desc,
1843 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1844 !(netdev->features & NETIF_F_RXALL))) {
1845 dev_kfree_skb_any(skb);
1846 return true;
1847 }
1848
Alexander Duyck19861ce2012-07-20 08:08:33 +00001849 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001850 if (skb_is_nonlinear(skb))
1851 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001852
Alexander Duyck57efd442012-06-25 21:54:46 +00001853#ifdef IXGBE_FCOE
1854 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1855 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1856 return false;
1857
1858#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001859 /* if skb_pad returns an error the skb was freed */
1860 if (unlikely(skb->len < 60)) {
1861 int pad_len = 60 - skb->len;
1862
1863 if (skb_pad(skb, pad_len))
1864 return true;
1865 __skb_put(skb, pad_len);
1866 }
1867
1868 return false;
1869}
1870
1871/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001872 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1873 * @rx_ring: rx descriptor ring to store buffers on
1874 * @old_buff: donor buffer to have page reused
1875 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001876 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001877 **/
1878static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1879 struct ixgbe_rx_buffer *old_buff)
1880{
1881 struct ixgbe_rx_buffer *new_buff;
1882 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001883
1884 new_buff = &rx_ring->rx_buffer_info[nta];
1885
1886 /* update, and store next to alloc */
1887 nta++;
1888 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1889
1890 /* transfer page from old buffer to new buffer */
1891 new_buff->page = old_buff->page;
1892 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001893 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001894
1895 /* sync the buffer for use by the device */
1896 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001897 new_buff->page_offset,
1898 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001899 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001900}
1901
1902/**
1903 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1904 * @rx_ring: rx descriptor ring to transact packets on
1905 * @rx_buffer: buffer containing page to add
1906 * @rx_desc: descriptor containing length of buffer written by hardware
1907 * @skb: sk_buff to place the data into
1908 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001909 * This function will add the data contained in rx_buffer->page to the skb.
1910 * This is done either through a direct copy if the data in the buffer is
1911 * less than the skb header size, otherwise it will just attach the page as
1912 * a frag to the skb.
1913 *
1914 * The function will then update the page offset if necessary and return
1915 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001916 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001917static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001918 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001919 union ixgbe_adv_rx_desc *rx_desc,
1920 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001921{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001922 struct page *page = rx_buffer->page;
1923 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001924#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001925 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001926#else
1927 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1928 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1929 ixgbe_rx_bufsz(rx_ring);
1930#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001931
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001932 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1933 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1934
1935 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1936
1937 /* we can reuse buffer as-is, just make sure it is local */
1938 if (likely(page_to_nid(page) == numa_node_id()))
1939 return true;
1940
1941 /* this page cannot be reused so discard it */
1942 put_page(page);
1943 return false;
1944 }
1945
Alexander Duyck0549ae22012-07-20 08:08:18 +00001946 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1947 rx_buffer->page_offset, size, truesize);
1948
Alexander Duyck09816fb2012-07-20 08:08:23 +00001949 /* avoid re-using remote pages */
1950 if (unlikely(page_to_nid(page) != numa_node_id()))
1951 return false;
1952
1953#if (PAGE_SIZE < 8192)
1954 /* if we are only owner of page we can reuse it */
1955 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001956 return false;
1957
1958 /* flip page offset to other buffer */
1959 rx_buffer->page_offset ^= truesize;
1960
Alexander Duyck09816fb2012-07-20 08:08:23 +00001961 /*
1962 * since we are the only owner of the page and we need to
1963 * increment it, just set the value to 2 in order to avoid
1964 * an unecessary locked operation
1965 */
1966 atomic_set(&page->_count, 2);
1967#else
1968 /* move offset up to the next cache line */
1969 rx_buffer->page_offset += truesize;
1970
1971 if (rx_buffer->page_offset > last_offset)
1972 return false;
1973
Alexander Duyck0549ae22012-07-20 08:08:18 +00001974 /* bump ref count on page before it is given to the stack */
1975 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001976#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001977
1978 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00001979}
1980
Alexander Duyck18806c92012-07-20 08:08:44 +00001981static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1982 union ixgbe_adv_rx_desc *rx_desc)
1983{
1984 struct ixgbe_rx_buffer *rx_buffer;
1985 struct sk_buff *skb;
1986 struct page *page;
1987
1988 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1989 page = rx_buffer->page;
1990 prefetchw(page);
1991
1992 skb = rx_buffer->skb;
1993
1994 if (likely(!skb)) {
1995 void *page_addr = page_address(page) +
1996 rx_buffer->page_offset;
1997
1998 /* prefetch first cache line of first page */
1999 prefetch(page_addr);
2000#if L1_CACHE_BYTES < 128
2001 prefetch(page_addr + L1_CACHE_BYTES);
2002#endif
2003
2004 /* allocate a skb to store the frags */
2005 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
2006 IXGBE_RX_HDR_SIZE);
2007 if (unlikely(!skb)) {
2008 rx_ring->rx_stats.alloc_rx_buff_failed++;
2009 return NULL;
2010 }
2011
2012 /*
2013 * we will be copying header into skb->data in
2014 * pskb_may_pull so it is in our interest to prefetch
2015 * it now to avoid a possible cache miss
2016 */
2017 prefetchw(skb->data);
2018
2019 /*
2020 * Delay unmapping of the first packet. It carries the
2021 * header information, HW may still access the header
2022 * after the writeback. Only unmap it when EOP is
2023 * reached
2024 */
2025 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
2026 goto dma_sync;
2027
2028 IXGBE_CB(skb)->dma = rx_buffer->dma;
2029 } else {
2030 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
2031 ixgbe_dma_sync_frag(rx_ring, skb);
2032
2033dma_sync:
2034 /* we are reusing so sync this buffer for CPU use */
2035 dma_sync_single_range_for_cpu(rx_ring->dev,
2036 rx_buffer->dma,
2037 rx_buffer->page_offset,
2038 ixgbe_rx_bufsz(rx_ring),
2039 DMA_FROM_DEVICE);
2040 }
2041
2042 /* pull page into skb */
2043 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
2044 /* hand second half of page back to the ring */
2045 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
2046 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
2047 /* the page has been released from the ring */
2048 IXGBE_CB(skb)->page_released = true;
2049 } else {
2050 /* we are not reusing the buffer so unmap it */
2051 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
2052 ixgbe_rx_pg_size(rx_ring),
2053 DMA_FROM_DEVICE);
2054 }
2055
2056 /* clear contents of buffer_info */
2057 rx_buffer->skb = NULL;
2058 rx_buffer->dma = 0;
2059 rx_buffer->page = NULL;
2060
2061 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00002062}
2063
2064/**
2065 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2066 * @q_vector: structure containing interrupt and ring information
2067 * @rx_ring: rx descriptor ring to transact packets on
2068 * @budget: Total limit on number of packets to process
2069 *
2070 * This function provides a "bounce buffer" approach to Rx interrupt
2071 * processing. The advantage to this is that on systems that have
2072 * expensive overhead for IOMMU access this provides a means of avoiding
2073 * it by maintaining the mapping of the page to the syste.
2074 *
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002075 * Returns amount of work completed
Alexander Duyckf8003262012-03-03 02:35:52 +00002076 **/
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002077static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002078 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00002079 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07002080{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002081 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00002082#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00002083 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00002084 int ddp_bytes;
2085 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00002086#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00002087 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07002088
Eric W. Biedermanfdabfc8a2014-03-14 18:00:41 -07002089 while (likely(total_rx_packets < budget)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00002090 union ixgbe_adv_rx_desc *rx_desc;
2091 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07002092
Alexander Duyckf8003262012-03-03 02:35:52 +00002093 /* return some buffers to hardware, one at a time is too slow */
2094 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
2095 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2096 cleaned_count = 0;
2097 }
Auke Kok9a799d72007-09-15 14:07:45 -07002098
Alexander Duyck18806c92012-07-20 08:08:44 +00002099 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07002100
Alexander Duyckf8003262012-03-03 02:35:52 +00002101 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
2102 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08002103
Alexander Duyckf8003262012-03-03 02:35:52 +00002104 /*
2105 * This memory barrier is needed to keep us from reading
2106 * any other fields out of the rx_desc until we know the
2107 * RXD_STAT_DD bit is set
2108 */
2109 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07002110
Alexander Duyck18806c92012-07-20 08:08:44 +00002111 /* retrieve a buffer from the ring */
2112 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00002113
Alexander Duyck18806c92012-07-20 08:08:44 +00002114 /* exit if we failed to retrieve a buffer */
2115 if (!skb)
2116 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00002117
Auke Kok9a799d72007-09-15 14:07:45 -07002118 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002119
Alexander Duyckf8003262012-03-03 02:35:52 +00002120 /* place incomplete frames back on ring for completion */
2121 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
2122 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002123
Alexander Duyckf8003262012-03-03 02:35:52 +00002124 /* verify the packet layout is correct */
2125 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
2126 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002127
2128 /* probably a little skewed due to removing CRC */
2129 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002130
Alexander Duyck8a0da212012-01-31 02:59:49 +00002131 /* populate checksum, timestamp, VLAN, and protocol */
2132 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
2133
Yi Zou332d4a72009-05-13 13:11:53 +00002134#ifdef IXGBE_FCOE
2135 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00002136 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00002137 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00002138 /* include DDPed FCoE data */
2139 if (ddp_bytes > 0) {
2140 if (!mss) {
2141 mss = rx_ring->netdev->mtu -
2142 sizeof(struct fcoe_hdr) -
2143 sizeof(struct fc_frame_header) -
2144 sizeof(struct fcoe_crc_eof);
2145 if (mss > 512)
2146 mss &= ~511;
2147 }
2148 total_rx_bytes += ddp_bytes;
2149 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
2150 mss);
2151 }
David S. Miller823dcd22011-08-20 10:39:12 -07002152 if (!ddp_bytes) {
2153 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00002154 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07002155 }
Yi Zou3d8fd382009-06-08 14:38:44 +00002156 }
Alexander Duyckf8003262012-03-03 02:35:52 +00002157
Yi Zou332d4a72009-05-13 13:11:53 +00002158#endif /* IXGBE_FCOE */
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03002159 skb_mark_napi_id(skb, &q_vector->napi);
Alexander Duyck8a0da212012-01-31 02:59:49 +00002160 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07002161
Alexander Duyckf8003262012-03-03 02:35:52 +00002162 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00002163 total_rx_packets++;
Eric W. Biedermanfdabfc8a2014-03-14 18:00:41 -07002164 }
Auke Kok9a799d72007-09-15 14:07:45 -07002165
Alexander Duyckc267fc12010-11-16 19:27:00 -08002166 u64_stats_update_begin(&rx_ring->syncp);
2167 rx_ring->stats.packets += total_rx_packets;
2168 rx_ring->stats.bytes += total_rx_bytes;
2169 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00002170 q_vector->rx.total_packets += total_rx_packets;
2171 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002172
Alexander Duyckf8003262012-03-03 02:35:52 +00002173 if (cleaned_count)
2174 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2175
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002176 return total_rx_packets;
Auke Kok9a799d72007-09-15 14:07:45 -07002177}
2178
Cong Wange0d10952013-08-01 11:10:25 +08002179#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002180/* must be called with local_bh_disable()d */
2181static int ixgbe_low_latency_recv(struct napi_struct *napi)
2182{
2183 struct ixgbe_q_vector *q_vector =
2184 container_of(napi, struct ixgbe_q_vector, napi);
2185 struct ixgbe_adapter *adapter = q_vector->adapter;
2186 struct ixgbe_ring *ring;
2187 int found = 0;
2188
2189 if (test_bit(__IXGBE_DOWN, &adapter->state))
2190 return LL_FLUSH_FAILED;
2191
2192 if (!ixgbe_qv_lock_poll(q_vector))
2193 return LL_FLUSH_BUSY;
2194
2195 ixgbe_for_each_ring(ring, q_vector->rx) {
2196 found = ixgbe_clean_rx_irq(q_vector, ring, 4);
Jacob Kellerb4640032013-10-01 04:33:54 -07002197#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03002198 if (found)
2199 ring->stats.cleaned += found;
2200 else
2201 ring->stats.misses++;
2202#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002203 if (found)
2204 break;
2205 }
2206
2207 ixgbe_qv_unlock_poll(q_vector);
2208
2209 return found;
2210}
Cong Wange0d10952013-08-01 11:10:25 +08002211#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002212
Auke Kok9a799d72007-09-15 14:07:45 -07002213/**
2214 * ixgbe_configure_msix - Configure MSI-X hardware
2215 * @adapter: board private structure
2216 *
2217 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2218 * interrupts.
2219 **/
2220static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2221{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002222 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002223 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002224 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07002225
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00002226 /* Populate MSIX to EITR Select */
2227 if (adapter->num_vfs > 32) {
2228 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2229 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2230 }
2231
Jesse Brandeburg4df10462009-03-13 22:15:31 +00002232 /*
2233 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002234 * corresponding register.
2235 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002236 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002237 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002238 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002239
Alexander Duycka5579282012-02-08 07:50:04 +00002240 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002241 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002242
Alexander Duycka5579282012-02-08 07:50:04 +00002243 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002244 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002245
Alexander Duyckfe49f042009-06-04 16:00:09 +00002246 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002247 }
2248
Alexander Duyckbd508172010-11-16 19:27:03 -08002249 switch (adapter->hw.mac.type) {
2250 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002251 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00002252 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002253 break;
2254 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002255 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002256 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002257 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08002258 default:
2259 break;
2260 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002261 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07002262
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07002263 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002264 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002265 mask &= ~(IXGBE_EIMS_OTHER |
2266 IXGBE_EIMS_MAILBOX |
2267 IXGBE_EIMS_LSC);
2268
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002269 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07002270}
2271
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002272enum latency_range {
2273 lowest_latency = 0,
2274 low_latency = 1,
2275 bulk_latency = 2,
2276 latency_invalid = 255
2277};
2278
2279/**
2280 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00002281 * @q_vector: structure containing interrupt and ring information
2282 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002283 *
2284 * Stores a new ITR value based on packets and byte
2285 * counts during the last interrupt. The advantage of per interrupt
2286 * computation is faster updates and more accurate ITR for the current
2287 * traffic pattern. Constants in this function were computed
2288 * based on theoretical maximum wire speed and thresholds were set based
2289 * on testing data as well as attempting to minimize response time
2290 * while increasing bulk throughput.
2291 * this functionality is controlled by the InterruptThrottleRate module
2292 * parameter (see ixgbe_param.c)
2293 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00002294static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2295 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002296{
Alexander Duyckbd198052011-06-11 01:45:08 +00002297 int bytes = ring_container->total_bytes;
2298 int packets = ring_container->total_packets;
2299 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00002300 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00002301 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002302
2303 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002304 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002305
2306 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002307 * 0-10MB/s lowest (100000 ints/s)
2308 * 10-20MB/s low (20000 ints/s)
2309 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002310 */
2311 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002312 timepassed_us = q_vector->itr >> 2;
Don Skidmorebdbeefe2013-03-02 07:17:37 +00002313 if (timepassed_us == 0)
2314 return;
2315
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002316 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2317
2318 switch (itr_setting) {
2319 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002320 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002321 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002322 break;
2323 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002324 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002325 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002326 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002327 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002328 break;
2329 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002330 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002331 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002332 break;
2333 }
2334
Alexander Duyckbd198052011-06-11 01:45:08 +00002335 /* clear work counters since we have the values we need */
2336 ring_container->total_bytes = 0;
2337 ring_container->total_packets = 0;
2338
2339 /* write updated itr to ring container */
2340 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002341}
2342
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002343/**
2344 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002345 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002346 *
2347 * This function is made to be called by ethtool and by the driver
2348 * when it needs to update EITR registers at runtime. Hardware
2349 * specific quirks/differences are taken care of here.
2350 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002351void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002352{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002353 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002354 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002355 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002356 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002357
Alexander Duyckbd508172010-11-16 19:27:03 -08002358 switch (adapter->hw.mac.type) {
2359 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002360 /* must write high and low 16 bits to reset counter */
2361 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002362 break;
2363 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002364 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002365 /*
2366 * set the WDIS bit to not clear the timer bits and cause an
2367 * immediate assertion of the interrupt
2368 */
2369 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002370 break;
2371 default:
2372 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002373 }
2374 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2375}
2376
Alexander Duyckbd198052011-06-11 01:45:08 +00002377static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002378{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002379 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002380 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002381
Alexander Duyckbd198052011-06-11 01:45:08 +00002382 ixgbe_update_itr(q_vector, &q_vector->tx);
2383 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002384
Alexander Duyck08c88332011-06-11 01:45:03 +00002385 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002386
2387 switch (current_itr) {
2388 /* counts and packets in update_itr are dependent on these numbers */
2389 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002390 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002391 break;
2392 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002393 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002394 break;
2395 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002396 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002397 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002398 default:
2399 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002400 }
2401
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002402 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002403 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002404 new_itr = (10 * new_itr * q_vector->itr) /
2405 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002406
Alexander Duyckbd198052011-06-11 01:45:08 +00002407 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002408 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002409
2410 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002411 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002412}
2413
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002414/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002415 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002416 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002417 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002418static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002419{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002420 struct ixgbe_hw *hw = &adapter->hw;
2421 u32 eicr = adapter->interrupt_event;
2422
Alexander Duyckf0f97782011-04-22 04:08:09 +00002423 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002424 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002425
Alexander Duyckf0f97782011-04-22 04:08:09 +00002426 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2427 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2428 return;
2429
2430 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2431
Joe Perches7ca647b2010-09-07 21:35:40 +00002432 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002433 case IXGBE_DEV_ID_82599_T3_LOM:
2434 /*
2435 * Since the warning interrupt is for both ports
2436 * we don't have to check if:
2437 * - This interrupt wasn't for our port.
2438 * - We may have missed the interrupt so always have to
2439 * check if we got a LSC
2440 */
2441 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2442 !(eicr & IXGBE_EICR_LSC))
2443 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002444
Alexander Duyckf0f97782011-04-22 04:08:09 +00002445 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
Josh Hay3d292262012-12-15 03:28:19 +00002446 u32 speed;
Alexander Duyckf0f97782011-04-22 04:08:09 +00002447 bool link_up = false;
2448
Josh Hay3d292262012-12-15 03:28:19 +00002449 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches7ca647b2010-09-07 21:35:40 +00002450
Alexander Duyckf0f97782011-04-22 04:08:09 +00002451 if (link_up)
2452 return;
2453 }
2454
2455 /* Check if this is not due to overtemp */
2456 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2457 return;
2458
2459 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002460 default:
2461 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2462 return;
2463 break;
2464 }
2465 e_crit(drv,
2466 "Network adapter has been stopped because it has over heated. "
2467 "Restart the computer. If the problem persists, "
2468 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002469
2470 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002471}
2472
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002473static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2474{
2475 struct ixgbe_hw *hw = &adapter->hw;
2476
2477 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2478 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002479 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002480 /* write to clear the interrupt */
2481 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2482 }
2483}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002484
Jacob Keller4f51bf72011-08-20 04:49:45 +00002485static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2486{
2487 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2488 return;
2489
2490 switch (adapter->hw.mac.type) {
2491 case ixgbe_mac_82599EB:
2492 /*
2493 * Need to check link state so complete overtemp check
2494 * on service task
2495 */
2496 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2497 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2498 adapter->interrupt_event = eicr;
2499 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2500 ixgbe_service_event_schedule(adapter);
2501 return;
2502 }
2503 return;
2504 case ixgbe_mac_X540:
2505 if (!(eicr & IXGBE_EICR_TS))
2506 return;
2507 break;
2508 default:
2509 return;
2510 }
2511
2512 e_crit(drv,
2513 "Network adapter has been stopped because it has over heated. "
2514 "Restart the computer. If the problem persists, "
2515 "power off the system and replace the adapter\n");
2516}
2517
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002518static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2519{
2520 struct ixgbe_hw *hw = &adapter->hw;
2521
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002522 if (eicr & IXGBE_EICR_GPI_SDP2) {
2523 /* Clear the interrupt */
2524 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002525 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2526 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2527 ixgbe_service_event_schedule(adapter);
2528 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002529 }
2530
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002531 if (eicr & IXGBE_EICR_GPI_SDP1) {
2532 /* Clear the interrupt */
2533 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002534 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2535 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2536 ixgbe_service_event_schedule(adapter);
2537 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002538 }
2539}
2540
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002541static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2542{
2543 struct ixgbe_hw *hw = &adapter->hw;
2544
2545 adapter->lsc_int++;
2546 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2547 adapter->link_check_timeout = jiffies;
2548 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2549 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002550 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002551 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002552 }
2553}
2554
Alexander Duyckfe49f042009-06-04 16:00:09 +00002555static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2556 u64 qmask)
2557{
2558 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002559 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002560
Alexander Duyckbd508172010-11-16 19:27:03 -08002561 switch (hw->mac.type) {
2562 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002563 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002564 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2565 break;
2566 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002567 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002568 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002569 if (mask)
2570 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002571 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002572 if (mask)
2573 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2574 break;
2575 default:
2576 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002577 }
2578 /* skip the flush */
2579}
2580
2581static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002582 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002583{
2584 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002585 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002586
Alexander Duyckbd508172010-11-16 19:27:03 -08002587 switch (hw->mac.type) {
2588 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002589 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002590 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2591 break;
2592 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002593 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002594 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002595 if (mask)
2596 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002597 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002598 if (mask)
2599 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2600 break;
2601 default:
2602 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002603 }
2604 /* skip the flush */
2605}
2606
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002607/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002608 * ixgbe_irq_enable - Enable default interrupt generation settings
2609 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002610 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002611static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2612 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002613{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002614 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002615
Alexander Duyck2c4af692011-07-15 07:29:55 +00002616 /* don't reenable LSC while waiting for link */
2617 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2618 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002619
Alexander Duyck2c4af692011-07-15 07:29:55 +00002620 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002621 switch (adapter->hw.mac.type) {
2622 case ixgbe_mac_82599EB:
2623 mask |= IXGBE_EIMS_GPI_SDP0;
2624 break;
2625 case ixgbe_mac_X540:
2626 mask |= IXGBE_EIMS_TS;
2627 break;
2628 default:
2629 break;
2630 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002631 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2632 mask |= IXGBE_EIMS_GPI_SDP1;
2633 switch (adapter->hw.mac.type) {
2634 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002635 mask |= IXGBE_EIMS_GPI_SDP1;
2636 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002637 case ixgbe_mac_X540:
2638 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002639 mask |= IXGBE_EIMS_MAILBOX;
2640 break;
2641 default:
2642 break;
2643 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002644
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002645 if (adapter->hw.mac.type == ixgbe_mac_X540)
2646 mask |= IXGBE_EIMS_TIMESYNC;
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002647
Alexander Duyck2c4af692011-07-15 07:29:55 +00002648 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2649 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2650 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002651
Alexander Duyck2c4af692011-07-15 07:29:55 +00002652 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2653 if (queues)
2654 ixgbe_irq_enable_queues(adapter, ~0);
2655 if (flush)
2656 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002657}
2658
Alexander Duyck2c4af692011-07-15 07:29:55 +00002659static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002660{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002661 struct ixgbe_adapter *adapter = data;
2662 struct ixgbe_hw *hw = &adapter->hw;
2663 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002664
Alexander Duyck2c4af692011-07-15 07:29:55 +00002665 /*
2666 * Workaround for Silicon errata. Use clear-by-write instead
2667 * of clear-by-read. Reading with EICS will return the
2668 * interrupt causes without clearing, which later be done
2669 * with the write to EICR.
2670 */
2671 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
Jacob Kellerd87d8302013-03-02 07:51:42 +00002672
2673 /* The lower 16bits of the EICR register are for the queue interrupts
2674 * which should be masked here in order to not accidently clear them if
2675 * the bits are high when ixgbe_msix_other is called. There is a race
2676 * condition otherwise which results in possible performance loss
2677 * especially if the ixgbe_msix_other interrupt is triggering
2678 * consistently (as it would when PPS is turned on for the X540 device)
2679 */
2680 eicr &= 0xFFFF0000;
2681
Alexander Duyck2c4af692011-07-15 07:29:55 +00002682 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002683
Alexander Duyck2c4af692011-07-15 07:29:55 +00002684 if (eicr & IXGBE_EICR_LSC)
2685 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002686
Alexander Duyck2c4af692011-07-15 07:29:55 +00002687 if (eicr & IXGBE_EICR_MAILBOX)
2688 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002689
Alexander Duyck2c4af692011-07-15 07:29:55 +00002690 switch (hw->mac.type) {
2691 case ixgbe_mac_82599EB:
2692 case ixgbe_mac_X540:
Don Skidmored773ce22014-02-25 17:58:53 -08002693 if (eicr & IXGBE_EICR_ECC) {
2694 e_info(link, "Received ECC Err, initiating reset\n");
2695 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
2696 ixgbe_service_event_schedule(adapter);
2697 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
2698 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002699 /* Handle Flow Director Full threshold interrupt */
2700 if (eicr & IXGBE_EICR_FLOW_DIR) {
2701 int reinit_count = 0;
2702 int i;
2703 for (i = 0; i < adapter->num_tx_queues; i++) {
2704 struct ixgbe_ring *ring = adapter->tx_ring[i];
2705 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2706 &ring->state))
2707 reinit_count++;
2708 }
2709 if (reinit_count) {
2710 /* no more flow director interrupts until after init */
2711 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2712 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2713 ixgbe_service_event_schedule(adapter);
2714 }
2715 }
2716 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002717 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002718 break;
2719 default:
2720 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002721 }
2722
Alexander Duyck2c4af692011-07-15 07:29:55 +00002723 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002724
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002725 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2726 ixgbe_ptp_check_pps_event(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002727
Alexander Duyck2c4af692011-07-15 07:29:55 +00002728 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002729 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002730 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002731
Alexander Duyck2c4af692011-07-15 07:29:55 +00002732 return IRQ_HANDLED;
2733}
2734
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002735static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002736{
2737 struct ixgbe_q_vector *q_vector = data;
2738
Auke Kok9a799d72007-09-15 14:07:45 -07002739 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002740
2741 if (q_vector->rx.ring || q_vector->tx.ring)
2742 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002743
2744 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002745}
2746
Auke Kok9a799d72007-09-15 14:07:45 -07002747/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002748 * ixgbe_poll - NAPI Rx polling callback
2749 * @napi: structure for representing this polling device
2750 * @budget: how many packets driver is allowed to clean
2751 *
2752 * This function is used for legacy and MSI, NAPI mode
2753 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002754int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002755{
2756 struct ixgbe_q_vector *q_vector =
2757 container_of(napi, struct ixgbe_q_vector, napi);
2758 struct ixgbe_adapter *adapter = q_vector->adapter;
2759 struct ixgbe_ring *ring;
2760 int per_ring_budget;
2761 bool clean_complete = true;
2762
2763#ifdef CONFIG_IXGBE_DCA
2764 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2765 ixgbe_update_dca(q_vector);
2766#endif
2767
2768 ixgbe_for_each_ring(ring, q_vector->tx)
2769 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2770
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002771 if (!ixgbe_qv_lock_napi(q_vector))
2772 return budget;
2773
Alexander Duyckeb01b972012-02-08 07:51:27 +00002774 /* attempt to distribute budget to each queue fairly, but don't allow
2775 * the budget to go below 1 because we'll exit polling */
2776 if (q_vector->rx.count > 1)
2777 per_ring_budget = max(budget/q_vector->rx.count, 1);
2778 else
2779 per_ring_budget = budget;
2780
2781 ixgbe_for_each_ring(ring, q_vector->rx)
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002782 clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
2783 per_ring_budget) < per_ring_budget);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002784
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002785 ixgbe_qv_unlock_napi(q_vector);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002786 /* If all work not completed, return budget and keep polling */
2787 if (!clean_complete)
2788 return budget;
2789
2790 /* all work done, exit the polling mode */
2791 napi_complete(napi);
2792 if (adapter->rx_itr_setting & 1)
2793 ixgbe_set_itr(q_vector);
2794 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2795 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2796
2797 return 0;
2798}
2799
2800/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002801 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2802 * @adapter: board private structure
2803 *
2804 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2805 * interrupts from the kernel.
2806 **/
2807static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2808{
2809 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002810 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002811 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002812
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002813 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002814 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002815 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002816
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002817 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002818 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002819 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002820 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002821 } else if (q_vector->rx.ring) {
2822 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2823 "%s-%s-%d", netdev->name, "rx", ri++);
2824 } else if (q_vector->tx.ring) {
2825 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2826 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002827 } else {
2828 /* skip this unused q_vector */
2829 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002830 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002831 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2832 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002833 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002834 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002835 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002836 goto free_queue_irqs;
2837 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002838 /* If Flow Director is enabled, set interrupt affinity */
2839 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2840 /* assign the mask for this irq */
2841 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002842 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002843 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002844 }
2845
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002846 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002847 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002848 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002849 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002850 goto free_queue_irqs;
2851 }
2852
2853 return 0;
2854
2855free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002856 while (vector) {
2857 vector--;
2858 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2859 NULL);
2860 free_irq(adapter->msix_entries[vector].vector,
2861 adapter->q_vector[vector]);
2862 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002863 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2864 pci_disable_msix(adapter->pdev);
2865 kfree(adapter->msix_entries);
2866 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002867 return err;
2868}
2869
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002870/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002871 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002872 * @irq: interrupt number
2873 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002874 **/
2875static irqreturn_t ixgbe_intr(int irq, void *data)
2876{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002877 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002878 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002879 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002880 u32 eicr;
2881
Don Skidmore54037502009-02-21 15:42:56 -08002882 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002883 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002884 * before the read of EICR.
2885 */
2886 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2887
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002888 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002889 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002890 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002891 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002892 /*
2893 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002894 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002895 * have disabled interrupts due to EIAM
2896 * finish the workaround of silicon errata on 82598. Unmask
2897 * the interrupt that we masked before the EICR read.
2898 */
2899 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2900 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002901 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002902 }
Auke Kok9a799d72007-09-15 14:07:45 -07002903
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002904 if (eicr & IXGBE_EICR_LSC)
2905 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002906
Alexander Duyckbd508172010-11-16 19:27:03 -08002907 switch (hw->mac.type) {
2908 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002909 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002910 /* Fall through */
2911 case ixgbe_mac_X540:
Don Skidmored773ce22014-02-25 17:58:53 -08002912 if (eicr & IXGBE_EICR_ECC) {
2913 e_info(link, "Received ECC Err, initiating reset\n");
2914 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
2915 ixgbe_service_event_schedule(adapter);
2916 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
2917 }
Jacob Keller4f51bf72011-08-20 04:49:45 +00002918 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002919 break;
2920 default:
2921 break;
2922 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002923
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002924 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002925 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2926 ixgbe_ptp_check_pps_event(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002927
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002928 /* would disable interrupts here but EIAM disabled it */
2929 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002930
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002931 /*
2932 * re-enable link(maybe) and non-queue interrupts, no flush.
2933 * ixgbe_poll will re-enable the queue interrupts
2934 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002935 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2936 ixgbe_irq_enable(adapter, false, false);
2937
Auke Kok9a799d72007-09-15 14:07:45 -07002938 return IRQ_HANDLED;
2939}
2940
2941/**
2942 * ixgbe_request_irq - initialize interrupts
2943 * @adapter: board private structure
2944 *
2945 * Attempts to configure interrupts using the best available
2946 * capabilities of the hardware and kernel.
2947 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002948static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002949{
2950 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002951 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002952
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002953 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002954 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002955 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002956 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002957 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002958 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002959 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002960 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002961
Alexander Duyckde88eee2012-02-08 07:49:59 +00002962 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002963 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002964
Auke Kok9a799d72007-09-15 14:07:45 -07002965 return err;
2966}
2967
2968static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2969{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002970 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002971
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002972 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002973 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002974 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002975 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002976
2977 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2978 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2979 struct msix_entry *entry = &adapter->msix_entries[vector];
2980
2981 /* free only the irqs that were actually requested */
2982 if (!q_vector->rx.ring && !q_vector->tx.ring)
2983 continue;
2984
2985 /* clear the affinity_mask in the IRQ descriptor */
2986 irq_set_affinity_hint(entry->vector, NULL);
2987
2988 free_irq(entry->vector, q_vector);
2989 }
2990
2991 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002992}
2993
2994/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002995 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2996 * @adapter: board private structure
2997 **/
2998static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2999{
Alexander Duyckbd508172010-11-16 19:27:03 -08003000 switch (adapter->hw.mac.type) {
3001 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00003002 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08003003 break;
3004 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003005 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00003006 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
3007 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003008 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08003009 break;
3010 default:
3011 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003012 }
3013 IXGBE_WRITE_FLUSH(&adapter->hw);
3014 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003015 int vector;
3016
3017 for (vector = 0; vector < adapter->num_q_vectors; vector++)
3018 synchronize_irq(adapter->msix_entries[vector].vector);
3019
3020 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003021 } else {
3022 synchronize_irq(adapter->pdev->irq);
3023 }
3024}
3025
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003026/**
Auke Kok9a799d72007-09-15 14:07:45 -07003027 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
3028 *
3029 **/
3030static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
3031{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00003032 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07003033
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00003034 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07003035
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003036 ixgbe_set_ivar(adapter, 0, 0, 0);
3037 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003038
Emil Tantilov396e7992010-07-01 20:05:12 +00003039 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07003040}
3041
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003042/**
3043 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
3044 * @adapter: board private structure
3045 * @ring: structure containing ring specific data
3046 *
3047 * Configure the Tx descriptor ring after a reset.
3048 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00003049void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
3050 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003051{
3052 struct ixgbe_hw *hw = &adapter->hw;
3053 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003054 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003055 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003056 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003057
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003058 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003059 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003060 IXGBE_WRITE_FLUSH(hw);
3061
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003062 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00003063 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003064 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
3065 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
3066 ring->count * sizeof(union ixgbe_adv_tx_desc));
3067 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
3068 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Mark Rustad2a1a0912014-01-14 18:53:15 -08003069 ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003070
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003071 /*
3072 * set WTHRESH to encourage burst writeback, it should not be set
Emil Tantilov67da0972013-01-25 06:19:20 +00003073 * higher than 1 when:
3074 * - ITR is 0 as it could cause false TX hangs
3075 * - ITR is set to > 100k int/sec and BQL is enabled
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003076 *
3077 * In order to avoid issues WTHRESH + PTHRESH should always be equal
3078 * to or less than the number of on chip descriptors, which is
3079 * currently 40.
3080 */
Emil Tantilov67da0972013-01-25 06:19:20 +00003081#if IS_ENABLED(CONFIG_BQL)
3082 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
3083#else
Alexander Duycke954b372012-02-08 07:49:38 +00003084 if (!ring->q_vector || (ring->q_vector->itr < 8))
Emil Tantilov67da0972013-01-25 06:19:20 +00003085#endif
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003086 txdctl |= (1 << 16); /* WTHRESH = 1 */
3087 else
3088 txdctl |= (8 << 16); /* WTHRESH = 8 */
3089
Alexander Duycke954b372012-02-08 07:49:38 +00003090 /*
3091 * Setting PTHRESH to 32 both improves performance
3092 * and avoids a TX hang with DFP enabled
3093 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003094 txdctl |= (1 << 8) | /* HTHRESH = 1 */
3095 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003096
3097 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00003098 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08003099 ring->atr_sample_rate = adapter->atr_sample_rate;
3100 ring->atr_count = 0;
3101 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
3102 } else {
3103 ring->atr_sample_rate = 0;
3104 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003105
Alexander Duyckfd786b72013-01-12 06:33:31 +00003106 /* initialize XPS */
3107 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
3108 struct ixgbe_q_vector *q_vector = ring->q_vector;
3109
3110 if (q_vector)
John Fastabend2a47fa42013-11-06 09:54:52 -08003111 netif_set_xps_queue(ring->netdev,
Alexander Duyckfd786b72013-01-12 06:33:31 +00003112 &q_vector->affinity_mask,
3113 ring->queue_index);
3114 }
3115
John Fastabendc84d3242010-11-16 19:27:12 -08003116 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
3117
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003118 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003119 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
3120
3121 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3122 if (hw->mac.type == ixgbe_mac_82598EB &&
3123 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3124 return;
3125
3126 /* poll to verify queue is enabled */
3127 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003128 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003129 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
3130 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
3131 if (!wait_loop)
3132 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003133}
3134
Alexander Duyck120ff942010-08-19 13:34:50 +00003135static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
3136{
3137 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003138 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003139 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00003140
3141 if (hw->mac.type == ixgbe_mac_82598EB)
3142 return;
3143
3144 /* disable the arbiter while setting MTQC */
3145 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
3146 rttdcs |= IXGBE_RTTDCS_ARBDIS;
3147 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3148
3149 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003150 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3151 mtqc = IXGBE_MTQC_VT_ENA;
3152 if (tcs > 4)
3153 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3154 else if (tcs > 1)
3155 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3156 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3157 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003158 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003159 mtqc |= IXGBE_MTQC_64VF;
3160 } else {
3161 if (tcs > 4)
3162 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3163 else if (tcs > 1)
3164 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3165 else
3166 mtqc = IXGBE_MTQC_64Q_1PB;
3167 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00003168
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003169 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003170
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003171 /* Enable Security TX Buffer IFG for multiple pb */
3172 if (tcs) {
3173 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
3174 sectx |= IXGBE_SECTX_DCB;
3175 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00003176 }
3177
3178 /* re-enable the arbiter */
3179 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
3180 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3181}
3182
Auke Kok9a799d72007-09-15 14:07:45 -07003183/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07003184 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07003185 * @adapter: board private structure
3186 *
3187 * Configure the Tx unit of the MAC after a reset.
3188 **/
3189static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
3190{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003191 struct ixgbe_hw *hw = &adapter->hw;
3192 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003193 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003194
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003195 ixgbe_setup_mtqc(adapter);
3196
3197 if (hw->mac.type != ixgbe_mac_82598EB) {
3198 /* DMATXCTL.EN must be before Tx queues are enabled */
3199 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3200 dmatxctl |= IXGBE_DMATXCTL_TE;
3201 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3202 }
3203
Auke Kok9a799d72007-09-15 14:07:45 -07003204 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003205 for (i = 0; i < adapter->num_tx_queues; i++)
3206 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003207}
3208
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00003209static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
3210 struct ixgbe_ring *ring)
3211{
3212 struct ixgbe_hw *hw = &adapter->hw;
3213 u8 reg_idx = ring->reg_idx;
3214 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3215
3216 srrctl |= IXGBE_SRRCTL_DROP_EN;
3217
3218 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3219}
3220
3221static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
3222 struct ixgbe_ring *ring)
3223{
3224 struct ixgbe_hw *hw = &adapter->hw;
3225 u8 reg_idx = ring->reg_idx;
3226 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3227
3228 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3229
3230 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3231}
3232
3233#ifdef CONFIG_IXGBE_DCB
3234void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3235#else
3236static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3237#endif
3238{
3239 int i;
3240 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3241
3242 if (adapter->ixgbe_ieee_pfc)
3243 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3244
3245 /*
3246 * We should set the drop enable bit if:
3247 * SR-IOV is enabled
3248 * or
3249 * Number of Rx queues > 1 and flow control is disabled
3250 *
3251 * This allows us to avoid head of line blocking for security
3252 * and performance reasons.
3253 */
3254 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3255 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3256 for (i = 0; i < adapter->num_rx_queues; i++)
3257 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3258 } else {
3259 for (i = 0; i < adapter->num_rx_queues; i++)
3260 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3261 }
3262}
3263
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003264#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07003265
Yi Zoua6616b42009-08-06 13:05:23 +00003266static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003267 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003268{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003269 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003270 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003271 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003272
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003273 if (hw->mac.type == ixgbe_mac_82598EB) {
3274 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3275
3276 /*
3277 * if VMDq is not active we must program one srrctl register
3278 * per RSS queue since we have enabled RDRXCTL.MVMEN
3279 */
3280 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08003281 }
3282
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003283 /* configure header buffer length, needed for RSC */
3284 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003285
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003286 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00003287 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003288
3289 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00003290 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003291
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003292 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003293}
3294
Alexander Duyck05abb122010-08-19 13:35:41 +00003295static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003296{
Alexander Duyck05abb122010-08-19 13:35:41 +00003297 struct ixgbe_hw *hw = &adapter->hw;
3298 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00003299 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3300 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00003301 u32 mrqc = 0, reta = 0;
3302 u32 rxcsum;
3303 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003304 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00003305
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003306 /*
3307 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3308 * make full use of any rings they may have. We will use the
3309 * PSRTYPE register to control how many rings we use within the PF.
3310 */
3311 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3312 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003313
Alexander Duyck05abb122010-08-19 13:35:41 +00003314 /* Fill out hash function seeds */
3315 for (i = 0; i < 10; i++)
3316 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003317
Alexander Duyck05abb122010-08-19 13:35:41 +00003318 /* Fill out redirection table */
3319 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003320 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00003321 j = 0;
3322 /* reta = 4-byte sliding window of
3323 * 0x00..(indices-1)(indices-1)00..etc. */
3324 reta = (reta << 8) | (j * 0x11);
3325 if ((i & 3) == 3)
3326 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3327 }
3328
3329 /* Disable indicating checksum in descriptor, enables RSS hash */
3330 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3331 rxcsum |= IXGBE_RXCSUM_PCSD;
3332 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3333
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003334 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003335 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003336 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003337 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003338 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003339
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003340 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3341 if (tcs > 4)
3342 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3343 else if (tcs > 1)
3344 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3345 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3346 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3347 else
3348 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3349 } else {
3350 if (tcs > 4)
3351 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3352 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003353 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3354 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003355 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003356 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003357 }
3358
Alexander Duyck05abb122010-08-19 13:35:41 +00003359 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003360 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3361 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3362 IXGBE_MRQC_RSS_FIELD_IPV6 |
3363 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003364
Alexander Duyckef6afc02012-02-08 07:51:53 +00003365 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3366 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3367 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3368 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3369
Alexander Duyck05abb122010-08-19 13:35:41 +00003370 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003371}
3372
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003373/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003374 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3375 * @adapter: address of board private structure
3376 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003377 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003378static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003379 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003380{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003381 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003382 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003383 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003384
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003385 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003386 return;
3387
Alexander Duyck73670962010-08-19 13:38:34 +00003388 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003389 rscctrl |= IXGBE_RSCCTL_RSCEN;
3390 /*
3391 * we must limit the number of descriptors so that the
3392 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003393 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003394 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003395 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003396 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003397}
3398
Alexander Duyck9e10e042010-08-19 13:40:06 +00003399#define IXGBE_MAX_RX_DESC_POLL 10
3400static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3401 struct ixgbe_ring *ring)
3402{
3403 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003404 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3405 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003406 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003407
Mark Rustadb0483c82014-01-14 18:53:17 -08003408 if (ixgbe_removed(hw->hw_addr))
3409 return;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003410 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3411 if (hw->mac.type == ixgbe_mac_82598EB &&
3412 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3413 return;
3414
3415 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003416 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003417 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3418 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3419
3420 if (!wait_loop) {
3421 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3422 "the polling period\n", reg_idx);
3423 }
3424}
3425
Yi Zou2d39d572011-01-06 14:29:56 +00003426void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3427 struct ixgbe_ring *ring)
3428{
3429 struct ixgbe_hw *hw = &adapter->hw;
3430 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3431 u32 rxdctl;
3432 u8 reg_idx = ring->reg_idx;
3433
Mark Rustadb0483c82014-01-14 18:53:17 -08003434 if (ixgbe_removed(hw->hw_addr))
3435 return;
Yi Zou2d39d572011-01-06 14:29:56 +00003436 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3437 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3438
3439 /* write value back with RXDCTL.ENABLE bit cleared */
3440 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3441
3442 if (hw->mac.type == ixgbe_mac_82598EB &&
3443 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3444 return;
3445
3446 /* the hardware may take up to 100us to really disable the rx queue */
3447 do {
3448 udelay(10);
3449 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3450 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3451
3452 if (!wait_loop) {
3453 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3454 "the polling period\n", reg_idx);
3455 }
3456}
3457
Alexander Duyck84418e32010-08-19 13:40:54 +00003458void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3459 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003460{
3461 struct ixgbe_hw *hw = &adapter->hw;
3462 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003463 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003464 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003465
Alexander Duyck9e10e042010-08-19 13:40:06 +00003466 /* disable queue to avoid issues while updating state */
3467 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003468 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003469
Alexander Duyckacd37172010-08-19 13:36:05 +00003470 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3471 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3472 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3473 ring->count * sizeof(union ixgbe_adv_rx_desc));
3474 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3475 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Mark Rustad2a1a0912014-01-14 18:53:15 -08003476 ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003477
3478 ixgbe_configure_srrctl(adapter, ring);
3479 ixgbe_configure_rscctl(adapter, ring);
3480
3481 if (hw->mac.type == ixgbe_mac_82598EB) {
3482 /*
3483 * enable cache line friendly hardware writes:
3484 * PTHRESH=32 descriptors (half the internal cache),
3485 * this also removes ugly rx_no_buffer_count increment
3486 * HTHRESH=4 descriptors (to minimize latency on fetch)
3487 * WTHRESH=8 burst writeback up to two cache lines
3488 */
3489 rxdctl &= ~0x3FFFFF;
3490 rxdctl |= 0x080420;
3491 }
3492
3493 /* enable receive descriptor ring */
3494 rxdctl |= IXGBE_RXDCTL_ENABLE;
3495 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3496
3497 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003498 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003499}
3500
Alexander Duyck48654522010-08-19 13:36:27 +00003501static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3502{
3503 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003504 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend2a47fa42013-11-06 09:54:52 -08003505 u16 pool;
Alexander Duyck48654522010-08-19 13:36:27 +00003506
3507 /* PSRTYPE must be initialized in non 82598 adapters */
3508 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003509 IXGBE_PSRTYPE_UDPHDR |
3510 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003511 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003512 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003513
3514 if (hw->mac.type == ixgbe_mac_82598EB)
3515 return;
3516
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003517 if (rss_i > 3)
3518 psrtype |= 2 << 29;
3519 else if (rss_i > 1)
3520 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003521
John Fastabend2a47fa42013-11-06 09:54:52 -08003522 for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
3523 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
Alexander Duyck48654522010-08-19 13:36:27 +00003524}
3525
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003526static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3527{
3528 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003529 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003530 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003531 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003532
3533 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3534 return;
3535
3536 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003537 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3538 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003539 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003540 vmdctl |= IXGBE_VT_CTL_REPLEN;
3541 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003542
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003543 vf_shift = VMDQ_P(0) % 32;
3544 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003545
3546 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003547 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3548 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3549 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3550 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Greg Rose9b735982012-11-08 02:41:35 +00003551 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3552 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003553
3554 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003555 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003556
3557 /*
3558 * Set up VF register offsets for selected VT Mode,
3559 * i.e. 32 or 64 VFs for SR-IOV
3560 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003561 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3562 case IXGBE_82599_VMDQ_8Q_MASK:
3563 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3564 break;
3565 case IXGBE_82599_VMDQ_4Q_MASK:
3566 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3567 break;
3568 default:
3569 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3570 break;
3571 }
3572
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003573 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3574
Alexander Duyck435b19f2012-05-18 06:34:08 +00003575
Greg Rosea985b6c32010-11-18 03:02:52 +00003576 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003577 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003578 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003579 /* For VFs that have spoof checking turned off */
3580 for (i = 0; i < adapter->num_vfs; i++) {
3581 if (!adapter->vfinfo[i].spoofchk_enabled)
3582 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3583 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003584}
3585
Alexander Duyck477de6e2010-08-19 13:38:11 +00003586static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003587{
Auke Kok9a799d72007-09-15 14:07:45 -07003588 struct ixgbe_hw *hw = &adapter->hw;
3589 struct net_device *netdev = adapter->netdev;
3590 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003591 struct ixgbe_ring *rx_ring;
3592 int i;
3593 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003594
Alexander Duyck477de6e2010-08-19 13:38:11 +00003595#ifdef IXGBE_FCOE
3596 /* adjust max frame to be able to do baby jumbo for FCoE */
3597 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3598 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3599 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3600
3601#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003602
3603 /* adjust max frame to be at least the size of a standard frame */
3604 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3605 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3606
Alexander Duyck477de6e2010-08-19 13:38:11 +00003607 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3608 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3609 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3610 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3611
3612 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003613 }
3614
Auke Kok9a799d72007-09-15 14:07:45 -07003615 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003616 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3617 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003618 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3619
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003620 /*
3621 * Setup the HW Rx Head and Tail Descriptor Pointers and
3622 * the Base and Length of the Rx Descriptor Ring
3623 */
Auke Kok9a799d72007-09-15 14:07:45 -07003624 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003625 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003626 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3627 set_ring_rsc_enabled(rx_ring);
3628 else
3629 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003630 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003631}
3632
Alexander Duyck73670962010-08-19 13:38:34 +00003633static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3634{
3635 struct ixgbe_hw *hw = &adapter->hw;
3636 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3637
3638 switch (hw->mac.type) {
3639 case ixgbe_mac_82598EB:
3640 /*
3641 * For VMDq support of different descriptor types or
3642 * buffer sizes through the use of multiple SRRCTL
3643 * registers, RDRXCTL.MVMEN must be set to 1
3644 *
3645 * also, the manual doesn't mention it clearly but DCA hints
3646 * will only use queue 0's tags unless this bit is set. Side
3647 * effects of setting this bit are only that SRRCTL must be
3648 * fully programmed [0..15]
3649 */
3650 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3651 break;
3652 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003653 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003654 /* Disable RSC for ACK packets */
3655 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3656 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3657 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3658 /* hardware requires some bits to be set by default */
3659 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3660 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3661 break;
3662 default:
3663 /* We should do nothing since we don't know this hardware */
3664 return;
3665 }
3666
3667 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3668}
3669
Alexander Duyck477de6e2010-08-19 13:38:11 +00003670/**
3671 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3672 * @adapter: board private structure
3673 *
3674 * Configure the Rx unit of the MAC after a reset.
3675 **/
3676static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3677{
3678 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003679 int i;
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003680 u32 rxctrl, rfctl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003681
3682 /* disable receives while setting up the descriptors */
3683 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3684 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3685
3686 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003687 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003688
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003689 /* RSC Setup */
3690 rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
3691 rfctl &= ~IXGBE_RFCTL_RSC_DIS;
3692 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
3693 rfctl |= IXGBE_RFCTL_RSC_DIS;
3694 IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);
3695
Alexander Duyck9e10e042010-08-19 13:40:06 +00003696 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003697 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003698
Alexander Duyck477de6e2010-08-19 13:38:11 +00003699 /* set_rx_buffer_len must be called before ring initialization */
3700 ixgbe_set_rx_buffer_len(adapter);
3701
3702 /*
3703 * Setup the HW Rx Head and Tail Descriptor Pointers and
3704 * the Base and Length of the Rx Descriptor Ring
3705 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003706 for (i = 0; i < adapter->num_rx_queues; i++)
3707 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003708
Alexander Duyck9e10e042010-08-19 13:40:06 +00003709 /* disable drop enable for 82598 parts */
3710 if (hw->mac.type == ixgbe_mac_82598EB)
3711 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3712
3713 /* enable all receives */
3714 rxctrl |= IXGBE_RXCTRL_RXEN;
3715 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003716}
3717
Patrick McHardy80d5c362013-04-19 02:04:28 +00003718static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3719 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003720{
3721 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003722 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003723
3724 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003725 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003726 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003727
3728 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003729}
3730
Patrick McHardy80d5c362013-04-19 02:04:28 +00003731static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3732 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003733{
3734 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003735 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003736
Auke Kok9a799d72007-09-15 14:07:45 -07003737 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003738 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003739 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003740
3741 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003742}
3743
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003744/**
3745 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3746 * @adapter: driver data
3747 */
3748static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3749{
3750 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003751 u32 vlnctrl;
3752
3753 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3754 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3755 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3756}
3757
3758/**
3759 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3760 * @adapter: driver data
3761 */
3762static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3763{
3764 struct ixgbe_hw *hw = &adapter->hw;
3765 u32 vlnctrl;
3766
3767 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3768 vlnctrl |= IXGBE_VLNCTRL_VFE;
3769 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3770 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3771}
3772
3773/**
3774 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3775 * @adapter: driver data
3776 */
3777static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3778{
3779 struct ixgbe_hw *hw = &adapter->hw;
3780 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003781 int i, j;
3782
3783 switch (hw->mac.type) {
3784 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003785 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3786 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003787 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3788 break;
3789 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003790 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003791 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003792 struct ixgbe_ring *ring = adapter->rx_ring[i];
3793
3794 if (ring->l2_accel_priv)
3795 continue;
3796 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003797 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3798 vlnctrl &= ~IXGBE_RXDCTL_VME;
3799 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3800 }
3801 break;
3802 default:
3803 break;
3804 }
3805}
3806
3807/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003808 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003809 * @adapter: driver data
3810 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003811static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003812{
3813 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003814 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003815 int i, j;
3816
3817 switch (hw->mac.type) {
3818 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003819 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3820 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003821 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3822 break;
3823 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003824 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003825 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003826 struct ixgbe_ring *ring = adapter->rx_ring[i];
3827
3828 if (ring->l2_accel_priv)
3829 continue;
3830 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003831 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3832 vlnctrl |= IXGBE_RXDCTL_VME;
3833 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3834 }
3835 break;
3836 default:
3837 break;
3838 }
3839}
3840
Auke Kok9a799d72007-09-15 14:07:45 -07003841static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3842{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003843 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003844
Patrick McHardy80d5c362013-04-19 02:04:28 +00003845 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003846
3847 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00003848 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003849}
3850
3851/**
Alexander Duyck28500622010-06-15 09:25:48 +00003852 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3853 * @netdev: network interface device structure
3854 *
3855 * Writes unicast address list to the RAR table.
3856 * Returns: -ENOMEM on failure/insufficient address space
3857 * 0 on no addresses written
3858 * X on writing X addresses to the RAR table
3859 **/
3860static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3861{
3862 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3863 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend95447462012-05-31 12:42:26 +00003864 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
Alexander Duyck28500622010-06-15 09:25:48 +00003865 int count = 0;
3866
John Fastabend2a47fa42013-11-06 09:54:52 -08003867 /* In SR-IOV/VMDQ modes significantly less RAR entries are available */
John Fastabend95447462012-05-31 12:42:26 +00003868 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3869 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3870
Alexander Duyck28500622010-06-15 09:25:48 +00003871 /* return ENOMEM indicating insufficient memory for addresses */
3872 if (netdev_uc_count(netdev) > rar_entries)
3873 return -ENOMEM;
3874
John Fastabend95447462012-05-31 12:42:26 +00003875 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003876 struct netdev_hw_addr *ha;
3877 /* return error if we do not support writing to RAR table */
3878 if (!hw->mac.ops.set_rar)
3879 return -ENOMEM;
3880
3881 netdev_for_each_uc_addr(ha, netdev) {
3882 if (!rar_entries)
3883 break;
3884 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003885 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003886 count++;
3887 }
3888 }
3889 /* write the addresses in reverse order to avoid write combining */
3890 for (; rar_entries > 0 ; rar_entries--)
3891 hw->mac.ops.clear_rar(hw, rar_entries);
3892
3893 return count;
3894}
3895
3896/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003897 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003898 * @netdev: network interface device structure
3899 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003900 * The set_rx_method entry point is called whenever the unicast/multicast
3901 * address list or the network interface flags are updated. This routine is
3902 * responsible for configuring the hardware for proper unicast, multicast and
3903 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003904 **/
Greg Rose7f870472010-01-09 02:25:29 +00003905void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003906{
3907 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3908 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003909 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3910 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003911
3912 /* Check for Promiscuous and All Multicast modes */
3913
3914 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3915
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003916 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003917 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003918 fctrl |= IXGBE_FCTRL_BAM;
3919 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3920 fctrl |= IXGBE_FCTRL_PMCF;
3921
Alexander Duyck28500622010-06-15 09:25:48 +00003922 /* clear the bits we are changing the status of */
3923 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3924
Auke Kok9a799d72007-09-15 14:07:45 -07003925 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003926 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003927 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003928 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Greg Rose670224f2013-02-22 02:14:39 +00003929 /* Only disable hardware filter vlans in promiscuous mode
3930 * if SR-IOV and VMDQ are disabled - otherwise ensure
3931 * that hardware VLAN filters remain enabled.
3932 */
3933 if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
3934 IXGBE_FLAG_SRIOV_ENABLED)))
3935 ixgbe_vlan_filter_disable(adapter);
3936 else
3937 ixgbe_vlan_filter_enable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003938 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003939 if (netdev->flags & IFF_ALLMULTI) {
3940 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003941 vmolr |= IXGBE_VMOLR_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003942 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003943 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003944 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003945 }
3946
3947 /*
3948 * Write addresses to available RAR registers, if there is not
3949 * sufficient space to store all the addresses then enable
3950 * unicast promiscuous mode
3951 */
3952 count = ixgbe_write_uc_addr_list(netdev);
3953 if (count < 0) {
3954 fctrl |= IXGBE_FCTRL_UPE;
3955 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003956 }
3957
Emil Tantilovcf789592013-10-26 08:13:20 +00003958 /* Write addresses to the MTA, if the attempt fails
3959 * then we should just turn on promiscuous mode so
3960 * that we can at least receive multicast traffic
3961 */
3962 hw->mac.ops.update_mc_addr_list(hw, netdev);
3963 vmolr |= IXGBE_VMOLR_ROMPE;
3964
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003965 if (adapter->num_vfs)
Alexander Duyck28500622010-06-15 09:25:48 +00003966 ixgbe_restore_vf_multicasts(adapter);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003967
3968 if (hw->mac.type != ixgbe_mac_82598EB) {
3969 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003970 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3971 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003972 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003973 }
3974
Ben Greear3f2d1c02012-03-08 08:28:41 +00003975 /* This is useful for sniffing bad packets. */
3976 if (adapter->netdev->features & NETIF_F_RXALL) {
3977 /* UPE and MPE will be handled by normal PROMISC logic
3978 * in e1000e_set_rx_mode */
3979 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3980 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3981 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3982
3983 fctrl &= ~(IXGBE_FCTRL_DPF);
3984 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3985 }
3986
Auke Kok9a799d72007-09-15 14:07:45 -07003987 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003988
Patrick McHardyf6469682013-04-19 02:04:27 +00003989 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jesse Grossf62bbb52010-10-20 13:56:10 +00003990 ixgbe_vlan_strip_enable(adapter);
3991 else
3992 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003993}
3994
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003995static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3996{
3997 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003998
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003999 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
4000 ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004001 napi_enable(&adapter->q_vector[q_idx]->napi);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004002 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004003}
4004
4005static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
4006{
4007 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004008
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004009 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004010 napi_disable(&adapter->q_vector[q_idx]->napi);
Jacob Keller27d9ce42013-09-21 05:05:44 +00004011 while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004012 pr_info("QV %d locked\n", q_idx);
Jacob Keller27d9ce42013-09-21 05:05:44 +00004013 usleep_range(1000, 20000);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004014 }
4015 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004016}
4017
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004018#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004019/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08004020 * ixgbe_configure_dcb - Configure DCB hardware
4021 * @adapter: ixgbe adapter struct
4022 *
4023 * This is called by the driver on open to configure the DCB hardware.
4024 * This is also called by the gennetlink interface when reconfiguring
4025 * the DCB state.
4026 */
4027static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
4028{
4029 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00004030 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004031
Alexander Duyck67ebd792010-08-19 13:34:04 +00004032 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
4033 if (hw->mac.type == ixgbe_mac_82598EB)
4034 netif_set_gso_max_size(adapter->netdev, 65536);
4035 return;
4036 }
4037
4038 if (hw->mac.type == ixgbe_mac_82598EB)
4039 netif_set_gso_max_size(adapter->netdev, 32768);
4040
John Fastabendb1208182011-10-15 05:00:10 +00004041#ifdef IXGBE_FCOE
4042 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
4043 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4044#endif
4045
Alexander Duyck01fa7d92010-11-16 19:26:53 -08004046 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00004047 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00004048 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
4049 DCB_TX_CONFIG);
4050 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
4051 DCB_RX_CONFIG);
4052 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00004053 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
4054 ixgbe_dcb_hw_ets(&adapter->hw,
4055 adapter->ixgbe_ieee_ets,
4056 max_frame);
4057 ixgbe_dcb_hw_pfc_config(&adapter->hw,
4058 adapter->ixgbe_ieee_pfc->pfc_en,
4059 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00004060 }
John Fastabend8187cd42011-02-23 05:58:08 +00004061
4062 /* Enable RSS Hash per TC */
4063 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00004064 u32 msb = 0;
4065 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00004066
Alexander Duyckd411a932012-06-30 00:14:01 +00004067 while (rss_i) {
4068 msb++;
4069 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00004070 }
Alexander Duyckd411a932012-06-30 00:14:01 +00004071
Alexander Duyck4ae63732012-06-22 06:46:33 +00004072 /* write msb to all 8 TCs in one write */
4073 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00004074 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004075}
John Fastabend9da712d2011-08-23 03:14:22 +00004076#endif
4077
4078/* Additional bittime to account for IXGBE framing */
4079#define IXGBE_ETH_FRAMING 20
4080
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004081/**
John Fastabend9da712d2011-08-23 03:14:22 +00004082 * ixgbe_hpbthresh - calculate high water mark for flow control
4083 *
4084 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004085 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004086 */
4087static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
4088{
4089 struct ixgbe_hw *hw = &adapter->hw;
4090 struct net_device *dev = adapter->netdev;
4091 int link, tc, kb, marker;
4092 u32 dv_id, rx_pba;
4093
4094 /* Calculate max LAN frame size */
4095 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
4096
4097#ifdef IXGBE_FCOE
4098 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00004099 if ((dev->features & NETIF_F_FCOE_MTU) &&
4100 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4101 (pb == ixgbe_fcoe_get_tc(adapter)))
4102 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004103#endif
Jacob Kellere5776622014-04-05 02:35:52 +00004104
John Fastabend9da712d2011-08-23 03:14:22 +00004105 /* Calculate delay value for device */
4106 switch (hw->mac.type) {
4107 case ixgbe_mac_X540:
4108 dv_id = IXGBE_DV_X540(link, tc);
4109 break;
4110 default:
4111 dv_id = IXGBE_DV(link, tc);
4112 break;
4113 }
4114
4115 /* Loopback switch introduces additional latency */
4116 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4117 dv_id += IXGBE_B2BT(tc);
4118
4119 /* Delay value is calculated in bit times convert to KB */
4120 kb = IXGBE_BT2KB(dv_id);
4121 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
4122
4123 marker = rx_pba - kb;
4124
4125 /* It is possible that the packet buffer is not large enough
4126 * to provide required headroom. In this case throw an error
4127 * to user and a do the best we can.
4128 */
4129 if (marker < 0) {
4130 e_warn(drv, "Packet Buffer(%i) can not provide enough"
4131 "headroom to support flow control."
4132 "Decrease MTU or number of traffic classes\n", pb);
4133 marker = tc + 1;
4134 }
4135
4136 return marker;
4137}
4138
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004139/**
John Fastabend9da712d2011-08-23 03:14:22 +00004140 * ixgbe_lpbthresh - calculate low water mark for for flow control
4141 *
4142 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004143 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004144 */
Jacob Kellere5776622014-04-05 02:35:52 +00004145static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
John Fastabend9da712d2011-08-23 03:14:22 +00004146{
4147 struct ixgbe_hw *hw = &adapter->hw;
4148 struct net_device *dev = adapter->netdev;
4149 int tc;
4150 u32 dv_id;
4151
4152 /* Calculate max LAN frame size */
4153 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4154
Jacob Kellere5776622014-04-05 02:35:52 +00004155#ifdef IXGBE_FCOE
4156 /* FCoE traffic class uses FCOE jumbo frames */
4157 if ((dev->features & NETIF_F_FCOE_MTU) &&
4158 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4159 (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
4160 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4161#endif
4162
John Fastabend9da712d2011-08-23 03:14:22 +00004163 /* Calculate delay value for device */
4164 switch (hw->mac.type) {
4165 case ixgbe_mac_X540:
4166 dv_id = IXGBE_LOW_DV_X540(tc);
4167 break;
4168 default:
4169 dv_id = IXGBE_LOW_DV(tc);
4170 break;
4171 }
4172
4173 /* Delay value is calculated in bit times convert to KB */
4174 return IXGBE_BT2KB(dv_id);
4175}
4176
4177/*
4178 * ixgbe_pbthresh_setup - calculate and setup high low water marks
4179 */
4180static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
4181{
4182 struct ixgbe_hw *hw = &adapter->hw;
4183 int num_tc = netdev_get_num_tc(adapter->netdev);
4184 int i;
4185
4186 if (!num_tc)
4187 num_tc = 1;
4188
John Fastabend9da712d2011-08-23 03:14:22 +00004189 for (i = 0; i < num_tc; i++) {
4190 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
Jacob Kellere5776622014-04-05 02:35:52 +00004191 hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
John Fastabend9da712d2011-08-23 03:14:22 +00004192
4193 /* Low water marks must not be larger than high water marks */
Jacob Kellere5776622014-04-05 02:35:52 +00004194 if (hw->fc.low_water[i] > hw->fc.high_water[i])
4195 hw->fc.low_water[i] = 0;
John Fastabend9da712d2011-08-23 03:14:22 +00004196 }
Jacob Kellere5776622014-04-05 02:35:52 +00004197
4198 for (; i < MAX_TRAFFIC_CLASS; i++)
4199 hw->fc.high_water[i] = 0;
John Fastabend9da712d2011-08-23 03:14:22 +00004200}
John Fastabend80605c652011-05-02 12:34:10 +00004201
4202static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
4203{
John Fastabend80605c652011-05-02 12:34:10 +00004204 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00004205 int hdrm;
4206 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00004207
4208 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4209 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00004210 hdrm = 32 << adapter->fdir_pballoc;
4211 else
4212 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00004213
Alexander Duyckf7e10272011-07-21 00:40:35 +00004214 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00004215 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00004216}
4217
Alexander Duycke4911d52011-05-11 07:18:52 +00004218static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
4219{
4220 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08004221 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004222 struct ixgbe_fdir_filter *filter;
4223
4224 spin_lock(&adapter->fdir_perfect_lock);
4225
4226 if (!hlist_empty(&adapter->fdir_filter_list))
4227 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
4228
Sasha Levinb67bfe02013-02-27 17:06:00 -08004229 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004230 &adapter->fdir_filter_list, fdir_node) {
4231 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00004232 &filter->filter,
4233 filter->sw_idx,
4234 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
4235 IXGBE_FDIR_DROP_QUEUE :
4236 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00004237 }
4238
4239 spin_unlock(&adapter->fdir_perfect_lock);
4240}
4241
John Fastabend2a47fa42013-11-06 09:54:52 -08004242static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
4243 struct ixgbe_adapter *adapter)
4244{
4245 struct ixgbe_hw *hw = &adapter->hw;
4246 u32 vmolr;
4247
4248 /* No unicast promiscuous support for VMDQ devices. */
4249 vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
4250 vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);
4251
4252 /* clear the affected bit */
4253 vmolr &= ~IXGBE_VMOLR_MPE;
4254
4255 if (dev->flags & IFF_ALLMULTI) {
4256 vmolr |= IXGBE_VMOLR_MPE;
4257 } else {
4258 vmolr |= IXGBE_VMOLR_ROMPE;
4259 hw->mac.ops.update_mc_addr_list(hw, dev);
4260 }
4261 ixgbe_write_uc_addr_list(adapter->netdev);
4262 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
4263}
4264
4265static void ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
4266 u8 *addr, u16 pool)
4267{
4268 struct ixgbe_hw *hw = &adapter->hw;
4269 unsigned int entry;
4270
4271 entry = hw->mac.num_rar_entries - pool;
4272 hw->mac.ops.set_rar(hw, entry, addr, VMDQ_P(pool), IXGBE_RAH_AV);
4273}
4274
4275static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
4276{
4277 struct ixgbe_adapter *adapter = vadapter->real_adapter;
John Fastabend219354d2013-11-08 00:50:32 -08004278 int rss_i = adapter->num_rx_queues_per_pool;
John Fastabend2a47fa42013-11-06 09:54:52 -08004279 struct ixgbe_hw *hw = &adapter->hw;
4280 u16 pool = vadapter->pool;
4281 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
4282 IXGBE_PSRTYPE_UDPHDR |
4283 IXGBE_PSRTYPE_IPV4HDR |
4284 IXGBE_PSRTYPE_L2HDR |
4285 IXGBE_PSRTYPE_IPV6HDR;
4286
4287 if (hw->mac.type == ixgbe_mac_82598EB)
4288 return;
4289
4290 if (rss_i > 3)
4291 psrtype |= 2 << 29;
4292 else if (rss_i > 1)
4293 psrtype |= 1 << 29;
4294
4295 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
4296}
4297
4298/**
4299 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
4300 * @rx_ring: ring to free buffers from
4301 **/
4302static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4303{
4304 struct device *dev = rx_ring->dev;
4305 unsigned long size;
4306 u16 i;
4307
4308 /* ring already cleared, nothing to do */
4309 if (!rx_ring->rx_buffer_info)
4310 return;
4311
4312 /* Free all the Rx ring sk_buffs */
4313 for (i = 0; i < rx_ring->count; i++) {
4314 struct ixgbe_rx_buffer *rx_buffer;
4315
4316 rx_buffer = &rx_ring->rx_buffer_info[i];
4317 if (rx_buffer->skb) {
4318 struct sk_buff *skb = rx_buffer->skb;
4319 if (IXGBE_CB(skb)->page_released) {
4320 dma_unmap_page(dev,
4321 IXGBE_CB(skb)->dma,
4322 ixgbe_rx_bufsz(rx_ring),
4323 DMA_FROM_DEVICE);
4324 IXGBE_CB(skb)->page_released = false;
4325 }
4326 dev_kfree_skb(skb);
4327 }
4328 rx_buffer->skb = NULL;
4329 if (rx_buffer->dma)
4330 dma_unmap_page(dev, rx_buffer->dma,
4331 ixgbe_rx_pg_size(rx_ring),
4332 DMA_FROM_DEVICE);
4333 rx_buffer->dma = 0;
4334 if (rx_buffer->page)
4335 __free_pages(rx_buffer->page,
4336 ixgbe_rx_pg_order(rx_ring));
4337 rx_buffer->page = NULL;
4338 }
4339
4340 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4341 memset(rx_ring->rx_buffer_info, 0, size);
4342
4343 /* Zero out the descriptor ring */
4344 memset(rx_ring->desc, 0, rx_ring->size);
4345
4346 rx_ring->next_to_alloc = 0;
4347 rx_ring->next_to_clean = 0;
4348 rx_ring->next_to_use = 0;
4349}
4350
4351static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
4352 struct ixgbe_ring *rx_ring)
4353{
4354 struct ixgbe_adapter *adapter = vadapter->real_adapter;
4355 int index = rx_ring->queue_index + vadapter->rx_base_queue;
4356
4357 /* shutdown specific queue receive and wait for dma to settle */
4358 ixgbe_disable_rx_queue(adapter, rx_ring);
4359 usleep_range(10000, 20000);
4360 ixgbe_irq_disable_queues(adapter, ((u64)1 << index));
4361 ixgbe_clean_rx_ring(rx_ring);
4362 rx_ring->l2_accel_priv = NULL;
4363}
4364
John Fastabendae72c8d2013-11-09 07:11:26 +00004365static int ixgbe_fwd_ring_down(struct net_device *vdev,
4366 struct ixgbe_fwd_adapter *accel)
John Fastabend2a47fa42013-11-06 09:54:52 -08004367{
4368 struct ixgbe_adapter *adapter = accel->real_adapter;
4369 unsigned int rxbase = accel->rx_base_queue;
4370 unsigned int txbase = accel->tx_base_queue;
4371 int i;
4372
4373 netif_tx_stop_all_queues(vdev);
4374
4375 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4376 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4377 adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
4378 }
4379
4380 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4381 adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
4382 adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
4383 }
4384
4385
4386 return 0;
4387}
4388
4389static int ixgbe_fwd_ring_up(struct net_device *vdev,
4390 struct ixgbe_fwd_adapter *accel)
4391{
4392 struct ixgbe_adapter *adapter = accel->real_adapter;
4393 unsigned int rxbase, txbase, queues;
4394 int i, baseq, err = 0;
4395
4396 if (!test_bit(accel->pool, &adapter->fwd_bitmask))
4397 return 0;
4398
4399 baseq = accel->pool * adapter->num_rx_queues_per_pool;
4400 netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
4401 accel->pool, adapter->num_rx_pools,
4402 baseq, baseq + adapter->num_rx_queues_per_pool,
4403 adapter->fwd_bitmask);
4404
4405 accel->netdev = vdev;
4406 accel->rx_base_queue = rxbase = baseq;
4407 accel->tx_base_queue = txbase = baseq;
4408
4409 for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
4410 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4411
4412 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4413 adapter->rx_ring[rxbase + i]->netdev = vdev;
4414 adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
4415 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
4416 }
4417
4418 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4419 adapter->tx_ring[txbase + i]->netdev = vdev;
4420 adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
4421 }
4422
4423 queues = min_t(unsigned int,
4424 adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
4425 err = netif_set_real_num_tx_queues(vdev, queues);
4426 if (err)
4427 goto fwd_queue_err;
4428
John Fastabend2a47fa42013-11-06 09:54:52 -08004429 err = netif_set_real_num_rx_queues(vdev, queues);
4430 if (err)
4431 goto fwd_queue_err;
4432
4433 if (is_valid_ether_addr(vdev->dev_addr))
4434 ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);
4435
4436 ixgbe_fwd_psrtype(accel);
4437 ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
4438 return err;
4439fwd_queue_err:
4440 ixgbe_fwd_ring_down(vdev, accel);
4441 return err;
4442}
4443
4444static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
4445{
4446 struct net_device *upper;
4447 struct list_head *iter;
4448 int err;
4449
4450 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4451 if (netif_is_macvlan(upper)) {
4452 struct macvlan_dev *dfwd = netdev_priv(upper);
4453 struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
4454
4455 if (dfwd->fwd_priv) {
4456 err = ixgbe_fwd_ring_up(upper, vadapter);
4457 if (err)
4458 continue;
4459 }
4460 }
4461 }
4462}
4463
Auke Kok9a799d72007-09-15 14:07:45 -07004464static void ixgbe_configure(struct ixgbe_adapter *adapter)
4465{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004466 struct ixgbe_hw *hw = &adapter->hw;
4467
John Fastabend80605c652011-05-02 12:34:10 +00004468 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004469#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00004470 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004471#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00004472 /*
4473 * We must restore virtualization before VLANs or else
4474 * the VLVF registers will not be populated
4475 */
4476 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004477
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004478 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00004479 ixgbe_restore_vlan(adapter);
4480
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004481 switch (hw->mac.type) {
4482 case ixgbe_mac_82599EB:
4483 case ixgbe_mac_X540:
4484 hw->mac.ops.disable_rx_buff(hw);
4485 break;
4486 default:
4487 break;
4488 }
4489
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004490 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004491 ixgbe_init_fdir_signature_82599(&adapter->hw,
4492 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00004493 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4494 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4495 adapter->fdir_pballoc);
4496 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004497 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004498
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004499 switch (hw->mac.type) {
4500 case ixgbe_mac_82599EB:
4501 case ixgbe_mac_X540:
4502 hw->mac.ops.enable_rx_buff(hw);
4503 break;
4504 default:
4505 break;
4506 }
4507
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004508#ifdef IXGBE_FCOE
4509 /* configure FCoE L2 filters, redirection table, and Rx control */
4510 ixgbe_configure_fcoe(adapter);
4511
4512#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004513 ixgbe_configure_tx(adapter);
4514 ixgbe_configure_rx(adapter);
John Fastabend2a47fa42013-11-06 09:54:52 -08004515 ixgbe_configure_dfwd(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004516}
4517
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004518static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4519{
4520 switch (hw->phy.type) {
4521 case ixgbe_phy_sfp_avago:
4522 case ixgbe_phy_sfp_ftl:
4523 case ixgbe_phy_sfp_intel:
4524 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00004525 case ixgbe_phy_sfp_passive_tyco:
4526 case ixgbe_phy_sfp_passive_unknown:
4527 case ixgbe_phy_sfp_active_unknown:
4528 case ixgbe_phy_sfp_ftl_active:
Emil Tantilov987e1d52013-08-14 07:12:27 +00004529 case ixgbe_phy_qsfp_passive_unknown:
4530 case ixgbe_phy_qsfp_active_unknown:
4531 case ixgbe_phy_qsfp_intel:
4532 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004533 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00004534 case ixgbe_phy_nl:
4535 if (hw->mac.type == ixgbe_mac_82598EB)
4536 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004537 default:
4538 return false;
4539 }
4540}
4541
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004542/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004543 * ixgbe_sfp_link_config - set up SFP+ link
4544 * @adapter: pointer to private adapter struct
4545 **/
4546static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4547{
Alexander Duyck70864002011-04-27 09:13:56 +00004548 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004549 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00004550 * is that an SFP was inserted/removed after the reset
4551 * but before SFP detection was enabled. As such the best
4552 * solution is to just start searching as soon as we start
4553 */
4554 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4555 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004556
Alexander Duyck70864002011-04-27 09:13:56 +00004557 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004558}
4559
4560/**
4561 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004562 * @hw: pointer to private hardware struct
4563 *
4564 * Returns 0 on success, negative on failure
4565 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004566static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004567{
Josh Hay3d292262012-12-15 03:28:19 +00004568 u32 speed;
4569 bool autoneg, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004570 u32 ret = IXGBE_ERR_LINK_SETUP;
4571
4572 if (hw->mac.ops.check_link)
Josh Hay3d292262012-12-15 03:28:19 +00004573 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004574
4575 if (ret)
4576 goto link_cfg_out;
4577
Josh Hay3d292262012-12-15 03:28:19 +00004578 speed = hw->phy.autoneg_advertised;
4579 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4580 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4581 &autoneg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004582 if (ret)
4583 goto link_cfg_out;
4584
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00004585 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00004586 ret = hw->mac.ops.setup_link(hw, speed, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004587link_cfg_out:
4588 return ret;
4589}
4590
Alexander Duycka34bcff2010-08-19 13:39:20 +00004591static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004592{
Auke Kok9a799d72007-09-15 14:07:45 -07004593 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004594 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004595
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004596 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004597 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4598 IXGBE_GPIE_OCD;
4599 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004600 /*
4601 * use EIAM to auto-mask when MSI-X interrupt is asserted
4602 * this saves a register write for every interrupt
4603 */
4604 switch (hw->mac.type) {
4605 case ixgbe_mac_82598EB:
4606 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4607 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004608 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004609 case ixgbe_mac_X540:
4610 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004611 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4612 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4613 break;
4614 }
4615 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004616 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4617 * specifically only auto mask tx and rx interrupts */
4618 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004619 }
4620
Alexander Duycka34bcff2010-08-19 13:39:20 +00004621 /* XXX: to interrupt immediately for EICS writes, enable this */
4622 /* gpie |= IXGBE_GPIE_EIMEN; */
4623
4624 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4625 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004626
4627 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4628 case IXGBE_82599_VMDQ_8Q_MASK:
4629 gpie |= IXGBE_GPIE_VTMODE_16;
4630 break;
4631 case IXGBE_82599_VMDQ_4Q_MASK:
4632 gpie |= IXGBE_GPIE_VTMODE_32;
4633 break;
4634 default:
4635 gpie |= IXGBE_GPIE_VTMODE_64;
4636 break;
4637 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004638 }
4639
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004640 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004641 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4642 switch (adapter->hw.mac.type) {
4643 case ixgbe_mac_82599EB:
4644 gpie |= IXGBE_SDP0_GPIEN;
4645 break;
4646 case ixgbe_mac_X540:
4647 gpie |= IXGBE_EIMS_TS;
4648 break;
4649 default:
4650 break;
4651 }
4652 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004653
Alexander Duycka34bcff2010-08-19 13:39:20 +00004654 /* Enable fan failure interrupt */
4655 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004656 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004657
Don Skidmore2698b202011-04-13 07:01:52 +00004658 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004659 gpie |= IXGBE_SDP1_GPIEN;
4660 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004661 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004662
4663 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4664}
4665
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004666static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004667{
4668 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004669 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004670 u32 ctrl_ext;
4671
4672 ixgbe_get_hw_control(adapter);
4673 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004674
Auke Kok9a799d72007-09-15 14:07:45 -07004675 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4676 ixgbe_configure_msix(adapter);
4677 else
4678 ixgbe_configure_msi_and_legacy(adapter);
4679
Emil Tantilovec74a472012-09-20 03:33:56 +00004680 /* enable the optics for 82599 SFP+ fiber */
4681 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004682 hw->mac.ops.enable_tx_laser(hw);
4683
Mark Rustadc3049c82014-01-14 18:53:12 -08004684 smp_mb__before_clear_bit();
Auke Kok9a799d72007-09-15 14:07:45 -07004685 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004686 ixgbe_napi_enable_all(adapter);
4687
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004688 if (ixgbe_is_sfp(hw)) {
4689 ixgbe_sfp_link_config(adapter);
4690 } else {
4691 err = ixgbe_non_sfp_link_config(hw);
4692 if (err)
4693 e_err(probe, "link_config FAILED %d\n", err);
4694 }
4695
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004696 /* clear any pending interrupts, may auto mask */
4697 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004698 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004699
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004700 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004701 * If this adapter has a fan, check to see if we had a failure
4702 * before we enabled the interrupt.
4703 */
4704 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4705 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4706 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004707 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004708 }
4709
Auke Kok9a799d72007-09-15 14:07:45 -07004710 /* bring the link up in the watchdog, this could race with our first
4711 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004712 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4713 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004714 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004715
4716 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4717 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4718 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4719 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004720}
4721
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004722void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4723{
4724 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004725 /* put off any impending NetWatchDogTimeout */
4726 adapter->netdev->trans_start = jiffies;
4727
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004728 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004729 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004730 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004731 /*
4732 * If SR-IOV enabled then wait a bit before bringing the adapter
4733 * back up to give the VFs time to respond to the reset. The
4734 * two second wait is based upon the watchdog timer cycle in
4735 * the VF driver.
4736 */
4737 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4738 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004739 ixgbe_up(adapter);
4740 clear_bit(__IXGBE_RESETTING, &adapter->state);
4741}
4742
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004743void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004744{
4745 /* hardware has been reset, we need to reload some things */
4746 ixgbe_configure(adapter);
4747
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004748 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004749}
4750
4751void ixgbe_reset(struct ixgbe_adapter *adapter)
4752{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004753 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004754 int err;
4755
Mark Rustadb0483c82014-01-14 18:53:17 -08004756 if (ixgbe_removed(hw->hw_addr))
4757 return;
Alexander Duyck70864002011-04-27 09:13:56 +00004758 /* lock SFP init bit to prevent race conditions with the watchdog */
4759 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4760 usleep_range(1000, 2000);
4761
4762 /* clear all SFP and link config related flags while holding SFP_INIT */
4763 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4764 IXGBE_FLAG2_SFP_NEEDS_RESET);
4765 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4766
Don Skidmore8ca783a2009-05-26 20:40:47 -07004767 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004768 switch (err) {
4769 case 0:
4770 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004771 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004772 break;
4773 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004774 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004775 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004776 case IXGBE_ERR_EEPROM_VERSION:
4777 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004778 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004779 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004780 "your hardware. If you are experiencing problems "
4781 "please contact your Intel or hardware "
4782 "representative who provided you with this "
4783 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004784 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004785 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004786 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004787 }
Auke Kok9a799d72007-09-15 14:07:45 -07004788
Alexander Duyck70864002011-04-27 09:13:56 +00004789 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4790
Auke Kok9a799d72007-09-15 14:07:45 -07004791 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004792 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004793
4794 /* update SAN MAC vmdq pool selection */
4795 if (hw->mac.san_mac_rar_index)
4796 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004797
Jacob Keller8fecf672013-06-21 08:14:32 +00004798 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00004799 ixgbe_ptp_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004800}
4801
Auke Kok9a799d72007-09-15 14:07:45 -07004802/**
Auke Kok9a799d72007-09-15 14:07:45 -07004803 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004804 * @tx_ring: ring to be cleaned
4805 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004806static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004807{
4808 struct ixgbe_tx_buffer *tx_buffer_info;
4809 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004810 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004811
Alexander Duyck84418e32010-08-19 13:40:54 +00004812 /* ring already cleared, nothing to do */
4813 if (!tx_ring->tx_buffer_info)
4814 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004815
Alexander Duyck84418e32010-08-19 13:40:54 +00004816 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004817 for (i = 0; i < tx_ring->count; i++) {
4818 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004819 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004820 }
4821
John Fastabenddad8a3b2012-04-23 12:22:39 +00004822 netdev_tx_reset_queue(txring_txq(tx_ring));
4823
Auke Kok9a799d72007-09-15 14:07:45 -07004824 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4825 memset(tx_ring->tx_buffer_info, 0, size);
4826
4827 /* Zero out the descriptor ring */
4828 memset(tx_ring->desc, 0, tx_ring->size);
4829
4830 tx_ring->next_to_use = 0;
4831 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004832}
4833
4834/**
Auke Kok9a799d72007-09-15 14:07:45 -07004835 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4836 * @adapter: board private structure
4837 **/
4838static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4839{
4840 int i;
4841
4842 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004843 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004844}
4845
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004846/**
4847 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4848 * @adapter: board private structure
4849 **/
4850static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4851{
4852 int i;
4853
4854 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004855 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004856}
4857
Alexander Duycke4911d52011-05-11 07:18:52 +00004858static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4859{
Sasha Levinb67bfe02013-02-27 17:06:00 -08004860 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004861 struct ixgbe_fdir_filter *filter;
4862
4863 spin_lock(&adapter->fdir_perfect_lock);
4864
Sasha Levinb67bfe02013-02-27 17:06:00 -08004865 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004866 &adapter->fdir_filter_list, fdir_node) {
4867 hlist_del(&filter->fdir_node);
4868 kfree(filter);
4869 }
4870 adapter->fdir_filter_count = 0;
4871
4872 spin_unlock(&adapter->fdir_perfect_lock);
4873}
4874
Auke Kok9a799d72007-09-15 14:07:45 -07004875void ixgbe_down(struct ixgbe_adapter *adapter)
4876{
4877 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004878 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08004879 struct net_device *upper;
4880 struct list_head *iter;
Auke Kok9a799d72007-09-15 14:07:45 -07004881 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004882 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004883
4884 /* signal that we are down to the interrupt handler */
Mark Rustadc3049c82014-01-14 18:53:12 -08004885 if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
4886 return; /* do nothing if already down */
Auke Kok9a799d72007-09-15 14:07:45 -07004887
4888 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004889 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4890 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004891
Yi Zou2d39d572011-01-06 14:29:56 +00004892 /* disable all enabled rx queues */
4893 for (i = 0; i < adapter->num_rx_queues; i++)
4894 /* this call also flushes the previous write */
4895 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4896
Don Skidmore032b4322011-03-18 09:32:53 +00004897 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004898
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004899 netif_tx_stop_all_queues(netdev);
4900
Alexander Duyck70864002011-04-27 09:13:56 +00004901 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004902 netif_carrier_off(netdev);
4903 netif_tx_disable(netdev);
4904
John Fastabend2a47fa42013-11-06 09:54:52 -08004905 /* disable any upper devices */
4906 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4907 if (netif_is_macvlan(upper)) {
4908 struct macvlan_dev *vlan = netdev_priv(upper);
4909
4910 if (vlan->fwd_priv) {
4911 netif_tx_stop_all_queues(upper);
4912 netif_carrier_off(upper);
4913 netif_tx_disable(upper);
4914 }
4915 }
4916 }
4917
John Fastabendc0dfb902010-04-27 02:13:39 +00004918 ixgbe_irq_disable(adapter);
4919
4920 ixgbe_napi_disable_all(adapter);
4921
Alexander Duyckd034acf2011-04-27 09:25:34 +00004922 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4923 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004924 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4925
4926 del_timer_sync(&adapter->service_timer);
4927
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004928 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004929 /* Clear EITR Select mapping */
4930 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4931
4932 /* Mark all the VFs as inactive */
4933 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004934 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004935
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004936 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004937 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004938
Auke Kok9a799d72007-09-15 14:07:45 -07004939 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004940 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004941 }
4942
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004943 /* disable transmits in the hardware now that interrupts are off */
4944 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004945 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004946 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004947 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004948
4949 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004950 switch (hw->mac.type) {
4951 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004952 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004953 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004954 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4955 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004956 break;
4957 default:
4958 break;
4959 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004960
Paul Larson6f4a0e42008-06-24 17:00:56 -07004961 if (!pci_channel_offline(adapter->pdev))
4962 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004963
Emil Tantilovec74a472012-09-20 03:33:56 +00004964 /* power down the optics for 82599 SFP+ fiber */
4965 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004966 hw->mac.ops.disable_tx_laser(hw);
4967
Auke Kok9a799d72007-09-15 14:07:45 -07004968 ixgbe_clean_all_tx_rings(adapter);
4969 ixgbe_clean_all_rx_rings(adapter);
4970
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004971#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004972 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004973 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004974#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004975}
4976
Auke Kok9a799d72007-09-15 14:07:45 -07004977/**
Auke Kok9a799d72007-09-15 14:07:45 -07004978 * ixgbe_tx_timeout - Respond to a Tx Hang
4979 * @netdev: network interface device structure
4980 **/
4981static void ixgbe_tx_timeout(struct net_device *netdev)
4982{
4983 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4984
4985 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004986 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004987}
4988
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004989/**
Auke Kok9a799d72007-09-15 14:07:45 -07004990 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4991 * @adapter: board private structure to initialize
4992 *
4993 * ixgbe_sw_init initializes the Adapter private data structure.
4994 * Fields are initialized based on PCI device information and
4995 * OS network device settings (MTU size).
4996 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004997static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004998{
4999 struct ixgbe_hw *hw = &adapter->hw;
5000 struct pci_dev *pdev = adapter->pdev;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00005001 unsigned int rss, fdir;
Jacob Kellercb6d0f52012-12-04 06:03:14 +00005002 u32 fwsm;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005003#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005004 int j;
5005 struct tc_configuration *tc;
5006#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005007
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005008 /* PCI config space info */
5009
5010 hw->vendor_id = pdev->vendor;
5011 hw->device_id = pdev->device;
5012 hw->revision_id = pdev->revision;
5013 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5014 hw->subsystem_device_id = pdev->subsystem_device;
5015
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005016 /* Set common capability flags and settings */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00005017 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00005018 adapter->ring_feature[RING_F_RSS].limit = rss;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005019 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5020 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005021 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
5022 adapter->atr_sample_rate = 20;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00005023 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
5024 adapter->ring_feature[RING_F_FDIR].limit = fdir;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005025 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
5026#ifdef CONFIG_IXGBE_DCA
5027 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
5028#endif
5029#ifdef IXGBE_FCOE
5030 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5031 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5032#ifdef CONFIG_IXGBE_DCB
5033 /* Default traffic class to use for FCoE */
5034 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
5035#endif /* CONFIG_IXGBE_DCB */
5036#endif /* IXGBE_FCOE */
5037
5038 /* Set MAC specific capability flags and exceptions */
Alexander Duyckbd508172010-11-16 19:27:03 -08005039 switch (hw->mac.type) {
5040 case ixgbe_mac_82598EB:
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005041 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
5042 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
5043
Don Skidmorebf069c92009-05-07 10:39:54 +00005044 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5045 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005046
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005047 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005048 adapter->ring_feature[RING_F_FDIR].limit = 0;
5049 adapter->atr_sample_rate = 0;
5050 adapter->fdir_pballoc = 0;
5051#ifdef IXGBE_FCOE
5052 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
5053 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5054#ifdef CONFIG_IXGBE_DCB
5055 adapter->fcoe.up = 0;
5056#endif /* IXGBE_DCB */
5057#endif /* IXGBE_FCOE */
5058 break;
5059 case ixgbe_mac_82599EB:
5060 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5061 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08005062 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005063 case ixgbe_mac_X540:
Jacob Kellercb6d0f52012-12-04 06:03:14 +00005064 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
5065 if (fwsm & IXGBE_FWSM_TS_ENABLED)
5066 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08005067 break;
5068 default:
5069 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005070 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005071
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005072#ifdef IXGBE_FCOE
5073 /* FCoE support exists, always init the FCoE lock */
5074 spin_lock_init(&adapter->fcoe.lock);
5075
5076#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00005077 /* n-tuple support exists, always init our spinlock */
5078 spin_lock_init(&adapter->fdir_perfect_lock);
5079
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005080#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00005081 switch (hw->mac.type) {
5082 case ixgbe_mac_X540:
5083 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
5084 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
5085 break;
5086 default:
5087 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
5088 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
5089 break;
5090 }
5091
Alexander Duyck2f90b862008-11-20 20:52:10 -08005092 /* Configure DCB traffic classes */
5093 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5094 tc = &adapter->dcb_cfg.tc_config[j];
5095 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5096 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5097 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5098 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5099 tc->dcb_pfc = pfc_disabled;
5100 }
John Fastabend4de2a022011-09-27 03:52:01 +00005101
5102 /* Initialize default user to priority mapping, UPx->TC0 */
5103 tc = &adapter->dcb_cfg.tc_config[0];
5104 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
5105 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
5106
Alexander Duyck2f90b862008-11-20 20:52:10 -08005107 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5108 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005109 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005110 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005111 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00005112 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
5113 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08005114
5115#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005116
5117 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005118 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005119 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00005120 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005121 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5122 hw->fc.send_xon = true;
Don Skidmore73d80953d2013-07-31 02:19:24 +00005123 hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07005124
Alexander Duyck99d74482012-05-09 08:09:25 +00005125#ifdef CONFIG_PCI_IOV
Jacob Keller170e8542013-11-09 04:52:32 -08005126 if (max_vfs > 0)
5127 e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");
Alexander Duyck99d74482012-05-09 08:09:25 +00005128
Jacob Keller170e8542013-11-09 04:52:32 -08005129 /* assign number of SR-IOV VFs */
5130 if (hw->mac.type != ixgbe_mac_82598EB) {
ethan.zhaodcc23e32014-01-16 19:41:04 -08005131 if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
Jacob Keller170e8542013-11-09 04:52:32 -08005132 adapter->num_vfs = 0;
5133 e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
5134 } else {
5135 adapter->num_vfs = max_vfs;
5136 }
5137 }
5138#endif /* CONFIG_PCI_IOV */
5139
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005140 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005141 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005142 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005143
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005144 /* set default ring sizes */
5145 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5146 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5147
Alexander Duyckbd198052011-06-11 01:45:08 +00005148 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00005149 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00005150
Auke Kok9a799d72007-09-15 14:07:45 -07005151 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005152 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005153 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005154 return -EIO;
5155 }
5156
John Fastabend2a47fa42013-11-06 09:54:52 -08005157 /* PF holds first pool slot */
5158 set_bit(0, &adapter->fwd_bitmask);
Auke Kok9a799d72007-09-15 14:07:45 -07005159 set_bit(__IXGBE_DOWN, &adapter->state);
5160
5161 return 0;
5162}
5163
5164/**
5165 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005166 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005167 *
5168 * Return 0 on success, negative on failure
5169 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005170int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005171{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005172 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005173 int orig_node = dev_to_node(dev);
5174 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07005175 int size;
5176
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005177 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005178
5179 if (tx_ring->q_vector)
5180 numa_node = tx_ring->q_vector->numa_node;
5181
5182 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005183 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005184 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005185 if (!tx_ring->tx_buffer_info)
5186 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005187
John Stultz827da442013-10-07 15:51:58 -07005188 u64_stats_init(&tx_ring->syncp);
5189
Auke Kok9a799d72007-09-15 14:07:45 -07005190 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005191 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005192 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005193
Alexander Duyckde88eee2012-02-08 07:49:59 +00005194 set_dev_node(dev, numa_node);
5195 tx_ring->desc = dma_alloc_coherent(dev,
5196 tx_ring->size,
5197 &tx_ring->dma,
5198 GFP_KERNEL);
5199 set_dev_node(dev, orig_node);
5200 if (!tx_ring->desc)
5201 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5202 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005203 if (!tx_ring->desc)
5204 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005205
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005206 tx_ring->next_to_use = 0;
5207 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005208 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005209
5210err:
5211 vfree(tx_ring->tx_buffer_info);
5212 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005213 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005214 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005215}
5216
5217/**
Alexander Duyck69888672008-09-11 20:05:39 -07005218 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5219 * @adapter: board private structure
5220 *
5221 * If this function returns with an error, then it's possible one or
5222 * more of the rings is populated (while the rest are not). It is the
5223 * callers duty to clean those orphaned rings.
5224 *
5225 * Return 0 on success, negative on failure
5226 **/
5227static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5228{
5229 int i, err = 0;
5230
5231 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005232 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005233 if (!err)
5234 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005235
Emil Tantilov396e7992010-07-01 20:05:12 +00005236 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005237 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07005238 }
5239
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005240 return 0;
5241err_setup_tx:
5242 /* rewind the index freeing the rings as we go */
5243 while (i--)
5244 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005245 return err;
5246}
5247
5248/**
Auke Kok9a799d72007-09-15 14:07:45 -07005249 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005250 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005251 *
5252 * Returns 0 on success, negative on failure
5253 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005254int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005255{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005256 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005257 int orig_node = dev_to_node(dev);
5258 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005259 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005260
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005261 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005262
5263 if (rx_ring->q_vector)
5264 numa_node = rx_ring->q_vector->numa_node;
5265
5266 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005267 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005268 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005269 if (!rx_ring->rx_buffer_info)
5270 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005271
John Stultz827da442013-10-07 15:51:58 -07005272 u64_stats_init(&rx_ring->syncp);
5273
Auke Kok9a799d72007-09-15 14:07:45 -07005274 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005275 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5276 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005277
Alexander Duyckde88eee2012-02-08 07:49:59 +00005278 set_dev_node(dev, numa_node);
5279 rx_ring->desc = dma_alloc_coherent(dev,
5280 rx_ring->size,
5281 &rx_ring->dma,
5282 GFP_KERNEL);
5283 set_dev_node(dev, orig_node);
5284 if (!rx_ring->desc)
5285 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5286 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005287 if (!rx_ring->desc)
5288 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005289
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005290 rx_ring->next_to_clean = 0;
5291 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005292
5293 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005294err:
5295 vfree(rx_ring->rx_buffer_info);
5296 rx_ring->rx_buffer_info = NULL;
5297 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005298 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005299}
5300
5301/**
Alexander Duyck69888672008-09-11 20:05:39 -07005302 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5303 * @adapter: board private structure
5304 *
5305 * If this function returns with an error, then it's possible one or
5306 * more of the rings is populated (while the rest are not). It is the
5307 * callers duty to clean those orphaned rings.
5308 *
5309 * Return 0 on success, negative on failure
5310 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005311static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5312{
5313 int i, err = 0;
5314
5315 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005316 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005317 if (!err)
5318 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005319
Emil Tantilov396e7992010-07-01 20:05:12 +00005320 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005321 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07005322 }
5323
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005324#ifdef IXGBE_FCOE
5325 err = ixgbe_setup_fcoe_ddp_resources(adapter);
5326 if (!err)
5327#endif
5328 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005329err_setup_rx:
5330 /* rewind the index freeing the rings as we go */
5331 while (i--)
5332 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005333 return err;
5334}
5335
5336/**
Auke Kok9a799d72007-09-15 14:07:45 -07005337 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005338 * @tx_ring: Tx descriptor ring for a specific queue
5339 *
5340 * Free all transmit software resources
5341 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005342void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005343{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005344 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005345
5346 vfree(tx_ring->tx_buffer_info);
5347 tx_ring->tx_buffer_info = NULL;
5348
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005349 /* if not set, then don't free */
5350 if (!tx_ring->desc)
5351 return;
5352
5353 dma_free_coherent(tx_ring->dev, tx_ring->size,
5354 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005355
5356 tx_ring->desc = NULL;
5357}
5358
5359/**
5360 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5361 * @adapter: board private structure
5362 *
5363 * Free all transmit software resources
5364 **/
5365static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5366{
5367 int i;
5368
5369 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005370 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005371 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005372}
5373
5374/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005375 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005376 * @rx_ring: ring to clean the resources from
5377 *
5378 * Free all receive software resources
5379 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005380void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005381{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005382 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005383
5384 vfree(rx_ring->rx_buffer_info);
5385 rx_ring->rx_buffer_info = NULL;
5386
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005387 /* if not set, then don't free */
5388 if (!rx_ring->desc)
5389 return;
5390
5391 dma_free_coherent(rx_ring->dev, rx_ring->size,
5392 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005393
5394 rx_ring->desc = NULL;
5395}
5396
5397/**
5398 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5399 * @adapter: board private structure
5400 *
5401 * Free all receive software resources
5402 **/
5403static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5404{
5405 int i;
5406
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005407#ifdef IXGBE_FCOE
5408 ixgbe_free_fcoe_ddp_resources(adapter);
5409
5410#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005411 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005412 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005413 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005414}
5415
5416/**
Auke Kok9a799d72007-09-15 14:07:45 -07005417 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5418 * @netdev: network interface device structure
5419 * @new_mtu: new value for maximum frame size
5420 *
5421 * Returns 0 on success, negative on failure
5422 **/
5423static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5424{
5425 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5426 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5427
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005428 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00005429 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5430 return -EINVAL;
5431
5432 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00005433 * For 82599EB we cannot allow legacy VFs to enable their receive
5434 * paths when MTU greater than 1500 is configured. So display a
5435 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00005436 */
5437 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5438 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
Alexander Duyckc5604512013-01-09 08:50:42 +00005439 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
Alexander Duyck872844d2012-08-15 02:10:43 +00005440 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005441
Emil Tantilov396e7992010-07-01 20:05:12 +00005442 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00005443
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005444 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005445 netdev->mtu = new_mtu;
5446
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005447 if (netif_running(netdev))
5448 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005449
5450 return 0;
5451}
5452
5453/**
5454 * ixgbe_open - Called when a network interface is made active
5455 * @netdev: network interface device structure
5456 *
5457 * Returns 0 on success, negative value on failure
5458 *
5459 * The open entry point is called when a network interface is made
5460 * active by the system (IFF_UP). At this point all resources needed
5461 * for transmit and receive operations are allocated, the interrupt
5462 * handler is registered with the OS, the watchdog timer is started,
5463 * and the stack is notified that the interface is ready.
5464 **/
5465static int ixgbe_open(struct net_device *netdev)
5466{
5467 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend2a47fa42013-11-06 09:54:52 -08005468 int err, queues;
Auke Kok9a799d72007-09-15 14:07:45 -07005469
Auke Kok4bebfaa2008-02-11 09:26:01 -08005470 /* disallow open during test */
5471 if (test_bit(__IXGBE_TESTING, &adapter->state))
5472 return -EBUSY;
5473
Jesse Brandeburg54386462009-04-17 20:44:27 +00005474 netif_carrier_off(netdev);
5475
Auke Kok9a799d72007-09-15 14:07:45 -07005476 /* allocate transmit descriptors */
5477 err = ixgbe_setup_all_tx_resources(adapter);
5478 if (err)
5479 goto err_setup_tx;
5480
Auke Kok9a799d72007-09-15 14:07:45 -07005481 /* allocate receive descriptors */
5482 err = ixgbe_setup_all_rx_resources(adapter);
5483 if (err)
5484 goto err_setup_rx;
5485
5486 ixgbe_configure(adapter);
5487
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005488 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005489 if (err)
5490 goto err_req_irq;
5491
Alexander Duyckac802f52012-07-12 05:52:53 +00005492 /* Notify the stack of the actual queue counts. */
John Fastabend2a47fa42013-11-06 09:54:52 -08005493 if (adapter->num_rx_pools > 1)
5494 queues = adapter->num_rx_queues_per_pool;
5495 else
5496 queues = adapter->num_tx_queues;
5497
5498 err = netif_set_real_num_tx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005499 if (err)
5500 goto err_set_queues;
5501
John Fastabend2a47fa42013-11-06 09:54:52 -08005502 if (adapter->num_rx_pools > 1 &&
5503 adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
5504 queues = IXGBE_MAX_L2A_QUEUES;
5505 else
5506 queues = adapter->num_rx_queues;
5507 err = netif_set_real_num_rx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005508 if (err)
5509 goto err_set_queues;
5510
Jacob Keller1a71ab22012-08-25 03:54:19 +00005511 ixgbe_ptp_init(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005512
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005513 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005514
5515 return 0;
5516
Alexander Duyckac802f52012-07-12 05:52:53 +00005517err_set_queues:
5518 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005519err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005520 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005521err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005522 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005523err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07005524 ixgbe_reset(adapter);
5525
5526 return err;
5527}
5528
5529/**
5530 * ixgbe_close - Disables a network interface
5531 * @netdev: network interface device structure
5532 *
5533 * Returns 0, this is not allowed to fail
5534 *
5535 * The close entry point is called when an interface is de-activated
5536 * by the OS. The hardware is still under the drivers control, but
5537 * needs to be disabled. A global MAC reset is issued to stop the
5538 * hardware, and all transmit and receive resources are freed.
5539 **/
5540static int ixgbe_close(struct net_device *netdev)
5541{
5542 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005543
Jacob Keller1a71ab22012-08-25 03:54:19 +00005544 ixgbe_ptp_stop(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005545
Auke Kok9a799d72007-09-15 14:07:45 -07005546 ixgbe_down(adapter);
5547 ixgbe_free_irq(adapter);
5548
Alexander Duycke4911d52011-05-11 07:18:52 +00005549 ixgbe_fdir_filter_exit(adapter);
5550
Auke Kok9a799d72007-09-15 14:07:45 -07005551 ixgbe_free_all_tx_resources(adapter);
5552 ixgbe_free_all_rx_resources(adapter);
5553
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005554 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005555
5556 return 0;
5557}
5558
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005559#ifdef CONFIG_PM
5560static int ixgbe_resume(struct pci_dev *pdev)
5561{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005562 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5563 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005564 u32 err;
5565
Mark Rustad0391bbe2014-02-28 15:48:55 -08005566 adapter->hw.hw_addr = adapter->io_addr;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005567 pci_set_power_state(pdev, PCI_D0);
5568 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005569 /*
5570 * pci_restore_state clears dev->state_saved so call
5571 * pci_save_state to restore it.
5572 */
5573 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005574
5575 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005576 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005577 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005578 return err;
5579 }
Mark Rustad41c62842014-03-12 00:38:35 +00005580 smp_mb__before_clear_bit();
5581 clear_bit(__IXGBE_DISABLED, &adapter->state);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005582 pci_set_master(pdev);
5583
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005584 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005585
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005586 ixgbe_reset(adapter);
5587
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005588 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5589
Alexander Duyckac802f52012-07-12 05:52:53 +00005590 rtnl_lock();
5591 err = ixgbe_init_interrupt_scheme(adapter);
5592 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005593 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005594
5595 rtnl_unlock();
5596
5597 if (err)
5598 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005599
5600 netif_device_attach(netdev);
5601
5602 return 0;
5603}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005604#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005605
5606static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005607{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005608 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5609 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005610 struct ixgbe_hw *hw = &adapter->hw;
5611 u32 ctrl, fctrl;
5612 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005613#ifdef CONFIG_PM
5614 int retval = 0;
5615#endif
5616
5617 netif_device_detach(netdev);
5618
akepner499ab5c2013-03-13 14:54:58 +00005619 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005620 if (netif_running(netdev)) {
5621 ixgbe_down(adapter);
5622 ixgbe_free_irq(adapter);
5623 ixgbe_free_all_tx_resources(adapter);
5624 ixgbe_free_all_rx_resources(adapter);
5625 }
akepner499ab5c2013-03-13 14:54:58 +00005626 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005627
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005628 ixgbe_clear_interrupt_scheme(adapter);
5629
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005630#ifdef CONFIG_PM
5631 retval = pci_save_state(pdev);
5632 if (retval)
5633 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005634
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005635#endif
Jacob Kellerf4f10402013-06-25 07:59:23 +00005636 if (hw->mac.ops.stop_link_on_d3)
5637 hw->mac.ops.stop_link_on_d3(hw);
5638
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005639 if (wufc) {
5640 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005641
Emil Tantilovec74a472012-09-20 03:33:56 +00005642 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5643 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005644 hw->mac.ops.enable_tx_laser(hw);
5645
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005646 /* turn on all-multi mode if wake on multicast is enabled */
5647 if (wufc & IXGBE_WUFC_MC) {
5648 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5649 fctrl |= IXGBE_FCTRL_MPE;
5650 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5651 }
5652
5653 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5654 ctrl |= IXGBE_CTRL_GIO_DIS;
5655 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5656
5657 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5658 } else {
5659 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5660 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5661 }
5662
Alexander Duyckbd508172010-11-16 19:27:03 -08005663 switch (hw->mac.type) {
5664 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005665 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005666 break;
5667 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005668 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005669 pci_wake_from_d3(pdev, !!wufc);
5670 break;
5671 default:
5672 break;
5673 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005674
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005675 *enable_wake = !!wufc;
5676
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005677 ixgbe_release_hw_control(adapter);
5678
Mark Rustad41c62842014-03-12 00:38:35 +00005679 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
5680 pci_disable_device(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005681
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005682 return 0;
5683}
5684
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005685#ifdef CONFIG_PM
5686static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5687{
5688 int retval;
5689 bool wake;
5690
5691 retval = __ixgbe_shutdown(pdev, &wake);
5692 if (retval)
5693 return retval;
5694
5695 if (wake) {
5696 pci_prepare_to_sleep(pdev);
5697 } else {
5698 pci_wake_from_d3(pdev, false);
5699 pci_set_power_state(pdev, PCI_D3hot);
5700 }
5701
5702 return 0;
5703}
5704#endif /* CONFIG_PM */
5705
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005706static void ixgbe_shutdown(struct pci_dev *pdev)
5707{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005708 bool wake;
5709
5710 __ixgbe_shutdown(pdev, &wake);
5711
5712 if (system_state == SYSTEM_POWER_OFF) {
5713 pci_wake_from_d3(pdev, wake);
5714 pci_set_power_state(pdev, PCI_D3hot);
5715 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005716}
5717
5718/**
Auke Kok9a799d72007-09-15 14:07:45 -07005719 * ixgbe_update_stats - Update the board statistics counters.
5720 * @adapter: board private structure
5721 **/
5722void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5723{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005724 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005725 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005726 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005727 u64 total_mpc = 0;
5728 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005729 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5730 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005731 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005732
Don Skidmored08935c2010-06-11 13:20:29 +00005733 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5734 test_bit(__IXGBE_RESETTING, &adapter->state))
5735 return;
5736
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005737 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005738 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005739 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005740 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005741 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5742 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005743 }
5744 adapter->rsc_total_count = rsc_count;
5745 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005746 }
5747
Alexander Duyck5b7da512010-11-16 19:26:50 -08005748 for (i = 0; i < adapter->num_rx_queues; i++) {
5749 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5750 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5751 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5752 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005753 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005754 bytes += rx_ring->stats.bytes;
5755 packets += rx_ring->stats.packets;
5756 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005757 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005758 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5759 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005760 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005761 netdev->stats.rx_bytes = bytes;
5762 netdev->stats.rx_packets = packets;
5763
5764 bytes = 0;
5765 packets = 0;
5766 /* gather some stats to the adapter struct that are per queue */
5767 for (i = 0; i < adapter->num_tx_queues; i++) {
5768 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5769 restart_queue += tx_ring->tx_stats.restart_queue;
5770 tx_busy += tx_ring->tx_stats.tx_busy;
5771 bytes += tx_ring->stats.bytes;
5772 packets += tx_ring->stats.packets;
5773 }
5774 adapter->restart_queue = restart_queue;
5775 adapter->tx_busy = tx_busy;
5776 netdev->stats.tx_bytes = bytes;
5777 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005778
Joe Perches7ca647b2010-09-07 21:35:40 +00005779 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005780
5781 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005782 for (i = 0; i < 8; i++) {
5783 /* for packet buffers not used, the register should read 0 */
5784 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5785 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005786 hwstats->mpc[i] += mpc;
5787 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005788 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5789 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005790 switch (hw->mac.type) {
5791 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005792 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5793 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5794 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005795 hwstats->pxonrxc[i] +=
5796 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005797 break;
5798 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005799 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005800 hwstats->pxonrxc[i] +=
5801 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005802 break;
5803 default:
5804 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005805 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005806 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005807
5808 /*16 register reads */
5809 for (i = 0; i < 16; i++) {
5810 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5811 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5812 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5813 (hw->mac.type == ixgbe_mac_X540)) {
5814 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5815 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5816 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5817 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5818 }
5819 }
5820
Joe Perches7ca647b2010-09-07 21:35:40 +00005821 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005822 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005823 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005824
John Fastabendc84d3242010-11-16 19:27:12 -08005825 ixgbe_update_xoff_received(adapter);
5826
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005827 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005828 switch (hw->mac.type) {
5829 case ixgbe_mac_82598EB:
5830 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005831 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5832 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5833 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5834 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005835 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005836 /* OS2BMC stats are X540 only*/
5837 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5838 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5839 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5840 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5841 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005842 for (i = 0; i < 16; i++)
5843 adapter->hw_rx_no_dma_resources +=
5844 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005845 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005846 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005847 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005848 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005849 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005850 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005851 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005852 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5853 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005854#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005855 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5856 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5857 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5858 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5859 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5860 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005861 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005862 if (adapter->fcoe.ddp_pool) {
5863 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5864 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5865 unsigned int cpu;
5866 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005867 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005868 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5869 noddp += ddp_pool->noddp;
5870 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005871 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005872 hwstats->fcoe_noddp = noddp;
5873 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005874 }
Yi Zou6d455222009-05-13 13:12:16 +00005875#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005876 break;
5877 default:
5878 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005879 }
Auke Kok9a799d72007-09-15 14:07:45 -07005880 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005881 hwstats->bprc += bprc;
5882 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005883 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005884 hwstats->mprc -= bprc;
5885 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5886 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5887 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5888 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5889 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5890 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5891 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5892 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005893 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005894 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005895 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005896 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005897 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5898 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005899 /*
5900 * 82598 errata - tx of flow control packets is included in tx counters
5901 */
5902 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005903 hwstats->gptc -= xon_off_tot;
5904 hwstats->mptc -= xon_off_tot;
5905 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5906 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5907 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5908 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5909 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5910 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5911 hwstats->ptc64 -= xon_off_tot;
5912 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5913 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5914 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5915 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5916 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5917 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005918
5919 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005920 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005921
5922 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005923 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005924 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005925 netdev->stats.rx_length_errors = hwstats->rlec;
5926 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005927 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005928}
5929
5930/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005931 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005932 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005933 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005934static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005935{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005936 struct ixgbe_hw *hw = &adapter->hw;
5937 int i;
5938
Alexander Duyckd034acf2011-04-27 09:25:34 +00005939 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5940 return;
5941
5942 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5943
5944 /* if interface is down do nothing */
5945 if (test_bit(__IXGBE_DOWN, &adapter->state))
5946 return;
5947
5948 /* do nothing if we are not using signature filters */
5949 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5950 return;
5951
5952 adapter->fdir_overflow++;
5953
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005954 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5955 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005956 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005957 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005958 /* re-enable flow director interrupts */
5959 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005960 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005961 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005962 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005963 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005964}
5965
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005966/**
5967 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005968 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005969 *
5970 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005971 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005972 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005973 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005974 */
5975static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5976{
Auke Kok9a799d72007-09-15 14:07:45 -07005977 struct ixgbe_hw *hw = &adapter->hw;
5978 u64 eics = 0;
5979 int i;
5980
Mark Rustad09f40ae2014-01-14 18:53:11 -08005981 /* If we're down, removing or resetting, just bail */
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005982 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08005983 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005984 test_bit(__IXGBE_RESETTING, &adapter->state))
5985 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005986
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005987 /* Force detection of hung controller */
5988 if (netif_carrier_ok(adapter->netdev)) {
5989 for (i = 0; i < adapter->num_tx_queues; i++)
5990 set_check_for_tx_hang(adapter->tx_ring[i]);
5991 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005992
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005993 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005994 /*
5995 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005996 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005997 * would set *both* EIMS and EICS for any bit in EIAM
5998 */
5999 IXGBE_WRITE_REG(hw, IXGBE_EICS,
6000 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006001 } else {
6002 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00006003 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006004 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00006005 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006006 eics |= ((u64)1 << i);
6007 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006008 }
6009
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006010 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00006011 ixgbe_irq_rearm_queues(adapter, eics);
6012
Alexander Duyckfe49f042009-06-04 16:00:09 +00006013}
6014
6015/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006016 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006017 * @adapter: pointer to the device adapter structure
6018 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006019 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006020static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006021{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006022 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006023 u32 link_speed = adapter->link_speed;
6024 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00006025 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006026
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006027 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6028 return;
6029
6030 if (hw->mac.ops.check_link) {
6031 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006032 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006033 /* always assume link is up, if no check link function */
6034 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
6035 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006036 }
Alexander Duyck041441d2012-04-19 17:48:48 +00006037
6038 if (adapter->ixgbe_ieee_pfc)
6039 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
6040
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00006041 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00006042 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00006043 ixgbe_set_rx_drop_en(adapter);
6044 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006045
6046 if (link_up ||
6047 time_after(jiffies, (adapter->link_check_timeout +
6048 IXGBE_TRY_LINK_TIMEOUT))) {
6049 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
6050 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
6051 IXGBE_WRITE_FLUSH(hw);
6052 }
6053
6054 adapter->link_up = link_up;
6055 adapter->link_speed = link_speed;
6056}
6057
Alexander Duyck107d3012012-10-02 00:17:03 +00006058static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
6059{
6060#ifdef CONFIG_IXGBE_DCB
6061 struct net_device *netdev = adapter->netdev;
6062 struct dcb_app app = {
6063 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
6064 .protocol = 0,
6065 };
6066 u8 up = 0;
6067
6068 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
6069 up = dcb_ieee_getapp_mask(netdev, &app);
6070
6071 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
6072#endif
6073}
6074
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006075/**
6076 * ixgbe_watchdog_link_is_up - update netif_carrier status and
6077 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006078 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006079 **/
6080static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6081{
6082 struct net_device *netdev = adapter->netdev;
6083 struct ixgbe_hw *hw = &adapter->hw;
Emil Tantilovcdc04dc2014-03-20 03:47:53 +00006084 struct net_device *upper;
6085 struct list_head *iter;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006086 u32 link_speed = adapter->link_speed;
6087 bool flow_rx, flow_tx;
6088
6089 /* only continue if link was previously down */
6090 if (netif_carrier_ok(netdev))
6091 return;
6092
6093 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6094
6095 switch (hw->mac.type) {
6096 case ixgbe_mac_82598EB: {
6097 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6098 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6099 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6100 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6101 }
6102 break;
6103 case ixgbe_mac_X540:
6104 case ixgbe_mac_82599EB: {
6105 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6106 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6107 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6108 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6109 }
6110 break;
6111 default:
6112 flow_tx = false;
6113 flow_rx = false;
6114 break;
6115 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006116
Jacob Keller6cb562d2012-12-05 07:24:41 +00006117 adapter->last_rx_ptp_check = jiffies;
6118
Jacob Keller8fecf672013-06-21 08:14:32 +00006119 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006120 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006121
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006122 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6123 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6124 "10 Gbps" :
6125 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6126 "1 Gbps" :
6127 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6128 "100 Mbps" :
6129 "unknown speed"))),
6130 ((flow_rx && flow_tx) ? "RX/TX" :
6131 (flow_rx ? "RX" :
6132 (flow_tx ? "TX" : "None"))));
6133
6134 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006135 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006136
Emil Tantilovcdc04dc2014-03-20 03:47:53 +00006137 /* enable transmits */
6138 netif_tx_wake_all_queues(adapter->netdev);
6139
6140 /* enable any upper devices */
6141 rtnl_lock();
6142 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
6143 if (netif_is_macvlan(upper)) {
6144 struct macvlan_dev *vlan = netdev_priv(upper);
6145
6146 if (vlan->fwd_priv)
6147 netif_tx_wake_all_queues(upper);
6148 }
6149 }
6150 rtnl_unlock();
6151
Alexander Duyck107d3012012-10-02 00:17:03 +00006152 /* update the default user priority for VFs */
6153 ixgbe_update_default_up(adapter);
6154
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006155 /* ping all the active vfs to let them know link has changed */
6156 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006157}
6158
6159/**
6160 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6161 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006162 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006163 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00006164static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006165{
6166 struct net_device *netdev = adapter->netdev;
6167 struct ixgbe_hw *hw = &adapter->hw;
6168
6169 adapter->link_up = false;
6170 adapter->link_speed = 0;
6171
6172 /* only continue if link was up previously */
6173 if (!netif_carrier_ok(netdev))
6174 return;
6175
6176 /* poll for SFP+ cable when link is down */
6177 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6178 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6179
Jacob Keller8fecf672013-06-21 08:14:32 +00006180 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006181 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006182
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006183 e_info(drv, "NIC Link is Down\n");
6184 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006185
6186 /* ping all the active vfs to let them know link has changed */
6187 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006188}
6189
6190/**
6191 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006192 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006193 **/
6194static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6195{
6196 int i;
6197 int some_tx_pending = 0;
6198
6199 if (!netif_carrier_ok(adapter->netdev)) {
6200 for (i = 0; i < adapter->num_tx_queues; i++) {
6201 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6202 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6203 some_tx_pending = 1;
6204 break;
6205 }
6206 }
6207
6208 if (some_tx_pending) {
6209 /* We've lost link, so the controller stops DMA,
6210 * but we've got queued Tx work that's never going
6211 * to get done, so reset controller to flush Tx.
6212 * (Do the reset outside of interrupt context).
6213 */
Jacob Keller12ff3f32012-12-01 07:57:17 +00006214 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006215 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006216 }
6217 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006218}
6219
Greg Rosea985b6c32010-11-18 03:02:52 +00006220static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6221{
6222 u32 ssvpc;
6223
Greg Rose0584d992012-08-08 00:00:58 +00006224 /* Do not perform spoof check for 82598 or if not in IOV mode */
6225 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
6226 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00006227 return;
6228
6229 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6230
6231 /*
6232 * ssvpc register is cleared on read, if zero then no
6233 * spoofed packets in the last interval.
6234 */
6235 if (!ssvpc)
6236 return;
6237
Emil Tantilovd6ea0752012-08-08 06:28:37 +00006238 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00006239}
6240
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006241/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006242 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006243 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006244 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006245static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006246{
Mark Rustad09f40ae2014-01-14 18:53:11 -08006247 /* if interface is down, removing or resetting, do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00006248 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006249 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Emil Tantilov7edebf92011-08-27 07:18:37 +00006250 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006251 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006252
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006253 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006254
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006255 if (adapter->link_up)
6256 ixgbe_watchdog_link_is_up(adapter);
6257 else
6258 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006259
Greg Rosea985b6c32010-11-18 03:02:52 +00006260 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006261 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006262
6263 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006264}
6265
Alexander Duyck70864002011-04-27 09:13:56 +00006266/**
6267 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006268 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006269 **/
6270static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6271{
6272 struct ixgbe_hw *hw = &adapter->hw;
6273 s32 err;
6274
6275 /* not searching for SFP so there is nothing to do here */
6276 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6277 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6278 return;
6279
6280 /* someone else is in init, wait until next service event */
6281 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6282 return;
6283
6284 err = hw->phy.ops.identify_sfp(hw);
6285 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6286 goto sfp_out;
6287
6288 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6289 /* If no cable is present, then we need to reset
6290 * the next time we find a good cable. */
6291 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6292 }
6293
6294 /* exit on error */
6295 if (err)
6296 goto sfp_out;
6297
6298 /* exit if reset not needed */
6299 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6300 goto sfp_out;
6301
6302 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6303
6304 /*
6305 * A module may be identified correctly, but the EEPROM may not have
6306 * support for that module. setup_sfp() will fail in that case, so
6307 * we should not allow that module to load.
6308 */
6309 if (hw->mac.type == ixgbe_mac_82598EB)
6310 err = hw->phy.ops.reset(hw);
6311 else
6312 err = hw->mac.ops.setup_sfp(hw);
6313
6314 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6315 goto sfp_out;
6316
6317 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6318 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6319
6320sfp_out:
6321 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6322
6323 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6324 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6325 e_dev_err("failed to initialize because an unsupported "
6326 "SFP+ module type was detected.\n");
6327 e_dev_err("Reload the driver after installing a "
6328 "supported module.\n");
6329 unregister_netdev(adapter->netdev);
6330 }
6331}
6332
6333/**
6334 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006335 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006336 **/
6337static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6338{
6339 struct ixgbe_hw *hw = &adapter->hw;
Josh Hay3d292262012-12-15 03:28:19 +00006340 u32 speed;
6341 bool autoneg = false;
Alexander Duyck70864002011-04-27 09:13:56 +00006342
6343 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6344 return;
6345
6346 /* someone else is in init, wait until next service event */
6347 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6348 return;
6349
6350 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6351
Josh Hay3d292262012-12-15 03:28:19 +00006352 speed = hw->phy.autoneg_advertised;
Emil Tantiloved33ff62013-08-30 07:55:24 +00006353 if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
Josh Hay3d292262012-12-15 03:28:19 +00006354 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
Emil Tantiloved33ff62013-08-30 07:55:24 +00006355
6356 /* setup the highest link when no autoneg */
6357 if (!autoneg) {
6358 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
6359 speed = IXGBE_LINK_SPEED_10GB_FULL;
6360 }
6361 }
6362
Alexander Duyck70864002011-04-27 09:13:56 +00006363 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00006364 hw->mac.ops.setup_link(hw, speed, true);
Alexander Duyck70864002011-04-27 09:13:56 +00006365
6366 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6367 adapter->link_check_timeout = jiffies;
6368 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6369}
6370
Greg Rose83c61fa2011-09-07 05:59:35 +00006371#ifdef CONFIG_PCI_IOV
6372static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6373{
6374 int vf;
6375 struct ixgbe_hw *hw = &adapter->hw;
6376 struct net_device *netdev = adapter->netdev;
6377 u32 gpc;
6378 u32 ciaa, ciad;
6379
6380 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6381 if (gpc) /* If incrementing then no need for the check below */
6382 return;
6383 /*
6384 * Check to see if a bad DMA write target from an errant or
6385 * malicious VF has caused a PCIe error. If so then we can
6386 * issue a VFLR to the offending VF(s) and then resume without
6387 * requesting a full slot reset.
6388 */
6389
6390 for (vf = 0; vf < adapter->num_vfs; vf++) {
6391 ciaa = (vf << 16) | 0x80000000;
6392 /* 32 bit read so align, we really want status at offset 6 */
6393 ciaa |= PCI_COMMAND;
6394 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6395 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6396 ciaa &= 0x7FFFFFFF;
6397 /* disable debug mode asap after reading data */
6398 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6399 /* Get the upper 16 bits which will be the PCI status reg */
6400 ciad >>= 16;
6401 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6402 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6403 /* Issue VFLR */
6404 ciaa = (vf << 16) | 0x80000000;
6405 ciaa |= 0xA8;
6406 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6407 ciad = 0x00008000; /* VFLR */
6408 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6409 ciaa &= 0x7FFFFFFF;
6410 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6411 }
6412 }
6413}
6414
6415#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006416/**
6417 * ixgbe_service_timer - Timer Call-back
6418 * @data: pointer to adapter cast into an unsigned long
6419 **/
6420static void ixgbe_service_timer(unsigned long data)
6421{
6422 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6423 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00006424 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00006425
6426 /* poll faster when waiting for link */
6427 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6428 next_event_offset = HZ / 10;
6429 else
6430 next_event_offset = HZ * 2;
6431
Greg Rose83c61fa2011-09-07 05:59:35 +00006432#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00006433 /*
6434 * don't bother with SR-IOV VF DMA hang check if there are
6435 * no VFs or the link is down
6436 */
6437 if (!adapter->num_vfs ||
6438 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6439 goto normal_timer_service;
6440
6441 /* If we have VFs allocated then we must check for DMA hangs */
6442 ixgbe_check_for_bad_vf(adapter);
6443 next_event_offset = HZ / 50;
6444 adapter->timer_event_accumulator++;
6445
6446 if (adapter->timer_event_accumulator >= 100)
6447 adapter->timer_event_accumulator = 0;
6448 else
6449 ready = false;
6450
6451normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00006452#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006453 /* Reset the timer */
6454 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6455
Greg Rose83c61fa2011-09-07 05:59:35 +00006456 if (ready)
6457 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006458}
6459
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006460static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6461{
6462 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6463 return;
6464
6465 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6466
Mark Rustad09f40ae2014-01-14 18:53:11 -08006467 /* If we're already down, removing or resetting, just bail */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006468 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006469 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006470 test_bit(__IXGBE_RESETTING, &adapter->state))
6471 return;
6472
6473 ixgbe_dump(adapter);
6474 netdev_err(adapter->netdev, "Reset adapter\n");
6475 adapter->tx_timeout_count++;
6476
John Fastabend8f4c5c92014-01-16 02:30:05 -08006477 rtnl_lock();
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006478 ixgbe_reinit_locked(adapter);
John Fastabend8f4c5c92014-01-16 02:30:05 -08006479 rtnl_unlock();
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006480}
6481
Alexander Duyck70864002011-04-27 09:13:56 +00006482/**
6483 * ixgbe_service_task - manages and runs subtasks
6484 * @work: pointer to work_struct containing our data
6485 **/
6486static void ixgbe_service_task(struct work_struct *work)
6487{
6488 struct ixgbe_adapter *adapter = container_of(work,
6489 struct ixgbe_adapter,
6490 service_task);
Mark Rustadb0483c82014-01-14 18:53:17 -08006491 if (ixgbe_removed(adapter->hw.hw_addr)) {
6492 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
6493 rtnl_lock();
6494 ixgbe_down(adapter);
6495 rtnl_unlock();
6496 }
6497 ixgbe_service_event_complete(adapter);
6498 return;
6499 }
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006500 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006501 ixgbe_sfp_detection_subtask(adapter);
6502 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006503 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006504 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006505 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006506 ixgbe_check_hang_subtask(adapter);
Jacob Keller891dc082012-12-05 07:24:46 +00006507
Jacob Keller8fecf672013-06-21 08:14:32 +00006508 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
Jacob Keller891dc082012-12-05 07:24:46 +00006509 ixgbe_ptp_overflow_check(adapter);
6510 ixgbe_ptp_rx_hang(adapter);
6511 }
Alexander Duyck70864002011-04-27 09:13:56 +00006512
6513 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006514}
6515
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006516static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6517 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006518 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00006519{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006520 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006521 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006522 u32 mss_l4len_idx, l4len;
Francois Romieu2049e1f2014-03-30 03:14:27 +00006523 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07006524
Alexander Duyck8f4fbb92012-10-30 06:01:40 +00006525 if (skb->ip_summed != CHECKSUM_PARTIAL)
6526 return 0;
6527
Alexander Duyck897ab152011-05-27 05:31:47 +00006528 if (!skb_is_gso(skb))
6529 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006530
Francois Romieu2049e1f2014-03-30 03:14:27 +00006531 err = skb_cow_head(skb, 0);
6532 if (err < 0)
6533 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006534
Alexander Duyck897ab152011-05-27 05:31:47 +00006535 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6536 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6537
Joe Perchesa1108ff2014-03-13 05:19:25 +00006538 if (first->protocol == htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006539 struct iphdr *iph = ip_hdr(skb);
6540 iph->tot_len = 0;
6541 iph->check = 0;
6542 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6543 iph->daddr, 0,
6544 IPPROTO_TCP,
6545 0);
6546 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006547 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6548 IXGBE_TX_FLAGS_CSUM |
6549 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006550 } else if (skb_is_gso_v6(skb)) {
6551 ipv6_hdr(skb)->payload_len = 0;
6552 tcp_hdr(skb)->check =
6553 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6554 &ipv6_hdr(skb)->daddr,
6555 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006556 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6557 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006558 }
6559
Alexander Duyck091a6242012-02-08 07:51:01 +00006560 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006561 l4len = tcp_hdrlen(skb);
6562 *hdr_len = skb_transport_offset(skb) + l4len;
6563
Alexander Duyck091a6242012-02-08 07:51:01 +00006564 /* update gso size and bytecount with header size */
6565 first->gso_segs = skb_shinfo(skb)->gso_segs;
6566 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6567
Alexander Duyckc44f5f52012-10-30 06:01:45 +00006568 /* mss_l4len_id: use 0 as index for TSO */
Alexander Duyck897ab152011-05-27 05:31:47 +00006569 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6570 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
Alexander Duyck897ab152011-05-27 05:31:47 +00006571
6572 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6573 vlan_macip_lens = skb_network_header_len(skb);
6574 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006575 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006576
6577 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006578 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006579
6580 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006581}
6582
Alexander Duyck244e27a2012-02-08 07:51:11 +00006583static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6584 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006585{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006586 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006587 u32 vlan_macip_lens = 0;
6588 u32 mss_l4len_idx = 0;
6589 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006590
Alexander Duyck897ab152011-05-27 05:31:47 +00006591 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck472148c2012-11-07 02:34:28 +00006592 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6593 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6594 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006595 } else {
6596 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006597 switch (first->protocol) {
Joe Perchesa1108ff2014-03-13 05:19:25 +00006598 case htons(ETH_P_IP):
Alexander Duyck897ab152011-05-27 05:31:47 +00006599 vlan_macip_lens |= skb_network_header_len(skb);
6600 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6601 l4_hdr = ip_hdr(skb)->protocol;
6602 break;
Joe Perchesa1108ff2014-03-13 05:19:25 +00006603 case htons(ETH_P_IPV6):
Alexander Duyck897ab152011-05-27 05:31:47 +00006604 vlan_macip_lens |= skb_network_header_len(skb);
6605 l4_hdr = ipv6_hdr(skb)->nexthdr;
6606 break;
6607 default:
6608 if (unlikely(net_ratelimit())) {
6609 dev_warn(tx_ring->dev,
6610 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006611 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006612 }
6613 break;
6614 }
Auke Kok9a799d72007-09-15 14:07:45 -07006615
Alexander Duyck897ab152011-05-27 05:31:47 +00006616 switch (l4_hdr) {
6617 case IPPROTO_TCP:
6618 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6619 mss_l4len_idx = tcp_hdrlen(skb) <<
6620 IXGBE_ADVTXD_L4LEN_SHIFT;
6621 break;
6622 case IPPROTO_SCTP:
6623 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6624 mss_l4len_idx = sizeof(struct sctphdr) <<
6625 IXGBE_ADVTXD_L4LEN_SHIFT;
6626 break;
6627 case IPPROTO_UDP:
6628 mss_l4len_idx = sizeof(struct udphdr) <<
6629 IXGBE_ADVTXD_L4LEN_SHIFT;
6630 break;
6631 default:
6632 if (unlikely(net_ratelimit())) {
6633 dev_warn(tx_ring->dev,
6634 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006635 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006636 }
6637 break;
6638 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006639
6640 /* update TX checksum flag */
6641 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006642 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006643
Alexander Duyck244e27a2012-02-08 07:51:11 +00006644 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006645 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006646 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006647
6648 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6649 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006650}
6651
Alexander Duyck472148c2012-11-07 02:34:28 +00006652#define IXGBE_SET_FLAG(_input, _flag, _result) \
6653 ((_flag <= _result) ? \
6654 ((u32)(_input & _flag) * (_result / _flag)) : \
6655 ((u32)(_input & _flag) / (_flag / _result)))
6656
6657static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006658{
6659 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck472148c2012-11-07 02:34:28 +00006660 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6661 IXGBE_ADVTXD_DCMD_DEXT |
6662 IXGBE_ADVTXD_DCMD_IFCS;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006663
6664 /* set HW vlan bit if vlan is present */
Alexander Duyck472148c2012-11-07 02:34:28 +00006665 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6666 IXGBE_ADVTXD_DCMD_VLE);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006667
Alexander Duyckd3d00232011-07-15 02:31:25 +00006668 /* set segmentation enable bits for TSO/FSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006669 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6670 IXGBE_ADVTXD_DCMD_TSE);
6671
6672 /* set timestamp bit if present */
6673 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6674 IXGBE_ADVTXD_MAC_TSTAMP);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006675
Alexander Duyck62748b72012-07-20 08:09:01 +00006676 /* insert frame checksum */
Alexander Duyck472148c2012-11-07 02:34:28 +00006677 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
Alexander Duyck62748b72012-07-20 08:09:01 +00006678
Alexander Duyckd3d00232011-07-15 02:31:25 +00006679 return cmd_type;
6680}
6681
Alexander Duyck729739b2012-02-08 07:51:06 +00006682static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6683 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006684{
Alexander Duyck472148c2012-11-07 02:34:28 +00006685 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006686
6687 /* enable L4 checksum for TSO and TX checksum offload */
Alexander Duyck472148c2012-11-07 02:34:28 +00006688 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6689 IXGBE_TX_FLAGS_CSUM,
6690 IXGBE_ADVTXD_POPTS_TXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006691
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006692 /* enble IPv4 checksum for TSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006693 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6694 IXGBE_TX_FLAGS_IPV4,
6695 IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006696
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006697 /*
6698 * Check Context must be set if Tx switch is enabled, which it
6699 * always is for case where virtual functions are running
6700 */
Alexander Duyck472148c2012-11-07 02:34:28 +00006701 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6702 IXGBE_TX_FLAGS_CC,
6703 IXGBE_ADVTXD_CC);
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006704
Alexander Duyck472148c2012-11-07 02:34:28 +00006705 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006706}
6707
6708#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6709 IXGBE_TXD_CMD_RS)
6710
6711static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006712 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006713 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006714{
Alexander Duyck729739b2012-02-08 07:51:06 +00006715 struct sk_buff *skb = first->skb;
6716 struct ixgbe_tx_buffer *tx_buffer;
6717 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyckec718252012-10-30 06:01:55 +00006718 struct skb_frag_struct *frag;
6719 dma_addr_t dma;
6720 unsigned int data_len, size;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006721 u32 tx_flags = first->tx_flags;
Alexander Duyck472148c2012-11-07 02:34:28 +00006722 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006723 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006724
Alexander Duyck729739b2012-02-08 07:51:06 +00006725 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6726
Alexander Duyckec718252012-10-30 06:01:55 +00006727 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6728
6729 size = skb_headlen(skb);
6730 data_len = skb->data_len;
Alexander Duyck729739b2012-02-08 07:51:06 +00006731
Alexander Duyckd3d00232011-07-15 02:31:25 +00006732#ifdef IXGBE_FCOE
6733 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006734 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006735 size -= sizeof(struct fcoe_crc_eof) - data_len;
6736 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006737 } else {
6738 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006739 }
Auke Kok9a799d72007-09-15 14:07:45 -07006740 }
6741
Alexander Duyckd3d00232011-07-15 02:31:25 +00006742#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006743 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006744
Alexander Duyckec718252012-10-30 06:01:55 +00006745 tx_buffer = first;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006746
Alexander Duyckec718252012-10-30 06:01:55 +00006747 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6748 if (dma_mapping_error(tx_ring->dev, dma))
6749 goto dma_error;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006750
Alexander Duyckec718252012-10-30 06:01:55 +00006751 /* record length, and DMA address */
6752 dma_unmap_len_set(tx_buffer, len, size);
6753 dma_unmap_addr_set(tx_buffer, dma, dma);
6754
6755 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6756
Alexander Duyck729739b2012-02-08 07:51:06 +00006757 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006758 tx_desc->read.cmd_type_len =
Alexander Duyck472148c2012-11-07 02:34:28 +00006759 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006760
Alexander Duyckd3d00232011-07-15 02:31:25 +00006761 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006762 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006763 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006764 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006765 i = 0;
6766 }
Alexander Duyckec718252012-10-30 06:01:55 +00006767 tx_desc->read.olinfo_status = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006768
6769 dma += IXGBE_MAX_DATA_PER_TXD;
6770 size -= IXGBE_MAX_DATA_PER_TXD;
6771
6772 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006773 }
6774
Alexander Duyck729739b2012-02-08 07:51:06 +00006775 if (likely(!data_len))
6776 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006777
Alexander Duyck472148c2012-11-07 02:34:28 +00006778 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006779
Alexander Duyck729739b2012-02-08 07:51:06 +00006780 i++;
6781 tx_desc++;
6782 if (i == tx_ring->count) {
6783 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6784 i = 0;
6785 }
Alexander Duyckec718252012-10-30 06:01:55 +00006786 tx_desc->read.olinfo_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006787
Alexander Duyckd3d00232011-07-15 02:31:25 +00006788#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006789 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006790#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006791 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006792#endif
6793 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006794
Alexander Duyck729739b2012-02-08 07:51:06 +00006795 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6796 DMA_TO_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07006797
Alexander Duyck729739b2012-02-08 07:51:06 +00006798 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07006799 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006800
Alexander Duyck729739b2012-02-08 07:51:06 +00006801 /* write last descriptor with RS and EOP bits */
Alexander Duyck472148c2012-11-07 02:34:28 +00006802 cmd_type |= size | IXGBE_TXD_CMD;
6803 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006804
Alexander Duyck091a6242012-02-08 07:51:01 +00006805 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006806
Alexander Duyckd3d00232011-07-15 02:31:25 +00006807 /* set the timestamp */
6808 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006809
6810 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006811 * Force memory writes to complete before letting h/w know there
6812 * are new descriptors to fetch. (Only applicable for weak-ordered
6813 * memory model archs, such as IA-64).
6814 *
6815 * We also need this memory barrier to make certain all of the
6816 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006817 */
6818 wmb();
6819
Alexander Duyckd3d00232011-07-15 02:31:25 +00006820 /* set next_to_watch value indicating a packet is present */
6821 first->next_to_watch = tx_desc;
6822
Alexander Duyck729739b2012-02-08 07:51:06 +00006823 i++;
6824 if (i == tx_ring->count)
6825 i = 0;
6826
6827 tx_ring->next_to_use = i;
6828
Alexander Duyckd3d00232011-07-15 02:31:25 +00006829 /* notify HW of packet */
Mark Rustad84227bc2014-01-14 18:53:13 -08006830 ixgbe_write_tail(tx_ring, i);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006831
6832 return;
6833dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006834 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006835
6836 /* clear dma mappings for failed tx_buffer_info map */
6837 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006838 tx_buffer = &tx_ring->tx_buffer_info[i];
6839 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6840 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006841 break;
6842 if (i == 0)
6843 i = tx_ring->count;
6844 i--;
6845 }
6846
Alexander Duyckd3d00232011-07-15 02:31:25 +00006847 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006848}
6849
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006850static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006851 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006852{
Alexander Duyck69830522011-01-06 14:29:58 +00006853 struct ixgbe_q_vector *q_vector = ring->q_vector;
6854 union ixgbe_atr_hash_dword input = { .dword = 0 };
6855 union ixgbe_atr_hash_dword common = { .dword = 0 };
6856 union {
6857 unsigned char *network;
6858 struct iphdr *ipv4;
6859 struct ipv6hdr *ipv6;
6860 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006861 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006862 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006863
Alexander Duyck69830522011-01-06 14:29:58 +00006864 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6865 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006866 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006867
Alexander Duyck69830522011-01-06 14:29:58 +00006868 /* do nothing if sampling is disabled */
6869 if (!ring->atr_sample_rate)
6870 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006871
Alexander Duyck69830522011-01-06 14:29:58 +00006872 ring->atr_count++;
6873
6874 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006875 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006876
6877 /* Currently only IPv4/IPv6 with TCP is supported */
Joe Perchesa1108ff2014-03-13 05:19:25 +00006878 if ((first->protocol != htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006879 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Joe Perchesa1108ff2014-03-13 05:19:25 +00006880 (first->protocol != htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006881 hdr.ipv4->protocol != IPPROTO_TCP))
6882 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006883
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006884 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006885
Alexander Duyck66f32a82011-06-29 05:43:22 +00006886 /* skip this packet since it is invalid or the socket is closing */
6887 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006888 return;
6889
6890 /* sample on all syn packets or once every atr sample count */
6891 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6892 return;
6893
6894 /* reset sample count */
6895 ring->atr_count = 0;
6896
Alexander Duyck244e27a2012-02-08 07:51:11 +00006897 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006898
6899 /*
6900 * src and dst are inverted, think how the receiver sees them
6901 *
6902 * The input is broken into two sections, a non-compressed section
6903 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6904 * is XORed together and stored in the compressed dword.
6905 */
6906 input.formatted.vlan_id = vlan_id;
6907
6908 /*
6909 * since src port and flex bytes occupy the same word XOR them together
6910 * and write the value to source port portion of compressed dword
6911 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006912 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Joe Perchesa1108ff2014-03-13 05:19:25 +00006913 common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
Alexander Duyck69830522011-01-06 14:29:58 +00006914 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006915 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006916 common.port.dst ^= th->source;
6917
Joe Perchesa1108ff2014-03-13 05:19:25 +00006918 if (first->protocol == htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006919 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6920 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6921 } else {
6922 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6923 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6924 hdr.ipv6->saddr.s6_addr32[1] ^
6925 hdr.ipv6->saddr.s6_addr32[2] ^
6926 hdr.ipv6->saddr.s6_addr32[3] ^
6927 hdr.ipv6->daddr.s6_addr32[0] ^
6928 hdr.ipv6->daddr.s6_addr32[1] ^
6929 hdr.ipv6->daddr.s6_addr32[2] ^
6930 hdr.ipv6->daddr.s6_addr32[3];
6931 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006932
6933 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006934 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6935 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006936}
6937
Alexander Duyck63544e92011-05-27 05:31:42 +00006938static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006939{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006940 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006941 /* Herbert's original patch had:
6942 * smp_mb__after_netif_stop_queue();
6943 * but since that doesn't exist yet, just open code it. */
6944 smp_mb();
6945
6946 /* We need to check again in a case another CPU has just
6947 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006948 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006949 return -EBUSY;
6950
6951 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006952 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006953 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006954 return 0;
6955}
6956
Alexander Duyck82d4e462011-06-11 01:44:58 +00006957static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006958{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006959 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006960 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006961 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006962}
6963
Jason Wangf663dd92014-01-10 16:18:26 +08006964static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
Daniel Borkmann99932d42014-02-16 15:55:20 +01006965 void *accel_priv, select_queue_fallback_t fallback)
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006966{
Jason Wangf663dd92014-01-10 16:18:26 +08006967 struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
6968#ifdef IXGBE_FCOE
Alexander Duyck97488bd2013-01-12 06:33:37 +00006969 struct ixgbe_adapter *adapter;
6970 struct ixgbe_ring_feature *f;
6971 int txq;
Jason Wangf663dd92014-01-10 16:18:26 +08006972#endif
6973
6974 if (fwd_adapter)
6975 return skb->queue_mapping + fwd_adapter->tx_base_queue;
6976
6977#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00006978
Alexander Duyck97488bd2013-01-12 06:33:37 +00006979 /*
6980 * only execute the code below if protocol is FCoE
6981 * or FIP and we have FCoE enabled on the adapter
6982 */
6983 switch (vlan_get_protocol(skb)) {
Joe Perchesa1108ff2014-03-13 05:19:25 +00006984 case htons(ETH_P_FCOE):
6985 case htons(ETH_P_FIP):
Alexander Duyck97488bd2013-01-12 06:33:37 +00006986 adapter = netdev_priv(dev);
Alexander Duyckc0876632012-05-10 00:01:46 +00006987
Alexander Duyck97488bd2013-01-12 06:33:37 +00006988 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6989 break;
6990 default:
Daniel Borkmann99932d42014-02-16 15:55:20 +01006991 return fallback(dev, skb);
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006992 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006993
Alexander Duyck97488bd2013-01-12 06:33:37 +00006994 f = &adapter->ring_feature[RING_F_FCOE];
6995
6996 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6997 smp_processor_id();
6998
6999 while (txq >= f->indices)
7000 txq -= f->indices;
7001
7002 return txq + f->offset;
Jason Wangf663dd92014-01-10 16:18:26 +08007003#else
Daniel Borkmann99932d42014-02-16 15:55:20 +01007004 return fallback(dev, skb);
Jason Wangf663dd92014-01-10 16:18:26 +08007005#endif
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007006}
7007
Alexander Duyckfc77dc32010-11-16 19:26:51 -08007008netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00007009 struct ixgbe_adapter *adapter,
7010 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07007011{
Alexander Duyckd3d00232011-07-15 02:31:25 +00007012 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00007013 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00007014 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00007015 unsigned short f;
Alexander Duycka535c302011-05-27 05:31:52 +00007016 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00007017 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00007018 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00007019
Alexander Duycka535c302011-05-27 05:31:52 +00007020 /*
7021 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00007022 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00007023 * + 2 desc gap to keep tail from touching head,
7024 * + 1 desc for context descriptor,
7025 * otherwise try next time
7026 */
Alexander Duycka535c302011-05-27 05:31:52 +00007027 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
7028 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck7f661622013-02-09 01:19:55 +00007029
Alexander Duycka535c302011-05-27 05:31:52 +00007030 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
7031 tx_ring->tx_stats.tx_busy++;
7032 return NETDEV_TX_BUSY;
7033 }
7034
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007035 /* record the location of the first descriptor for this packet */
7036 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
7037 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00007038 first->bytecount = skb->len;
7039 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007040
Alexander Duyck66f32a82011-06-29 05:43:22 +00007041 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00007042 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007043 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7044 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7045 /* else if it is a SW VLAN check the next protocol and store the tag */
Joe Perchesa1108ff2014-03-13 05:19:25 +00007046 } else if (protocol == htons(ETH_P_8021Q)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007047 struct vlan_hdr *vhdr, _vhdr;
7048 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
7049 if (!vhdr)
7050 goto out_drop;
7051
7052 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007053 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
7054 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007055 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07007056 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007057
Jakub Kicinski151b260c2014-03-15 14:55:21 +00007058 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
7059 !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
7060 &adapter->state))) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007061 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7062 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
Jacob Keller891dc082012-12-05 07:24:46 +00007063
7064 /* schedule check for Tx timestamp */
7065 adapter->ptp_tx_skb = skb_get(skb);
7066 adapter->ptp_tx_start = jiffies;
7067 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007068 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007069
Jakub Kicinskiff29a862014-03-15 14:55:16 +00007070 skb_tx_timestamp(skb);
7071
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007072#ifdef CONFIG_PCI_IOV
7073 /*
7074 * Use the l2switch_enable flag - would be false if the DMA
7075 * Tx switch had been disabled.
7076 */
7077 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
Alexander Duyck472148c2012-11-07 02:34:28 +00007078 tx_flags |= IXGBE_TX_FLAGS_CC;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007079
7080#endif
John Fastabend32701dc2011-09-27 03:51:56 +00007081 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00007082 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00007083 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
7084 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007085 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00007086 tx_flags |= (skb->priority & 0x7) <<
7087 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007088 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
7089 struct vlan_ethhdr *vhdr;
Francois Romieu2049e1f2014-03-30 03:14:27 +00007090
7091 if (skb_cow_head(skb, 0))
Alexander Duyck66f32a82011-06-29 05:43:22 +00007092 goto out_drop;
7093 vhdr = (struct vlan_ethhdr *)skb->data;
7094 vhdr->h_vlan_TCI = htons(tx_flags >>
7095 IXGBE_TX_FLAGS_VLAN_SHIFT);
7096 } else {
7097 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7098 }
7099 }
Alexander Duycka535c302011-05-27 05:31:52 +00007100
Alexander Duyck244e27a2012-02-08 07:51:11 +00007101 /* record initial flags and protocol */
7102 first->tx_flags = tx_flags;
7103 first->protocol = protocol;
7104
Yi Zoueacd73f2009-05-13 13:11:06 +00007105#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00007106 /* setup tx offload for FCoE */
Joe Perchesa1108ff2014-03-13 05:19:25 +00007107 if ((protocol == htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00007108 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00007109 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00007110 if (tso < 0)
7111 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07007112
Alexander Duyck66f32a82011-06-29 05:43:22 +00007113 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00007114 }
Auke Kok9a799d72007-09-15 14:07:45 -07007115
Auke Kok9a799d72007-09-15 14:07:45 -07007116#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007117 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007118 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07007119 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00007120 else if (!tso)
7121 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007122
7123 /* add the ATR filter if ATR is on */
7124 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00007125 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007126
7127#ifdef IXGBE_FCOE
7128xmit_fcoe:
7129#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007130 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00007131
7132 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07007133
7134 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00007135
7136out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007137 dev_kfree_skb_any(first->skb);
7138 first->skb = NULL;
7139
Alexander Duyck897ab152011-05-27 05:31:47 +00007140 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07007141}
7142
John Fastabend2a47fa42013-11-06 09:54:52 -08007143static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
7144 struct net_device *netdev,
7145 struct ixgbe_ring *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07007146{
7147 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007148 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07007149
Alexander Duycka50c29d2012-02-08 07:50:40 +00007150 /*
7151 * The minimum packet size for olinfo paylen is 17 so pad the skb
7152 * in order to meet this minimum size requirement.
7153 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00007154 if (unlikely(skb->len < 17)) {
7155 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00007156 return NETDEV_TX_OK;
7157 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00007158 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00007159 }
7160
John Fastabend2a47fa42013-11-06 09:54:52 -08007161 tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];
7162
Auke Kok9a799d72007-09-15 14:07:45 -07007163 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7164}
7165
John Fastabend2a47fa42013-11-06 09:54:52 -08007166static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
7167 struct net_device *netdev)
7168{
7169 return __ixgbe_xmit_frame(skb, netdev, NULL);
7170}
7171
Auke Kok9a799d72007-09-15 14:07:45 -07007172/**
7173 * ixgbe_set_mac - Change the Ethernet Address of the NIC
7174 * @netdev: network interface device structure
7175 * @p: pointer to an address structure
7176 *
7177 * Returns 0 on success, negative on failure
7178 **/
7179static int ixgbe_set_mac(struct net_device *netdev, void *p)
7180{
7181 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7182 struct ixgbe_hw *hw = &adapter->hw;
7183 struct sockaddr *addr = p;
7184
7185 if (!is_valid_ether_addr(addr->sa_data))
7186 return -EADDRNOTAVAIL;
7187
7188 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007189 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07007190
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00007191 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07007192
7193 return 0;
7194}
7195
Ben Hutchings6b73e102009-04-29 08:08:58 +00007196static int
7197ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
7198{
7199 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7200 struct ixgbe_hw *hw = &adapter->hw;
7201 u16 value;
7202 int rc;
7203
7204 if (prtad != hw->phy.mdio.prtad)
7205 return -EINVAL;
7206 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
7207 if (!rc)
7208 rc = value;
7209 return rc;
7210}
7211
7212static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
7213 u16 addr, u16 value)
7214{
7215 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7216 struct ixgbe_hw *hw = &adapter->hw;
7217
7218 if (prtad != hw->phy.mdio.prtad)
7219 return -EINVAL;
7220 return hw->phy.ops.write_reg(hw, addr, devad, value);
7221}
7222
7223static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
7224{
7225 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7226
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007227 switch (cmd) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007228 case SIOCSHWTSTAMP:
Jacob Keller93501d42014-02-28 15:48:58 -08007229 return ixgbe_ptp_set_ts_config(adapter, req);
7230 case SIOCGHWTSTAMP:
7231 return ixgbe_ptp_get_ts_config(adapter, req);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007232 default:
7233 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
7234 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00007235}
7236
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007237/**
7238 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007239 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007240 * @netdev: network interface device structure
7241 *
7242 * Returns non-zero on failure
7243 **/
7244static int ixgbe_add_sanmac_netdev(struct net_device *dev)
7245{
7246 int err = 0;
7247 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007248 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007249
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007250 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007251 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007252 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007253 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007254
7255 /* update SAN MAC vmdq pool selection */
7256 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007257 }
7258 return err;
7259}
7260
7261/**
7262 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007263 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007264 * @netdev: network interface device structure
7265 *
7266 * Returns non-zero on failure
7267 **/
7268static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7269{
7270 int err = 0;
7271 struct ixgbe_adapter *adapter = netdev_priv(dev);
7272 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7273
7274 if (is_valid_ether_addr(mac->san_addr)) {
7275 rtnl_lock();
7276 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7277 rtnl_unlock();
7278 }
7279 return err;
7280}
7281
Auke Kok9a799d72007-09-15 14:07:45 -07007282#ifdef CONFIG_NET_POLL_CONTROLLER
7283/*
7284 * Polling 'interrupt' - used by things like netconsole to send skbs
7285 * without having to re-enable interrupts. It's not called while
7286 * the interrupt routine is executing.
7287 */
7288static void ixgbe_netpoll(struct net_device *netdev)
7289{
7290 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007291 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07007292
Alexander Duyck1a647bd2010-01-13 01:49:13 +00007293 /* if interface is down do nothing */
7294 if (test_bit(__IXGBE_DOWN, &adapter->state))
7295 return;
7296
Auke Kok9a799d72007-09-15 14:07:45 -07007297 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007298 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00007299 for (i = 0; i < adapter->num_q_vectors; i++)
7300 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007301 } else {
7302 ixgbe_intr(adapter->pdev->irq, netdev);
7303 }
Auke Kok9a799d72007-09-15 14:07:45 -07007304 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07007305}
Auke Kok9a799d72007-09-15 14:07:45 -07007306
Alexander Duyck581330b2012-02-08 07:51:47 +00007307#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00007308static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7309 struct rtnl_link_stats64 *stats)
7310{
7311 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7312 int i;
7313
Eric Dumazet1a515022010-11-16 19:26:42 -08007314 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007315 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007316 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007317 u64 bytes, packets;
7318 unsigned int start;
7319
Eric Dumazet1a515022010-11-16 19:26:42 -08007320 if (ring) {
7321 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007322 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazet1a515022010-11-16 19:26:42 -08007323 packets = ring->stats.packets;
7324 bytes = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007325 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazet1a515022010-11-16 19:26:42 -08007326 stats->rx_packets += packets;
7327 stats->rx_bytes += bytes;
7328 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007329 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007330
7331 for (i = 0; i < adapter->num_tx_queues; i++) {
7332 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7333 u64 bytes, packets;
7334 unsigned int start;
7335
7336 if (ring) {
7337 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007338 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007339 packets = ring->stats.packets;
7340 bytes = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007341 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007342 stats->tx_packets += packets;
7343 stats->tx_bytes += bytes;
7344 }
7345 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007346 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007347 /* following stats updated by ixgbe_watchdog_task() */
7348 stats->multicast = netdev->stats.multicast;
7349 stats->rx_errors = netdev->stats.rx_errors;
7350 stats->rx_length_errors = netdev->stats.rx_length_errors;
7351 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7352 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7353 return stats;
7354}
7355
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007356#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007357/**
7358 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7359 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00007360 * @tc: number of traffic classes currently enabled
7361 *
7362 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7363 * 802.1Q priority maps to a packet buffer that exists.
7364 */
7365static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7366{
7367 struct ixgbe_hw *hw = &adapter->hw;
7368 u32 reg, rsave;
7369 int i;
7370
7371 /* 82598 have a static priority to TC mapping that can not
7372 * be changed so no validation is needed.
7373 */
7374 if (hw->mac.type == ixgbe_mac_82598EB)
7375 return;
7376
7377 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7378 rsave = reg;
7379
7380 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7381 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7382
7383 /* If up2tc is out of bounds default to zero */
7384 if (up2tc > tc)
7385 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7386 }
7387
7388 if (reg != rsave)
7389 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7390
7391 return;
7392}
7393
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007394/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00007395 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
7396 * @adapter: Pointer to adapter struct
7397 *
7398 * Populate the netdev user priority to tc map
7399 */
7400static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
7401{
7402 struct net_device *dev = adapter->netdev;
7403 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
7404 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
7405 u8 prio;
7406
7407 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
7408 u8 tc = 0;
7409
7410 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
7411 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
7412 else if (ets)
7413 tc = ets->prio_tc[prio];
7414
7415 netdev_set_prio_tc_map(dev, prio, tc);
7416 }
7417}
7418
Alexander Duyckcca73c52013-01-12 06:33:44 +00007419#endif /* CONFIG_IXGBE_DCB */
Alexander Duyck02debdc2012-05-18 06:33:31 +00007420/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007421 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00007422 *
7423 * @netdev: net device to configure
7424 * @tc: number of traffic classes to enable
7425 */
7426int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7427{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007428 struct ixgbe_adapter *adapter = netdev_priv(dev);
7429 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08007430 bool pools;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007431
John Fastabend8b1c0b22011-05-03 02:26:48 +00007432 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00007433 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00007434 (hw->mac.type == ixgbe_mac_82598EB &&
7435 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00007436 return -EINVAL;
7437
John Fastabend2a47fa42013-11-06 09:54:52 -08007438 pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
7439 if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
7440 return -EBUSY;
7441
John Fastabend8b1c0b22011-05-03 02:26:48 +00007442 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00007443 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00007444 * hardware is not flexible enough to do this dynamically.
7445 */
7446 if (netif_running(dev))
7447 ixgbe_close(dev);
7448 ixgbe_clear_interrupt_scheme(adapter);
7449
Alexander Duyckcca73c52013-01-12 06:33:44 +00007450#ifdef CONFIG_IXGBE_DCB
John Fastabende7589ea2011-07-18 22:38:36 +00007451 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007452 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007453 ixgbe_set_prio_tc_map(adapter);
7454
John Fastabende7589ea2011-07-18 22:38:36 +00007455 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007456
Alexander Duyck943561d2012-05-09 22:14:44 -07007457 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
7458 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007459 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07007460 }
John Fastabende7589ea2011-07-18 22:38:36 +00007461 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007462 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007463
Alexander Duyck943561d2012-05-09 22:14:44 -07007464 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7465 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007466
7467 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007468
7469 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7470 adapter->dcb_cfg.pfc_mode_enable = false;
7471 }
7472
John Fastabend8b1c0b22011-05-03 02:26:48 +00007473 ixgbe_validate_rtr(adapter, tc);
Alexander Duyckcca73c52013-01-12 06:33:44 +00007474
7475#endif /* CONFIG_IXGBE_DCB */
7476 ixgbe_init_interrupt_scheme(adapter);
7477
John Fastabend8b1c0b22011-05-03 02:26:48 +00007478 if (netif_running(dev))
Alexander Duyckcca73c52013-01-12 06:33:44 +00007479 return ixgbe_open(dev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00007480
7481 return 0;
7482}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007483
Greg Roseda36b642012-12-11 08:26:43 +00007484#ifdef CONFIG_PCI_IOV
7485void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
7486{
7487 struct net_device *netdev = adapter->netdev;
7488
7489 rtnl_lock();
Greg Roseda36b642012-12-11 08:26:43 +00007490 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
Greg Roseda36b642012-12-11 08:26:43 +00007491 rtnl_unlock();
7492}
7493
7494#endif
Don Skidmore082757a2011-07-21 05:55:00 +00007495void ixgbe_do_reset(struct net_device *netdev)
7496{
7497 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7498
7499 if (netif_running(netdev))
7500 ixgbe_reinit_locked(adapter);
7501 else
7502 ixgbe_reset(adapter);
7503}
7504
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007505static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007506 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007507{
7508 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7509
Don Skidmore082757a2011-07-21 05:55:00 +00007510 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007511 if (!(features & NETIF_F_RXCSUM))
7512 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00007513
Alexander Duyck567d2de2012-02-11 07:18:57 +00007514 /* Turn off LRO if not RSC capable */
7515 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
7516 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007517
Alexander Duyck567d2de2012-02-11 07:18:57 +00007518 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00007519}
7520
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007521static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007522 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007523{
7524 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00007525 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00007526 bool need_reset = false;
7527
Don Skidmore082757a2011-07-21 05:55:00 +00007528 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007529 if (!(features & NETIF_F_LRO)) {
7530 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00007531 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00007532 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
7533 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
7534 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7535 if (adapter->rx_itr_setting == 1 ||
7536 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
7537 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
7538 need_reset = true;
7539 } else if ((changed ^ features) & NETIF_F_LRO) {
7540 e_info(probe, "rx-usecs set too low, "
7541 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00007542 }
7543 }
7544
7545 /*
7546 * Check if Flow Director n-tuple support was enabled or disabled. If
7547 * the state changed, we need to reset.
7548 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007549 switch (features & NETIF_F_NTUPLE) {
7550 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00007551 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007552 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7553 need_reset = true;
7554
Alexander Duyck567d2de2012-02-11 07:18:57 +00007555 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7556 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00007557 break;
7558 default:
7559 /* turn off perfect filters, enable ATR and reset */
7560 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7561 need_reset = true;
7562
7563 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7564
7565 /* We cannot enable ATR if SR-IOV is enabled */
7566 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7567 break;
7568
7569 /* We cannot enable ATR if we have 2 or more traffic classes */
7570 if (netdev_get_num_tc(netdev) > 1)
7571 break;
7572
7573 /* We cannot enable ATR if RSS is disabled */
7574 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7575 break;
7576
7577 /* A sample rate of 0 indicates ATR disabled */
7578 if (!adapter->atr_sample_rate)
7579 break;
7580
7581 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7582 break;
Don Skidmore082757a2011-07-21 05:55:00 +00007583 }
7584
Patrick McHardyf6469682013-04-19 02:04:27 +00007585 if (features & NETIF_F_HW_VLAN_CTAG_RX)
John Fastabend146d4cc2012-05-15 05:59:26 +00007586 ixgbe_vlan_strip_enable(adapter);
7587 else
7588 ixgbe_vlan_strip_disable(adapter);
7589
Ben Greear3f2d1c02012-03-08 08:28:41 +00007590 if (changed & NETIF_F_RXALL)
7591 need_reset = true;
7592
Alexander Duyck567d2de2012-02-11 07:18:57 +00007593 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00007594 if (need_reset)
7595 ixgbe_do_reset(netdev);
7596
7597 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00007598}
7599
stephen hemmingeredc7d572012-10-01 12:32:33 +00007600static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007601 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00007602 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007603 u16 flags)
7604{
7605 struct ixgbe_adapter *adapter = netdev_priv(dev);
John Fastabend95447462012-05-31 12:42:26 +00007606 int err;
7607
7608 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
Vlad Yasevichfaaf02d2013-03-06 15:39:43 +00007609 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007610
John Fastabendb1ac1ef2012-11-01 05:00:44 +00007611 /* Hardware does not support aging addresses so if a
7612 * ndm_state is given only allow permanent addresses
7613 */
7614 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007615 pr_info("%s: FDB only supports static addresses\n",
7616 ixgbe_driver_name);
7617 return -EINVAL;
7618 }
7619
Ben Hutchings46acc462012-11-01 09:11:11 +00007620 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
John Fastabend95447462012-05-31 12:42:26 +00007621 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7622
7623 if (netdev_uc_count(dev) < rar_uc_entries)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007624 err = dev_uc_add_excl(dev, addr);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007625 else
John Fastabend95447462012-05-31 12:42:26 +00007626 err = -ENOMEM;
7627 } else if (is_multicast_ether_addr(addr)) {
7628 err = dev_mc_add_excl(dev, addr);
7629 } else {
7630 err = -EINVAL;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007631 }
7632
7633 /* Only return duplicate errors if NLM_F_EXCL is set */
7634 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7635 err = 0;
7636
7637 return err;
7638}
7639
John Fastabend815cccb2012-10-24 08:13:09 +00007640static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7641 struct nlmsghdr *nlh)
7642{
7643 struct ixgbe_adapter *adapter = netdev_priv(dev);
7644 struct nlattr *attr, *br_spec;
7645 int rem;
7646
7647 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7648 return -EOPNOTSUPP;
7649
7650 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7651
7652 nla_for_each_nested(attr, br_spec, rem) {
7653 __u16 mode;
7654 u32 reg = 0;
7655
7656 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7657 continue;
7658
7659 mode = nla_get_u16(attr);
Greg Rose9b735982012-11-08 02:41:35 +00007660 if (mode == BRIDGE_MODE_VEPA) {
John Fastabend815cccb2012-10-24 08:13:09 +00007661 reg = 0;
Greg Rose9b735982012-11-08 02:41:35 +00007662 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7663 } else if (mode == BRIDGE_MODE_VEB) {
John Fastabend815cccb2012-10-24 08:13:09 +00007664 reg = IXGBE_PFDTXGSWC_VT_LBEN;
Greg Rose9b735982012-11-08 02:41:35 +00007665 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7666 } else
John Fastabend815cccb2012-10-24 08:13:09 +00007667 return -EINVAL;
7668
7669 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7670
7671 e_info(drv, "enabling bridge mode: %s\n",
7672 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7673 }
7674
7675 return 0;
7676}
7677
7678static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
Vlad Yasevich6cbdcee2013-02-13 12:00:13 +00007679 struct net_device *dev,
7680 u32 filter_mask)
John Fastabend815cccb2012-10-24 08:13:09 +00007681{
7682 struct ixgbe_adapter *adapter = netdev_priv(dev);
7683 u16 mode;
7684
7685 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7686 return 0;
7687
Greg Rose9b735982012-11-08 02:41:35 +00007688 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
John Fastabend815cccb2012-10-24 08:13:09 +00007689 mode = BRIDGE_MODE_VEB;
7690 else
7691 mode = BRIDGE_MODE_VEPA;
7692
7693 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7694}
7695
John Fastabend2a47fa42013-11-06 09:54:52 -08007696static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
7697{
7698 struct ixgbe_fwd_adapter *fwd_adapter = NULL;
7699 struct ixgbe_adapter *adapter = netdev_priv(pdev);
John Fastabend51f37732013-11-08 00:51:10 -08007700 unsigned int limit;
John Fastabend2a47fa42013-11-06 09:54:52 -08007701 int pool, err;
7702
John Fastabend219354d2013-11-08 00:50:32 -08007703#ifdef CONFIG_RPS
7704 if (vdev->num_rx_queues != vdev->num_tx_queues) {
7705 netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
7706 vdev->name);
7707 return ERR_PTR(-EINVAL);
7708 }
7709#endif
John Fastabend2a47fa42013-11-06 09:54:52 -08007710 /* Check for hardware restriction on number of rx/tx queues */
John Fastabend219354d2013-11-08 00:50:32 -08007711 if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
John Fastabend2a47fa42013-11-06 09:54:52 -08007712 vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
7713 netdev_info(pdev,
7714 "%s: Supports RX/TX Queue counts 1,2, and 4\n",
7715 pdev->name);
7716 return ERR_PTR(-EINVAL);
7717 }
7718
7719 if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7720 adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
7721 (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
7722 return ERR_PTR(-EBUSY);
7723
7724 fwd_adapter = kcalloc(1, sizeof(struct ixgbe_fwd_adapter), GFP_KERNEL);
7725 if (!fwd_adapter)
7726 return ERR_PTR(-ENOMEM);
7727
7728 pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
7729 adapter->num_rx_pools++;
7730 set_bit(pool, &adapter->fwd_bitmask);
John Fastabend51f37732013-11-08 00:51:10 -08007731 limit = find_last_bit(&adapter->fwd_bitmask, 32);
John Fastabend2a47fa42013-11-06 09:54:52 -08007732
7733 /* Enable VMDq flag so device will be set in VM mode */
7734 adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
John Fastabend51f37732013-11-08 00:51:10 -08007735 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
John Fastabend219354d2013-11-08 00:50:32 -08007736 adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
John Fastabend2a47fa42013-11-06 09:54:52 -08007737
7738 /* Force reinit of ring allocation with VMDQ enabled */
7739 err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7740 if (err)
7741 goto fwd_add_err;
7742 fwd_adapter->pool = pool;
7743 fwd_adapter->real_adapter = adapter;
7744 err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
7745 if (err)
7746 goto fwd_add_err;
7747 netif_tx_start_all_queues(vdev);
7748 return fwd_adapter;
7749fwd_add_err:
7750 /* unwind counter and free adapter struct */
7751 netdev_info(pdev,
7752 "%s: dfwd hardware acceleration failed\n", vdev->name);
7753 clear_bit(pool, &adapter->fwd_bitmask);
7754 adapter->num_rx_pools--;
7755 kfree(fwd_adapter);
7756 return ERR_PTR(err);
7757}
7758
7759static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
7760{
7761 struct ixgbe_fwd_adapter *fwd_adapter = priv;
7762 struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
John Fastabend51f37732013-11-08 00:51:10 -08007763 unsigned int limit;
John Fastabend2a47fa42013-11-06 09:54:52 -08007764
7765 clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
7766 adapter->num_rx_pools--;
7767
John Fastabend51f37732013-11-08 00:51:10 -08007768 limit = find_last_bit(&adapter->fwd_bitmask, 32);
7769 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
John Fastabend2a47fa42013-11-06 09:54:52 -08007770 ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
7771 ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7772 netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
7773 fwd_adapter->pool, adapter->num_rx_pools,
7774 fwd_adapter->rx_base_queue,
7775 fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
7776 adapter->fwd_bitmask);
7777 kfree(fwd_adapter);
7778}
7779
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007780static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007781 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007782 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007783 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007784 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck581330b2012-02-08 07:51:47 +00007785 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007786 .ndo_validate_addr = eth_validate_addr,
7787 .ndo_set_mac_address = ixgbe_set_mac,
7788 .ndo_change_mtu = ixgbe_change_mtu,
7789 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007790 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7791 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007792 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007793 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7794 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7795 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007796 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007797 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007798 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007799#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007800 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007801#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007802#ifdef CONFIG_NET_POLL_CONTROLLER
7803 .ndo_poll_controller = ixgbe_netpoll,
7804#endif
Cong Wange0d10952013-08-01 11:10:25 +08007805#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03007806 .ndo_busy_poll = ixgbe_low_latency_recv,
Eliezer Tamir5a85e732013-06-10 11:40:20 +03007807#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007808#ifdef IXGBE_FCOE
7809 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007810 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007811 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007812 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7813 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007814 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007815 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007816#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007817 .ndo_set_features = ixgbe_set_features,
7818 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007819 .ndo_fdb_add = ixgbe_ndo_fdb_add,
John Fastabend815cccb2012-10-24 08:13:09 +00007820 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7821 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
John Fastabend2a47fa42013-11-06 09:54:52 -08007822 .ndo_dfwd_add_station = ixgbe_fwd_add,
7823 .ndo_dfwd_del_station = ixgbe_fwd_del,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007824};
7825
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007826/**
Jacob Kellere027d1a2013-07-31 06:53:31 +00007827 * ixgbe_enumerate_functions - Get the number of ports this device has
7828 * @adapter: adapter structure
7829 *
7830 * This function enumerates the phsyical functions co-located on a single slot,
7831 * in order to determine how many ports a device has. This is most useful in
7832 * determining the required GT/s of PCIe bandwidth necessary for optimal
7833 * performance.
7834 **/
7835static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
7836{
Jacob Kellere027d1a2013-07-31 06:53:31 +00007837 struct list_head *entry;
7838 int physfns = 0;
7839
Jacob Kellerf1f96572013-08-31 02:45:38 +00007840 /* Some cards can not use the generic count PCIe functions method,
7841 * because they are behind a parent switch, so we hardcode these with
7842 * the correct number of functions.
Jacob Kellere027d1a2013-07-31 06:53:31 +00007843 */
Jacob Kellerf1f96572013-08-31 02:45:38 +00007844 if (ixgbe_pcie_from_parent(&adapter->hw)) {
Jacob Kellere027d1a2013-07-31 06:53:31 +00007845 physfns = 4;
Jacob Kellerf1f96572013-08-31 02:45:38 +00007846 } else {
Jacob Kellere027d1a2013-07-31 06:53:31 +00007847 list_for_each(entry, &adapter->pdev->bus_list) {
7848 struct pci_dev *pdev =
7849 list_entry(entry, struct pci_dev, bus_list);
7850 /* don't count virtual functions */
7851 if (!pdev->is_virtfn)
7852 physfns++;
7853 }
7854 }
7855
7856 return physfns;
7857}
7858
7859/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007860 * ixgbe_wol_supported - Check whether device supports WoL
7861 * @hw: hw specific details
7862 * @device_id: the device ID
7863 * @subdev_id: the subsystem device ID
7864 *
7865 * This function is used by probe and ethtool to determine
7866 * which devices have WoL support
7867 *
7868 **/
7869int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7870 u16 subdevice_id)
7871{
7872 struct ixgbe_hw *hw = &adapter->hw;
7873 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7874 int is_wol_supported = 0;
7875
7876 switch (device_id) {
7877 case IXGBE_DEV_ID_82599_SFP:
7878 /* Only these subdevices could supports WOL */
7879 switch (subdevice_id) {
Mark Rustad87557442014-02-25 17:58:55 -08007880 case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007881 case IXGBE_SUBDEV_ID_82599_560FLR:
7882 /* only support first port */
7883 if (hw->bus.func != 0)
7884 break;
Emil Tantilov5700ff22013-04-18 08:18:55 +00007885 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007886 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007887 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007888 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller979fe5f2013-04-03 04:41:37 +00007889 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007890 is_wol_supported = 1;
7891 break;
7892 }
7893 break;
Don Skidmore5daebbb2013-04-05 05:49:34 +00007894 case IXGBE_DEV_ID_82599EN_SFP:
7895 /* Only this subdevice supports WOL */
7896 switch (subdevice_id) {
7897 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7898 is_wol_supported = 1;
7899 break;
7900 }
7901 break;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007902 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7903 /* All except this subdevice support WOL */
7904 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7905 is_wol_supported = 1;
7906 break;
7907 case IXGBE_DEV_ID_82599_KX4:
7908 is_wol_supported = 1;
7909 break;
7910 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007911 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007912 /* check eeprom to see if enabled wol */
7913 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7914 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7915 (hw->bus.func == 0))) {
7916 is_wol_supported = 1;
7917 }
7918 break;
7919 }
7920
7921 return is_wol_supported;
7922}
7923
7924/**
Auke Kok9a799d72007-09-15 14:07:45 -07007925 * ixgbe_probe - Device Initialization Routine
7926 * @pdev: PCI device information struct
7927 * @ent: entry in ixgbe_pci_tbl
7928 *
7929 * Returns 0 on success, negative on failure
7930 *
7931 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7932 * The OS initialization, configuring of the adapter private structure,
7933 * and a hardware reset occur.
7934 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007935static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007936{
7937 struct net_device *netdev;
7938 struct ixgbe_adapter *adapter = NULL;
7939 struct ixgbe_hw *hw;
7940 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007941 static int cards_found;
Jacob Kellere027d1a2013-07-31 06:53:31 +00007942 int i, err, pci_using_dac, expected_gts;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007943 unsigned int indices = MAX_TX_QUEUES;
Don Skidmore289700db2010-12-03 03:32:58 +00007944 u8 part_str[IXGBE_PBANUM_LENGTH];
Yi Zoueacd73f2009-05-13 13:11:06 +00007945#ifdef IXGBE_FCOE
7946 u16 device_caps;
7947#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007948 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007949
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007950 /* Catch broken hardware that put the wrong VF device ID in
7951 * the PCIe SR-IOV capability.
7952 */
7953 if (pdev->is_virtfn) {
7954 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7955 pci_name(pdev), pdev->vendor, pdev->device);
7956 return -EINVAL;
7957 }
7958
gouji-new9ce77662009-05-06 10:44:45 +00007959 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007960 if (err)
7961 return err;
7962
Russell Kingf5f2eda2013-06-10 12:47:42 +01007963 if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007964 pci_using_dac = 1;
7965 } else {
Russell Kingf5f2eda2013-06-10 12:47:42 +01007966 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007967 if (err) {
Russell Kingf5f2eda2013-06-10 12:47:42 +01007968 dev_err(&pdev->dev,
7969 "No usable DMA configuration, aborting\n");
7970 goto err_dma;
Auke Kok9a799d72007-09-15 14:07:45 -07007971 }
7972 pci_using_dac = 0;
7973 }
7974
gouji-new9ce77662009-05-06 10:44:45 +00007975 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007976 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007977 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007978 dev_err(&pdev->dev,
7979 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007980 goto err_pci_reg;
7981 }
7982
Frans Pop19d5afd2009-10-02 10:04:12 -07007983 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007984
Auke Kok9a799d72007-09-15 14:07:45 -07007985 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007986 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007987
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007988 if (ii->mac == ixgbe_mac_82598EB) {
John Fastabende901acd2011-04-26 07:26:08 +00007989#ifdef CONFIG_IXGBE_DCB
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007990 /* 8 TC w/ 4 queues per TC */
7991 indices = 4 * MAX_TRAFFIC_CLASS;
7992#else
7993 indices = IXGBE_MAX_RSS_INDICES;
John Fastabende901acd2011-04-26 07:26:08 +00007994#endif
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007995 }
John Fastabende901acd2011-04-26 07:26:08 +00007996
John Fastabendc85a2612010-02-25 23:15:21 +00007997 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007998 if (!netdev) {
7999 err = -ENOMEM;
8000 goto err_alloc_etherdev;
8001 }
8002
Auke Kok9a799d72007-09-15 14:07:45 -07008003 SET_NETDEV_DEV(netdev, &pdev->dev);
8004
Auke Kok9a799d72007-09-15 14:07:45 -07008005 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008006 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008007
8008 adapter->netdev = netdev;
8009 adapter->pdev = pdev;
8010 hw = &adapter->hw;
8011 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00008012 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07008013
Jeff Kirsher05857982008-09-11 19:57:00 -07008014 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00008015 pci_resource_len(pdev, 0));
Mark Rustad2a1a0912014-01-14 18:53:15 -08008016 adapter->io_addr = hw->hw_addr;
Auke Kok9a799d72007-09-15 14:07:45 -07008017 if (!hw->hw_addr) {
8018 err = -EIO;
8019 goto err_ioremap;
8020 }
8021
Stephen Hemminger0edc3522008-11-19 22:24:29 -08008022 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07008023 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008024 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00008025 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07008026
Auke Kok9a799d72007-09-15 14:07:45 -07008027 adapter->bd_number = cards_found;
8028
Auke Kok9a799d72007-09-15 14:07:45 -07008029 /* Setup hw api */
8030 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008031 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07008032
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008033 /* EEPROM */
8034 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
8035 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
Mark Rustad58cf6632014-03-12 00:38:40 +00008036 if (ixgbe_removed(hw->hw_addr)) {
8037 err = -EIO;
8038 goto err_ioremap;
8039 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008040 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
8041 if (!(eec & (1 << 8)))
8042 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
8043
8044 /* PHY */
8045 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08008046 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00008047 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
8048 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
8049 hw->phy.mdio.mmds = 0;
8050 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
8051 hw->phy.mdio.dev = netdev;
8052 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
8053 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08008054
Don Skidmore8ca783a2009-05-26 20:40:47 -07008055 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07008056
8057 /* setup the private structure */
8058 err = ixgbe_sw_init(adapter);
8059 if (err)
8060 goto err_sw_init;
8061
Don Skidmoree86bff02010-02-11 04:14:08 +00008062 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08008063 switch (adapter->hw.mac.type) {
8064 case ixgbe_mac_82599EB:
8065 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00008066 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08008067 break;
8068 default:
8069 break;
8070 }
Don Skidmoree86bff02010-02-11 04:14:08 +00008071
Don Skidmorebf069c92009-05-07 10:39:54 +00008072 /*
8073 * If there is a fan on this device and it has failed log the
8074 * failure.
8075 */
8076 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
8077 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
8078 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00008079 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00008080 }
8081
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00008082 if (allow_unsupported_sfp)
8083 hw->allow_unsupported_sfp = allow_unsupported_sfp;
8084
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008085 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07008086 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008087 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07008088 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07008089 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
8090 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07008091 err = 0;
8092 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore1b1bf312013-07-31 05:27:04 +00008093 e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
8094 e_dev_err("Reload the driver after installing a supported module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008095 goto err_sw_init;
8096 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008097 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008098 goto err_sw_init;
8099 }
8100
Alexander Duyck99d74482012-05-09 08:09:25 +00008101#ifdef CONFIG_PCI_IOV
Greg Rose60a1a682012-12-11 08:26:33 +00008102 /* SR-IOV not supported on the 82598 */
8103 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
8104 goto skip_sriov;
8105 /* Mailbox */
8106 ixgbe_init_mbx_params_pf(hw);
8107 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
ethan.zhaodcc23e32014-01-16 19:41:04 -08008108 pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
ethan.zhao31ac9102014-01-16 19:41:05 -08008109 ixgbe_enable_sriov(adapter);
Greg Rose60a1a682012-12-11 08:26:33 +00008110skip_sriov:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008111
Alexander Duyck99d74482012-05-09 08:09:25 +00008112#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00008113 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00008114 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00008115 NETIF_F_IPV6_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00008116 NETIF_F_HW_VLAN_CTAG_TX |
8117 NETIF_F_HW_VLAN_CTAG_RX |
8118 NETIF_F_HW_VLAN_CTAG_FILTER |
Don Skidmore082757a2011-07-21 05:55:00 +00008119 NETIF_F_TSO |
8120 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00008121 NETIF_F_RXHASH |
John Fastabend8bf12642013-11-12 12:13:29 +00008122 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07008123
John Fastabend8bf12642013-11-12 12:13:29 +00008124 netdev->hw_features = netdev->features | NETIF_F_HW_L2FW_DOFFLOAD;
Jeff Kirsherad31c402008-06-05 04:05:30 -07008125
Don Skidmore58be7662011-04-12 09:42:11 +00008126 switch (adapter->hw.mac.type) {
8127 case ixgbe_mac_82599EB:
8128 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00008129 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00008130 netdev->hw_features |= NETIF_F_SCTP_CSUM |
8131 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00008132 break;
8133 default:
8134 break;
8135 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00008136
Ben Greear3f2d1c02012-03-08 08:28:41 +00008137 netdev->hw_features |= NETIF_F_RXALL;
8138
Jeff Kirsherad31c402008-06-05 04:05:30 -07008139 netdev->vlan_features |= NETIF_F_TSO;
8140 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07008141 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00008142 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07008143 netdev->vlan_features |= NETIF_F_SG;
8144
Jiri Pirko01789342011-08-16 06:29:00 +00008145 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00008146 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00008147
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08008148#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08008149 netdev->dcbnl_ops = &dcbnl_ops;
8150#endif
8151
Yi Zoueacd73f2009-05-13 13:11:06 +00008152#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00008153 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008154 unsigned int fcoe_l;
8155
Yi Zoueacd73f2009-05-13 13:11:06 +00008156 if (hw->mac.ops.get_device_caps) {
8157 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00008158 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
8159 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00008160 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008161
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008162
8163 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
8164 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008165
Alexander Duycka58915c2012-05-25 06:38:18 +00008166 netdev->features |= NETIF_F_FSO |
8167 NETIF_F_FCOE_CRC;
8168
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008169 netdev->vlan_features |= NETIF_F_FSO |
8170 NETIF_F_FCOE_CRC |
8171 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00008172 }
Yi Zoueacd73f2009-05-13 13:11:06 +00008173#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00008174 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07008175 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00008176 netdev->vlan_features |= NETIF_F_HIGHDMA;
8177 }
Auke Kok9a799d72007-09-15 14:07:45 -07008178
Don Skidmore082757a2011-07-21 05:55:00 +00008179 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
8180 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00008181 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00008182 netdev->features |= NETIF_F_LRO;
8183
Auke Kok9a799d72007-09-15 14:07:45 -07008184 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008185 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008186 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008187 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008188 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008189 }
8190
8191 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07008192
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00008193 if (!is_valid_ether_addr(netdev->dev_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008194 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008195 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008196 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008197 }
8198
Alexander Duyck70864002011-04-27 09:13:56 +00008199 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00008200 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008201
Mark Rustad58cf6632014-03-12 00:38:40 +00008202 if (ixgbe_removed(hw->hw_addr)) {
8203 err = -EIO;
8204 goto err_sw_init;
8205 }
Alexander Duyck70864002011-04-27 09:13:56 +00008206 INIT_WORK(&adapter->service_task, ixgbe_service_task);
Mark Rustad58cf6632014-03-12 00:38:40 +00008207 set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00008208 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07008209
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008210 err = ixgbe_init_interrupt_scheme(adapter);
8211 if (err)
8212 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008213
Jacob Keller8e2813f2012-04-21 06:05:40 +00008214 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008215 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00008216 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008217 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
Don Skidmoreb8f83632013-02-28 08:08:44 +00008218 pdev->subsystem_device);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008219 if (hw->wol_enabled)
Andy Gospodarek9417c462011-07-16 07:31:33 +00008220 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008221
PJ Waskiewicze8e26352009-02-27 15:45:05 +00008222 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
8223
Emil Tantilov15e52092011-09-29 05:01:29 +00008224 /* save off EEPROM version number */
8225 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
8226 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
8227
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008228 /* pick up the PCI bus settings for reporting later */
8229 hw->mac.ops.get_bus_info(hw);
Jacob Kellere027d1a2013-07-31 06:53:31 +00008230 if (ixgbe_pcie_from_parent(hw))
Jacob Kellerb8e82002013-04-09 07:20:09 +00008231 ixgbe_get_parent_bus_info(adapter);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008232
Jacob Kellere027d1a2013-07-31 06:53:31 +00008233 /* calculate the expected PCIe bandwidth required for optimal
8234 * performance. Note that some older parts will never have enough
8235 * bandwidth due to being older generation PCIe parts. We clamp these
8236 * parts to ensure no warning is displayed if it can't be fixed.
8237 */
8238 switch (hw->mac.type) {
8239 case ixgbe_mac_82598EB:
8240 expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
8241 break;
8242 default:
8243 expected_gts = ixgbe_enumerate_functions(adapter) * 10;
8244 break;
Auke Kok0c254d82008-02-11 09:25:56 -08008245 }
Jacob Kellere027d1a2013-07-31 06:53:31 +00008246 ixgbe_check_minimum_link(adapter, expected_gts);
Auke Kok0c254d82008-02-11 09:25:56 -08008247
Jacob Keller6a2aae52013-10-18 05:09:24 +00008248 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
8249 if (err)
8250 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
8251 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
8252 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
8253 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
8254 part_str);
8255 else
8256 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
8257 hw->mac.type, hw->phy.type, part_str);
8258
8259 e_dev_info("%pM\n", netdev->dev_addr);
8260
Auke Kok9a799d72007-09-15 14:07:45 -07008261 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008262 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008263 if (err == IXGBE_ERR_EEPROM_VERSION) {
8264 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00008265 e_dev_warn("This device is a pre-production adapter/LOM. "
8266 "Please be aware there may be issues associated "
8267 "with your hardware. If you are experiencing "
8268 "problems please contact your Intel or hardware "
8269 "representative who provided you with this "
8270 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008271 }
Auke Kok9a799d72007-09-15 14:07:45 -07008272 strcpy(netdev->name, "eth%d");
8273 err = register_netdev(netdev);
8274 if (err)
8275 goto err_register;
8276
Emil Tantilovec74a472012-09-20 03:33:56 +00008277 /* power down the optics for 82599 SFP+ fiber */
8278 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00008279 hw->mac.ops.disable_tx_laser(hw);
8280
Jesse Brandeburg54386462009-04-17 20:44:27 +00008281 /* carrier off reporting is important to ethtool even BEFORE open */
8282 netif_carrier_off(netdev);
8283
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008284#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03008285 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008286 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008287 ixgbe_setup_dca(adapter);
8288 }
8289#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008290 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008291 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008292 for (i = 0; i < adapter->num_vfs; i++)
8293 ixgbe_vf_configuration(pdev, (i | 0x10000000));
8294 }
8295
Jacob Keller2466dd92011-09-08 03:50:54 +00008296 /* firmware requires driver version to be 0xFFFFFFFF
8297 * since os does not support feature
8298 */
Emil Tantilov9612de92011-05-07 07:40:20 +00008299 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00008300 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
8301 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00008302
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008303 /* add san mac addr to netdev */
8304 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008305
Neerav Parikhea818752012-01-04 20:23:40 +00008306 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07008307 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008308
Don Skidmore12109822012-05-04 06:07:08 +00008309#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008310 if (ixgbe_sysfs_init(adapter))
8311 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00008312#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008313
Catherine Sullivan00949162012-08-10 01:59:10 +00008314 ixgbe_dbg_adapter_init(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008315
Don Skidmore0b2679d2013-02-21 03:00:04 +00008316 /* Need link setup for MNG FW, else wait for IXGBE_UP */
Don Skidmore7155d052014-02-27 09:03:30 +00008317 if (ixgbe_mng_enabled(hw) && hw->mac.ops.setup_link)
Don Skidmore0b2679d2013-02-21 03:00:04 +00008318 hw->mac.ops.setup_link(hw,
8319 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
8320 true);
8321
Auke Kok9a799d72007-09-15 14:07:45 -07008322 return 0;
8323
8324err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008325 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00008326 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008327err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00008328 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00008329 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Mark Rustad2a1a0912014-01-14 18:53:15 -08008330 iounmap(adapter->io_addr);
Auke Kok9a799d72007-09-15 14:07:45 -07008331err_ioremap:
8332 free_netdev(netdev);
8333err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00008334 pci_release_selected_regions(pdev,
8335 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008336err_pci_reg:
8337err_dma:
Mark Rustad41c62842014-03-12 00:38:35 +00008338 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8339 pci_disable_device(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008340 return err;
8341}
8342
8343/**
8344 * ixgbe_remove - Device Removal Routine
8345 * @pdev: PCI device information struct
8346 *
8347 * ixgbe_remove is called by the PCI subsystem to alert the driver
8348 * that it should release a PCI device. The could be caused by a
8349 * Hot-Plug event, or because the driver is going to be removed from
8350 * memory.
8351 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008352static void ixgbe_remove(struct pci_dev *pdev)
Auke Kok9a799d72007-09-15 14:07:45 -07008353{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008354 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8355 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008356
Catherine Sullivan00949162012-08-10 01:59:10 +00008357 ixgbe_dbg_adapter_exit(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008358
Mark Rustad09f40ae2014-01-14 18:53:11 -08008359 set_bit(__IXGBE_REMOVING, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00008360 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07008361
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00008362
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008363#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008364 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
8365 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
8366 dca_remove_requester(&pdev->dev);
8367 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
8368 }
8369
8370#endif
Don Skidmore12109822012-05-04 06:07:08 +00008371#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008372 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00008373#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008374
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008375 /* remove the added san mac */
8376 ixgbe_del_sanmac_netdev(netdev);
8377
Donald Skidmorec4900be2008-11-20 21:11:42 -08008378 if (netdev->reg_state == NETREG_REGISTERED)
8379 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008380
Greg Roseda36b642012-12-11 08:26:43 +00008381#ifdef CONFIG_PCI_IOV
8382 /*
8383 * Only disable SR-IOV on unload if the user specified the now
8384 * deprecated max_vfs module parameter.
8385 */
8386 if (max_vfs)
8387 ixgbe_disable_sriov(adapter);
8388#endif
Alexander Duyck7a921c92009-05-06 10:43:28 +00008389 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008390
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008391 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008392
Alexander Duyck2b1588c2012-03-17 02:39:16 +00008393#ifdef CONFIG_DCB
8394 kfree(adapter->ixgbe_ieee_pfc);
8395 kfree(adapter->ixgbe_ieee_ets);
8396
8397#endif
Mark Rustad2a1a0912014-01-14 18:53:15 -08008398 iounmap(adapter->io_addr);
gouji-new9ce77662009-05-06 10:44:45 +00008399 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008400 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008401
Emil Tantilov849c4542010-06-03 16:53:41 +00008402 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008403
Auke Kok9a799d72007-09-15 14:07:45 -07008404 free_netdev(netdev);
8405
Frans Pop19d5afd2009-10-02 10:04:12 -07008406 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008407
Mark Rustad41c62842014-03-12 00:38:35 +00008408 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8409 pci_disable_device(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008410}
8411
8412/**
8413 * ixgbe_io_error_detected - called when PCI error is detected
8414 * @pdev: Pointer to PCI device
8415 * @state: The current pci connection state
8416 *
8417 * This function is called after a PCI bus error affecting
8418 * this device has been detected.
8419 */
8420static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008421 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07008422{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008423 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8424 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008425
Greg Rose83c61fa2011-09-07 05:59:35 +00008426#ifdef CONFIG_PCI_IOV
Mark Rustad14438462014-02-28 15:48:57 -08008427 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose83c61fa2011-09-07 05:59:35 +00008428 struct pci_dev *bdev, *vfdev;
8429 u32 dw0, dw1, dw2, dw3;
8430 int vf, pos;
8431 u16 req_id, pf_func;
8432
8433 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
8434 adapter->num_vfs == 0)
8435 goto skip_bad_vf_detection;
8436
8437 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08008438 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00008439 bdev = bdev->bus->self;
8440
8441 if (!bdev)
8442 goto skip_bad_vf_detection;
8443
8444 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
8445 if (!pos)
8446 goto skip_bad_vf_detection;
8447
Mark Rustad14438462014-02-28 15:48:57 -08008448 dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
8449 dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
8450 dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
8451 dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
8452 if (ixgbe_removed(hw->hw_addr))
8453 goto skip_bad_vf_detection;
Greg Rose83c61fa2011-09-07 05:59:35 +00008454
8455 req_id = dw1 >> 16;
8456 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
8457 if (!(req_id & 0x0080))
8458 goto skip_bad_vf_detection;
8459
8460 pf_func = req_id & 0x01;
8461 if ((pf_func & 1) == (pdev->devfn & 1)) {
8462 unsigned int device_id;
8463
8464 vf = (req_id & 0x7F) >> 1;
8465 e_dev_err("VF %d has caused a PCIe error\n", vf);
8466 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
8467 "%8.8x\tdw3: %8.8x\n",
8468 dw0, dw1, dw2, dw3);
8469 switch (adapter->hw.mac.type) {
8470 case ixgbe_mac_82599EB:
8471 device_id = IXGBE_82599_VF_DEVICE_ID;
8472 break;
8473 case ixgbe_mac_X540:
8474 device_id = IXGBE_X540_VF_DEVICE_ID;
8475 break;
8476 default:
8477 device_id = 0;
8478 break;
8479 }
8480
8481 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00008482 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00008483 while (vfdev) {
8484 if (vfdev->devfn == (req_id & 0xFF))
8485 break;
Jon Mason36e90312012-07-19 21:02:09 +00008486 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00008487 device_id, vfdev);
8488 }
8489 /*
8490 * There's a slim chance the VF could have been hot plugged,
8491 * so if it is no longer present we don't need to issue the
8492 * VFLR. Just clean up the AER in that case.
8493 */
8494 if (vfdev) {
8495 e_dev_err("Issuing VFLR to VF %d\n", vf);
8496 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
Greg Roseb4fafbe2012-12-13 01:14:06 +00008497 /* Free device reference count */
8498 pci_dev_put(vfdev);
Greg Rose83c61fa2011-09-07 05:59:35 +00008499 }
8500
8501 pci_cleanup_aer_uncorrect_error_status(pdev);
8502 }
8503
8504 /*
8505 * Even though the error may have occurred on the other port
8506 * we still need to increment the vf error reference count for
8507 * both ports because the I/O resume function will be called
8508 * for both of them.
8509 */
8510 adapter->vferr_refcount++;
8511
8512 return PCI_ERS_RESULT_RECOVERED;
8513
8514skip_bad_vf_detection:
8515#endif /* CONFIG_PCI_IOV */
Mark Rustad58cf6632014-03-12 00:38:40 +00008516 if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
8517 return PCI_ERS_RESULT_DISCONNECT;
8518
Mark Rustad41c62842014-03-12 00:38:35 +00008519 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07008520 netif_device_detach(netdev);
8521
Mark Rustad41c62842014-03-12 00:38:35 +00008522 if (state == pci_channel_io_perm_failure) {
8523 rtnl_unlock();
Breno Leitao3044b8d2009-05-06 10:44:26 +00008524 return PCI_ERS_RESULT_DISCONNECT;
Mark Rustad41c62842014-03-12 00:38:35 +00008525 }
Breno Leitao3044b8d2009-05-06 10:44:26 +00008526
Auke Kok9a799d72007-09-15 14:07:45 -07008527 if (netif_running(netdev))
8528 ixgbe_down(adapter);
Mark Rustad41c62842014-03-12 00:38:35 +00008529
8530 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8531 pci_disable_device(pdev);
8532 rtnl_unlock();
Auke Kok9a799d72007-09-15 14:07:45 -07008533
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008534 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07008535 return PCI_ERS_RESULT_NEED_RESET;
8536}
8537
8538/**
8539 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8540 * @pdev: Pointer to PCI device
8541 *
8542 * Restart the card from scratch, as if from a cold-boot.
8543 */
8544static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8545{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008546 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008547 pci_ers_result_t result;
8548 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07008549
gouji-new9ce77662009-05-06 10:44:45 +00008550 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008551 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008552 result = PCI_ERS_RESULT_DISCONNECT;
8553 } else {
Mark Rustad41c62842014-03-12 00:38:35 +00008554 smp_mb__before_clear_bit();
8555 clear_bit(__IXGBE_DISABLED, &adapter->state);
Mark Rustad0391bbe2014-02-28 15:48:55 -08008556 adapter->hw.hw_addr = adapter->io_addr;
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008557 pci_set_master(pdev);
8558 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00008559 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008560
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07008561 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008562
8563 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00008564 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008565 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07008566 }
Auke Kok9a799d72007-09-15 14:07:45 -07008567
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008568 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8569 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008570 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8571 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008572 /* non-fatal, continue */
8573 }
Auke Kok9a799d72007-09-15 14:07:45 -07008574
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008575 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07008576}
8577
8578/**
8579 * ixgbe_io_resume - called when traffic can start flowing again.
8580 * @pdev: Pointer to PCI device
8581 *
8582 * This callback is called when the error recovery driver tells us that
8583 * its OK to resume normal operation.
8584 */
8585static void ixgbe_io_resume(struct pci_dev *pdev)
8586{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008587 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8588 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008589
Greg Rose83c61fa2011-09-07 05:59:35 +00008590#ifdef CONFIG_PCI_IOV
8591 if (adapter->vferr_refcount) {
8592 e_info(drv, "Resuming after VF err\n");
8593 adapter->vferr_refcount--;
8594 return;
8595 }
8596
8597#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00008598 if (netif_running(netdev))
8599 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008600
8601 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008602}
8603
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07008604static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07008605 .error_detected = ixgbe_io_error_detected,
8606 .slot_reset = ixgbe_io_slot_reset,
8607 .resume = ixgbe_io_resume,
8608};
8609
8610static struct pci_driver ixgbe_driver = {
8611 .name = ixgbe_driver_name,
8612 .id_table = ixgbe_pci_tbl,
8613 .probe = ixgbe_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008614 .remove = ixgbe_remove,
Auke Kok9a799d72007-09-15 14:07:45 -07008615#ifdef CONFIG_PM
8616 .suspend = ixgbe_suspend,
8617 .resume = ixgbe_resume,
8618#endif
8619 .shutdown = ixgbe_shutdown,
Greg Roseda36b642012-12-11 08:26:43 +00008620 .sriov_configure = ixgbe_pci_sriov_configure,
Auke Kok9a799d72007-09-15 14:07:45 -07008621 .err_handler = &ixgbe_err_handler
8622};
8623
8624/**
8625 * ixgbe_init_module - Driver Registration Routine
8626 *
8627 * ixgbe_init_module is the first routine called when the driver is
8628 * loaded. All it does is register with the PCI subsystem.
8629 **/
8630static int __init ixgbe_init_module(void)
8631{
8632 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008633 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008634 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008635
Catherine Sullivan00949162012-08-10 01:59:10 +00008636 ixgbe_dbg_init();
Catherine Sullivan00949162012-08-10 01:59:10 +00008637
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008638 ret = pci_register_driver(&ixgbe_driver);
8639 if (ret) {
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008640 ixgbe_dbg_exit();
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008641 return ret;
8642 }
8643
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008644#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008645 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008646#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008647
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008648 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07008649}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008650
Auke Kok9a799d72007-09-15 14:07:45 -07008651module_init(ixgbe_init_module);
8652
8653/**
8654 * ixgbe_exit_module - Driver Exit Cleanup Routine
8655 *
8656 * ixgbe_exit_module is called just before the driver is removed
8657 * from memory.
8658 **/
8659static void __exit ixgbe_exit_module(void)
8660{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008661#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008662 dca_unregister_notify(&dca_notifier);
8663#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008664 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00008665
Catherine Sullivan00949162012-08-10 01:59:10 +00008666 ixgbe_dbg_exit();
Catherine Sullivan00949162012-08-10 01:59:10 +00008667
Eric Dumazet1a515022010-11-16 19:26:42 -08008668 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008669}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008670
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008671#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008672static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008673 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008674{
8675 int ret_val;
8676
8677 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008678 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008679
8680 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8681}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008682
Alexander Duyckb4533682009-03-31 21:32:42 +00008683#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008684
Auke Kok9a799d72007-09-15 14:07:45 -07008685module_exit(ixgbe_exit_module);
8686
8687/* ixgbe_main.c */