blob: 73c3e664d99a5f202bec25a9b5d3132cc56b1dc1 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include <linux/firmware.h>
25#include <linux/slab.h>
26#include <linux/module.h>
27#include <drm/drmP.h>
28#include "amdgpu.h"
29#include "amdgpu_ucode.h"
30
31static void amdgpu_ucode_print_common_hdr(const struct common_firmware_header *hdr)
32{
33 DRM_DEBUG("size_bytes: %u\n", le32_to_cpu(hdr->size_bytes));
34 DRM_DEBUG("header_size_bytes: %u\n", le32_to_cpu(hdr->header_size_bytes));
35 DRM_DEBUG("header_version_major: %u\n", le16_to_cpu(hdr->header_version_major));
36 DRM_DEBUG("header_version_minor: %u\n", le16_to_cpu(hdr->header_version_minor));
37 DRM_DEBUG("ip_version_major: %u\n", le16_to_cpu(hdr->ip_version_major));
38 DRM_DEBUG("ip_version_minor: %u\n", le16_to_cpu(hdr->ip_version_minor));
39 DRM_DEBUG("ucode_version: 0x%08x\n", le32_to_cpu(hdr->ucode_version));
40 DRM_DEBUG("ucode_size_bytes: %u\n", le32_to_cpu(hdr->ucode_size_bytes));
41 DRM_DEBUG("ucode_array_offset_bytes: %u\n",
42 le32_to_cpu(hdr->ucode_array_offset_bytes));
43 DRM_DEBUG("crc32: 0x%08x\n", le32_to_cpu(hdr->crc32));
44}
45
46void amdgpu_ucode_print_mc_hdr(const struct common_firmware_header *hdr)
47{
48 uint16_t version_major = le16_to_cpu(hdr->header_version_major);
49 uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
50
51 DRM_DEBUG("MC\n");
52 amdgpu_ucode_print_common_hdr(hdr);
53
54 if (version_major == 1) {
55 const struct mc_firmware_header_v1_0 *mc_hdr =
56 container_of(hdr, struct mc_firmware_header_v1_0, header);
57
58 DRM_DEBUG("io_debug_size_bytes: %u\n",
59 le32_to_cpu(mc_hdr->io_debug_size_bytes));
60 DRM_DEBUG("io_debug_array_offset_bytes: %u\n",
61 le32_to_cpu(mc_hdr->io_debug_array_offset_bytes));
62 } else {
63 DRM_ERROR("Unknown MC ucode version: %u.%u\n", version_major, version_minor);
64 }
65}
66
67void amdgpu_ucode_print_smc_hdr(const struct common_firmware_header *hdr)
68{
69 uint16_t version_major = le16_to_cpu(hdr->header_version_major);
70 uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
71
72 DRM_DEBUG("SMC\n");
73 amdgpu_ucode_print_common_hdr(hdr);
74
75 if (version_major == 1) {
76 const struct smc_firmware_header_v1_0 *smc_hdr =
77 container_of(hdr, struct smc_firmware_header_v1_0, header);
78
79 DRM_DEBUG("ucode_start_addr: %u\n", le32_to_cpu(smc_hdr->ucode_start_addr));
80 } else {
81 DRM_ERROR("Unknown SMC ucode version: %u.%u\n", version_major, version_minor);
82 }
83}
84
85void amdgpu_ucode_print_gfx_hdr(const struct common_firmware_header *hdr)
86{
87 uint16_t version_major = le16_to_cpu(hdr->header_version_major);
88 uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
89
90 DRM_DEBUG("GFX\n");
91 amdgpu_ucode_print_common_hdr(hdr);
92
93 if (version_major == 1) {
94 const struct gfx_firmware_header_v1_0 *gfx_hdr =
95 container_of(hdr, struct gfx_firmware_header_v1_0, header);
96
97 DRM_DEBUG("ucode_feature_version: %u\n",
98 le32_to_cpu(gfx_hdr->ucode_feature_version));
99 DRM_DEBUG("jt_offset: %u\n", le32_to_cpu(gfx_hdr->jt_offset));
100 DRM_DEBUG("jt_size: %u\n", le32_to_cpu(gfx_hdr->jt_size));
101 } else {
102 DRM_ERROR("Unknown GFX ucode version: %u.%u\n", version_major, version_minor);
103 }
104}
105
106void amdgpu_ucode_print_rlc_hdr(const struct common_firmware_header *hdr)
107{
108 uint16_t version_major = le16_to_cpu(hdr->header_version_major);
109 uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
110
111 DRM_DEBUG("RLC\n");
112 amdgpu_ucode_print_common_hdr(hdr);
113
114 if (version_major == 1) {
115 const struct rlc_firmware_header_v1_0 *rlc_hdr =
116 container_of(hdr, struct rlc_firmware_header_v1_0, header);
117
118 DRM_DEBUG("ucode_feature_version: %u\n",
119 le32_to_cpu(rlc_hdr->ucode_feature_version));
120 DRM_DEBUG("save_and_restore_offset: %u\n",
121 le32_to_cpu(rlc_hdr->save_and_restore_offset));
122 DRM_DEBUG("clear_state_descriptor_offset: %u\n",
123 le32_to_cpu(rlc_hdr->clear_state_descriptor_offset));
124 DRM_DEBUG("avail_scratch_ram_locations: %u\n",
125 le32_to_cpu(rlc_hdr->avail_scratch_ram_locations));
126 DRM_DEBUG("master_pkt_description_offset: %u\n",
127 le32_to_cpu(rlc_hdr->master_pkt_description_offset));
128 } else if (version_major == 2) {
129 const struct rlc_firmware_header_v2_0 *rlc_hdr =
130 container_of(hdr, struct rlc_firmware_header_v2_0, header);
131
132 DRM_DEBUG("ucode_feature_version: %u\n",
133 le32_to_cpu(rlc_hdr->ucode_feature_version));
134 DRM_DEBUG("jt_offset: %u\n", le32_to_cpu(rlc_hdr->jt_offset));
135 DRM_DEBUG("jt_size: %u\n", le32_to_cpu(rlc_hdr->jt_size));
136 DRM_DEBUG("save_and_restore_offset: %u\n",
137 le32_to_cpu(rlc_hdr->save_and_restore_offset));
138 DRM_DEBUG("clear_state_descriptor_offset: %u\n",
139 le32_to_cpu(rlc_hdr->clear_state_descriptor_offset));
140 DRM_DEBUG("avail_scratch_ram_locations: %u\n",
141 le32_to_cpu(rlc_hdr->avail_scratch_ram_locations));
142 DRM_DEBUG("reg_restore_list_size: %u\n",
143 le32_to_cpu(rlc_hdr->reg_restore_list_size));
144 DRM_DEBUG("reg_list_format_start: %u\n",
145 le32_to_cpu(rlc_hdr->reg_list_format_start));
146 DRM_DEBUG("reg_list_format_separate_start: %u\n",
147 le32_to_cpu(rlc_hdr->reg_list_format_separate_start));
148 DRM_DEBUG("starting_offsets_start: %u\n",
149 le32_to_cpu(rlc_hdr->starting_offsets_start));
150 DRM_DEBUG("reg_list_format_size_bytes: %u\n",
151 le32_to_cpu(rlc_hdr->reg_list_format_size_bytes));
152 DRM_DEBUG("reg_list_format_array_offset_bytes: %u\n",
153 le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
154 DRM_DEBUG("reg_list_size_bytes: %u\n",
155 le32_to_cpu(rlc_hdr->reg_list_size_bytes));
156 DRM_DEBUG("reg_list_array_offset_bytes: %u\n",
157 le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
158 DRM_DEBUG("reg_list_format_separate_size_bytes: %u\n",
159 le32_to_cpu(rlc_hdr->reg_list_format_separate_size_bytes));
160 DRM_DEBUG("reg_list_format_separate_array_offset_bytes: %u\n",
161 le32_to_cpu(rlc_hdr->reg_list_format_separate_array_offset_bytes));
162 DRM_DEBUG("reg_list_separate_size_bytes: %u\n",
163 le32_to_cpu(rlc_hdr->reg_list_separate_size_bytes));
164 DRM_DEBUG("reg_list_separate_size_bytes: %u\n",
165 le32_to_cpu(rlc_hdr->reg_list_separate_size_bytes));
166 } else {
167 DRM_ERROR("Unknown RLC ucode version: %u.%u\n", version_major, version_minor);
168 }
169}
170
171void amdgpu_ucode_print_sdma_hdr(const struct common_firmware_header *hdr)
172{
173 uint16_t version_major = le16_to_cpu(hdr->header_version_major);
174 uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
175
176 DRM_DEBUG("SDMA\n");
177 amdgpu_ucode_print_common_hdr(hdr);
178
179 if (version_major == 1) {
180 const struct sdma_firmware_header_v1_0 *sdma_hdr =
181 container_of(hdr, struct sdma_firmware_header_v1_0, header);
182
183 DRM_DEBUG("ucode_feature_version: %u\n",
184 le32_to_cpu(sdma_hdr->ucode_feature_version));
185 DRM_DEBUG("ucode_change_version: %u\n",
186 le32_to_cpu(sdma_hdr->ucode_change_version));
187 DRM_DEBUG("jt_offset: %u\n", le32_to_cpu(sdma_hdr->jt_offset));
188 DRM_DEBUG("jt_size: %u\n", le32_to_cpu(sdma_hdr->jt_size));
189 if (version_minor >= 1) {
190 const struct sdma_firmware_header_v1_1 *sdma_v1_1_hdr =
191 container_of(sdma_hdr, struct sdma_firmware_header_v1_1, v1_0);
192 DRM_DEBUG("digest_size: %u\n", le32_to_cpu(sdma_v1_1_hdr->digest_size));
193 }
194 } else {
195 DRM_ERROR("Unknown SDMA ucode version: %u.%u\n",
196 version_major, version_minor);
197 }
198}
199
200int amdgpu_ucode_validate(const struct firmware *fw)
201{
202 const struct common_firmware_header *hdr =
203 (const struct common_firmware_header *)fw->data;
204
205 if (fw->size == le32_to_cpu(hdr->size_bytes))
206 return 0;
207
208 return -EINVAL;
209}
210
211bool amdgpu_ucode_hdr_version(union amdgpu_firmware_header *hdr,
212 uint16_t hdr_major, uint16_t hdr_minor)
213{
214 if ((hdr->common.header_version_major == hdr_major) &&
215 (hdr->common.header_version_minor == hdr_minor))
216 return false;
217 return true;
218}
219
Huang Ruie635ee02016-11-01 15:35:38 +0800220enum amdgpu_firmware_load_type
221amdgpu_ucode_get_load_type(struct amdgpu_device *adev, int load_type)
222{
223 switch (adev->asic_type) {
224#ifdef CONFIG_DRM_AMDGPU_SI
225 case CHIP_TAHITI:
226 case CHIP_PITCAIRN:
227 case CHIP_VERDE:
228 case CHIP_OLAND:
229 return AMDGPU_FW_LOAD_DIRECT;
230#endif
231#ifdef CONFIG_DRM_AMDGPU_CIK
232 case CHIP_BONAIRE:
233 case CHIP_KAVERI:
234 case CHIP_KABINI:
235 case CHIP_HAWAII:
236 case CHIP_MULLINS:
237 return AMDGPU_FW_LOAD_DIRECT;
238#endif
239 case CHIP_TOPAZ:
240 case CHIP_TONGA:
241 case CHIP_FIJI:
242 case CHIP_CARRIZO:
243 case CHIP_STONEY:
244 case CHIP_POLARIS10:
245 case CHIP_POLARIS11:
246 case CHIP_POLARIS12:
247 if (!load_type)
248 return AMDGPU_FW_LOAD_DIRECT;
249 else
250 return AMDGPU_FW_LOAD_SMU;
251 case CHIP_VEGA10:
252 if (!load_type)
253 return AMDGPU_FW_LOAD_DIRECT;
254 else
255 return AMDGPU_FW_LOAD_PSP;
256 default:
257 DRM_ERROR("Unknow firmware load type\n");
258 }
259
260 return AMDGPU_FW_LOAD_DIRECT;
261}
262
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400263static int amdgpu_ucode_init_single_fw(struct amdgpu_firmware_info *ucode,
264 uint64_t mc_addr, void *kptr)
265{
266 const struct common_firmware_header *header = NULL;
267
268 if (NULL == ucode->fw)
269 return 0;
270
271 ucode->mc_addr = mc_addr;
272 ucode->kaddr = kptr;
273
Monk Liubed57122016-09-26 16:35:03 +0800274 if (ucode->ucode_id == AMDGPU_UCODE_ID_STORAGE)
275 return 0;
276
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400277 header = (const struct common_firmware_header *)ucode->fw->data;
Huang Ruidaf42c32016-10-10 15:19:06 +0800278
279 ucode->ucode_size = le32_to_cpu(header->ucode_size_bytes);
280
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400281 memcpy(ucode->kaddr, (void *)((uint8_t *)ucode->fw->data +
Huang Ruidaf42c32016-10-10 15:19:06 +0800282 le32_to_cpu(header->ucode_array_offset_bytes)),
283 ucode->ucode_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400284
285 return 0;
286}
287
Monk Liu4c2b2452016-09-27 16:39:58 +0800288static int amdgpu_ucode_patch_jt(struct amdgpu_firmware_info *ucode,
289 uint64_t mc_addr, void *kptr)
290{
291 const struct gfx_firmware_header_v1_0 *header = NULL;
292 const struct common_firmware_header *comm_hdr = NULL;
293 uint8_t* src_addr = NULL;
294 uint8_t* dst_addr = NULL;
295
296 if (NULL == ucode->fw)
297 return 0;
298
299 comm_hdr = (const struct common_firmware_header *)ucode->fw->data;
300 header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
301 dst_addr = ucode->kaddr +
302 ALIGN(le32_to_cpu(comm_hdr->ucode_size_bytes),
303 PAGE_SIZE);
304 src_addr = (uint8_t *)ucode->fw->data +
305 le32_to_cpu(comm_hdr->ucode_array_offset_bytes) +
306 (le32_to_cpu(header->jt_offset) * 4);
307 memcpy(dst_addr, src_addr, le32_to_cpu(header->jt_size) * 4);
308
309 return 0;
310}
311
312
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400313int amdgpu_ucode_init_bo(struct amdgpu_device *adev)
314{
315 struct amdgpu_bo **bo = &adev->firmware.fw_buf;
316 uint64_t fw_mc_addr;
317 void *fw_buf_ptr = NULL;
318 uint64_t fw_offset = 0;
Huang Ruie635ee02016-11-01 15:35:38 +0800319 int i, err, max;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400320 struct amdgpu_firmware_info *ucode = NULL;
321 const struct common_firmware_header *header = NULL;
322
323 err = amdgpu_bo_create(adev, adev->firmware.fw_size, PAGE_SIZE, true,
Frank Minf501a7e2016-04-27 20:02:57 +0800324 amdgpu_sriov_vf(adev) ? AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT,
325 0, NULL, NULL, bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400326 if (err) {
327 dev_err(adev->dev, "(%d) Firmware buffer allocate failed\n", err);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400328 goto failed;
329 }
330
331 err = amdgpu_bo_reserve(*bo, false);
332 if (err) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400333 dev_err(adev->dev, "(%d) Firmware buffer reserve failed\n", err);
Huang Ruifd506552016-09-12 10:16:21 +0800334 goto failed_reserve;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400335 }
336
Frank Minf501a7e2016-04-27 20:02:57 +0800337 err = amdgpu_bo_pin(*bo, amdgpu_sriov_vf(adev) ? AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT,
338 &fw_mc_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400339 if (err) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340 dev_err(adev->dev, "(%d) Firmware buffer pin failed\n", err);
Huang Ruifd506552016-09-12 10:16:21 +0800341 goto failed_pin;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400342 }
343
344 err = amdgpu_bo_kmap(*bo, &fw_buf_ptr);
345 if (err) {
346 dev_err(adev->dev, "(%d) Firmware buffer kmap failed\n", err);
Huang Ruifd506552016-09-12 10:16:21 +0800347 goto failed_kmap;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400348 }
349
350 amdgpu_bo_unreserve(*bo);
351
Huang Ruie635ee02016-11-01 15:35:38 +0800352 /*
353 * if SMU loaded firmware, it needn't add SMC, UVD, and VCE
354 * ucode info here
355 */
356 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
357 max = AMDGPU_UCODE_ID_MAXIMUM - 3;
358 else
359 max = AMDGPU_UCODE_ID_MAXIMUM;
360
361 for (i = 0; i < max; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400362 ucode = &adev->firmware.ucode[i];
363 if (ucode->fw) {
364 header = (const struct common_firmware_header *)ucode->fw->data;
365 amdgpu_ucode_init_single_fw(ucode, fw_mc_addr + fw_offset,
366 fw_buf_ptr + fw_offset);
Monk Liu4c2b2452016-09-27 16:39:58 +0800367 if (i == AMDGPU_UCODE_ID_CP_MEC1) {
368 const struct gfx_firmware_header_v1_0 *cp_hdr;
369 cp_hdr = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
370 amdgpu_ucode_patch_jt(ucode, fw_mc_addr + fw_offset,
371 fw_buf_ptr + fw_offset);
372 fw_offset += ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
373 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400374 fw_offset += ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
375 }
376 }
Huang Ruifd506552016-09-12 10:16:21 +0800377 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400378
Huang Ruifd506552016-09-12 10:16:21 +0800379failed_kmap:
380 amdgpu_bo_unpin(*bo);
381failed_pin:
382 amdgpu_bo_unreserve(*bo);
383failed_reserve:
384 amdgpu_bo_unref(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400385failed:
Huang Ruie635ee02016-11-01 15:35:38 +0800386 if (err)
387 adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400388
389 return err;
390}
391
392int amdgpu_ucode_fini_bo(struct amdgpu_device *adev)
393{
394 int i;
395 struct amdgpu_firmware_info *ucode = NULL;
Huang Ruie635ee02016-11-01 15:35:38 +0800396 int max;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400397
Huang Ruie635ee02016-11-01 15:35:38 +0800398 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
399 max = AMDGPU_UCODE_ID_MAXIMUM - 3;
400 else
401 max = AMDGPU_UCODE_ID_MAXIMUM;
402
403 for (i = 0; i < max; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400404 ucode = &adev->firmware.ucode[i];
405 if (ucode->fw) {
406 ucode->mc_addr = 0;
407 ucode->kaddr = NULL;
408 }
409 }
410 amdgpu_bo_unref(&adev->firmware.fw_buf);
411 adev->firmware.fw_buf = NULL;
412
413 return 0;
414}