blob: 9a27fb70c9500cb2c5713b7cc6f514f022c2db20 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030011
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053020#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070021#include <linux/mm.h>
22#include <linux/module.h>
23#include <linux/platform_device.h>
24#include <linux/slab.h>
25
26#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000027#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070028
29/*
30 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
31 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
32 * of which use ARM any more). See the "Databook" from Synopsys for
33 * information beyond what licensees probably provide.
34 *
35 * The driver has currently been tested only with the Atmel AT32AP7000,
36 * which does not support descriptor writeback.
37 */
38
Andy Shevchenkoa0982002012-09-21 15:05:48 +030039static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
40{
41 return slave ? slave->dst_master : 0;
42}
43
44static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
45{
46 return slave ? slave->src_master : 1;
47}
48
Viresh Kumar327e6972012-02-01 16:12:26 +053049#define DWC_DEFAULT_CTLLO(_chan) ({ \
50 struct dw_dma_slave *__slave = (_chan->private); \
51 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
52 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenkoa0982002012-09-21 15:05:48 +030053 int _dms = dwc_get_dms(__slave); \
54 int _sms = dwc_get_sms(__slave); \
Viresh Kumar327e6972012-02-01 16:12:26 +053055 u8 _smsize = __slave ? _sconfig->src_maxburst : \
56 DW_DMA_MSIZE_16; \
57 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
58 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000059 \
Viresh Kumar327e6972012-02-01 16:12:26 +053060 (DWC_CTLL_DST_MSIZE(_dmsize) \
61 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000062 | DWC_CTLL_LLP_D_EN \
63 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053064 | DWC_CTLL_DMS(_dms) \
65 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000066 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070067
68/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070069 * Number of descriptors to allocate for each channel. This should be
70 * made configurable somehow; preferably, the clients (at least the
71 * ones using slave transfers) should be able to give us a hint.
72 */
73#define NR_DESCS_PER_CHANNEL 64
74
75/*----------------------------------------------------------------------*/
76
77/*
78 * Because we're not relying on writeback from the controller (it may not
79 * even be configured into the core!) we don't need to use dma_pool. These
80 * descriptors -- and associated data -- are cacheable. We do need to make
81 * sure their dcache entries are written back before handing them off to
82 * the controller, though.
83 */
84
Dan Williams41d5e592009-01-06 11:38:21 -070085static struct device *chan2dev(struct dma_chan *chan)
86{
87 return &chan->dev->device;
88}
89static struct device *chan2parent(struct dma_chan *chan)
90{
91 return chan->dev->device.parent;
92}
93
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
95{
96 return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
97}
98
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
100{
101 struct dw_desc *desc, *_desc;
102 struct dw_desc *ret = NULL;
103 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530104 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700105
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530106 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300108 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700109 if (async_tx_test_ack(&desc->txd)) {
110 list_del(&desc->desc_node);
111 ret = desc;
112 break;
113 }
Dan Williams41d5e592009-01-06 11:38:21 -0700114 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530116 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700117
Dan Williams41d5e592009-01-06 11:38:21 -0700118 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700119
120 return ret;
121}
122
123static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
124{
125 struct dw_desc *child;
126
Dan Williamse0bd0f82009-09-08 17:53:02 -0700127 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700128 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700129 child->txd.phys, sizeof(child->lli),
130 DMA_TO_DEVICE);
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 desc->txd.phys, sizeof(desc->lli),
133 DMA_TO_DEVICE);
134}
135
136/*
137 * Move a descriptor, including any children, to the free list.
138 * `desc' must not be on any lists.
139 */
140static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
141{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530142 unsigned long flags;
143
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700144 if (desc) {
145 struct dw_desc *child;
146
147 dwc_sync_desc_for_cpu(dwc, desc);
148
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530149 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700150 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700151 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700152 "moving child desc %p to freelist\n",
153 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700154 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700155 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700156 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530157 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700158 }
159}
160
Viresh Kumar61e183f2011-11-17 16:01:29 +0530161static void dwc_initialize(struct dw_dma_chan *dwc)
162{
163 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
164 struct dw_dma_slave *dws = dwc->chan.private;
165 u32 cfghi = DWC_CFGH_FIFO_MODE;
166 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
167
168 if (dwc->initialized == true)
169 return;
170
171 if (dws) {
172 /*
173 * We need controller-specific data to set up slave
174 * transfers.
175 */
176 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
177
178 cfghi = dws->cfg_hi;
179 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300180 } else {
181 if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
182 cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
183 else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
184 cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530185 }
186
187 channel_writel(dwc, CFG_LO, cfglo);
188 channel_writel(dwc, CFG_HI, cfghi);
189
190 /* Enable interrupts */
191 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530192 channel_set_bit(dw, MASK.ERROR, dwc->mask);
193
194 dwc->initialized = true;
195}
196
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700197/*----------------------------------------------------------------------*/
198
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300199static inline unsigned int dwc_fast_fls(unsigned long long v)
200{
201 /*
202 * We can be a lot more clever here, but this should take care
203 * of the most common optimization.
204 */
205 if (!(v & 7))
206 return 3;
207 else if (!(v & 3))
208 return 2;
209 else if (!(v & 1))
210 return 1;
211 return 0;
212}
213
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300214static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300215{
216 dev_err(chan2dev(&dwc->chan),
217 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
218 channel_readl(dwc, SAR),
219 channel_readl(dwc, DAR),
220 channel_readl(dwc, LLP),
221 channel_readl(dwc, CTL_HI),
222 channel_readl(dwc, CTL_LO));
223}
224
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300225static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
226{
227 channel_clear_bit(dw, CH_EN, dwc->mask);
228 while (dma_readl(dw, CH_EN) & dwc->mask)
229 cpu_relax();
230}
231
Andy Shevchenko1d455432012-06-19 13:34:03 +0300232/*----------------------------------------------------------------------*/
233
Andy Shevchenkofed25742012-09-21 15:05:49 +0300234/* Perform single block transfer */
235static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
236 struct dw_desc *desc)
237{
238 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
239 u32 ctllo;
240
241 /* Software emulation of LLP mode relies on interrupts to continue
242 * multi block transfer. */
243 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
244
245 channel_writel(dwc, SAR, desc->lli.sar);
246 channel_writel(dwc, DAR, desc->lli.dar);
247 channel_writel(dwc, CTL_LO, ctllo);
248 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
249 channel_set_bit(dw, CH_EN, dwc->mask);
250}
251
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700252/* Called with dwc->lock held and bh disabled */
253static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
254{
255 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300256 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700257
258 /* ASSERT: channel is idle */
259 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700260 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700261 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300262 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700263
264 /* The tasklet will hopefully advance the queue... */
265 return;
266 }
267
Andy Shevchenkofed25742012-09-21 15:05:49 +0300268 if (dwc->nollp) {
269 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
270 &dwc->flags);
271 if (was_soft_llp) {
272 dev_err(chan2dev(&dwc->chan),
273 "BUG: Attempted to start new LLP transfer "
274 "inside ongoing one\n");
275 return;
276 }
277
278 dwc_initialize(dwc);
279
280 dwc->tx_list = &first->tx_list;
281 dwc->tx_node_active = first->tx_list.next;
282
283 dwc_do_single_block(dwc, first);
284
285 return;
286 }
287
Viresh Kumar61e183f2011-11-17 16:01:29 +0530288 dwc_initialize(dwc);
289
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700290 channel_writel(dwc, LLP, first->txd.phys);
291 channel_writel(dwc, CTL_LO,
292 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
293 channel_writel(dwc, CTL_HI, 0);
294 channel_set_bit(dw, CH_EN, dwc->mask);
295}
296
297/*----------------------------------------------------------------------*/
298
299static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530300dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
301 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700302{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530303 dma_async_tx_callback callback = NULL;
304 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700305 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530306 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530307 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700308
Dan Williams41d5e592009-01-06 11:38:21 -0700309 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700310
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530311 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000312 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530313 if (callback_required) {
314 callback = txd->callback;
315 param = txd->callback_param;
316 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700317
318 dwc_sync_desc_for_cpu(dwc, desc);
Viresh Kumare5180762011-03-03 15:47:20 +0530319
320 /* async_tx_ack */
321 list_for_each_entry(child, &desc->tx_list, desc_node)
322 async_tx_ack(&child->txd);
323 async_tx_ack(&desc->txd);
324
Dan Williamse0bd0f82009-09-08 17:53:02 -0700325 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700326 list_move(&desc->desc_node, &dwc->free_list);
327
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700328 if (!dwc->chan.private) {
329 struct device *parent = chan2parent(&dwc->chan);
330 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
331 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
332 dma_unmap_single(parent, desc->lli.dar,
333 desc->len, DMA_FROM_DEVICE);
334 else
335 dma_unmap_page(parent, desc->lli.dar,
336 desc->len, DMA_FROM_DEVICE);
337 }
338 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
339 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
340 dma_unmap_single(parent, desc->lli.sar,
341 desc->len, DMA_TO_DEVICE);
342 else
343 dma_unmap_page(parent, desc->lli.sar,
344 desc->len, DMA_TO_DEVICE);
345 }
346 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700347
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530348 spin_unlock_irqrestore(&dwc->lock, flags);
349
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530350 if (callback_required && callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700351 callback(param);
352}
353
354static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
355{
356 struct dw_desc *desc, *_desc;
357 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530358 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700359
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530360 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700361 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700362 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700363 "BUG: XFER bit set, but channel not idle!\n");
364
365 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300366 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700367 }
368
369 /*
370 * Submit queued descriptors ASAP, i.e. before we go through
371 * the completed ones.
372 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700373 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530374 if (!list_empty(&dwc->queue)) {
375 list_move(dwc->queue.next, &dwc->active_list);
376 dwc_dostart(dwc, dwc_first_active(dwc));
377 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700378
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530379 spin_unlock_irqrestore(&dwc->lock, flags);
380
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700381 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530382 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700383}
384
385static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
386{
387 dma_addr_t llp;
388 struct dw_desc *desc, *_desc;
389 struct dw_desc *child;
390 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530391 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700392
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530393 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700394 llp = channel_readl(dwc, LLP);
395 status_xfer = dma_readl(dw, RAW.XFER);
396
397 if (status_xfer & dwc->mask) {
398 /* Everything we've submitted is done */
399 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530400 spin_unlock_irqrestore(&dwc->lock, flags);
401
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700402 dwc_complete_all(dw, dwc);
403 return;
404 }
405
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530406 if (list_empty(&dwc->active_list)) {
407 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000408 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530409 }
Jamie Iles087809f2011-01-21 14:11:52 +0000410
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300411 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300412 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700413
414 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530415 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530416 if (desc->txd.phys == llp) {
417 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700418 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530419 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530420
421 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530422 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700423 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530424 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700425 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530426 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700427
Dan Williamse0bd0f82009-09-08 17:53:02 -0700428 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530429 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700430 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530431 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700432 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530433 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700434
435 /*
436 * No descriptors so far seem to be in progress, i.e.
437 * this one must be done.
438 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530439 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530440 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530441 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700442 }
443
Dan Williams41d5e592009-01-06 11:38:21 -0700444 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700445 "BUG: All descriptors done, but channel not idle!\n");
446
447 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300448 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700449
450 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530451 list_move(dwc->queue.next, &dwc->active_list);
452 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700453 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530454 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700455}
456
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300457static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700458{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300459 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
460 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700461}
462
463static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
464{
465 struct dw_desc *bad_desc;
466 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530467 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700468
469 dwc_scan_descriptors(dw, dwc);
470
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530471 spin_lock_irqsave(&dwc->lock, flags);
472
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700473 /*
474 * The descriptor currently at the head of the active list is
475 * borked. Since we don't have any way to report errors, we'll
476 * just have to scream loudly and try to carry on.
477 */
478 bad_desc = dwc_first_active(dwc);
479 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530480 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700481
482 /* Clear the error flag and try to restart the controller */
483 dma_writel(dw, CLEAR.ERROR, dwc->mask);
484 if (!list_empty(&dwc->active_list))
485 dwc_dostart(dwc, dwc_first_active(dwc));
486
487 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300488 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700489 * when someone submits a bad physical address in a
490 * descriptor, we should consider ourselves lucky that the
491 * controller flagged an error instead of scribbling over
492 * random memory locations.
493 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300494 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
495 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700496 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700497 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700498 dwc_dump_lli(dwc, &child->lli);
499
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530500 spin_unlock_irqrestore(&dwc->lock, flags);
501
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700502 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530503 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700504}
505
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200506/* --------------------- Cyclic DMA API extensions -------------------- */
507
508inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
509{
510 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
511 return channel_readl(dwc, SAR);
512}
513EXPORT_SYMBOL(dw_dma_get_src_addr);
514
515inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
516{
517 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
518 return channel_readl(dwc, DAR);
519}
520EXPORT_SYMBOL(dw_dma_get_dst_addr);
521
522/* called with dwc->lock held and all DMAC interrupts disabled */
523static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530524 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200525{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530526 unsigned long flags;
527
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530528 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200529 void (*callback)(void *param);
530 void *callback_param;
531
532 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
533 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200534
535 callback = dwc->cdesc->period_callback;
536 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530537
538 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200539 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200540 }
541
542 /*
543 * Error and transfer complete are highly unlikely, and will most
544 * likely be due to a configuration error by the user.
545 */
546 if (unlikely(status_err & dwc->mask) ||
547 unlikely(status_xfer & dwc->mask)) {
548 int i;
549
550 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
551 "interrupt, stopping DMA transfer\n",
552 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530553
554 spin_lock_irqsave(&dwc->lock, flags);
555
Andy Shevchenko1d455432012-06-19 13:34:03 +0300556 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200557
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300558 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200559
560 /* make sure DMA does not restart by loading a new list */
561 channel_writel(dwc, LLP, 0);
562 channel_writel(dwc, CTL_LO, 0);
563 channel_writel(dwc, CTL_HI, 0);
564
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200565 dma_writel(dw, CLEAR.ERROR, dwc->mask);
566 dma_writel(dw, CLEAR.XFER, dwc->mask);
567
568 for (i = 0; i < dwc->cdesc->periods; i++)
569 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530570
571 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200572 }
573}
574
575/* ------------------------------------------------------------------------- */
576
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700577static void dw_dma_tasklet(unsigned long data)
578{
579 struct dw_dma *dw = (struct dw_dma *)data;
580 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700581 u32 status_xfer;
582 u32 status_err;
583 int i;
584
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700585 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700586 status_err = dma_readl(dw, RAW.ERROR);
587
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300588 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700589
590 for (i = 0; i < dw->dma.chancnt; i++) {
591 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200592 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530593 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200594 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700595 dwc_handle_error(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300596 else if (status_xfer & (1 << i)) {
597 unsigned long flags;
598
599 spin_lock_irqsave(&dwc->lock, flags);
600 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
601 if (dwc->tx_node_active != dwc->tx_list) {
602 struct dw_desc *desc =
603 list_entry(dwc->tx_node_active,
604 struct dw_desc,
605 desc_node);
606
607 dma_writel(dw, CLEAR.XFER, dwc->mask);
608
609 /* move pointer to next descriptor */
610 dwc->tx_node_active =
611 dwc->tx_node_active->next;
612
613 dwc_do_single_block(dwc, desc);
614
615 spin_unlock_irqrestore(&dwc->lock, flags);
616 continue;
617 } else {
618 /* we are done here */
619 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
620 }
621 }
622 spin_unlock_irqrestore(&dwc->lock, flags);
623
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700624 dwc_scan_descriptors(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300625 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700626 }
627
628 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530629 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700630 */
631 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700632 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
633}
634
635static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
636{
637 struct dw_dma *dw = dev_id;
638 u32 status;
639
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300640 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700641 dma_readl(dw, STATUS_INT));
642
643 /*
644 * Just disable the interrupts. We'll turn them back on in the
645 * softirq handler.
646 */
647 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700648 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
649
650 status = dma_readl(dw, STATUS_INT);
651 if (status) {
652 dev_err(dw->dma.dev,
653 "BUG: Unexpected interrupts pending: 0x%x\n",
654 status);
655
656 /* Try to recover */
657 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700658 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
659 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
660 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
661 }
662
663 tasklet_schedule(&dw->tasklet);
664
665 return IRQ_HANDLED;
666}
667
668/*----------------------------------------------------------------------*/
669
670static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
671{
672 struct dw_desc *desc = txd_to_dw_desc(tx);
673 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
674 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530675 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700676
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530677 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000678 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700679
680 /*
681 * REVISIT: We should attempt to chain as many descriptors as
682 * possible, perhaps even appending to those already submitted
683 * for DMA. But this is hard to do in a race-free manner.
684 */
685 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300686 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700687 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700688 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530689 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700690 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300691 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700692 desc->txd.cookie);
693
694 list_add_tail(&desc->desc_node, &dwc->queue);
695 }
696
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530697 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700698
699 return cookie;
700}
701
702static struct dma_async_tx_descriptor *
703dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
704 size_t len, unsigned long flags)
705{
706 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300707 struct dw_dma_slave *dws = chan->private;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700708 struct dw_desc *desc;
709 struct dw_desc *first;
710 struct dw_desc *prev;
711 size_t xfer_count;
712 size_t offset;
713 unsigned int src_width;
714 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300715 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700716 u32 ctllo;
717
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300718 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300719 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300720 (unsigned long long)dest, (unsigned long long)src,
721 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700722
723 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300724 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700725 return NULL;
726 }
727
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300728 data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
729 dwc->dw->data_width[dwc_get_dms(dws)]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300730
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300731 src_width = dst_width = min_t(unsigned int, data_width,
732 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700733
Viresh Kumar327e6972012-02-01 16:12:26 +0530734 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700735 | DWC_CTLL_DST_WIDTH(dst_width)
736 | DWC_CTLL_SRC_WIDTH(src_width)
737 | DWC_CTLL_DST_INC
738 | DWC_CTLL_SRC_INC
739 | DWC_CTLL_FC_M2M;
740 prev = first = NULL;
741
742 for (offset = 0; offset < len; offset += xfer_count << src_width) {
743 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300744 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700745
746 desc = dwc_desc_get(dwc);
747 if (!desc)
748 goto err_desc_get;
749
750 desc->lli.sar = src + offset;
751 desc->lli.dar = dest + offset;
752 desc->lli.ctllo = ctllo;
753 desc->lli.ctlhi = xfer_count;
754
755 if (!first) {
756 first = desc;
757 } else {
758 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700759 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700760 prev->txd.phys, sizeof(prev->lli),
761 DMA_TO_DEVICE);
762 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700763 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700764 }
765 prev = desc;
766 }
767
768
769 if (flags & DMA_PREP_INTERRUPT)
770 /* Trigger interrupt after last block */
771 prev->lli.ctllo |= DWC_CTLL_INT_EN;
772
773 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700774 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700775 prev->txd.phys, sizeof(prev->lli),
776 DMA_TO_DEVICE);
777
778 first->txd.flags = flags;
779 first->len = len;
780
781 return &first->txd;
782
783err_desc_get:
784 dwc_desc_put(dwc, first);
785 return NULL;
786}
787
788static struct dma_async_tx_descriptor *
789dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530790 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500791 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700792{
793 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Dan Williams287d8592009-02-18 14:48:26 -0800794 struct dw_dma_slave *dws = chan->private;
Viresh Kumar327e6972012-02-01 16:12:26 +0530795 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700796 struct dw_desc *prev;
797 struct dw_desc *first;
798 u32 ctllo;
799 dma_addr_t reg;
800 unsigned int reg_width;
801 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300802 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700803 unsigned int i;
804 struct scatterlist *sg;
805 size_t total_len = 0;
806
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300807 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700808
809 if (unlikely(!dws || !sg_len))
810 return NULL;
811
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700812 prev = first = NULL;
813
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700814 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530815 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530816 reg_width = __fls(sconfig->dst_addr_width);
817 reg = sconfig->dst_addr;
818 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700819 | DWC_CTLL_DST_WIDTH(reg_width)
820 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530821 | DWC_CTLL_SRC_INC);
822
823 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
824 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
825
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300826 data_width = dwc->dw->data_width[dwc_get_sms(dws)];
827
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700828 for_each_sg(sgl, sg, sg_len, i) {
829 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530830 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700831
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200832 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700833 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530834
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300835 mem_width = min_t(unsigned int,
836 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700837
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530838slave_sg_todev_fill_desc:
839 desc = dwc_desc_get(dwc);
840 if (!desc) {
841 dev_err(chan2dev(chan),
842 "not enough descriptors available\n");
843 goto err_desc_get;
844 }
845
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700846 desc->lli.sar = mem;
847 desc->lli.dar = reg;
848 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300849 if ((len >> mem_width) > dwc->block_size) {
850 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530851 mem += dlen;
852 len -= dlen;
853 } else {
854 dlen = len;
855 len = 0;
856 }
857
858 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700859
860 if (!first) {
861 first = desc;
862 } else {
863 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700864 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700865 prev->txd.phys,
866 sizeof(prev->lli),
867 DMA_TO_DEVICE);
868 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700869 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700870 }
871 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530872 total_len += dlen;
873
874 if (len)
875 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700876 }
877 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530878 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530879 reg_width = __fls(sconfig->src_addr_width);
880 reg = sconfig->src_addr;
881 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700882 | DWC_CTLL_SRC_WIDTH(reg_width)
883 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530884 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700885
Viresh Kumar327e6972012-02-01 16:12:26 +0530886 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
887 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
888
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300889 data_width = dwc->dw->data_width[dwc_get_dms(dws)];
890
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700891 for_each_sg(sgl, sg, sg_len, i) {
892 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530893 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700894
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200895 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700896 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530897
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300898 mem_width = min_t(unsigned int,
899 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700900
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530901slave_sg_fromdev_fill_desc:
902 desc = dwc_desc_get(dwc);
903 if (!desc) {
904 dev_err(chan2dev(chan),
905 "not enough descriptors available\n");
906 goto err_desc_get;
907 }
908
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700909 desc->lli.sar = reg;
910 desc->lli.dar = mem;
911 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300912 if ((len >> reg_width) > dwc->block_size) {
913 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530914 mem += dlen;
915 len -= dlen;
916 } else {
917 dlen = len;
918 len = 0;
919 }
920 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700921
922 if (!first) {
923 first = desc;
924 } else {
925 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700926 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700927 prev->txd.phys,
928 sizeof(prev->lli),
929 DMA_TO_DEVICE);
930 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700931 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700932 }
933 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530934 total_len += dlen;
935
936 if (len)
937 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700938 }
939 break;
940 default:
941 return NULL;
942 }
943
944 if (flags & DMA_PREP_INTERRUPT)
945 /* Trigger interrupt after last block */
946 prev->lli.ctllo |= DWC_CTLL_INT_EN;
947
948 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700949 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700950 prev->txd.phys, sizeof(prev->lli),
951 DMA_TO_DEVICE);
952
953 first->len = total_len;
954
955 return &first->txd;
956
957err_desc_get:
958 dwc_desc_put(dwc, first);
959 return NULL;
960}
961
Viresh Kumar327e6972012-02-01 16:12:26 +0530962/*
963 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
964 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
965 *
966 * NOTE: burst size 2 is not supported by controller.
967 *
968 * This can be done by finding least significant bit set: n & (n - 1)
969 */
970static inline void convert_burst(u32 *maxburst)
971{
972 if (*maxburst > 1)
973 *maxburst = fls(*maxburst) - 2;
974 else
975 *maxburst = 0;
976}
977
978static int
979set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
980{
981 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
982
983 /* Check if it is chan is configured for slave transfers */
984 if (!chan->private)
985 return -EINVAL;
986
987 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
988
989 convert_burst(&dwc->dma_sconfig.src_maxburst);
990 convert_burst(&dwc->dma_sconfig.dst_maxburst);
991
992 return 0;
993}
994
Linus Walleij05827632010-05-17 16:30:42 -0700995static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
996 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700997{
998 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
999 struct dw_dma *dw = to_dw_dma(chan->device);
1000 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301001 unsigned long flags;
Linus Walleija7c57cf2011-04-19 08:31:32 +08001002 u32 cfglo;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001003 LIST_HEAD(list);
1004
Linus Walleija7c57cf2011-04-19 08:31:32 +08001005 if (cmd == DMA_PAUSE) {
1006 spin_lock_irqsave(&dwc->lock, flags);
1007
1008 cfglo = channel_readl(dwc, CFG_LO);
1009 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
1010 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
1011 cpu_relax();
1012
1013 dwc->paused = true;
1014 spin_unlock_irqrestore(&dwc->lock, flags);
1015 } else if (cmd == DMA_RESUME) {
1016 if (!dwc->paused)
1017 return 0;
1018
1019 spin_lock_irqsave(&dwc->lock, flags);
1020
1021 cfglo = channel_readl(dwc, CFG_LO);
1022 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1023 dwc->paused = false;
1024
1025 spin_unlock_irqrestore(&dwc->lock, flags);
1026 } else if (cmd == DMA_TERMINATE_ALL) {
1027 spin_lock_irqsave(&dwc->lock, flags);
1028
Andy Shevchenkofed25742012-09-21 15:05:49 +03001029 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1030
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001031 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001032
1033 dwc->paused = false;
1034
1035 /* active_list entries will end up before queued entries */
1036 list_splice_init(&dwc->queue, &list);
1037 list_splice_init(&dwc->active_list, &list);
1038
1039 spin_unlock_irqrestore(&dwc->lock, flags);
1040
1041 /* Flush all pending and queued descriptors */
1042 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1043 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301044 } else if (cmd == DMA_SLAVE_CONFIG) {
1045 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1046 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001047 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301048 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001049
Linus Walleijc3635c72010-03-26 16:44:01 -07001050 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001051}
1052
1053static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001054dwc_tx_status(struct dma_chan *chan,
1055 dma_cookie_t cookie,
1056 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001057{
1058 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001059 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001060
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001061 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001062 if (ret != DMA_SUCCESS) {
1063 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1064
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001065 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001066 }
1067
Viresh Kumarabf53902011-04-15 16:03:35 +05301068 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001069 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001070
Linus Walleija7c57cf2011-04-19 08:31:32 +08001071 if (dwc->paused)
1072 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001073
1074 return ret;
1075}
1076
1077static void dwc_issue_pending(struct dma_chan *chan)
1078{
1079 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1080
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001081 if (!list_empty(&dwc->queue))
1082 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001083}
1084
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001085static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001086{
1087 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1088 struct dw_dma *dw = to_dw_dma(chan->device);
1089 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001090 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301091 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001092
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001093 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001094
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001095 /* ASSERT: channel is idle */
1096 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001097 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001098 return -EIO;
1099 }
1100
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001101 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001102
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001103 /*
1104 * NOTE: some controllers may have additional features that we
1105 * need to initialize here, like "scatter-gather" (which
1106 * doesn't mean what you think it means), and status writeback.
1107 */
1108
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301109 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001110 i = dwc->descs_allocated;
1111 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301112 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001113
1114 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
1115 if (!desc) {
Dan Williams41d5e592009-01-06 11:38:21 -07001116 dev_info(chan2dev(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001117 "only allocated %d descriptors\n", i);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301118 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001119 break;
1120 }
1121
Dan Williamse0bd0f82009-09-08 17:53:02 -07001122 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001123 dma_async_tx_descriptor_init(&desc->txd, chan);
1124 desc->txd.tx_submit = dwc_tx_submit;
1125 desc->txd.flags = DMA_CTRL_ACK;
Dan Williams41d5e592009-01-06 11:38:21 -07001126 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001127 sizeof(desc->lli), DMA_TO_DEVICE);
1128 dwc_desc_put(dwc, desc);
1129
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301130 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001131 i = ++dwc->descs_allocated;
1132 }
1133
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301134 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001135
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001136 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001137
1138 return i;
1139}
1140
1141static void dwc_free_chan_resources(struct dma_chan *chan)
1142{
1143 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1144 struct dw_dma *dw = to_dw_dma(chan->device);
1145 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301146 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001147 LIST_HEAD(list);
1148
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001149 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001150 dwc->descs_allocated);
1151
1152 /* ASSERT: channel is idle */
1153 BUG_ON(!list_empty(&dwc->active_list));
1154 BUG_ON(!list_empty(&dwc->queue));
1155 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1156
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301157 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001158 list_splice_init(&dwc->free_list, &list);
1159 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301160 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001161
1162 /* Disable interrupts */
1163 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001164 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1165
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301166 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001167
1168 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001169 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1170 dma_unmap_single(chan2parent(chan), desc->txd.phys,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001171 sizeof(desc->lli), DMA_TO_DEVICE);
1172 kfree(desc);
1173 }
1174
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001175 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001176}
1177
Viresh Kumara9ddb572012-10-16 09:49:17 +05301178bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
1179{
1180 struct dw_dma *dw = to_dw_dma(chan->device);
1181 static struct dw_dma *last_dw;
1182 static char *last_bus_id;
1183 int i = -1;
1184
1185 /*
1186 * dmaengine framework calls this routine for all channels of all dma
1187 * controller, until true is returned. If 'param' bus_id is not
1188 * registered with a dma controller (dw), then there is no need of
1189 * running below function for all channels of dw.
1190 *
1191 * This block of code does this by saving the parameters of last
1192 * failure. If dw and param are same, i.e. trying on same dw with
1193 * different channel, return false.
1194 */
1195 if ((last_dw == dw) && (last_bus_id == param))
1196 return false;
1197 /*
1198 * Return true:
1199 * - If dw_dma's platform data is not filled with slave info, then all
1200 * dma controllers are fine for transfer.
1201 * - Or if param is NULL
1202 */
1203 if (!dw->sd || !param)
1204 return true;
1205
1206 while (++i < dw->sd_count) {
1207 if (!strcmp(dw->sd[i].bus_id, param)) {
1208 chan->private = &dw->sd[i];
1209 last_dw = NULL;
1210 last_bus_id = NULL;
1211
1212 return true;
1213 }
1214 }
1215
1216 last_dw = dw;
1217 last_bus_id = param;
1218 return false;
1219}
1220EXPORT_SYMBOL(dw_dma_generic_filter);
1221
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001222/* --------------------- Cyclic DMA API extensions -------------------- */
1223
1224/**
1225 * dw_dma_cyclic_start - start the cyclic DMA transfer
1226 * @chan: the DMA channel to start
1227 *
1228 * Must be called with soft interrupts disabled. Returns zero on success or
1229 * -errno on failure.
1230 */
1231int dw_dma_cyclic_start(struct dma_chan *chan)
1232{
1233 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1234 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301235 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001236
1237 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1238 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1239 return -ENODEV;
1240 }
1241
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301242 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001243
1244 /* assert channel is idle */
1245 if (dma_readl(dw, CH_EN) & dwc->mask) {
1246 dev_err(chan2dev(&dwc->chan),
1247 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001248 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301249 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001250 return -EBUSY;
1251 }
1252
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001253 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1254 dma_writel(dw, CLEAR.XFER, dwc->mask);
1255
1256 /* setup DMAC channel registers */
1257 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1258 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1259 channel_writel(dwc, CTL_HI, 0);
1260
1261 channel_set_bit(dw, CH_EN, dwc->mask);
1262
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301263 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001264
1265 return 0;
1266}
1267EXPORT_SYMBOL(dw_dma_cyclic_start);
1268
1269/**
1270 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1271 * @chan: the DMA channel to stop
1272 *
1273 * Must be called with soft interrupts disabled.
1274 */
1275void dw_dma_cyclic_stop(struct dma_chan *chan)
1276{
1277 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1278 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301279 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001280
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301281 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001282
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001283 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001284
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301285 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001286}
1287EXPORT_SYMBOL(dw_dma_cyclic_stop);
1288
1289/**
1290 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1291 * @chan: the DMA channel to prepare
1292 * @buf_addr: physical DMA address where the buffer starts
1293 * @buf_len: total number of bytes for the entire buffer
1294 * @period_len: number of bytes for each period
1295 * @direction: transfer direction, to or from device
1296 *
1297 * Must be called before trying to start the transfer. Returns a valid struct
1298 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1299 */
1300struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1301 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301302 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001303{
1304 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301305 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001306 struct dw_cyclic_desc *cdesc;
1307 struct dw_cyclic_desc *retval = NULL;
1308 struct dw_desc *desc;
1309 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001310 unsigned long was_cyclic;
1311 unsigned int reg_width;
1312 unsigned int periods;
1313 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301314 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001315
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301316 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001317 if (dwc->nollp) {
1318 spin_unlock_irqrestore(&dwc->lock, flags);
1319 dev_dbg(chan2dev(&dwc->chan),
1320 "channel doesn't support LLP transfers\n");
1321 return ERR_PTR(-EINVAL);
1322 }
1323
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001324 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301325 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001326 dev_dbg(chan2dev(&dwc->chan),
1327 "queue and/or active list are not empty\n");
1328 return ERR_PTR(-EBUSY);
1329 }
1330
1331 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301332 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001333 if (was_cyclic) {
1334 dev_dbg(chan2dev(&dwc->chan),
1335 "channel already prepared for cyclic DMA\n");
1336 return ERR_PTR(-EBUSY);
1337 }
1338
1339 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301340
1341 if (direction == DMA_MEM_TO_DEV)
1342 reg_width = __ffs(sconfig->dst_addr_width);
1343 else
1344 reg_width = __ffs(sconfig->src_addr_width);
1345
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001346 periods = buf_len / period_len;
1347
1348 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001349 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001350 goto out_err;
1351 if (unlikely(period_len & ((1 << reg_width) - 1)))
1352 goto out_err;
1353 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1354 goto out_err;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301355 if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001356 goto out_err;
1357
1358 retval = ERR_PTR(-ENOMEM);
1359
1360 if (periods > NR_DESCS_PER_CHANNEL)
1361 goto out_err;
1362
1363 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1364 if (!cdesc)
1365 goto out_err;
1366
1367 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1368 if (!cdesc->desc)
1369 goto out_err_alloc;
1370
1371 for (i = 0; i < periods; i++) {
1372 desc = dwc_desc_get(dwc);
1373 if (!desc)
1374 goto out_err_desc_get;
1375
1376 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301377 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301378 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001379 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301380 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001381 | DWC_CTLL_DST_WIDTH(reg_width)
1382 | DWC_CTLL_SRC_WIDTH(reg_width)
1383 | DWC_CTLL_DST_FIX
1384 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001385 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301386
1387 desc->lli.ctllo |= sconfig->device_fc ?
1388 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1389 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1390
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001391 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301392 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001393 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301394 desc->lli.sar = sconfig->src_addr;
1395 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001396 | DWC_CTLL_SRC_WIDTH(reg_width)
1397 | DWC_CTLL_DST_WIDTH(reg_width)
1398 | DWC_CTLL_DST_INC
1399 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001400 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301401
1402 desc->lli.ctllo |= sconfig->device_fc ?
1403 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1404 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1405
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001406 break;
1407 default:
1408 break;
1409 }
1410
1411 desc->lli.ctlhi = (period_len >> reg_width);
1412 cdesc->desc[i] = desc;
1413
1414 if (last) {
1415 last->lli.llp = desc->txd.phys;
1416 dma_sync_single_for_device(chan2parent(chan),
1417 last->txd.phys, sizeof(last->lli),
1418 DMA_TO_DEVICE);
1419 }
1420
1421 last = desc;
1422 }
1423
1424 /* lets make a cyclic list */
1425 last->lli.llp = cdesc->desc[0]->txd.phys;
1426 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1427 sizeof(last->lli), DMA_TO_DEVICE);
1428
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001429 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1430 "period %zu periods %d\n", (unsigned long long)buf_addr,
1431 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001432
1433 cdesc->periods = periods;
1434 dwc->cdesc = cdesc;
1435
1436 return cdesc;
1437
1438out_err_desc_get:
1439 while (i--)
1440 dwc_desc_put(dwc, cdesc->desc[i]);
1441out_err_alloc:
1442 kfree(cdesc);
1443out_err:
1444 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1445 return (struct dw_cyclic_desc *)retval;
1446}
1447EXPORT_SYMBOL(dw_dma_cyclic_prep);
1448
1449/**
1450 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1451 * @chan: the DMA channel to free
1452 */
1453void dw_dma_cyclic_free(struct dma_chan *chan)
1454{
1455 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1456 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1457 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1458 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301459 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001460
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001461 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001462
1463 if (!cdesc)
1464 return;
1465
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301466 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001467
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001468 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001469
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001470 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1471 dma_writel(dw, CLEAR.XFER, dwc->mask);
1472
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301473 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001474
1475 for (i = 0; i < cdesc->periods; i++)
1476 dwc_desc_put(dwc, cdesc->desc[i]);
1477
1478 kfree(cdesc->desc);
1479 kfree(cdesc);
1480
1481 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1482}
1483EXPORT_SYMBOL(dw_dma_cyclic_free);
1484
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001485/*----------------------------------------------------------------------*/
1486
1487static void dw_dma_off(struct dw_dma *dw)
1488{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301489 int i;
1490
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001491 dma_writel(dw, CFG, 0);
1492
1493 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001494 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1495 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1496 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1497
1498 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1499 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301500
1501 for (i = 0; i < dw->dma.chancnt; i++)
1502 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001503}
1504
Viresh Kumara9ddb572012-10-16 09:49:17 +05301505#ifdef CONFIG_OF
1506static struct dw_dma_platform_data *
1507dw_dma_parse_dt(struct platform_device *pdev)
1508{
1509 struct device_node *sn, *cn, *np = pdev->dev.of_node;
1510 struct dw_dma_platform_data *pdata;
1511 struct dw_dma_slave *sd;
1512 u32 tmp, arr[4];
1513
1514 if (!np) {
1515 dev_err(&pdev->dev, "Missing DT data\n");
1516 return NULL;
1517 }
1518
1519 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1520 if (!pdata)
1521 return NULL;
1522
1523 if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
1524 return NULL;
1525
1526 if (of_property_read_bool(np, "is_private"))
1527 pdata->is_private = true;
1528
1529 if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
1530 pdata->chan_allocation_order = (unsigned char)tmp;
1531
1532 if (!of_property_read_u32(np, "chan_priority", &tmp))
1533 pdata->chan_priority = tmp;
1534
1535 if (!of_property_read_u32(np, "block_size", &tmp))
1536 pdata->block_size = tmp;
1537
1538 if (!of_property_read_u32(np, "nr_masters", &tmp)) {
1539 if (tmp > 4)
1540 return NULL;
1541
1542 pdata->nr_masters = tmp;
1543 }
1544
1545 if (!of_property_read_u32_array(np, "data_width", arr,
1546 pdata->nr_masters))
1547 for (tmp = 0; tmp < pdata->nr_masters; tmp++)
1548 pdata->data_width[tmp] = arr[tmp];
1549
1550 /* parse slave data */
1551 sn = of_find_node_by_name(np, "slave_info");
1552 if (!sn)
1553 return pdata;
1554
1555 /* calculate number of slaves */
1556 tmp = of_get_child_count(sn);
1557 if (!tmp)
1558 return NULL;
1559
1560 sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
1561 if (!sd)
1562 return NULL;
1563
1564 pdata->sd = sd;
1565 pdata->sd_count = tmp;
1566
1567 for_each_child_of_node(sn, cn) {
1568 sd->dma_dev = &pdev->dev;
1569 of_property_read_string(cn, "bus_id", &sd->bus_id);
1570 of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
1571 of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
1572 if (!of_property_read_u32(cn, "src_master", &tmp))
1573 sd->src_master = tmp;
1574
1575 if (!of_property_read_u32(cn, "dst_master", &tmp))
1576 sd->dst_master = tmp;
1577 sd++;
1578 }
1579
1580 return pdata;
1581}
1582#else
1583static inline struct dw_dma_platform_data *
1584dw_dma_parse_dt(struct platform_device *pdev)
1585{
1586 return NULL;
1587}
1588#endif
1589
Bill Pemberton463a1f82012-11-19 13:22:55 -05001590static int dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001591{
1592 struct dw_dma_platform_data *pdata;
1593 struct resource *io;
1594 struct dw_dma *dw;
1595 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001596 void __iomem *regs;
1597 bool autocfg;
1598 unsigned int dw_params;
1599 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001600 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001601 int irq;
1602 int err;
1603 int i;
1604
Viresh Kumar6c618c92012-02-01 16:12:22 +05301605 pdata = dev_get_platdata(&pdev->dev);
Viresh Kumara9ddb572012-10-16 09:49:17 +05301606 if (!pdata)
1607 pdata = dw_dma_parse_dt(pdev);
1608
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001609 if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1610 return -EINVAL;
1611
1612 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1613 if (!io)
1614 return -EINVAL;
1615
1616 irq = platform_get_irq(pdev, 0);
1617 if (irq < 0)
1618 return irq;
1619
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001620 regs = devm_request_and_ioremap(&pdev->dev, io);
1621 if (!regs)
1622 return -EBUSY;
1623
1624 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1625 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1626
1627 if (autocfg)
1628 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1629 else
1630 nr_channels = pdata->nr_channels;
1631
1632 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001633 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001634 if (!dw)
1635 return -ENOMEM;
1636
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001637 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1638 if (IS_ERR(dw->clk))
1639 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301640 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001641
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001642 dw->regs = regs;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301643 dw->sd = pdata->sd;
1644 dw->sd_count = pdata->sd_count;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001645
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001646 /* get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001647 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001648 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1649
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001650 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1651 for (i = 0; i < dw->nr_masters; i++) {
1652 dw->data_width[i] =
1653 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1654 }
1655 } else {
1656 dw->nr_masters = pdata->nr_masters;
1657 memcpy(dw->data_width, pdata->data_width, 4);
1658 }
1659
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001660 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001661 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001662
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001663 /* force dma off, just in case */
1664 dw_dma_off(dw);
1665
Andy Shevchenko236b1062012-06-19 13:34:07 +03001666 /* disable BLOCK interrupts as well */
1667 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1668
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001669 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1670 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001671 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001672 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001673
1674 platform_set_drvdata(pdev, dw);
1675
1676 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1677
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001678 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001679 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001680 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001681 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001682
1683 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001684 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301685 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1686 list_add_tail(&dwc->chan.device_node,
1687 &dw->dma.channels);
1688 else
1689 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001690
Viresh Kumar93317e82011-03-03 15:47:22 +05301691 /* 7 is highest priority & 0 is lowest. */
1692 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001693 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301694 else
1695 dwc->priority = i;
1696
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001697 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1698 spin_lock_init(&dwc->lock);
1699 dwc->mask = 1 << i;
1700
1701 INIT_LIST_HEAD(&dwc->active_list);
1702 INIT_LIST_HEAD(&dwc->queue);
1703 INIT_LIST_HEAD(&dwc->free_list);
1704
1705 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001706
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001707 dwc->dw = dw;
1708
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001709 /* hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001710 if (autocfg) {
1711 unsigned int dwc_params;
1712
1713 dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
1714 DWC_PARAMS);
1715
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001716 /* Decode maximum block size for given channel. The
1717 * stored 4 bit value represents blocks from 0x00 for 3
1718 * up to 0x0a for 4095. */
1719 dwc->block_size =
1720 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001721 dwc->nollp =
1722 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1723 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001724 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001725
1726 /* Check if channel supports multi block transfer */
1727 channel_writel(dwc, LLP, 0xfffffffc);
1728 dwc->nollp =
1729 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1730 channel_writel(dwc, LLP, 0);
1731 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001732 }
1733
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001734 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001735 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001736 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001737 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1738 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1739 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1740
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001741 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1742 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001743 if (pdata->is_private)
1744 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001745 dw->dma.dev = &pdev->dev;
1746 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1747 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1748
1749 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1750
1751 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001752 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001753
Linus Walleij07934482010-03-26 16:50:49 -07001754 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001755 dw->dma.device_issue_pending = dwc_issue_pending;
1756
1757 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1758
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001759 dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
1760 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001761
1762 dma_async_device_register(&dw->dma);
1763
1764 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001765}
1766
Andy Shevchenko0272e932012-06-19 13:34:09 +03001767static int __devexit dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001768{
1769 struct dw_dma *dw = platform_get_drvdata(pdev);
1770 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001771
1772 dw_dma_off(dw);
1773 dma_async_device_unregister(&dw->dma);
1774
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001775 tasklet_kill(&dw->tasklet);
1776
1777 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1778 chan.device_node) {
1779 list_del(&dwc->chan.device_node);
1780 channel_clear_bit(dw, CH_EN, dwc->mask);
1781 }
1782
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001783 return 0;
1784}
1785
1786static void dw_shutdown(struct platform_device *pdev)
1787{
1788 struct dw_dma *dw = platform_get_drvdata(pdev);
1789
Andy Shevchenko6168d562012-10-18 17:34:10 +03001790 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301791 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001792}
1793
Magnus Damm4a256b52009-07-08 13:22:18 +02001794static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001795{
Magnus Damm4a256b52009-07-08 13:22:18 +02001796 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001797 struct dw_dma *dw = platform_get_drvdata(pdev);
1798
Andy Shevchenko6168d562012-10-18 17:34:10 +03001799 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301800 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301801
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001802 return 0;
1803}
1804
Magnus Damm4a256b52009-07-08 13:22:18 +02001805static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001806{
Magnus Damm4a256b52009-07-08 13:22:18 +02001807 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001808 struct dw_dma *dw = platform_get_drvdata(pdev);
1809
Viresh Kumar30755282012-04-17 17:10:07 +05301810 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001811 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001812
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001813 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001814}
1815
Alexey Dobriyan47145212009-12-14 18:00:08 -08001816static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001817 .suspend_noirq = dw_suspend_noirq,
1818 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301819 .freeze_noirq = dw_suspend_noirq,
1820 .thaw_noirq = dw_resume_noirq,
1821 .restore_noirq = dw_resume_noirq,
1822 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001823};
1824
Viresh Kumard3f797d2012-04-20 20:15:34 +05301825#ifdef CONFIG_OF
1826static const struct of_device_id dw_dma_id_table[] = {
1827 { .compatible = "snps,dma-spear1340" },
1828 {}
1829};
1830MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1831#endif
1832
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001833static struct platform_driver dw_driver = {
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05001834 .remove = dw_remove,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001835 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001836 .driver = {
1837 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001838 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301839 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001840 },
1841};
1842
1843static int __init dw_init(void)
1844{
1845 return platform_driver_probe(&dw_driver, dw_probe);
1846}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301847subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001848
1849static void __exit dw_exit(void)
1850{
1851 platform_driver_unregister(&dw_driver);
1852}
1853module_exit(dw_exit);
1854
1855MODULE_LICENSE("GPL v2");
1856MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001857MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001858MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");