blob: 18c476605c0c82f56cde4791351167f0cc4ea10b [file] [log] [blame]
Liviu Dudauad49f862016-03-07 10:00:53 +00001/*
2 * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
3 * Author: Liviu Dudau <Liviu.Dudau@arm.com>
4 *
5 * This program is free software and is provided to you under the terms of the
6 * GNU General Public License version 2 as published by the Free Software
7 * Foundation, and any use by you of this program is subject to the terms
8 * of such GNU licence.
9 *
10 * ARM Mali DP500/DP550/DP650 hardware manipulation routines. This is where
11 * the difference between various versions of the hardware is being dealt with
12 * in an attempt to provide to the rest of the driver code a unified view
13 */
14
15#include <linux/types.h>
16#include <linux/io.h>
17#include <drm/drmP.h>
18#include <video/videomode.h>
19#include <video/display_timing.h>
20
21#include "malidp_drv.h"
22#include "malidp_hw.h"
23
24static const struct malidp_input_format malidp500_de_formats[] = {
25 /* fourcc, layers supporting the format, internal id */
26 { DRM_FORMAT_ARGB2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 0 },
27 { DRM_FORMAT_ABGR2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 1 },
28 { DRM_FORMAT_ARGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 2 },
29 { DRM_FORMAT_ABGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 3 },
30 { DRM_FORMAT_XRGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 4 },
31 { DRM_FORMAT_XBGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 5 },
32 { DRM_FORMAT_RGB888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 6 },
33 { DRM_FORMAT_BGR888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 7 },
34 { DRM_FORMAT_RGBA5551, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 8 },
35 { DRM_FORMAT_ABGR1555, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 9 },
36 { DRM_FORMAT_RGB565, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 10 },
37 { DRM_FORMAT_BGR565, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 11 },
38 { DRM_FORMAT_UYVY, DE_VIDEO1, 12 },
39 { DRM_FORMAT_YUYV, DE_VIDEO1, 13 },
40 { DRM_FORMAT_NV12, DE_VIDEO1, 14 },
41 { DRM_FORMAT_YUV420, DE_VIDEO1, 15 },
42};
43
44#define MALIDP_ID(__group, __format) \
45 ((((__group) & 0x7) << 3) | ((__format) & 0x7))
46
47#define MALIDP_COMMON_FORMATS \
48 /* fourcc, layers supporting the format, internal id */ \
49 { DRM_FORMAT_ARGB2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(0, 0) }, \
50 { DRM_FORMAT_ABGR2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(0, 1) }, \
51 { DRM_FORMAT_RGBA1010102, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(0, 2) }, \
52 { DRM_FORMAT_BGRA1010102, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(0, 3) }, \
53 { DRM_FORMAT_ARGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 0) }, \
54 { DRM_FORMAT_ABGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 1) }, \
55 { DRM_FORMAT_RGBA8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 2) }, \
56 { DRM_FORMAT_BGRA8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 3) }, \
57 { DRM_FORMAT_XRGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(2, 0) }, \
58 { DRM_FORMAT_XBGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(2, 1) }, \
59 { DRM_FORMAT_RGBX8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(2, 2) }, \
60 { DRM_FORMAT_BGRX8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(2, 3) }, \
61 { DRM_FORMAT_RGB888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(3, 0) }, \
62 { DRM_FORMAT_BGR888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(3, 1) }, \
63 { DRM_FORMAT_RGBA5551, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 0) }, \
64 { DRM_FORMAT_ABGR1555, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 1) }, \
65 { DRM_FORMAT_RGB565, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 2) }, \
66 { DRM_FORMAT_BGR565, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 3) }, \
67 { DRM_FORMAT_YUYV, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 2) }, \
68 { DRM_FORMAT_UYVY, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 3) }, \
69 { DRM_FORMAT_NV12, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 6) }, \
70 { DRM_FORMAT_YUV420, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 7) }
71
72static const struct malidp_input_format malidp550_de_formats[] = {
73 MALIDP_COMMON_FORMATS,
74};
75
76static const struct malidp_layer malidp500_layers[] = {
77 { DE_VIDEO1, MALIDP500_DE_LV_BASE, MALIDP500_DE_LV_PTR_BASE },
78 { DE_GRAPHICS1, MALIDP500_DE_LG1_BASE, MALIDP500_DE_LG1_PTR_BASE },
79 { DE_GRAPHICS2, MALIDP500_DE_LG2_BASE, MALIDP500_DE_LG2_PTR_BASE },
80};
81
82static const struct malidp_layer malidp550_layers[] = {
83 { DE_VIDEO1, MALIDP550_DE_LV1_BASE, MALIDP550_DE_LV1_PTR_BASE },
84 { DE_GRAPHICS1, MALIDP550_DE_LG_BASE, MALIDP550_DE_LG_PTR_BASE },
85 { DE_VIDEO2, MALIDP550_DE_LV2_BASE, MALIDP550_DE_LV2_PTR_BASE },
86 { DE_SMART, MALIDP550_DE_LS_BASE, MALIDP550_DE_LS_PTR_BASE },
87};
88
89#define MALIDP_DE_DEFAULT_PREFETCH_START 5
90
91static int malidp500_query_hw(struct malidp_hw_device *hwdev)
92{
93 u32 conf = malidp_hw_read(hwdev, MALIDP500_CONFIG_ID);
94 /* bit 4 of the CONFIG_ID register holds the line size multiplier */
95 u8 ln_size_mult = conf & 0x10 ? 2 : 1;
96
97 hwdev->min_line_size = 2;
98 hwdev->max_line_size = SZ_2K * ln_size_mult;
99 hwdev->rotation_memory[0] = SZ_1K * 64 * ln_size_mult;
100 hwdev->rotation_memory[1] = 0; /* no second rotation memory bank */
101
102 return 0;
103}
104
105static void malidp500_enter_config_mode(struct malidp_hw_device *hwdev)
106{
107 u32 status, count = 100;
108
109 malidp_hw_setbits(hwdev, MALIDP500_DC_CONFIG_REQ, MALIDP500_DC_CONTROL);
110 while (count) {
111 status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
112 if ((status & MALIDP500_DC_CONFIG_REQ) == MALIDP500_DC_CONFIG_REQ)
113 break;
114 /*
115 * entering config mode can take as long as the rendering
116 * of a full frame, hence the long sleep here
117 */
118 usleep_range(1000, 10000);
119 count--;
120 }
121 WARN(count == 0, "timeout while entering config mode");
122}
123
124static void malidp500_leave_config_mode(struct malidp_hw_device *hwdev)
125{
126 u32 status, count = 100;
127
128 malidp_hw_clearbits(hwdev, MALIDP500_DC_CONFIG_REQ, MALIDP500_DC_CONTROL);
129 while (count) {
130 status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
131 if ((status & MALIDP500_DC_CONFIG_REQ) == 0)
132 break;
133 usleep_range(100, 1000);
134 count--;
135 }
136 WARN(count == 0, "timeout while leaving config mode");
137}
138
139static bool malidp500_in_config_mode(struct malidp_hw_device *hwdev)
140{
141 u32 status;
142
143 status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
144 if ((status & MALIDP500_DC_CONFIG_REQ) == MALIDP500_DC_CONFIG_REQ)
145 return true;
146
147 return false;
148}
149
150static void malidp500_set_config_valid(struct malidp_hw_device *hwdev)
151{
152 malidp_hw_setbits(hwdev, MALIDP_CFG_VALID, MALIDP500_CONFIG_VALID);
153}
154
155static void malidp500_modeset(struct malidp_hw_device *hwdev, struct videomode *mode)
156{
157 u32 val = 0;
158
159 malidp_hw_clearbits(hwdev, MALIDP500_DC_CLEAR_MASK, MALIDP500_DC_CONTROL);
160 if (mode->flags & DISPLAY_FLAGS_HSYNC_HIGH)
161 val |= MALIDP500_HSYNCPOL;
162 if (mode->flags & DISPLAY_FLAGS_VSYNC_HIGH)
163 val |= MALIDP500_VSYNCPOL;
164 val |= MALIDP_DE_DEFAULT_PREFETCH_START;
165 malidp_hw_setbits(hwdev, val, MALIDP500_DC_CONTROL);
166
167 /*
168 * Mali-DP500 encodes the background color like this:
169 * - red @ MALIDP500_BGND_COLOR[12:0]
170 * - green @ MALIDP500_BGND_COLOR[27:16]
171 * - blue @ (MALIDP500_BGND_COLOR + 4)[12:0]
172 */
173 val = ((MALIDP_BGND_COLOR_G & 0xfff) << 16) |
174 (MALIDP_BGND_COLOR_R & 0xfff);
175 malidp_hw_write(hwdev, val, MALIDP500_BGND_COLOR);
176 malidp_hw_write(hwdev, MALIDP_BGND_COLOR_B, MALIDP500_BGND_COLOR + 4);
177
178 val = MALIDP_DE_H_FRONTPORCH(mode->hfront_porch) |
179 MALIDP_DE_H_BACKPORCH(mode->hback_porch);
180 malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_H_TIMINGS);
181
182 val = MALIDP500_DE_V_FRONTPORCH(mode->vfront_porch) |
183 MALIDP_DE_V_BACKPORCH(mode->vback_porch);
184 malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_V_TIMINGS);
185
186 val = MALIDP_DE_H_SYNCWIDTH(mode->hsync_len) |
187 MALIDP_DE_V_SYNCWIDTH(mode->vsync_len);
188 malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_SYNC_WIDTH);
189
190 val = MALIDP_DE_H_ACTIVE(mode->hactive) | MALIDP_DE_V_ACTIVE(mode->vactive);
191 malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_HV_ACTIVE);
192
193 if (mode->flags & DISPLAY_FLAGS_INTERLACED)
194 malidp_hw_setbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
195 else
196 malidp_hw_clearbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
197}
198
199static int malidp500_rotmem_required(struct malidp_hw_device *hwdev, u16 w, u16 h, u32 fmt)
200{
Liviu Dudauad49f862016-03-07 10:00:53 +0000201 /* RGB888 or BGR888 can't be rotated */
202 if ((fmt == DRM_FORMAT_RGB888) || (fmt == DRM_FORMAT_BGR888))
203 return -EINVAL;
204
205 /*
206 * Each layer needs enough rotation memory to fit 8 lines
207 * worth of pixel data. Required size is then:
208 * size = rotated_width * (bpp / 8) * 8;
209 */
Laurent Pinchart7ccf2812016-10-18 01:41:20 +0300210 return w * drm_format_plane_cpp(fmt, 0) * 8;
Liviu Dudauad49f862016-03-07 10:00:53 +0000211}
212
213static int malidp550_query_hw(struct malidp_hw_device *hwdev)
214{
215 u32 conf = malidp_hw_read(hwdev, MALIDP550_CONFIG_ID);
216 u8 ln_size = (conf >> 4) & 0x3, rsize;
217
218 hwdev->min_line_size = 2;
219
220 switch (ln_size) {
221 case 0:
222 hwdev->max_line_size = SZ_2K;
223 /* two banks of 64KB for rotation memory */
224 rsize = 64;
225 break;
226 case 1:
227 hwdev->max_line_size = SZ_4K;
228 /* two banks of 128KB for rotation memory */
229 rsize = 128;
230 break;
231 case 2:
232 hwdev->max_line_size = 1280;
233 /* two banks of 40KB for rotation memory */
234 rsize = 40;
235 break;
236 case 3:
237 /* reserved value */
238 hwdev->max_line_size = 0;
239 return -EINVAL;
240 }
241
242 hwdev->rotation_memory[0] = hwdev->rotation_memory[1] = rsize * SZ_1K;
243 return 0;
244}
245
246static void malidp550_enter_config_mode(struct malidp_hw_device *hwdev)
247{
248 u32 status, count = 100;
249
250 malidp_hw_setbits(hwdev, MALIDP550_DC_CONFIG_REQ, MALIDP550_DC_CONTROL);
251 while (count) {
252 status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
253 if ((status & MALIDP550_DC_CONFIG_REQ) == MALIDP550_DC_CONFIG_REQ)
254 break;
255 /*
256 * entering config mode can take as long as the rendering
257 * of a full frame, hence the long sleep here
258 */
259 usleep_range(1000, 10000);
260 count--;
261 }
262 WARN(count == 0, "timeout while entering config mode");
263}
264
265static void malidp550_leave_config_mode(struct malidp_hw_device *hwdev)
266{
267 u32 status, count = 100;
268
269 malidp_hw_clearbits(hwdev, MALIDP550_DC_CONFIG_REQ, MALIDP550_DC_CONTROL);
270 while (count) {
271 status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
272 if ((status & MALIDP550_DC_CONFIG_REQ) == 0)
273 break;
274 usleep_range(100, 1000);
275 count--;
276 }
277 WARN(count == 0, "timeout while leaving config mode");
278}
279
280static bool malidp550_in_config_mode(struct malidp_hw_device *hwdev)
281{
282 u32 status;
283
284 status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
285 if ((status & MALIDP550_DC_CONFIG_REQ) == MALIDP550_DC_CONFIG_REQ)
286 return true;
287
288 return false;
289}
290
291static void malidp550_set_config_valid(struct malidp_hw_device *hwdev)
292{
293 malidp_hw_setbits(hwdev, MALIDP_CFG_VALID, MALIDP550_CONFIG_VALID);
294}
295
296static void malidp550_modeset(struct malidp_hw_device *hwdev, struct videomode *mode)
297{
298 u32 val = MALIDP_DE_DEFAULT_PREFETCH_START;
299
300 malidp_hw_write(hwdev, val, MALIDP550_DE_CONTROL);
301 /*
302 * Mali-DP550 and Mali-DP650 encode the background color like this:
303 * - red @ MALIDP550_DE_BGND_COLOR[23:16]
304 * - green @ MALIDP550_DE_BGND_COLOR[15:8]
305 * - blue @ MALIDP550_DE_BGND_COLOR[7:0]
306 *
307 * We need to truncate the least significant 4 bits from the default
308 * MALIDP_BGND_COLOR_x values
309 */
310 val = (((MALIDP_BGND_COLOR_R >> 4) & 0xff) << 16) |
311 (((MALIDP_BGND_COLOR_G >> 4) & 0xff) << 8) |
312 ((MALIDP_BGND_COLOR_B >> 4) & 0xff);
313 malidp_hw_write(hwdev, val, MALIDP550_DE_BGND_COLOR);
314
315 val = MALIDP_DE_H_FRONTPORCH(mode->hfront_porch) |
316 MALIDP_DE_H_BACKPORCH(mode->hback_porch);
317 malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_H_TIMINGS);
318
319 val = MALIDP550_DE_V_FRONTPORCH(mode->vfront_porch) |
320 MALIDP_DE_V_BACKPORCH(mode->vback_porch);
321 malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_V_TIMINGS);
322
323 val = MALIDP_DE_H_SYNCWIDTH(mode->hsync_len) |
324 MALIDP_DE_V_SYNCWIDTH(mode->vsync_len);
325 if (mode->flags & DISPLAY_FLAGS_HSYNC_HIGH)
326 val |= MALIDP550_HSYNCPOL;
327 if (mode->flags & DISPLAY_FLAGS_VSYNC_HIGH)
328 val |= MALIDP550_VSYNCPOL;
329 malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_SYNC_WIDTH);
330
331 val = MALIDP_DE_H_ACTIVE(mode->hactive) | MALIDP_DE_V_ACTIVE(mode->vactive);
332 malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_HV_ACTIVE);
333
334 if (mode->flags & DISPLAY_FLAGS_INTERLACED)
335 malidp_hw_setbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
336 else
337 malidp_hw_clearbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
338}
339
340static int malidp550_rotmem_required(struct malidp_hw_device *hwdev, u16 w, u16 h, u32 fmt)
341{
342 u32 bytes_per_col;
343
344 /* raw RGB888 or BGR888 can't be rotated */
345 if ((fmt == DRM_FORMAT_RGB888) || (fmt == DRM_FORMAT_BGR888))
346 return -EINVAL;
347
348 switch (fmt) {
349 /* 8 lines at 4 bytes per pixel */
350 case DRM_FORMAT_ARGB2101010:
351 case DRM_FORMAT_ABGR2101010:
352 case DRM_FORMAT_RGBA1010102:
353 case DRM_FORMAT_BGRA1010102:
354 case DRM_FORMAT_ARGB8888:
355 case DRM_FORMAT_ABGR8888:
356 case DRM_FORMAT_RGBA8888:
357 case DRM_FORMAT_BGRA8888:
358 case DRM_FORMAT_XRGB8888:
359 case DRM_FORMAT_XBGR8888:
360 case DRM_FORMAT_RGBX8888:
361 case DRM_FORMAT_BGRX8888:
362 case DRM_FORMAT_RGB888:
363 case DRM_FORMAT_BGR888:
364 /* 16 lines at 2 bytes per pixel */
365 case DRM_FORMAT_RGBA5551:
366 case DRM_FORMAT_ABGR1555:
367 case DRM_FORMAT_RGB565:
368 case DRM_FORMAT_BGR565:
369 case DRM_FORMAT_UYVY:
370 case DRM_FORMAT_YUYV:
371 bytes_per_col = 32;
372 break;
373 /* 16 lines at 1.5 bytes per pixel */
374 case DRM_FORMAT_NV12:
375 case DRM_FORMAT_YUV420:
376 bytes_per_col = 24;
377 break;
378 default:
379 return -EINVAL;
380 }
381
382 return w * bytes_per_col;
383}
384
385static int malidp650_query_hw(struct malidp_hw_device *hwdev)
386{
387 u32 conf = malidp_hw_read(hwdev, MALIDP550_CONFIG_ID);
388 u8 ln_size = (conf >> 4) & 0x3, rsize;
389
390 hwdev->min_line_size = 4;
391
392 switch (ln_size) {
393 case 0:
394 case 2:
395 /* reserved values */
396 hwdev->max_line_size = 0;
397 return -EINVAL;
398 case 1:
399 hwdev->max_line_size = SZ_4K;
400 /* two banks of 128KB for rotation memory */
401 rsize = 128;
402 break;
403 case 3:
404 hwdev->max_line_size = 2560;
405 /* two banks of 80KB for rotation memory */
406 rsize = 80;
407 }
408
409 hwdev->rotation_memory[0] = hwdev->rotation_memory[1] = rsize * SZ_1K;
410 return 0;
411}
412
413const struct malidp_hw_device malidp_device[MALIDP_MAX_DEVICES] = {
414 [MALIDP_500] = {
415 .map = {
416 .se_base = MALIDP500_SE_BASE,
417 .dc_base = MALIDP500_DC_BASE,
418 .out_depth_base = MALIDP500_OUTPUT_DEPTH,
419 .features = 0, /* no CLEARIRQ register */
420 .n_layers = ARRAY_SIZE(malidp500_layers),
421 .layers = malidp500_layers,
422 .de_irq_map = {
423 .irq_mask = MALIDP_DE_IRQ_UNDERRUN |
424 MALIDP500_DE_IRQ_AXI_ERR |
425 MALIDP500_DE_IRQ_VSYNC |
426 MALIDP500_DE_IRQ_GLOBAL,
427 .vsync_irq = MALIDP500_DE_IRQ_VSYNC,
428 },
429 .se_irq_map = {
430 .irq_mask = MALIDP500_SE_IRQ_CONF_MODE,
431 .vsync_irq = 0,
432 },
433 .dc_irq_map = {
434 .irq_mask = MALIDP500_DE_IRQ_CONF_VALID,
435 .vsync_irq = MALIDP500_DE_IRQ_CONF_VALID,
436 },
437 .input_formats = malidp500_de_formats,
438 .n_input_formats = ARRAY_SIZE(malidp500_de_formats),
Brian Starkeya2280622016-10-11 15:26:04 +0100439 .bus_align_bytes = 8,
Liviu Dudauad49f862016-03-07 10:00:53 +0000440 },
441 .query_hw = malidp500_query_hw,
442 .enter_config_mode = malidp500_enter_config_mode,
443 .leave_config_mode = malidp500_leave_config_mode,
444 .in_config_mode = malidp500_in_config_mode,
445 .set_config_valid = malidp500_set_config_valid,
446 .modeset = malidp500_modeset,
447 .rotmem_required = malidp500_rotmem_required,
448 },
449 [MALIDP_550] = {
450 .map = {
451 .se_base = MALIDP550_SE_BASE,
452 .dc_base = MALIDP550_DC_BASE,
453 .out_depth_base = MALIDP550_DE_OUTPUT_DEPTH,
454 .features = MALIDP_REGMAP_HAS_CLEARIRQ,
455 .n_layers = ARRAY_SIZE(malidp550_layers),
456 .layers = malidp550_layers,
457 .de_irq_map = {
458 .irq_mask = MALIDP_DE_IRQ_UNDERRUN |
459 MALIDP550_DE_IRQ_VSYNC,
460 .vsync_irq = MALIDP550_DE_IRQ_VSYNC,
461 },
462 .se_irq_map = {
463 .irq_mask = MALIDP550_SE_IRQ_EOW |
464 MALIDP550_SE_IRQ_AXI_ERR,
465 },
466 .dc_irq_map = {
467 .irq_mask = MALIDP550_DC_IRQ_CONF_VALID,
468 .vsync_irq = MALIDP550_DC_IRQ_CONF_VALID,
469 },
470 .input_formats = malidp550_de_formats,
471 .n_input_formats = ARRAY_SIZE(malidp550_de_formats),
Brian Starkeya2280622016-10-11 15:26:04 +0100472 .bus_align_bytes = 8,
Liviu Dudauad49f862016-03-07 10:00:53 +0000473 },
474 .query_hw = malidp550_query_hw,
475 .enter_config_mode = malidp550_enter_config_mode,
476 .leave_config_mode = malidp550_leave_config_mode,
477 .in_config_mode = malidp550_in_config_mode,
478 .set_config_valid = malidp550_set_config_valid,
479 .modeset = malidp550_modeset,
480 .rotmem_required = malidp550_rotmem_required,
481 },
482 [MALIDP_650] = {
483 .map = {
484 .se_base = MALIDP550_SE_BASE,
485 .dc_base = MALIDP550_DC_BASE,
486 .out_depth_base = MALIDP550_DE_OUTPUT_DEPTH,
487 .features = MALIDP_REGMAP_HAS_CLEARIRQ,
488 .n_layers = ARRAY_SIZE(malidp550_layers),
489 .layers = malidp550_layers,
490 .de_irq_map = {
491 .irq_mask = MALIDP_DE_IRQ_UNDERRUN |
492 MALIDP650_DE_IRQ_DRIFT |
493 MALIDP550_DE_IRQ_VSYNC,
494 .vsync_irq = MALIDP550_DE_IRQ_VSYNC,
495 },
496 .se_irq_map = {
497 .irq_mask = MALIDP550_SE_IRQ_EOW |
498 MALIDP550_SE_IRQ_AXI_ERR,
499 },
500 .dc_irq_map = {
501 .irq_mask = MALIDP550_DC_IRQ_CONF_VALID,
502 .vsync_irq = MALIDP550_DC_IRQ_CONF_VALID,
503 },
504 .input_formats = malidp550_de_formats,
505 .n_input_formats = ARRAY_SIZE(malidp550_de_formats),
Brian Starkeya2280622016-10-11 15:26:04 +0100506 .bus_align_bytes = 16,
Liviu Dudauad49f862016-03-07 10:00:53 +0000507 },
508 .query_hw = malidp650_query_hw,
509 .enter_config_mode = malidp550_enter_config_mode,
510 .leave_config_mode = malidp550_leave_config_mode,
511 .in_config_mode = malidp550_in_config_mode,
512 .set_config_valid = malidp550_set_config_valid,
513 .modeset = malidp550_modeset,
514 .rotmem_required = malidp550_rotmem_required,
515 },
516};
517
518u8 malidp_hw_get_format_id(const struct malidp_hw_regmap *map,
519 u8 layer_id, u32 format)
520{
521 unsigned int i;
522
523 for (i = 0; i < map->n_input_formats; i++) {
524 if (((map->input_formats[i].layer & layer_id) == layer_id) &&
525 (map->input_formats[i].format == format))
526 return map->input_formats[i].id;
527 }
528
529 return MALIDP_INVALID_FORMAT_ID;
530}
531
532static void malidp_hw_clear_irq(struct malidp_hw_device *hwdev, u8 block, u32 irq)
533{
534 u32 base = malidp_get_block_base(hwdev, block);
535
536 if (hwdev->map.features & MALIDP_REGMAP_HAS_CLEARIRQ)
537 malidp_hw_write(hwdev, irq, base + MALIDP_REG_CLEARIRQ);
538 else
539 malidp_hw_write(hwdev, irq, base + MALIDP_REG_STATUS);
540}
541
542static irqreturn_t malidp_de_irq(int irq, void *arg)
543{
544 struct drm_device *drm = arg;
545 struct malidp_drm *malidp = drm->dev_private;
546 struct malidp_hw_device *hwdev;
547 const struct malidp_irq_map *de;
548 u32 status, mask, dc_status;
549 irqreturn_t ret = IRQ_NONE;
550
551 if (!drm->dev_private)
552 return IRQ_HANDLED;
553
554 hwdev = malidp->dev;
555 de = &hwdev->map.de_irq_map;
556
557 /* first handle the config valid IRQ */
558 dc_status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
559 if (dc_status & hwdev->map.dc_irq_map.vsync_irq) {
560 /* we have a page flip event */
561 atomic_set(&malidp->config_valid, 1);
562 malidp_hw_clear_irq(hwdev, MALIDP_DC_BLOCK, dc_status);
563 ret = IRQ_WAKE_THREAD;
564 }
565
566 status = malidp_hw_read(hwdev, MALIDP_REG_STATUS);
567 if (!(status & de->irq_mask))
568 return ret;
569
570 mask = malidp_hw_read(hwdev, MALIDP_REG_MASKIRQ);
571 status &= mask;
572 if (status & de->vsync_irq)
573 drm_crtc_handle_vblank(&malidp->crtc);
574
575 malidp_hw_clear_irq(hwdev, MALIDP_DE_BLOCK, status);
576
577 return (ret == IRQ_NONE) ? IRQ_HANDLED : ret;
578}
579
580static irqreturn_t malidp_de_irq_thread_handler(int irq, void *arg)
581{
582 struct drm_device *drm = arg;
583 struct malidp_drm *malidp = drm->dev_private;
584
585 wake_up(&malidp->wq);
586
587 return IRQ_HANDLED;
588}
589
590int malidp_de_irq_init(struct drm_device *drm, int irq)
591{
592 struct malidp_drm *malidp = drm->dev_private;
593 struct malidp_hw_device *hwdev = malidp->dev;
594 int ret;
595
596 /* ensure interrupts are disabled */
597 malidp_hw_disable_irq(hwdev, MALIDP_DE_BLOCK, 0xffffffff);
598 malidp_hw_clear_irq(hwdev, MALIDP_DE_BLOCK, 0xffffffff);
599 malidp_hw_disable_irq(hwdev, MALIDP_DC_BLOCK, 0xffffffff);
600 malidp_hw_clear_irq(hwdev, MALIDP_DC_BLOCK, 0xffffffff);
601
602 ret = devm_request_threaded_irq(drm->dev, irq, malidp_de_irq,
603 malidp_de_irq_thread_handler,
604 IRQF_SHARED, "malidp-de", drm);
605 if (ret < 0) {
606 DRM_ERROR("failed to install DE IRQ handler\n");
607 return ret;
608 }
609
610 /* first enable the DC block IRQs */
611 malidp_hw_enable_irq(hwdev, MALIDP_DC_BLOCK,
612 hwdev->map.dc_irq_map.irq_mask);
613
614 /* now enable the DE block IRQs */
615 malidp_hw_enable_irq(hwdev, MALIDP_DE_BLOCK,
616 hwdev->map.de_irq_map.irq_mask);
617
618 return 0;
619}
620
621void malidp_de_irq_fini(struct drm_device *drm)
622{
623 struct malidp_drm *malidp = drm->dev_private;
624 struct malidp_hw_device *hwdev = malidp->dev;
625
626 malidp_hw_disable_irq(hwdev, MALIDP_DE_BLOCK,
627 hwdev->map.de_irq_map.irq_mask);
628 malidp_hw_disable_irq(hwdev, MALIDP_DC_BLOCK,
629 hwdev->map.dc_irq_map.irq_mask);
630}
631
632static irqreturn_t malidp_se_irq(int irq, void *arg)
633{
634 struct drm_device *drm = arg;
635 struct malidp_drm *malidp = drm->dev_private;
636 struct malidp_hw_device *hwdev = malidp->dev;
637 u32 status, mask;
638
639 status = malidp_hw_read(hwdev, hwdev->map.se_base + MALIDP_REG_STATUS);
640 if (!(status & hwdev->map.se_irq_map.irq_mask))
641 return IRQ_NONE;
642
643 mask = malidp_hw_read(hwdev, hwdev->map.se_base + MALIDP_REG_MASKIRQ);
644 status = malidp_hw_read(hwdev, hwdev->map.se_base + MALIDP_REG_STATUS);
645 status &= mask;
646 /* ToDo: status decoding and firing up of VSYNC and page flip events */
647
648 malidp_hw_clear_irq(hwdev, MALIDP_SE_BLOCK, status);
649
650 return IRQ_HANDLED;
651}
652
653static irqreturn_t malidp_se_irq_thread_handler(int irq, void *arg)
654{
655 return IRQ_HANDLED;
656}
657
658int malidp_se_irq_init(struct drm_device *drm, int irq)
659{
660 struct malidp_drm *malidp = drm->dev_private;
661 struct malidp_hw_device *hwdev = malidp->dev;
662 int ret;
663
664 /* ensure interrupts are disabled */
665 malidp_hw_disable_irq(hwdev, MALIDP_SE_BLOCK, 0xffffffff);
666 malidp_hw_clear_irq(hwdev, MALIDP_SE_BLOCK, 0xffffffff);
667
668 ret = devm_request_threaded_irq(drm->dev, irq, malidp_se_irq,
669 malidp_se_irq_thread_handler,
670 IRQF_SHARED, "malidp-se", drm);
671 if (ret < 0) {
672 DRM_ERROR("failed to install SE IRQ handler\n");
673 return ret;
674 }
675
676 malidp_hw_enable_irq(hwdev, MALIDP_SE_BLOCK,
677 hwdev->map.se_irq_map.irq_mask);
678
679 return 0;
680}
681
682void malidp_se_irq_fini(struct drm_device *drm)
683{
684 struct malidp_drm *malidp = drm->dev_private;
685 struct malidp_hw_device *hwdev = malidp->dev;
686
687 malidp_hw_disable_irq(hwdev, MALIDP_SE_BLOCK,
688 hwdev->map.se_irq_map.irq_mask);
689}