blob: 7c43add4e44447e6f1ee2eb77e2c56658640e61b [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
Christian Königa9f87f62017-03-30 14:03:59 +020035#include <linux/rbtree.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040036#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
Masahiro Yamada248a1d62017-04-24 13:50:21 +090039#include <drm/ttm/ttm_bo_api.h>
40#include <drm/ttm/ttm_bo_driver.h>
41#include <drm/ttm/ttm_placement.h>
42#include <drm/ttm/ttm_module.h>
43#include <drm/ttm/ttm_execbuf_util.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040044
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
Andres Rodriguez78c16832017-02-02 00:38:22 -050049#include <kgd_kfd_interface.h>
50
yanyang15fc3aee2015-05-22 14:39:35 -040051#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040052#include "amdgpu_mode.h"
53#include "amdgpu_ih.h"
54#include "amdgpu_irq.h"
55#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080056#include "amdgpu_ttm.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050057#include "amdgpu_psp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040058#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020059#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020060#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020061#include "amdgpu_vm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050062#include "amd_powerplay.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040063#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040064#include "amdgpu_acp.h"
Leo Liu4df654d2017-01-02 10:07:33 -050065#include "amdgpu_uvd.h"
Leo Liu5e568172017-01-10 11:02:58 -050066#include "amdgpu_vce.h"
Leo Liu95aa13f2017-05-11 16:27:33 -040067#include "amdgpu_vcn.h"
Christian König9a189992017-09-12 14:29:07 -040068#include "amdgpu_mn.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040069
Alex Deucherb80d8472015-08-16 22:55:02 -040070#include "gpu_scheduler.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080071#include "amdgpu_virt.h"
Christian König3490bdb2017-07-06 22:02:41 +020072#include "amdgpu_gart.h"
Alex Deucherb80d8472015-08-16 22:55:02 -040073
Alex Deucher97b2e202015-04-20 16:51:00 -040074/*
75 * Modules parameters.
76 */
77extern int amdgpu_modeset;
78extern int amdgpu_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -040079extern int amdgpu_vis_vram_limit;
Alex Deucher83e74db2017-08-21 11:58:25 -040080extern int amdgpu_gart_size;
Christian König36d38372017-07-07 13:17:45 +020081extern int amdgpu_gtt_size;
Marek Olšák95844d22016-08-17 23:49:27 +020082extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040083extern int amdgpu_benchmarking;
84extern int amdgpu_testing;
85extern int amdgpu_audio;
86extern int amdgpu_disp_priority;
87extern int amdgpu_hw_i2c;
88extern int amdgpu_pcie_gen2;
89extern int amdgpu_msi;
90extern int amdgpu_lockup_timeout;
91extern int amdgpu_dpm;
Huang Ruie635ee02016-11-01 15:35:38 +080092extern int amdgpu_fw_load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -040093extern int amdgpu_aspm;
94extern int amdgpu_runtime_pm;
Rex Zhu0b693f02017-09-19 14:36:08 +080095extern uint amdgpu_ip_block_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -040096extern int amdgpu_bapm;
97extern int amdgpu_deep_color;
98extern int amdgpu_vm_size;
99extern int amdgpu_vm_block_size;
Roger Hed07f14b2017-08-15 16:05:59 +0800100extern int amdgpu_vm_fragment_size;
Christian Königd9c13152015-09-28 12:31:26 +0200101extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +0200102extern int amdgpu_vm_debug;
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400103extern int amdgpu_vm_update_mode;
Jammy Zhou1333f722015-07-30 16:36:58 +0800104extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +0800105extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +0800106extern int amdgpu_no_evict;
107extern int amdgpu_direct_gma_size;
Rex Zhu0b693f02017-09-19 14:36:08 +0800108extern uint amdgpu_pcie_gen_cap;
109extern uint amdgpu_pcie_lane_cap;
110extern uint amdgpu_cg_mask;
111extern uint amdgpu_pg_mask;
112extern uint amdgpu_sdma_phase_quantum;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200113extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800114extern char *amdgpu_virtual_display;
Rex Zhu0b693f02017-09-19 14:36:08 +0800115extern uint amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200116extern int amdgpu_vram_page_split;
Alex Deucherbce23e02017-03-28 12:52:08 -0400117extern int amdgpu_ngg;
118extern int amdgpu_prim_buf_per_se;
119extern int amdgpu_pos_buf_per_se;
120extern int amdgpu_cntl_sb_buf_per_se;
121extern int amdgpu_param_buf_per_se;
Monk Liu65781c72017-05-11 13:36:44 +0800122extern int amdgpu_job_hang_limit;
Hawking Zhange8835e02017-05-26 14:40:36 +0800123extern int amdgpu_lbpw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400124
Felix Kuehling6dd13092017-06-05 18:53:55 +0900125#ifdef CONFIG_DRM_AMDGPU_SI
126extern int amdgpu_si_support;
127#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900128#ifdef CONFIG_DRM_AMDGPU_CIK
129extern int amdgpu_cik_support;
130#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400131
Chunming Zhou55ed8caf2017-04-21 16:40:00 +0800132#define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
Chunming Zhou4b559c92015-07-21 15:53:04 +0800133#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400134#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
135#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
136/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
137#define AMDGPU_IB_POOL_SIZE 16
138#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
139#define AMDGPUFB_CONN_LIMIT 4
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400140#define AMDGPU_BIOS_NUM_SCRATCH 16
Alex Deucher97b2e202015-04-20 16:51:00 -0400141
Jammy Zhou36f523a2015-09-01 12:54:27 +0800142/* max number of IP instances */
143#define AMDGPU_MAX_SDMA_INSTANCES 2
144
Alex Deucher97b2e202015-04-20 16:51:00 -0400145/* hard reset data */
146#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
147
148/* reset flags */
149#define AMDGPU_RESET_GFX (1 << 0)
150#define AMDGPU_RESET_COMPUTE (1 << 1)
151#define AMDGPU_RESET_DMA (1 << 2)
152#define AMDGPU_RESET_CP (1 << 3)
153#define AMDGPU_RESET_GRBM (1 << 4)
154#define AMDGPU_RESET_DMA1 (1 << 5)
155#define AMDGPU_RESET_RLC (1 << 6)
156#define AMDGPU_RESET_SEM (1 << 7)
157#define AMDGPU_RESET_IH (1 << 8)
158#define AMDGPU_RESET_VMC (1 << 9)
159#define AMDGPU_RESET_MC (1 << 10)
160#define AMDGPU_RESET_DISPLAY (1 << 11)
161#define AMDGPU_RESET_UVD (1 << 12)
162#define AMDGPU_RESET_VCE (1 << 13)
163#define AMDGPU_RESET_VCE1 (1 << 14)
164
Alex Deucher97b2e202015-04-20 16:51:00 -0400165/* GFX current status */
166#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
167#define AMDGPU_GFX_SAFE_MODE 0x00000001L
168#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
169#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
170#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
171
172/* max cursor sizes (in pixels) */
173#define CIK_CURSOR_WIDTH 128
174#define CIK_CURSOR_HEIGHT 128
175
176struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400177struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400178struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800179struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400180struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400181struct amdgpu_fpriv;
Christian König9cca0b82017-09-06 16:15:28 +0200182struct amdgpu_bo_va_mapping;
Alex Deucher97b2e202015-04-20 16:51:00 -0400183
184enum amdgpu_cp_irq {
185 AMDGPU_CP_IRQ_GFX_EOP = 0,
186 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
187 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
188 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
189 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
190 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
191 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
192 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
193 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
194
195 AMDGPU_CP_IRQ_LAST
196};
197
198enum amdgpu_sdma_irq {
199 AMDGPU_SDMA_IRQ_TRAP0 = 0,
200 AMDGPU_SDMA_IRQ_TRAP1,
201
202 AMDGPU_SDMA_IRQ_LAST
203};
204
205enum amdgpu_thermal_irq {
206 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
207 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
208
209 AMDGPU_THERMAL_IRQ_LAST
210};
211
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800212enum amdgpu_kiq_irq {
213 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
214 AMDGPU_CP_KIQ_IRQ_LAST
215};
216
Alex Deucher97b2e202015-04-20 16:51:00 -0400217int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400218 enum amd_ip_block_type block_type,
219 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400220int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400221 enum amd_ip_block_type block_type,
222 enum amd_powergating_state state);
Huang Rui6cb2d4e2017-01-05 18:44:41 +0800223void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400224int amdgpu_wait_for_idle(struct amdgpu_device *adev,
225 enum amd_ip_block_type block_type);
226bool amdgpu_is_idle(struct amdgpu_device *adev,
227 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400228
Alex Deuchera1255102016-10-13 17:41:13 -0400229#define AMDGPU_MAX_IP_NUM 16
230
231struct amdgpu_ip_block_status {
232 bool valid;
233 bool sw;
234 bool hw;
235 bool late_initialized;
236 bool hang;
237};
238
Alex Deucher97b2e202015-04-20 16:51:00 -0400239struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400240 const enum amd_ip_block_type type;
241 const u32 major;
242 const u32 minor;
243 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400244 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400245};
246
Alex Deuchera1255102016-10-13 17:41:13 -0400247struct amdgpu_ip_block {
248 struct amdgpu_ip_block_status status;
249 const struct amdgpu_ip_block_version *version;
250};
251
Alex Deucher97b2e202015-04-20 16:51:00 -0400252int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400253 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400254 u32 major, u32 minor);
255
Alex Deuchera1255102016-10-13 17:41:13 -0400256struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
257 enum amd_ip_block_type type);
258
259int amdgpu_ip_block_add(struct amdgpu_device *adev,
260 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400261
262/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
263struct amdgpu_buffer_funcs {
264 /* maximum bytes in a single operation */
265 uint32_t copy_max_bytes;
266
267 /* number of dw to reserve per operation */
268 unsigned copy_num_dw;
269
270 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800271 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400272 /* src addr in bytes */
273 uint64_t src_offset,
274 /* dst addr in bytes */
275 uint64_t dst_offset,
276 /* number of byte to transfer */
277 uint32_t byte_count);
278
279 /* maximum bytes in a single operation */
280 uint32_t fill_max_bytes;
281
282 /* number of dw to reserve per operation */
283 unsigned fill_num_dw;
284
285 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800286 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400287 /* value to write to memory */
288 uint32_t src_data,
289 /* dst addr in bytes */
290 uint64_t dst_offset,
291 /* number of byte to fill */
292 uint32_t byte_count);
293};
294
295/* provided by hw blocks that can write ptes, e.g., sdma */
296struct amdgpu_vm_pte_funcs {
Yong Zhaoe6d92192017-09-19 12:58:15 -0400297 /* number of dw to reserve per operation */
298 unsigned copy_pte_num_dw;
299
Alex Deucher97b2e202015-04-20 16:51:00 -0400300 /* copy pte entries from GART */
301 void (*copy_pte)(struct amdgpu_ib *ib,
302 uint64_t pe, uint64_t src,
303 unsigned count);
Yong Zhaoe6d92192017-09-19 12:58:15 -0400304
Alex Deucher97b2e202015-04-20 16:51:00 -0400305 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200306 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
307 uint64_t value, unsigned count,
308 uint32_t incr);
Yong Zhao7bdc53f2017-09-15 18:20:37 -0400309
310 /* maximum nums of PTEs/PDEs in a single operation */
311 uint32_t set_max_nums_pte_pde;
312
313 /* number of dw to reserve per operation */
314 unsigned set_pte_pde_num_dw;
315
Alex Deucher97b2e202015-04-20 16:51:00 -0400316 /* for linear pte/pde updates without addr mapping */
317 void (*set_pte_pde)(struct amdgpu_ib *ib,
318 uint64_t pe,
319 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800320 uint32_t incr, uint64_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400321};
322
323/* provided by the gmc block */
324struct amdgpu_gart_funcs {
325 /* flush the vm tlb via mmio */
326 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
327 uint32_t vmid);
328 /* write pte/pde updates using the cpu */
329 int (*set_pte_pde)(struct amdgpu_device *adev,
330 void *cpu_pt_addr, /* cpu addr of page table */
331 uint32_t gpu_page_idx, /* pte/pde to update */
332 uint64_t addr, /* addr to write into pte/pde */
Chunming Zhou6b777602016-09-21 16:19:19 +0800333 uint64_t flags); /* access flags */
Christian König284710f2017-01-30 11:09:31 +0100334 /* enable/disable PRT support */
335 void (*set_prt)(struct amdgpu_device *adev, bool enable);
Alex Xie54635452017-02-14 12:22:57 -0500336 /* set pte flags based per asic */
337 uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
338 uint32_t flags);
Christian Königb1166322017-05-12 15:39:39 +0200339 /* get the pde for a given mc addr */
340 u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
Christian König03f89fe2017-04-04 16:07:45 +0200341 uint32_t (*get_invalidate_req)(unsigned int vm_id);
Alex Xiee60f8db2017-03-09 11:36:26 -0500342};
343
Alex Deucher97b2e202015-04-20 16:51:00 -0400344/* provided by the ih block */
345struct amdgpu_ih_funcs {
346 /* ring read/write ptr handling, called from interrupt context */
347 u32 (*get_wptr)(struct amdgpu_device *adev);
Felix Kuehling00ecd8a2017-08-26 02:40:45 -0400348 bool (*prescreen_iv)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400349 void (*decode_iv)(struct amdgpu_device *adev,
350 struct amdgpu_iv_entry *entry);
351 void (*set_rptr)(struct amdgpu_device *adev);
352};
353
Alex Deucher97b2e202015-04-20 16:51:00 -0400354/*
355 * BIOS.
356 */
357bool amdgpu_get_bios(struct amdgpu_device *adev);
358bool amdgpu_read_bios(struct amdgpu_device *adev);
359
360/*
361 * Dummy page
362 */
363struct amdgpu_dummy_page {
364 struct page *page;
365 dma_addr_t addr;
366};
367int amdgpu_dummy_page_init(struct amdgpu_device *adev);
368void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
369
370
371/*
372 * Clocks
373 */
374
375#define AMDGPU_MAX_PPLL 3
376
377struct amdgpu_clock {
378 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
379 struct amdgpu_pll spll;
380 struct amdgpu_pll mpll;
381 /* 10 Khz units */
382 uint32_t default_mclk;
383 uint32_t default_sclk;
384 uint32_t default_dispclk;
385 uint32_t current_dispclk;
386 uint32_t dp_extclk;
387 uint32_t max_pixel_clock;
388};
389
390/*
Christian König9124a392017-07-21 00:16:21 +0200391 * GEM.
Alex Deucher97b2e202015-04-20 16:51:00 -0400392 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400393
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800394#define AMDGPU_GEM_DOMAIN_MAX 0x3
Alex Deucher97b2e202015-04-20 16:51:00 -0400395#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
396
397void amdgpu_gem_object_free(struct drm_gem_object *obj);
398int amdgpu_gem_object_open(struct drm_gem_object *obj,
399 struct drm_file *file_priv);
400void amdgpu_gem_object_close(struct drm_gem_object *obj,
401 struct drm_file *file_priv);
402unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
403struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200404struct drm_gem_object *
405amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
406 struct dma_buf_attachment *attach,
407 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400408struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
409 struct drm_gem_object *gobj,
410 int flags);
411int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
412void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
413struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
414void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
415void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
416int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
417
418/* sub-allocation manager, it has to be protected by another lock.
419 * By conception this is an helper for other part of the driver
420 * like the indirect buffer or semaphore, which both have their
421 * locking.
422 *
423 * Principe is simple, we keep a list of sub allocation in offset
424 * order (first entry has offset == 0, last entry has the highest
425 * offset).
426 *
427 * When allocating new object we first check if there is room at
428 * the end total_size - (last_object_offset + last_object_size) >=
429 * alloc_size. If so we allocate new object there.
430 *
431 * When there is not enough room at the end, we start waiting for
432 * each sub object until we reach object_offset+object_size >=
433 * alloc_size, this object then become the sub object we return.
434 *
435 * Alignment can't be bigger than page size.
436 *
437 * Hole are not considered for allocation to keep things simple.
438 * Assumption is that there won't be hole (all object on same
439 * alignment).
440 */
Christian König6ba60b82016-03-11 14:50:08 +0100441
442#define AMDGPU_SA_NUM_FENCE_LISTS 32
443
Alex Deucher97b2e202015-04-20 16:51:00 -0400444struct amdgpu_sa_manager {
445 wait_queue_head_t wq;
446 struct amdgpu_bo *bo;
447 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100448 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400449 struct list_head olist;
450 unsigned size;
451 uint64_t gpu_addr;
452 void *cpu_ptr;
453 uint32_t domain;
454 uint32_t align;
455};
456
Alex Deucher97b2e202015-04-20 16:51:00 -0400457/* sub-allocation buffer */
458struct amdgpu_sa_bo {
459 struct list_head olist;
460 struct list_head flist;
461 struct amdgpu_sa_manager *manager;
462 unsigned soffset;
463 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100464 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400465};
466
467/*
468 * GEM objects.
469 */
Christian König418aa0c2016-02-15 16:59:57 +0100470void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400471int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
Christian Könige1eb899b42017-08-25 09:14:43 +0200472 int alignment, u32 initial_domain,
473 u64 flags, bool kernel,
474 struct reservation_object *resv,
475 struct drm_gem_object **obj);
Alex Deucher97b2e202015-04-20 16:51:00 -0400476
477int amdgpu_mode_dumb_create(struct drm_file *file_priv,
478 struct drm_device *dev,
479 struct drm_mode_create_dumb *args);
480int amdgpu_mode_dumb_mmap(struct drm_file *filp,
481 struct drm_device *dev,
482 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800483int amdgpu_fence_slab_init(void);
484void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400485
486/*
Alex Xiee60f8db2017-03-09 11:36:26 -0500487 * VMHUB structures, functions & helpers
488 */
489struct amdgpu_vmhub {
490 uint32_t ctx0_ptb_addr_lo32;
491 uint32_t ctx0_ptb_addr_hi32;
492 uint32_t vm_inv_eng0_req;
493 uint32_t vm_inv_eng0_ack;
494 uint32_t vm_context0_cntl;
495 uint32_t vm_l2_pro_fault_status;
496 uint32_t vm_l2_pro_fault_cntl;
Alex Xiee60f8db2017-03-09 11:36:26 -0500497};
498
499/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400500 * GPU MC structures, functions & helpers
501 */
502struct amdgpu_mc {
503 resource_size_t aper_size;
504 resource_size_t aper_base;
505 resource_size_t agp_base;
506 /* for some chips with <= 32MB we need to lie
507 * about vram size near mc fb location */
508 u64 mc_vram_size;
509 u64 visible_vram_size;
Christian König6f02a692017-07-07 11:56:59 +0200510 u64 gart_size;
511 u64 gart_start;
512 u64 gart_end;
Alex Deucher97b2e202015-04-20 16:51:00 -0400513 u64 vram_start;
514 u64 vram_end;
515 unsigned vram_width;
516 u64 real_vram_size;
517 int vram_mtrr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400518 u64 mc_mask;
519 const struct firmware *fw; /* MC firmware */
520 uint32_t fw_version;
521 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800522 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800523 uint32_t srbm_soft_reset;
Christian Königf7c35ab2017-01-27 11:56:05 +0100524 bool prt_warning;
Huang Rui916910a2017-05-31 10:35:42 +0800525 uint64_t stolen_size;
Junwei Zhang8fe73322016-03-10 14:20:39 +0800526 /* apertures */
527 u64 shared_aperture_start;
528 u64 shared_aperture_end;
529 u64 private_aperture_start;
530 u64 private_aperture_end;
Alex Xiee60f8db2017-03-09 11:36:26 -0500531 /* protects concurrent invalidation */
532 spinlock_t invalidate_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400533};
534
535/*
536 * GPU doorbell structures, functions & helpers
537 */
538typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
539{
540 AMDGPU_DOORBELL_KIQ = 0x000,
541 AMDGPU_DOORBELL_HIQ = 0x001,
542 AMDGPU_DOORBELL_DIQ = 0x002,
543 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
544 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
545 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
546 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
547 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
548 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
549 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
550 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
551 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
552 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
553 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
554 AMDGPU_DOORBELL_IH = 0x1E8,
555 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
556 AMDGPU_DOORBELL_INVALID = 0xFFFF
557} AMDGPU_DOORBELL_ASSIGNMENT;
558
559struct amdgpu_doorbell {
560 /* doorbell mmio */
561 resource_size_t base;
562 resource_size_t size;
563 u32 __iomem *ptr;
564 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
565};
566
Ken Wang39807b92016-03-18 15:41:42 +0800567/*
568 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
569 */
570typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
571{
572 /*
573 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
574 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
575 * Compute related doorbells are allocated from 0x00 to 0x8a
576 */
577
578
579 /* kernel scheduling */
580 AMDGPU_DOORBELL64_KIQ = 0x00,
581
582 /* HSA interface queue and debug queue */
583 AMDGPU_DOORBELL64_HIQ = 0x01,
584 AMDGPU_DOORBELL64_DIQ = 0x02,
585
586 /* Compute engines */
587 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
588 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
589 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
590 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
591 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
592 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
593 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
594 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
595
596 /* User queue doorbell range (128 doorbells) */
597 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
598 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
599
600 /* Graphics engine */
601 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
602
603 /*
604 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
605 * Graphics voltage island aperture 1
606 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
607 */
608
609 /* sDMA engines */
610 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
611 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
612 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
613 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
614
615 /* Interrupt handler */
616 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
617 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
618 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
619
Monk Liue6b3ecb2016-12-30 16:18:56 +0800620 /* VCN engine use 32 bits doorbell */
621 AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
622 AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
623 AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
624 AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
625
626 /* overlap the doorbell assignment with VCN as they are mutually exclusive
627 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
628 */
Frank Min4ed11d72017-06-12 10:57:43 +0800629 AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
630 AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
631 AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
632 AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
Monk Liue6b3ecb2016-12-30 16:18:56 +0800633
Frank Min4ed11d72017-06-12 10:57:43 +0800634 AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
635 AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
636 AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
637 AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
Ken Wang39807b92016-03-18 15:41:42 +0800638
639 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
640 AMDGPU_DOORBELL64_INVALID = 0xFFFF
641} AMDGPU_DOORBELL64_ASSIGNMENT;
642
643
Alex Deucher97b2e202015-04-20 16:51:00 -0400644void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
645 phys_addr_t *aperture_base,
646 size_t *aperture_size,
647 size_t *start_offset);
648
649/*
650 * IRQS.
651 */
652
653struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900654 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400655 struct work_struct unpin_work;
656 struct amdgpu_device *adev;
657 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900658 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400659 uint64_t base;
660 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200661 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100662 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200663 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100664 struct dma_fence **shared;
665 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400666 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400667};
668
669
670/*
671 * CP & rings.
672 */
673
674struct amdgpu_ib {
675 struct amdgpu_sa_bo *sa_bo;
676 uint32_t length_dw;
677 uint64_t gpu_addr;
678 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800679 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400680};
681
Nils Wallménius62250a92016-04-10 16:30:00 +0200682extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800683
Christian König50838c82016-02-03 13:44:52 +0100684int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800685 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100686int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
687 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800688
Christian Königa5fb4ec2016-06-29 15:10:31 +0200689void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100690void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100691int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100692 struct amd_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100693 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100694
Alex Deucher97b2e202015-04-20 16:51:00 -0400695/*
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500696 * Queue manager
697 */
698struct amdgpu_queue_mapper {
699 int hw_ip;
700 struct mutex lock;
701 /* protected by lock */
702 struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
703};
704
705struct amdgpu_queue_mgr {
706 struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
707};
708
709int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
710 struct amdgpu_queue_mgr *mgr);
711int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
712 struct amdgpu_queue_mgr *mgr);
713int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
714 struct amdgpu_queue_mgr *mgr,
715 int hw_ip, int instance, int ring,
716 struct amdgpu_ring **out_ring);
717
718/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400719 * context related structures
720 */
721
Christian König21c16bf2015-07-07 17:24:49 +0200722struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200723 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100724 struct dma_fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200725 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200726};
727
Alex Deucher97b2e202015-04-20 16:51:00 -0400728struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400729 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800730 struct amdgpu_device *adev;
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500731 struct amdgpu_queue_mgr queue_mgr;
Alex Deucher0b492a42015-08-16 22:48:26 -0400732 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200733 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100734 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200735 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Monk Liu753ad492016-08-26 13:28:28 +0800736 bool preamble_presented;
Alex Deucher97b2e202015-04-20 16:51:00 -0400737};
738
739struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400740 struct amdgpu_device *adev;
741 struct mutex lock;
742 /* protected by lock */
743 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400744};
745
Alex Deucher0b492a42015-08-16 22:48:26 -0400746struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
747int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
748
Monk Liueb01abc2017-09-15 13:40:31 +0800749int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
750 struct dma_fence *fence, uint64_t *seq);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100751struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200752 struct amdgpu_ring *ring, uint64_t seq);
753
Alex Deucher0b492a42015-08-16 22:48:26 -0400754int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
755 struct drm_file *filp);
756
Christian Königefd4ccb2015-08-04 16:20:31 +0200757void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
758void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400759
Alex Deucher97b2e202015-04-20 16:51:00 -0400760/*
761 * file private structure
762 */
763
764struct amdgpu_fpriv {
765 struct amdgpu_vm vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800766 struct amdgpu_bo_va *prt_va;
Christian König0f4b3c62017-07-31 15:32:40 +0200767 struct amdgpu_bo_va *csa_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400768 struct mutex bo_list_lock;
769 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400770 struct amdgpu_ctx_mgr ctx_mgr;
Chunming Zhouf1892132017-05-15 16:48:27 +0800771 u32 vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400772};
773
774/*
775 * residency list
776 */
Christian König9124a392017-07-21 00:16:21 +0200777struct amdgpu_bo_list_entry {
778 struct amdgpu_bo *robj;
779 struct ttm_validate_buffer tv;
780 struct amdgpu_bo_va *bo_va;
781 uint32_t priority;
782 struct page **user_pages;
783 int user_invalidated;
784};
Alex Deucher97b2e202015-04-20 16:51:00 -0400785
786struct amdgpu_bo_list {
787 struct mutex lock;
Alex Xie5ac55622017-06-16 09:07:29 -0400788 struct rcu_head rhead;
789 struct kref refcount;
Alex Deucher97b2e202015-04-20 16:51:00 -0400790 struct amdgpu_bo *gds_obj;
791 struct amdgpu_bo *gws_obj;
792 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100793 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400794 unsigned num_entries;
795 struct amdgpu_bo_list_entry *array;
796};
797
798struct amdgpu_bo_list *
799amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100800void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
801 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400802void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
803void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
804
805/*
806 * GFX stuff
807 */
808#include "clearstate_defs.h"
809
Alex Deucher79e54122016-04-08 15:45:13 -0400810struct amdgpu_rlc_funcs {
811 void (*enter_safe_mode)(struct amdgpu_device *adev);
812 void (*exit_safe_mode)(struct amdgpu_device *adev);
813};
814
Alex Deucher97b2e202015-04-20 16:51:00 -0400815struct amdgpu_rlc {
816 /* for power gating */
817 struct amdgpu_bo *save_restore_obj;
818 uint64_t save_restore_gpu_addr;
819 volatile uint32_t *sr_ptr;
820 const u32 *reg_list;
821 u32 reg_list_size;
822 /* for clear state */
823 struct amdgpu_bo *clear_state_obj;
824 uint64_t clear_state_gpu_addr;
825 volatile uint32_t *cs_ptr;
826 const struct cs_section_def *cs_data;
827 u32 clear_state_size;
828 /* for cp tables */
829 struct amdgpu_bo *cp_table_obj;
830 uint64_t cp_table_gpu_addr;
831 volatile uint32_t *cp_table_ptr;
832 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400833
834 /* safe mode for updating CG/PG state */
835 bool in_safe_mode;
836 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400837
838 /* for firmware data */
839 u32 save_and_restore_offset;
840 u32 clear_state_descriptor_offset;
841 u32 avail_scratch_ram_locations;
842 u32 reg_restore_list_size;
843 u32 reg_list_format_start;
844 u32 reg_list_format_separate_start;
845 u32 starting_offsets_start;
846 u32 reg_list_format_size_bytes;
847 u32 reg_list_size_bytes;
848
849 u32 *register_list_format;
850 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400851};
852
Andres Rodriguez78c16832017-02-02 00:38:22 -0500853#define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
854
Alex Deucher97b2e202015-04-20 16:51:00 -0400855struct amdgpu_mec {
856 struct amdgpu_bo *hpd_eop_obj;
857 u64 hpd_eop_gpu_addr;
Ken Wangb1023572017-03-03 17:59:39 -0500858 struct amdgpu_bo *mec_fw_obj;
859 u64 mec_fw_gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400860 u32 num_mec;
Andres Rodriguez42794b22017-02-01 19:08:23 -0500861 u32 num_pipe_per_mec;
862 u32 num_queue_per_pipe;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800863 void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
Andres Rodriguez78c16832017-02-02 00:38:22 -0500864
865 /* These are the resources for which amdgpu takes ownership */
866 DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -0400867};
868
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800869struct amdgpu_kiq {
870 u64 eop_gpu_addr;
871 struct amdgpu_bo *eop_obj;
Shaoyun Liucdf6adb2017-04-28 17:18:26 -0400872 struct mutex ring_mutex;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800873 struct amdgpu_ring ring;
874 struct amdgpu_irq_src irq;
875};
876
Alex Deucher97b2e202015-04-20 16:51:00 -0400877/*
878 * GPU scratch registers structures, functions & helpers
879 */
880struct amdgpu_scratch {
881 unsigned num_reg;
882 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100883 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400884};
885
886/*
887 * GFX configurations
888 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400889#define AMDGPU_GFX_MAX_SE 4
890#define AMDGPU_GFX_MAX_SH_PER_SE 2
891
892struct amdgpu_rb_config {
893 uint32_t rb_backend_disable;
894 uint32_t user_rb_backend_disable;
895 uint32_t raster_config;
896 uint32_t raster_config_1;
897};
898
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500899struct gb_addr_config {
900 uint16_t pipe_interleave_size;
901 uint8_t num_pipes;
902 uint8_t max_compress_frags;
903 uint8_t num_banks;
904 uint8_t num_se;
905 uint8_t num_rb_per_se;
906};
907
Junwei Zhangea323f82017-02-21 10:32:37 +0800908struct amdgpu_gfx_config {
Alex Deucher97b2e202015-04-20 16:51:00 -0400909 unsigned max_shader_engines;
910 unsigned max_tile_pipes;
911 unsigned max_cu_per_sh;
912 unsigned max_sh_per_se;
913 unsigned max_backends_per_se;
914 unsigned max_texture_channel_caches;
915 unsigned max_gprs;
916 unsigned max_gs_threads;
917 unsigned max_hw_contexts;
918 unsigned sc_prim_fifo_size_frontend;
919 unsigned sc_prim_fifo_size_backend;
920 unsigned sc_hiz_tile_fifo_size;
921 unsigned sc_earlyz_tile_fifo_size;
922
923 unsigned num_tile_pipes;
924 unsigned backend_enable_mask;
925 unsigned mem_max_burst_length_bytes;
926 unsigned mem_row_size_in_kb;
927 unsigned shader_engine_tile_size;
928 unsigned num_gpus;
929 unsigned multi_gpu_tile_size;
930 unsigned mc_arb_ramcfg;
931 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500932 unsigned num_rbs;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800933 unsigned gs_vgt_table_depth;
934 unsigned gs_prim_buffer_depth;
Alex Deucher97b2e202015-04-20 16:51:00 -0400935
936 uint32_t tile_mode_array[32];
937 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400938
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500939 struct gb_addr_config gb_addr_config_fields;
Alex Deuchere3fa7632016-10-10 10:56:21 -0400940 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800941
942 /* gfx configure feature */
943 uint32_t double_offchip_lds_buf;
Alex Deucher97b2e202015-04-20 16:51:00 -0400944};
945
Alex Deucher7dae69a2016-05-03 16:25:53 -0400946struct amdgpu_cu_info {
Hawking Zhang51fd0372017-06-09 22:30:52 +0800947 uint32_t max_waves_per_simd;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800948 uint32_t wave_front_size;
Hawking Zhang51fd0372017-06-09 22:30:52 +0800949 uint32_t max_scratch_slots_per_cu;
950 uint32_t lds_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800951
952 /* total active CU number */
953 uint32_t number;
954 uint32_t ao_cu_mask;
955 uint32_t ao_cu_bitmap[4][4];
Alex Deucher7dae69a2016-05-03 16:25:53 -0400956 uint32_t bitmap[4][4];
957};
958
Alex Deucherb95e31f2016-07-07 15:01:42 -0400959struct amdgpu_gfx_funcs {
960 /* get the gpu clock counter */
961 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400962 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -0400963 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -0500964 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
965 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400966};
967
Alex Deucherbce23e02017-03-28 12:52:08 -0400968struct amdgpu_ngg_buf {
969 struct amdgpu_bo *bo;
970 uint64_t gpu_addr;
971 uint32_t size;
972 uint32_t bo_size;
973};
974
975enum {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700976 NGG_PRIM = 0,
977 NGG_POS,
978 NGG_CNTL,
979 NGG_PARAM,
Alex Deucherbce23e02017-03-28 12:52:08 -0400980 NGG_BUF_MAX
981};
982
983struct amdgpu_ngg {
984 struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
985 uint32_t gds_reserve_addr;
986 uint32_t gds_reserve_size;
987 bool init;
988};
989
Alex Deucher97b2e202015-04-20 16:51:00 -0400990struct amdgpu_gfx {
991 struct mutex gpu_clock_mutex;
Junwei Zhangea323f82017-02-21 10:32:37 +0800992 struct amdgpu_gfx_config config;
Alex Deucher97b2e202015-04-20 16:51:00 -0400993 struct amdgpu_rlc rlc;
994 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800995 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400996 struct amdgpu_scratch scratch;
997 const struct firmware *me_fw; /* ME firmware */
998 uint32_t me_fw_version;
999 const struct firmware *pfp_fw; /* PFP firmware */
1000 uint32_t pfp_fw_version;
1001 const struct firmware *ce_fw; /* CE firmware */
1002 uint32_t ce_fw_version;
1003 const struct firmware *rlc_fw; /* RLC firmware */
1004 uint32_t rlc_fw_version;
1005 const struct firmware *mec_fw; /* MEC firmware */
1006 uint32_t mec_fw_version;
1007 const struct firmware *mec2_fw; /* MEC2 firmware */
1008 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001009 uint32_t me_feature_version;
1010 uint32_t ce_feature_version;
1011 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001012 uint32_t rlc_feature_version;
1013 uint32_t mec_feature_version;
1014 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001015 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1016 unsigned num_gfx_rings;
1017 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1018 unsigned num_compute_rings;
1019 struct amdgpu_irq_src eop_irq;
1020 struct amdgpu_irq_src priv_reg_irq;
1021 struct amdgpu_irq_src priv_inst_irq;
1022 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001023 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001024 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001025 unsigned ce_ram_size;
1026 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001027 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001028
1029 /* reset mask */
1030 uint32_t grbm_soft_reset;
1031 uint32_t srbm_soft_reset;
David Panaritib4e40672017-03-28 12:57:31 -04001032 /* s3/s4 mask */
1033 bool in_suspend;
Alex Deucherbce23e02017-03-28 12:52:08 -04001034 /* NGG */
1035 struct amdgpu_ngg ngg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001036};
1037
Christian Königb07c60c2016-01-31 12:29:04 +01001038int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001039 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001040void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001041 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001042int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001043 struct amdgpu_ib *ibs, struct amdgpu_job *job,
1044 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001045int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1046void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1047int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001048
1049/*
1050 * CS.
1051 */
1052struct amdgpu_cs_chunk {
1053 uint32_t chunk_id;
1054 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001055 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001056};
1057
1058struct amdgpu_cs_parser {
1059 struct amdgpu_device *adev;
1060 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001061 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001062
Alex Deucher97b2e202015-04-20 16:51:00 -04001063 /* chunks */
1064 unsigned nchunks;
1065 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001066
Christian König50838c82016-02-03 13:44:52 +01001067 /* scheduler job object */
1068 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001069
Christian Königc3cca412015-12-15 14:41:33 +01001070 /* buffer objects */
1071 struct ww_acquire_ctx ticket;
1072 struct amdgpu_bo_list *bo_list;
Christian König3fe89772017-09-12 14:25:14 -04001073 struct amdgpu_mn *mn;
Christian Königc3cca412015-12-15 14:41:33 +01001074 struct amdgpu_bo_list_entry vm_pd;
1075 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001076 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +01001077 uint64_t bytes_moved_threshold;
John Brooks00f06b22017-06-27 22:33:18 -04001078 uint64_t bytes_moved_vis_threshold;
Christian Königc3cca412015-12-15 14:41:33 +01001079 uint64_t bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -04001080 uint64_t bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +02001081 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -04001082
1083 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001084 struct amdgpu_bo_list_entry uf_entry;
Dave Airlie660e8552017-03-13 22:18:15 +00001085
1086 unsigned num_post_dep_syncobjs;
1087 struct drm_syncobj **post_dep_syncobjs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001088};
1089
Monk Liu753ad492016-08-26 13:28:28 +08001090#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
1091#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
1092#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
1093
Chunming Zhoubb977d32015-08-18 15:16:40 +08001094struct amdgpu_job {
1095 struct amd_sched_job base;
1096 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001097 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001098 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001099 struct amdgpu_sync sync;
Chunming Zhoua340c7b2017-05-18 15:19:03 +08001100 struct amdgpu_sync dep_sync;
Chunming Zhoudf83d1e2017-05-09 15:50:22 +08001101 struct amdgpu_sync sched_sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001102 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001103 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +08001104 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001105 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001106 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +08001107 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +08001108 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001109 unsigned vm_id;
1110 uint64_t vm_pd_addr;
1111 uint32_t gds_base, gds_size;
1112 uint32_t gws_base, gws_size;
1113 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001114
1115 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001116 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001117 uint64_t uf_sequence;
1118
Chunming Zhoubb977d32015-08-18 15:16:40 +08001119};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001120#define to_amdgpu_job(sched_job) \
1121 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001122
Christian König7270f832016-01-31 11:00:41 +01001123static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1124 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001125{
Christian König50838c82016-02-03 13:44:52 +01001126 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001127}
1128
Christian König7270f832016-01-31 11:00:41 +01001129static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1130 uint32_t ib_idx, int idx,
1131 uint32_t value)
1132{
Christian König50838c82016-02-03 13:44:52 +01001133 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001134}
1135
Alex Deucher97b2e202015-04-20 16:51:00 -04001136/*
1137 * Writeback
1138 */
1139#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1140
1141struct amdgpu_wb {
1142 struct amdgpu_bo *wb_obj;
1143 volatile uint32_t *wb;
1144 uint64_t gpu_addr;
1145 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1146 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1147};
1148
1149int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1150void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1151
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001152void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1153
Alex Deucher97b2e202015-04-20 16:51:00 -04001154/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001155 * SDMA
1156 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001157struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001158 /* SDMA firmware */
1159 const struct firmware *fw;
1160 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001161 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001162
1163 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001164 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001165};
1166
Alex Deucherc113ea12015-10-08 16:30:37 -04001167struct amdgpu_sdma {
1168 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001169#ifdef CONFIG_DRM_AMDGPU_SI
1170 //SI DMA has a difference trap irq number for the second engine
1171 struct amdgpu_irq_src trap_irq_1;
1172#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001173 struct amdgpu_irq_src trap_irq;
1174 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001175 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001176 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001177};
1178
Alex Deucher97b2e202015-04-20 16:51:00 -04001179/*
1180 * Firmware
1181 */
Huang Ruie635ee02016-11-01 15:35:38 +08001182enum amdgpu_firmware_load_type {
1183 AMDGPU_FW_LOAD_DIRECT = 0,
1184 AMDGPU_FW_LOAD_SMU,
1185 AMDGPU_FW_LOAD_PSP,
1186};
1187
Alex Deucher97b2e202015-04-20 16:51:00 -04001188struct amdgpu_firmware {
1189 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
Huang Ruie635ee02016-11-01 15:35:38 +08001190 enum amdgpu_firmware_load_type load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001191 struct amdgpu_bo *fw_buf;
1192 unsigned int fw_size;
Huang Rui2445b222017-03-03 16:20:35 -05001193 unsigned int max_ucodes;
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001194 /* firmwares are loaded by psp instead of smu from vega10 */
1195 const struct amdgpu_psp_funcs *funcs;
1196 struct amdgpu_bo *rbuf;
1197 struct mutex mutex;
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001198
1199 /* gpu info firmware data pointer */
1200 const struct firmware *gpu_info_fw;
Monk Liud59c0262017-09-15 14:35:09 +08001201
1202 void *fw_buf_ptr;
1203 uint64_t fw_buf_mc;
Alex Deucher97b2e202015-04-20 16:51:00 -04001204};
1205
1206/*
1207 * Benchmarking
1208 */
1209void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1210
1211
1212/*
1213 * Testing
1214 */
1215void amdgpu_test_moves(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001216
1217/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001218 * Debugfs
1219 */
1220struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001221 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001222 unsigned num_files;
1223};
1224
1225int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001226 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001227 unsigned nfiles);
1228int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1229
1230#if defined(CONFIG_DEBUG_FS)
1231int amdgpu_debugfs_init(struct drm_minor *minor);
Alex Deucher97b2e202015-04-20 16:51:00 -04001232#endif
1233
Huang Rui50ab2532016-06-12 15:51:09 +08001234int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1235
Alex Deucher97b2e202015-04-20 16:51:00 -04001236/*
1237 * amdgpu smumgr functions
1238 */
1239struct amdgpu_smumgr_funcs {
1240 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1241 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1242 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1243};
1244
1245/*
1246 * amdgpu smumgr
1247 */
1248struct amdgpu_smumgr {
1249 struct amdgpu_bo *toc_buf;
1250 struct amdgpu_bo *smu_buf;
1251 /* asic priv smu data */
1252 void *priv;
1253 spinlock_t smu_lock;
1254 /* smumgr functions */
1255 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1256 /* ucode loading complete flag */
1257 uint32_t fw_flags;
1258};
1259
1260/*
1261 * ASIC specific register table accessible by UMD
1262 */
1263struct amdgpu_allowed_register_entry {
1264 uint32_t reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001265 bool grbm_indexed;
1266};
1267
Alex Deucher97b2e202015-04-20 16:51:00 -04001268/*
1269 * ASIC specific functions.
1270 */
1271struct amdgpu_asic_funcs {
1272 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001273 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1274 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001275 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1276 u32 sh_num, u32 reg_offset, u32 *value);
1277 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1278 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001279 /* get the reference clock */
1280 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001281 /* MM block clocks */
1282 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1283 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001284 /* static power management */
1285 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1286 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucherbbf282d2017-03-03 17:26:10 -05001287 /* get config memsize register */
1288 u32 (*get_config_memsize)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001289};
1290
1291/*
1292 * IOCTL.
1293 */
1294int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1295 struct drm_file *filp);
1296int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1297 struct drm_file *filp);
1298
1299int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1300 struct drm_file *filp);
1301int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1302 struct drm_file *filp);
1303int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1304 struct drm_file *filp);
1305int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1306 struct drm_file *filp);
1307int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1308 struct drm_file *filp);
1309int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1310 struct drm_file *filp);
1311int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1312int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001313int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1314 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001315
1316int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1317 struct drm_file *filp);
1318
1319/* VRAM scratch page for HDP bug, default vram page */
1320struct amdgpu_vram_scratch {
1321 struct amdgpu_bo *robj;
1322 volatile uint32_t *ptr;
1323 u64 gpu_addr;
1324};
1325
1326/*
1327 * ACPI
1328 */
1329struct amdgpu_atif_notification_cfg {
1330 bool enabled;
1331 int command_code;
1332};
1333
1334struct amdgpu_atif_notifications {
1335 bool display_switch;
1336 bool expansion_mode_change;
1337 bool thermal_state;
1338 bool forced_power_state;
1339 bool system_power_state;
1340 bool display_conf_change;
1341 bool px_gfx_switch;
1342 bool brightness_change;
1343 bool dgpu_display_event;
1344};
1345
1346struct amdgpu_atif_functions {
1347 bool system_params;
1348 bool sbios_requests;
1349 bool select_active_disp;
1350 bool lid_state;
1351 bool get_tv_standard;
1352 bool set_tv_standard;
1353 bool get_panel_expansion_mode;
1354 bool set_panel_expansion_mode;
1355 bool temperature_change;
1356 bool graphics_device_types;
1357};
1358
1359struct amdgpu_atif {
1360 struct amdgpu_atif_notifications notifications;
1361 struct amdgpu_atif_functions functions;
1362 struct amdgpu_atif_notification_cfg notification_cfg;
1363 struct amdgpu_encoder *encoder_for_bl;
1364};
1365
1366struct amdgpu_atcs_functions {
1367 bool get_ext_state;
1368 bool pcie_perf_req;
1369 bool pcie_dev_rdy;
1370 bool pcie_bus_width;
1371};
1372
1373struct amdgpu_atcs {
1374 struct amdgpu_atcs_functions functions;
1375};
1376
Alex Deucher97b2e202015-04-20 16:51:00 -04001377/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001378 * CGS
1379 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001380struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1381void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001382
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001383/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001384 * Core structure, functions and helpers.
1385 */
1386typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1387typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1388
1389typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1390typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1391
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001392#define AMDGPU_RESET_MAGIC_NUM 64
Alex Deucher97b2e202015-04-20 16:51:00 -04001393struct amdgpu_device {
1394 struct device *dev;
1395 struct drm_device *ddev;
1396 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001397
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001398#ifdef CONFIG_DRM_AMD_ACP
1399 struct amdgpu_acp acp;
1400#endif
1401
Alex Deucher97b2e202015-04-20 16:51:00 -04001402 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001403 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001404 uint32_t family;
1405 uint32_t rev_id;
1406 uint32_t external_rev_id;
1407 unsigned long flags;
1408 int usec_timeout;
1409 const struct amdgpu_asic_funcs *asic_funcs;
1410 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001411 bool need_dma32;
1412 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001413 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001414 struct notifier_block acpi_nb;
1415 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1416 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001417 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001418#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001419 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001420#endif
1421 struct amdgpu_atif atif;
1422 struct amdgpu_atcs atcs;
1423 struct mutex srbm_mutex;
1424 /* GRBM index mutex. Protects concurrent access to GRBM index */
1425 struct mutex grbm_idx_mutex;
1426 struct dev_pm_domain vga_pm_domain;
1427 bool have_disp_power_ref;
1428
1429 /* BIOS */
Alex Deucher0cdd5002017-02-13 16:01:58 -05001430 bool is_atom_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001431 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001432 uint32_t bios_size;
Kent Russell5af2c102017-08-08 07:48:01 -04001433 struct amdgpu_bo *stolen_vga_memory;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001434 uint32_t bios_scratch_reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001435 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1436
1437 /* Register/doorbell mmio */
1438 resource_size_t rmmio_base;
1439 resource_size_t rmmio_size;
1440 void __iomem *rmmio;
1441 /* protects concurrent MM_INDEX/DATA based register access */
1442 spinlock_t mmio_idx_lock;
1443 /* protects concurrent SMC based register access */
1444 spinlock_t smc_idx_lock;
1445 amdgpu_rreg_t smc_rreg;
1446 amdgpu_wreg_t smc_wreg;
1447 /* protects concurrent PCIE register access */
1448 spinlock_t pcie_idx_lock;
1449 amdgpu_rreg_t pcie_rreg;
1450 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001451 amdgpu_rreg_t pciep_rreg;
1452 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001453 /* protects concurrent UVD register access */
1454 spinlock_t uvd_ctx_idx_lock;
1455 amdgpu_rreg_t uvd_ctx_rreg;
1456 amdgpu_wreg_t uvd_ctx_wreg;
1457 /* protects concurrent DIDT register access */
1458 spinlock_t didt_idx_lock;
1459 amdgpu_rreg_t didt_rreg;
1460 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001461 /* protects concurrent gc_cac register access */
1462 spinlock_t gc_cac_idx_lock;
1463 amdgpu_rreg_t gc_cac_rreg;
1464 amdgpu_wreg_t gc_cac_wreg;
Evan Quan16abb5d2017-07-04 09:21:50 +08001465 /* protects concurrent se_cac register access */
1466 spinlock_t se_cac_idx_lock;
1467 amdgpu_rreg_t se_cac_rreg;
1468 amdgpu_wreg_t se_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001469 /* protects concurrent ENDPOINT (audio) register access */
1470 spinlock_t audio_endpt_idx_lock;
1471 amdgpu_block_rreg_t audio_endpt_rreg;
1472 amdgpu_block_wreg_t audio_endpt_wreg;
1473 void __iomem *rio_mem;
1474 resource_size_t rio_mem_size;
1475 struct amdgpu_doorbell doorbell;
1476
1477 /* clock/pll info */
1478 struct amdgpu_clock clock;
1479
1480 /* MC */
1481 struct amdgpu_mc mc;
1482 struct amdgpu_gart gart;
1483 struct amdgpu_dummy_page dummy_page;
1484 struct amdgpu_vm_manager vm_manager;
Alex Xiee60f8db2017-03-09 11:36:26 -05001485 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001486
1487 /* memory management */
1488 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001489 struct amdgpu_vram_scratch vram_scratch;
1490 struct amdgpu_wb wb;
Alex Deucher97b2e202015-04-20 16:51:00 -04001491 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001492 atomic64_t num_evictions;
Marek Olšák68e2c5f2017-05-17 20:05:08 +02001493 atomic64_t num_vram_cpu_page_faults;
Marek Olšákd94aed52015-05-05 21:13:49 +02001494 atomic_t gpu_reset_counter;
Chunming Zhouf1892132017-05-15 16:48:27 +08001495 atomic_t vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001496
Marek Olšák95844d22016-08-17 23:49:27 +02001497 /* data for buffer migration throttling */
1498 struct {
1499 spinlock_t lock;
1500 s64 last_update_us;
1501 s64 accum_us; /* accumulated microseconds */
John Brooks00f06b22017-06-27 22:33:18 -04001502 s64 accum_us_vis; /* for visible VRAM */
Marek Olšák95844d22016-08-17 23:49:27 +02001503 u32 log2_max_MBps;
1504 } mm_stats;
1505
Alex Deucher97b2e202015-04-20 16:51:00 -04001506 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001507 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001508 struct amdgpu_mode_info mode_info;
1509 struct work_struct hotplug_work;
1510 struct amdgpu_irq_src crtc_irq;
1511 struct amdgpu_irq_src pageflip_irq;
1512 struct amdgpu_irq_src hpd_irq;
1513
1514 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001515 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001516 unsigned num_rings;
1517 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1518 bool ib_pool_ready;
1519 struct amdgpu_sa_manager ring_tmp_bo;
1520
1521 /* interrupts */
1522 struct amdgpu_irq irq;
1523
Alex Deucher1f7371b2015-12-02 17:46:21 -05001524 /* powerplay */
1525 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05001526 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05001527 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001528
Alex Deucher97b2e202015-04-20 16:51:00 -04001529 /* dpm */
1530 struct amdgpu_pm pm;
1531 u32 cg_flags;
1532 u32 pg_flags;
1533
1534 /* amdgpu smumgr */
1535 struct amdgpu_smumgr smu;
1536
1537 /* gfx */
1538 struct amdgpu_gfx gfx;
1539
1540 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001541 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001542
Leo Liu95d09062016-12-21 13:21:52 -05001543 union {
1544 struct {
1545 /* uvd */
1546 struct amdgpu_uvd uvd;
Alex Deucher97b2e202015-04-20 16:51:00 -04001547
Leo Liu95d09062016-12-21 13:21:52 -05001548 /* vce */
1549 struct amdgpu_vce vce;
1550 };
1551
1552 /* vcn */
1553 struct amdgpu_vcn vcn;
1554 };
Alex Deucher97b2e202015-04-20 16:51:00 -04001555
1556 /* firmwares */
1557 struct amdgpu_firmware firmware;
1558
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001559 /* PSP */
1560 struct psp_context psp;
1561
Alex Deucher97b2e202015-04-20 16:51:00 -04001562 /* GDS */
1563 struct amdgpu_gds gds;
1564
Alex Deuchera1255102016-10-13 17:41:13 -04001565 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001566 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001567 struct mutex mn_lock;
1568 DECLARE_HASHTABLE(mn_hash, 7);
1569
1570 /* tracking pinned memory */
1571 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001572 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001573 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001574
1575 /* amdkfd interface */
1576 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001577
Shirish S2dc80b02017-05-25 10:05:25 +05301578 /* delayed work_func for deferring clockgating during resume */
1579 struct delayed_work late_init_work;
1580
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001581 struct amdgpu_virt virt;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001582
1583 /* link all shadow bo */
1584 struct list_head shadow_list;
1585 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001586 /* link all gtt */
1587 spinlock_t gtt_list_lock;
1588 struct list_head gtt_list;
Andres Rodriguez795f2812017-03-06 16:27:55 -05001589 /* keep an lru list of rings by HW IP */
1590 struct list_head ring_lru_list;
1591 spinlock_t ring_lru_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001592
Jim Quc836fec2017-02-10 15:59:59 +08001593 /* record hw reset is performed */
1594 bool has_hw_reset;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001595 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
Jim Quc836fec2017-02-10 15:59:59 +08001596
Ken Wang47ed4e12017-07-04 13:11:52 +08001597 /* record last mm index being written through WREG32*/
1598 unsigned long last_mm_index;
Monk Liu3224a12b2017-09-15 18:57:12 +08001599 bool in_sriov_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001600};
1601
Christian Königa7d64de2016-09-15 14:58:48 +02001602static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1603{
1604 return container_of(bdev, struct amdgpu_device, mman.bdev);
1605}
1606
Alex Deucher97b2e202015-04-20 16:51:00 -04001607int amdgpu_device_init(struct amdgpu_device *adev,
1608 struct drm_device *ddev,
1609 struct pci_dev *pdev,
1610 uint32_t flags);
1611void amdgpu_device_fini(struct amdgpu_device *adev);
1612int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1613
1614uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +08001615 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001616void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +08001617 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001618u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1619void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1620
1621u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1622void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
Ken Wang832be402016-03-18 15:23:08 +08001623u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1624void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
Alex Deucher97b2e202015-04-20 16:51:00 -04001625
1626/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001627 * Registers read & write functions.
1628 */
Monk Liu15d72fd2017-01-25 15:07:40 +08001629
1630#define AMDGPU_REGS_IDX (1<<0)
1631#define AMDGPU_REGS_NO_KIQ (1<<1)
1632
1633#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1634#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1635
1636#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1637#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1638#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1639#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1640#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
Alex Deucher97b2e202015-04-20 16:51:00 -04001641#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1642#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1643#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1644#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001645#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1646#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001647#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1648#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1649#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1650#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1651#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1652#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001653#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1654#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Evan Quan16abb5d2017-07-04 09:21:50 +08001655#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1656#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001657#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1658#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1659#define WREG32_P(reg, val, mask) \
1660 do { \
1661 uint32_t tmp_ = RREG32(reg); \
1662 tmp_ &= (mask); \
1663 tmp_ |= ((val) & ~(mask)); \
1664 WREG32(reg, tmp_); \
1665 } while (0)
1666#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1667#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1668#define WREG32_PLL_P(reg, val, mask) \
1669 do { \
1670 uint32_t tmp_ = RREG32_PLL(reg); \
1671 tmp_ &= (mask); \
1672 tmp_ |= ((val) & ~(mask)); \
1673 WREG32_PLL(reg, tmp_); \
1674 } while (0)
1675#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1676#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1677#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1678
1679#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1680#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
Ken Wang832be402016-03-18 15:23:08 +08001681#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1682#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001683
1684#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1685#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1686
1687#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1688 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1689 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1690
1691#define REG_GET_FIELD(value, reg, field) \
1692 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1693
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001694#define WREG32_FIELD(reg, field, val) \
1695 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1696
Tom St Denisccaf3572017-04-04 09:14:13 -04001697#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1698 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1699
Alex Deucher97b2e202015-04-20 16:51:00 -04001700/*
1701 * BIOS helpers.
1702 */
1703#define RBIOS8(i) (adev->bios[i])
1704#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1705#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1706
Alex Deucherc113ea12015-10-08 16:30:37 -04001707static inline struct amdgpu_sdma_instance *
1708amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001709{
1710 struct amdgpu_device *adev = ring->adev;
1711 int i;
1712
Alex Deucherc113ea12015-10-08 16:30:37 -04001713 for (i = 0; i < adev->sdma.num_instances; i++)
1714 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001715 break;
1716
1717 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001718 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001719 else
1720 return NULL;
1721}
1722
Alex Deucher97b2e202015-04-20 16:51:00 -04001723/*
1724 * ASICs macro.
1725 */
1726#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1727#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001728#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1729#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1730#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001731#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1732#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1733#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001734#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001735#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001736#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucherbbf282d2017-03-03 17:26:10 -05001737#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001738#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1739#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
Christian Königb1166322017-05-12 15:39:39 +02001740#define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
Alex Deucher97b2e202015-04-20 16:51:00 -04001741#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001742#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001743#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Xie54635452017-02-14 12:22:57 -05001744#define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001745#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1746#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001747#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001748#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1749#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1750#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001751#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001752#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001753#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001754#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001755#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001756#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001757#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001758#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001759#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001760#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1761#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Monk Liu3b4d68e2017-05-01 18:09:22 +08001762#define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
Christian König9e5d53092016-01-31 12:20:55 +01001763#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001764#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1765#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001766#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
Felix Kuehling00ecd8a2017-08-26 02:40:45 -04001767#define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001768#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1769#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001770#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1771#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001772#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1773#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1774#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1775#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1776#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1777#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001778#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001779#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1780#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1781#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001782#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001783#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001784#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001785#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001786#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001787#define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
Alex Deucher97b2e202015-04-20 16:51:00 -04001788
1789/* Common functions */
1790int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001791bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001792void amdgpu_pci_config_reset(struct amdgpu_device *adev);
Jim Quc836fec2017-02-10 15:59:59 +08001793bool amdgpu_need_post(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001794void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001795
John Brooks00f06b22017-06-27 22:33:18 -04001796void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1797 u64 num_vis_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001798void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001799bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Alex Deucher97b2e202015-04-20 16:51:00 -04001800void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
Christian König6f02a692017-07-07 11:56:59 +02001801void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
Alex Deucher97b2e202015-04-20 16:51:00 -04001802void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b02016-09-15 21:43:26 +08001803int amdgpu_ttm_init(struct amdgpu_device *adev);
1804void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001805void amdgpu_program_register_sequence(struct amdgpu_device *adev,
1806 const u32 *registers,
1807 const u32 array_size);
1808
1809bool amdgpu_device_is_px(struct drm_device *dev);
1810/* atpx handler */
1811#if defined(CONFIG_VGA_SWITCHEROO)
1812void amdgpu_register_atpx_handler(void);
1813void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001814bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001815bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001816bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Xie714f88e2017-04-05 11:07:13 -04001817bool amdgpu_has_atpx(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001818#else
1819static inline void amdgpu_register_atpx_handler(void) {}
1820static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001821static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001822static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001823static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Xie714f88e2017-04-05 11:07:13 -04001824static inline bool amdgpu_has_atpx(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001825#endif
1826
1827/*
1828 * KMS
1829 */
1830extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001831extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001832
Chunming Zhouf1892132017-05-15 16:48:27 +08001833bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
1834 struct amdgpu_fpriv *fpriv);
Alex Deucher97b2e202015-04-20 16:51:00 -04001835int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001836void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001837void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1838int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1839void amdgpu_driver_postclose_kms(struct drm_device *dev,
1840 struct drm_file *file_priv);
Alex Deucherfaefba92016-12-06 10:38:29 -05001841int amdgpu_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001842int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1843int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001844u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1845int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1846void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
Alex Deucher97b2e202015-04-20 16:51:00 -04001847long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1848 unsigned long arg);
1849
1850/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001851 * functions used by amdgpu_encoder.c
1852 */
1853struct amdgpu_afmt_acr {
1854 u32 clock;
1855
1856 int n_32khz;
1857 int cts_32khz;
1858
1859 int n_44_1khz;
1860 int cts_44_1khz;
1861
1862 int n_48khz;
1863 int cts_48khz;
1864
1865};
1866
1867struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1868
1869/* amdgpu_acpi.c */
1870#if defined(CONFIG_ACPI)
1871int amdgpu_acpi_init(struct amdgpu_device *adev);
1872void amdgpu_acpi_fini(struct amdgpu_device *adev);
1873bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1874int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1875 u8 perf_req, bool advertise);
1876int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1877#else
1878static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1879static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1880#endif
1881
Christian König9cca0b82017-09-06 16:15:28 +02001882int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1883 uint64_t addr, struct amdgpu_bo **bo,
1884 struct amdgpu_bo_va_mapping **mapping);
Alex Deucher97b2e202015-04-20 16:51:00 -04001885
1886#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001887#endif