blob: b3cef20637c0b79b8eb7b0344555b56ae9153522 [file] [log] [blame]
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001/*
2 * AMD 10Gb Ethernet PHY driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
9 * Copyright (c) 2014 Advanced Micro Devices, Inc.
10 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 *
25 * License 2: Modified BSD
26 *
27 * Copyright (c) 2014 Advanced Micro Devices, Inc.
28 * All rights reserved.
29 *
30 * Redistribution and use in source and binary forms, with or without
31 * modification, are permitted provided that the following conditions are met:
32 * * Redistributions of source code must retain the above copyright
33 * notice, this list of conditions and the following disclaimer.
34 * * Redistributions in binary form must reproduce the above copyright
35 * notice, this list of conditions and the following disclaimer in the
36 * documentation and/or other materials provided with the distribution.
37 * * Neither the name of Advanced Micro Devices, Inc. nor the
38 * names of its contributors may be used to endorse or promote products
39 * derived from this software without specific prior written permission.
40 *
41 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
42 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
43 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
44 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
45 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
46 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
47 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
48 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
49 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
50 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
51 */
52
53#include <linux/kernel.h>
54#include <linux/device.h>
55#include <linux/platform_device.h>
56#include <linux/string.h>
57#include <linux/errno.h>
58#include <linux/unistd.h>
59#include <linux/slab.h>
60#include <linux/interrupt.h>
61#include <linux/init.h>
62#include <linux/delay.h>
63#include <linux/netdevice.h>
64#include <linux/etherdevice.h>
65#include <linux/skbuff.h>
66#include <linux/mm.h>
67#include <linux/module.h>
68#include <linux/mii.h>
69#include <linux/ethtool.h>
70#include <linux/phy.h>
71#include <linux/mdio.h>
72#include <linux/io.h>
73#include <linux/of.h>
74#include <linux/of_platform.h>
75#include <linux/of_device.h>
76#include <linux/uaccess.h>
Lendacky, Thomas4d874b32014-06-05 09:15:12 -050077
78
79MODULE_AUTHOR("Tom Lendacky <thomas.lendacky@amd.com>");
80MODULE_LICENSE("Dual BSD/GPL");
81MODULE_VERSION("1.0.0-a");
82MODULE_DESCRIPTION("AMD 10GbE (amd-xgbe) PHY driver");
83
84#define XGBE_PHY_ID 0x000162d0
85#define XGBE_PHY_MASK 0xfffffff0
86
Lendacky, Thomasf0476042014-07-29 08:57:25 -050087#define XGBE_PHY_SPEEDSET_PROPERTY "amd,speed-set"
88
Lendacky, Thomas4d874b32014-06-05 09:15:12 -050089#define XGBE_AN_INT_CMPLT 0x01
90#define XGBE_AN_INC_LINK 0x02
91#define XGBE_AN_PG_RCV 0x04
92
93#define XNP_MCF_NULL_MESSAGE 0x001
94#define XNP_ACK_PROCESSED (1 << 12)
95#define XNP_MP_FORMATTED (1 << 13)
96#define XNP_NP_EXCHANGE (1 << 15)
97
Lendacky, Thomas1fa1f2e2014-08-01 11:56:36 -050098#define XGBE_PHY_RATECHANGE_COUNT 500
Lendacky, Thomas169a6302014-07-29 08:57:37 -050099
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500100#ifndef MDIO_PMA_10GBR_PMD_CTRL
101#define MDIO_PMA_10GBR_PMD_CTRL 0x0096
102#endif
103#ifndef MDIO_PMA_10GBR_FEC_CTRL
104#define MDIO_PMA_10GBR_FEC_CTRL 0x00ab
105#endif
106#ifndef MDIO_AN_XNP
107#define MDIO_AN_XNP 0x0016
108#endif
109
110#ifndef MDIO_AN_INTMASK
111#define MDIO_AN_INTMASK 0x8001
112#endif
113#ifndef MDIO_AN_INT
114#define MDIO_AN_INT 0x8002
115#endif
116
117#ifndef MDIO_CTRL1_SPEED1G
118#define MDIO_CTRL1_SPEED1G (MDIO_CTRL1_SPEED10G & ~BMCR_SPEED100)
119#endif
120
121/* SerDes integration register offsets */
Lendacky, Thomas5c10e5c2014-07-29 08:57:43 -0500122#define SIR0_KR_RT_1 0x002c
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500123#define SIR0_STATUS 0x0040
124#define SIR1_SPEED 0x0000
125
126/* SerDes integration register entry bit positions and sizes */
Lendacky, Thomas5c10e5c2014-07-29 08:57:43 -0500127#define SIR0_KR_RT_1_RESET_INDEX 11
128#define SIR0_KR_RT_1_RESET_WIDTH 1
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500129#define SIR0_STATUS_RX_READY_INDEX 0
130#define SIR0_STATUS_RX_READY_WIDTH 1
131#define SIR0_STATUS_TX_READY_INDEX 8
132#define SIR0_STATUS_TX_READY_WIDTH 1
133#define SIR1_SPEED_DATARATE_INDEX 4
134#define SIR1_SPEED_DATARATE_WIDTH 2
135#define SIR1_SPEED_PI_SPD_SEL_INDEX 12
136#define SIR1_SPEED_PI_SPD_SEL_WIDTH 4
137#define SIR1_SPEED_PLLSEL_INDEX 3
138#define SIR1_SPEED_PLLSEL_WIDTH 1
139#define SIR1_SPEED_RATECHANGE_INDEX 6
140#define SIR1_SPEED_RATECHANGE_WIDTH 1
141#define SIR1_SPEED_TXAMP_INDEX 8
142#define SIR1_SPEED_TXAMP_WIDTH 4
143#define SIR1_SPEED_WORDMODE_INDEX 0
144#define SIR1_SPEED_WORDMODE_WIDTH 3
145
146#define SPEED_10000_CDR 0x7
147#define SPEED_10000_PLL 0x1
148#define SPEED_10000_RATE 0x0
149#define SPEED_10000_TXAMP 0xa
150#define SPEED_10000_WORD 0x7
151
152#define SPEED_2500_CDR 0x2
153#define SPEED_2500_PLL 0x0
Lendacky, Thomasf0476042014-07-29 08:57:25 -0500154#define SPEED_2500_RATE 0x1
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500155#define SPEED_2500_TXAMP 0xf
156#define SPEED_2500_WORD 0x1
157
158#define SPEED_1000_CDR 0x2
159#define SPEED_1000_PLL 0x0
160#define SPEED_1000_RATE 0x3
161#define SPEED_1000_TXAMP 0xf
162#define SPEED_1000_WORD 0x1
163
164
165/* SerDes RxTx register offsets */
166#define RXTX_REG20 0x0050
167#define RXTX_REG114 0x01c8
168
169/* SerDes RxTx register entry bit positions and sizes */
170#define RXTX_REG20_BLWC_ENA_INDEX 2
171#define RXTX_REG20_BLWC_ENA_WIDTH 1
172#define RXTX_REG114_PQ_REG_INDEX 9
173#define RXTX_REG114_PQ_REG_WIDTH 7
174
175#define RXTX_10000_BLWC 0
176#define RXTX_10000_PQ 0x1e
177
178#define RXTX_2500_BLWC 1
179#define RXTX_2500_PQ 0xa
180
181#define RXTX_1000_BLWC 1
182#define RXTX_1000_PQ 0xa
183
184/* Bit setting and getting macros
185 * The get macro will extract the current bit field value from within
186 * the variable
187 *
188 * The set macro will clear the current bit field value within the
189 * variable and then set the bit field of the variable to the
190 * specified value
191 */
192#define GET_BITS(_var, _index, _width) \
193 (((_var) >> (_index)) & ((0x1 << (_width)) - 1))
194
195#define SET_BITS(_var, _index, _width, _val) \
196do { \
197 (_var) &= ~(((0x1 << (_width)) - 1) << (_index)); \
198 (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index)); \
199} while (0)
200
Lendacky, Thomas169a6302014-07-29 08:57:37 -0500201#define XSIR_GET_BITS(_var, _prefix, _field) \
202 GET_BITS((_var), \
203 _prefix##_##_field##_INDEX, \
204 _prefix##_##_field##_WIDTH)
205
206#define XSIR_SET_BITS(_var, _prefix, _field, _val) \
207 SET_BITS((_var), \
208 _prefix##_##_field##_INDEX, \
209 _prefix##_##_field##_WIDTH, (_val))
210
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500211/* Macros for reading or writing SerDes integration registers
212 * The ioread macros will get bit fields or full values using the
213 * register definitions formed using the input names
214 *
215 * The iowrite macros will set bit fields or full values using the
216 * register definitions formed using the input names
217 */
218#define XSIR0_IOREAD(_priv, _reg) \
219 ioread16((_priv)->sir0_regs + _reg)
220
221#define XSIR0_IOREAD_BITS(_priv, _reg, _field) \
222 GET_BITS(XSIR0_IOREAD((_priv), _reg), \
223 _reg##_##_field##_INDEX, \
224 _reg##_##_field##_WIDTH)
225
226#define XSIR0_IOWRITE(_priv, _reg, _val) \
227 iowrite16((_val), (_priv)->sir0_regs + _reg)
228
229#define XSIR0_IOWRITE_BITS(_priv, _reg, _field, _val) \
230do { \
231 u16 reg_val = XSIR0_IOREAD((_priv), _reg); \
232 SET_BITS(reg_val, \
233 _reg##_##_field##_INDEX, \
234 _reg##_##_field##_WIDTH, (_val)); \
235 XSIR0_IOWRITE((_priv), _reg, reg_val); \
236} while (0)
237
238#define XSIR1_IOREAD(_priv, _reg) \
239 ioread16((_priv)->sir1_regs + _reg)
240
241#define XSIR1_IOREAD_BITS(_priv, _reg, _field) \
242 GET_BITS(XSIR1_IOREAD((_priv), _reg), \
243 _reg##_##_field##_INDEX, \
244 _reg##_##_field##_WIDTH)
245
246#define XSIR1_IOWRITE(_priv, _reg, _val) \
247 iowrite16((_val), (_priv)->sir1_regs + _reg)
248
249#define XSIR1_IOWRITE_BITS(_priv, _reg, _field, _val) \
250do { \
251 u16 reg_val = XSIR1_IOREAD((_priv), _reg); \
252 SET_BITS(reg_val, \
253 _reg##_##_field##_INDEX, \
254 _reg##_##_field##_WIDTH, (_val)); \
255 XSIR1_IOWRITE((_priv), _reg, reg_val); \
256} while (0)
257
258
259/* Macros for reading or writing SerDes RxTx registers
260 * The ioread macros will get bit fields or full values using the
261 * register definitions formed using the input names
262 *
263 * The iowrite macros will set bit fields or full values using the
264 * register definitions formed using the input names
265 */
266#define XRXTX_IOREAD(_priv, _reg) \
267 ioread16((_priv)->rxtx_regs + _reg)
268
269#define XRXTX_IOREAD_BITS(_priv, _reg, _field) \
270 GET_BITS(XRXTX_IOREAD((_priv), _reg), \
271 _reg##_##_field##_INDEX, \
272 _reg##_##_field##_WIDTH)
273
274#define XRXTX_IOWRITE(_priv, _reg, _val) \
275 iowrite16((_val), (_priv)->rxtx_regs + _reg)
276
277#define XRXTX_IOWRITE_BITS(_priv, _reg, _field, _val) \
278do { \
279 u16 reg_val = XRXTX_IOREAD((_priv), _reg); \
280 SET_BITS(reg_val, \
281 _reg##_##_field##_INDEX, \
282 _reg##_##_field##_WIDTH, (_val)); \
283 XRXTX_IOWRITE((_priv), _reg, reg_val); \
284} while (0)
285
286
287enum amd_xgbe_phy_an {
288 AMD_XGBE_AN_READY = 0,
289 AMD_XGBE_AN_START,
290 AMD_XGBE_AN_EVENT,
291 AMD_XGBE_AN_PAGE_RECEIVED,
292 AMD_XGBE_AN_INCOMPAT_LINK,
293 AMD_XGBE_AN_COMPLETE,
294 AMD_XGBE_AN_NO_LINK,
295 AMD_XGBE_AN_EXIT,
296 AMD_XGBE_AN_ERROR,
297};
298
299enum amd_xgbe_phy_rx {
300 AMD_XGBE_RX_READY = 0,
301 AMD_XGBE_RX_BPA,
302 AMD_XGBE_RX_XNP,
303 AMD_XGBE_RX_COMPLETE,
304};
305
306enum amd_xgbe_phy_mode {
307 AMD_XGBE_MODE_KR,
308 AMD_XGBE_MODE_KX,
309};
310
Lendacky, Thomasf0476042014-07-29 08:57:25 -0500311enum amd_xgbe_phy_speedset {
312 AMD_XGBE_PHY_SPEEDSET_1000_10000,
313 AMD_XGBE_PHY_SPEEDSET_2500_10000,
314};
315
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500316struct amd_xgbe_phy_priv {
317 struct platform_device *pdev;
318 struct device *dev;
319
320 struct phy_device *phydev;
321
322 /* SerDes related mmio resources */
323 struct resource *rxtx_res;
324 struct resource *sir0_res;
325 struct resource *sir1_res;
326
327 /* SerDes related mmio registers */
328 void __iomem *rxtx_regs; /* SerDes Rx/Tx CSRs */
329 void __iomem *sir0_regs; /* SerDes integration registers (1/2) */
330 void __iomem *sir1_regs; /* SerDes integration registers (2/2) */
331
332 /* Maintain link status for re-starting auto-negotiation */
333 unsigned int link;
Lendacky, Thomasf0476042014-07-29 08:57:25 -0500334 unsigned int speed_set;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500335
336 /* Auto-negotiation state machine support */
337 struct mutex an_mutex;
338 enum amd_xgbe_phy_an an_result;
339 enum amd_xgbe_phy_an an_state;
340 enum amd_xgbe_phy_rx kr_state;
341 enum amd_xgbe_phy_rx kx_state;
342 struct work_struct an_work;
343 struct workqueue_struct *an_workqueue;
344};
345
346static int amd_xgbe_an_enable_kr_training(struct phy_device *phydev)
347{
348 int ret;
349
350 ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
351 if (ret < 0)
352 return ret;
353
354 ret |= 0x02;
355 phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
356
357 return 0;
358}
359
360static int amd_xgbe_an_disable_kr_training(struct phy_device *phydev)
361{
362 int ret;
363
364 ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
365 if (ret < 0)
366 return ret;
367
368 ret &= ~0x02;
369 phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
370
371 return 0;
372}
373
374static int amd_xgbe_phy_pcs_power_cycle(struct phy_device *phydev)
375{
376 int ret;
377
378 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
379 if (ret < 0)
380 return ret;
381
382 ret |= MDIO_CTRL1_LPOWER;
383 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
384
385 usleep_range(75, 100);
386
387 ret &= ~MDIO_CTRL1_LPOWER;
388 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
389
390 return 0;
391}
392
393static void amd_xgbe_phy_serdes_start_ratechange(struct phy_device *phydev)
394{
395 struct amd_xgbe_phy_priv *priv = phydev->priv;
396
397 /* Assert Rx and Tx ratechange */
398 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, RATECHANGE, 1);
399}
400
401static void amd_xgbe_phy_serdes_complete_ratechange(struct phy_device *phydev)
402{
403 struct amd_xgbe_phy_priv *priv = phydev->priv;
Lendacky, Thomas169a6302014-07-29 08:57:37 -0500404 unsigned int wait;
405 u16 status;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500406
407 /* Release Rx and Tx ratechange */
408 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, RATECHANGE, 0);
409
410 /* Wait for Rx and Tx ready */
Lendacky, Thomas169a6302014-07-29 08:57:37 -0500411 wait = XGBE_PHY_RATECHANGE_COUNT;
412 while (wait--) {
Lendacky, Thomas1fa1f2e2014-08-01 11:56:36 -0500413 usleep_range(50, 75);
Lendacky, Thomas169a6302014-07-29 08:57:37 -0500414
415 status = XSIR0_IOREAD(priv, SIR0_STATUS);
416 if (XSIR_GET_BITS(status, SIR0_STATUS, RX_READY) &&
417 XSIR_GET_BITS(status, SIR0_STATUS, TX_READY))
418 return;
419 }
420
Lendacky, Thomas1fa1f2e2014-08-01 11:56:36 -0500421 netdev_dbg(phydev->attached_dev, "SerDes rx/tx not ready (%#hx)\n",
Lendacky, Thomas169a6302014-07-29 08:57:37 -0500422 status);
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500423}
424
425static int amd_xgbe_phy_xgmii_mode(struct phy_device *phydev)
426{
427 struct amd_xgbe_phy_priv *priv = phydev->priv;
428 int ret;
429
430 /* Enable KR training */
431 ret = amd_xgbe_an_enable_kr_training(phydev);
432 if (ret < 0)
433 return ret;
434
435 /* Set PCS to KR/10G speed */
436 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
437 if (ret < 0)
438 return ret;
439
440 ret &= ~MDIO_PCS_CTRL2_TYPE;
441 ret |= MDIO_PCS_CTRL2_10GBR;
442 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
443
444 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
445 if (ret < 0)
446 return ret;
447
448 ret &= ~MDIO_CTRL1_SPEEDSEL;
449 ret |= MDIO_CTRL1_SPEED10G;
450 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
451
452 ret = amd_xgbe_phy_pcs_power_cycle(phydev);
453 if (ret < 0)
454 return ret;
455
456 /* Set SerDes to 10G speed */
457 amd_xgbe_phy_serdes_start_ratechange(phydev);
458
459 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_10000_RATE);
460 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_10000_WORD);
461 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_10000_TXAMP);
462 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_10000_PLL);
463 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_10000_CDR);
464
465 XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_10000_BLWC);
466 XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_10000_PQ);
467
468 amd_xgbe_phy_serdes_complete_ratechange(phydev);
469
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500470 return 0;
471}
472
473static int amd_xgbe_phy_gmii_2500_mode(struct phy_device *phydev)
474{
475 struct amd_xgbe_phy_priv *priv = phydev->priv;
476 int ret;
477
478 /* Disable KR training */
479 ret = amd_xgbe_an_disable_kr_training(phydev);
480 if (ret < 0)
481 return ret;
482
483 /* Set PCS to KX/1G speed */
484 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
485 if (ret < 0)
486 return ret;
487
488 ret &= ~MDIO_PCS_CTRL2_TYPE;
489 ret |= MDIO_PCS_CTRL2_10GBX;
490 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
491
492 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
493 if (ret < 0)
494 return ret;
495
496 ret &= ~MDIO_CTRL1_SPEEDSEL;
497 ret |= MDIO_CTRL1_SPEED1G;
498 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
499
500 ret = amd_xgbe_phy_pcs_power_cycle(phydev);
501 if (ret < 0)
502 return ret;
503
504 /* Set SerDes to 2.5G speed */
505 amd_xgbe_phy_serdes_start_ratechange(phydev);
506
507 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_2500_RATE);
508 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_2500_WORD);
509 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_2500_TXAMP);
510 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_2500_PLL);
511 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_2500_CDR);
512
513 XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_2500_BLWC);
514 XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_2500_PQ);
515
516 amd_xgbe_phy_serdes_complete_ratechange(phydev);
517
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500518 return 0;
519}
520
521static int amd_xgbe_phy_gmii_mode(struct phy_device *phydev)
522{
523 struct amd_xgbe_phy_priv *priv = phydev->priv;
524 int ret;
525
526 /* Disable KR training */
527 ret = amd_xgbe_an_disable_kr_training(phydev);
528 if (ret < 0)
529 return ret;
530
531 /* Set PCS to KX/1G speed */
532 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
533 if (ret < 0)
534 return ret;
535
536 ret &= ~MDIO_PCS_CTRL2_TYPE;
537 ret |= MDIO_PCS_CTRL2_10GBX;
538 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
539
540 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
541 if (ret < 0)
542 return ret;
543
544 ret &= ~MDIO_CTRL1_SPEEDSEL;
545 ret |= MDIO_CTRL1_SPEED1G;
546 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
547
548 ret = amd_xgbe_phy_pcs_power_cycle(phydev);
549 if (ret < 0)
550 return ret;
551
552 /* Set SerDes to 1G speed */
553 amd_xgbe_phy_serdes_start_ratechange(phydev);
554
555 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_1000_RATE);
556 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_1000_WORD);
557 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_1000_TXAMP);
558 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_1000_PLL);
559 XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_1000_CDR);
560
561 XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_1000_BLWC);
562 XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_1000_PQ);
563
564 amd_xgbe_phy_serdes_complete_ratechange(phydev);
565
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500566 return 0;
567}
568
569static int amd_xgbe_phy_cur_mode(struct phy_device *phydev,
570 enum amd_xgbe_phy_mode *mode)
571{
572 int ret;
573
574 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
575 if (ret < 0)
576 return ret;
577
578 if ((ret & MDIO_PCS_CTRL2_TYPE) == MDIO_PCS_CTRL2_10GBR)
579 *mode = AMD_XGBE_MODE_KR;
580 else
581 *mode = AMD_XGBE_MODE_KX;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500582
583 return 0;
584}
585
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500586static bool amd_xgbe_phy_in_kr_mode(struct phy_device *phydev)
587{
588 enum amd_xgbe_phy_mode mode;
589
590 if (amd_xgbe_phy_cur_mode(phydev, &mode))
591 return false;
592
593 return (mode == AMD_XGBE_MODE_KR);
594}
595
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500596static int amd_xgbe_phy_switch_mode(struct phy_device *phydev)
597{
598 struct amd_xgbe_phy_priv *priv = phydev->priv;
599 int ret;
600
601 /* If we are in KR switch to KX, and vice-versa */
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500602 if (amd_xgbe_phy_in_kr_mode(phydev)) {
Lendacky, Thomasf0476042014-07-29 08:57:25 -0500603 if (priv->speed_set == AMD_XGBE_PHY_SPEEDSET_1000_10000)
604 ret = amd_xgbe_phy_gmii_mode(phydev);
605 else
606 ret = amd_xgbe_phy_gmii_2500_mode(phydev);
607 } else {
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500608 ret = amd_xgbe_phy_xgmii_mode(phydev);
Lendacky, Thomasf0476042014-07-29 08:57:25 -0500609 }
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500610
611 return ret;
612}
613
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500614static int amd_xgbe_phy_set_mode(struct phy_device *phydev,
615 enum amd_xgbe_phy_mode mode)
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500616{
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500617 enum amd_xgbe_phy_mode cur_mode;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500618 int ret;
619
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500620 ret = amd_xgbe_phy_cur_mode(phydev, &cur_mode);
621 if (ret)
622 return ret;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500623
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500624 if (mode != cur_mode)
625 ret = amd_xgbe_phy_switch_mode(phydev);
626
627 return ret;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500628}
629
630static enum amd_xgbe_phy_an amd_xgbe_an_tx_training(struct phy_device *phydev,
631 enum amd_xgbe_phy_rx *state)
632{
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500633 int ad_reg, lp_reg, ret;
634
635 *state = AMD_XGBE_RX_COMPLETE;
636
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500637 /* If we're not in KR mode then we're done */
638 if (!amd_xgbe_phy_in_kr_mode(phydev))
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500639 return AMD_XGBE_AN_EVENT;
640
641 /* Enable/Disable FEC */
642 ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
643 if (ad_reg < 0)
644 return AMD_XGBE_AN_ERROR;
645
646 lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 2);
647 if (lp_reg < 0)
648 return AMD_XGBE_AN_ERROR;
649
650 ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FEC_CTRL);
651 if (ret < 0)
652 return AMD_XGBE_AN_ERROR;
653
654 if ((ad_reg & 0xc000) && (lp_reg & 0xc000))
655 ret |= 0x01;
656 else
657 ret &= ~0x01;
658
659 phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FEC_CTRL, ret);
660
661 /* Start KR training */
662 ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
663 if (ret < 0)
664 return AMD_XGBE_AN_ERROR;
665
Lendacky, Thomas5c10e5c2014-07-29 08:57:43 -0500666 XSIR0_IOWRITE_BITS(priv, SIR0_KR_RT_1, RESET, 1);
667
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500668 ret |= 0x01;
669 phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
670
Lendacky, Thomas5c10e5c2014-07-29 08:57:43 -0500671 XSIR0_IOWRITE_BITS(priv, SIR0_KR_RT_1, RESET, 0);
672
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500673 return AMD_XGBE_AN_EVENT;
674}
675
676static enum amd_xgbe_phy_an amd_xgbe_an_tx_xnp(struct phy_device *phydev,
677 enum amd_xgbe_phy_rx *state)
678{
679 u16 msg;
680
681 *state = AMD_XGBE_RX_XNP;
682
683 msg = XNP_MCF_NULL_MESSAGE;
684 msg |= XNP_MP_FORMATTED;
685
686 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP + 2, 0);
687 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP + 1, 0);
688 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP, msg);
689
690 return AMD_XGBE_AN_EVENT;
691}
692
693static enum amd_xgbe_phy_an amd_xgbe_an_rx_bpa(struct phy_device *phydev,
694 enum amd_xgbe_phy_rx *state)
695{
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500696 unsigned int link_support;
697 int ret, ad_reg, lp_reg;
698
699 /* Read Base Ability register 2 first */
700 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 1);
701 if (ret < 0)
702 return AMD_XGBE_AN_ERROR;
703
704 /* Check for a supported mode, otherwise restart in a different one */
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500705 link_support = amd_xgbe_phy_in_kr_mode(phydev) ? 0x80 : 0x20;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500706 if (!(ret & link_support))
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500707 return AMD_XGBE_AN_INCOMPAT_LINK;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500708
709 /* Check Extended Next Page support */
710 ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
711 if (ad_reg < 0)
712 return AMD_XGBE_AN_ERROR;
713
714 lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
715 if (lp_reg < 0)
716 return AMD_XGBE_AN_ERROR;
717
718 return ((ad_reg & XNP_NP_EXCHANGE) || (lp_reg & XNP_NP_EXCHANGE)) ?
719 amd_xgbe_an_tx_xnp(phydev, state) :
720 amd_xgbe_an_tx_training(phydev, state);
721}
722
723static enum amd_xgbe_phy_an amd_xgbe_an_rx_xnp(struct phy_device *phydev,
724 enum amd_xgbe_phy_rx *state)
725{
726 int ad_reg, lp_reg;
727
728 /* Check Extended Next Page support */
729 ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
730 if (ad_reg < 0)
731 return AMD_XGBE_AN_ERROR;
732
733 lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
734 if (lp_reg < 0)
735 return AMD_XGBE_AN_ERROR;
736
737 return ((ad_reg & XNP_NP_EXCHANGE) || (lp_reg & XNP_NP_EXCHANGE)) ?
738 amd_xgbe_an_tx_xnp(phydev, state) :
739 amd_xgbe_an_tx_training(phydev, state);
740}
741
742static enum amd_xgbe_phy_an amd_xgbe_an_start(struct phy_device *phydev)
743{
744 struct amd_xgbe_phy_priv *priv = phydev->priv;
745 int ret;
746
747 /* Be sure we aren't looping trying to negotiate */
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500748 if (amd_xgbe_phy_in_kr_mode(phydev)) {
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500749 if (priv->kr_state != AMD_XGBE_RX_READY)
750 return AMD_XGBE_AN_NO_LINK;
751 priv->kr_state = AMD_XGBE_RX_BPA;
752 } else {
753 if (priv->kx_state != AMD_XGBE_RX_READY)
754 return AMD_XGBE_AN_NO_LINK;
755 priv->kx_state = AMD_XGBE_RX_BPA;
756 }
757
758 /* Set up Advertisement register 3 first */
759 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
760 if (ret < 0)
761 return AMD_XGBE_AN_ERROR;
762
763 if (phydev->supported & SUPPORTED_10000baseR_FEC)
764 ret |= 0xc000;
765 else
766 ret &= ~0xc000;
767
768 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2, ret);
769
770 /* Set up Advertisement register 2 next */
771 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
772 if (ret < 0)
773 return AMD_XGBE_AN_ERROR;
774
775 if (phydev->supported & SUPPORTED_10000baseKR_Full)
776 ret |= 0x80;
777 else
778 ret &= ~0x80;
779
Lendacky, Thomasf0476042014-07-29 08:57:25 -0500780 if ((phydev->supported & SUPPORTED_1000baseKX_Full) ||
781 (phydev->supported & SUPPORTED_2500baseX_Full))
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500782 ret |= 0x20;
783 else
784 ret &= ~0x20;
785
786 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1, ret);
787
788 /* Set up Advertisement register 1 last */
789 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
790 if (ret < 0)
791 return AMD_XGBE_AN_ERROR;
792
793 if (phydev->supported & SUPPORTED_Pause)
794 ret |= 0x400;
795 else
796 ret &= ~0x400;
797
798 if (phydev->supported & SUPPORTED_Asym_Pause)
799 ret |= 0x800;
800 else
801 ret &= ~0x800;
802
803 /* We don't intend to perform XNP */
804 ret &= ~XNP_NP_EXCHANGE;
805
806 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE, ret);
807
808 /* Enable and start auto-negotiation */
809 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
810
811 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
812 if (ret < 0)
813 return AMD_XGBE_AN_ERROR;
814
815 ret |= MDIO_AN_CTRL1_ENABLE;
816 ret |= MDIO_AN_CTRL1_RESTART;
817 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1, ret);
818
819 return AMD_XGBE_AN_EVENT;
820}
821
822static enum amd_xgbe_phy_an amd_xgbe_an_event(struct phy_device *phydev)
823{
824 enum amd_xgbe_phy_an new_state;
825 int ret;
826
827 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT);
828 if (ret < 0)
829 return AMD_XGBE_AN_ERROR;
830
831 new_state = AMD_XGBE_AN_EVENT;
832 if (ret & XGBE_AN_PG_RCV)
833 new_state = AMD_XGBE_AN_PAGE_RECEIVED;
834 else if (ret & XGBE_AN_INC_LINK)
835 new_state = AMD_XGBE_AN_INCOMPAT_LINK;
836 else if (ret & XGBE_AN_INT_CMPLT)
837 new_state = AMD_XGBE_AN_COMPLETE;
838
839 if (new_state != AMD_XGBE_AN_EVENT)
840 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
841
842 return new_state;
843}
844
845static enum amd_xgbe_phy_an amd_xgbe_an_page_received(struct phy_device *phydev)
846{
847 struct amd_xgbe_phy_priv *priv = phydev->priv;
848 enum amd_xgbe_phy_rx *state;
849 int ret;
850
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500851 state = amd_xgbe_phy_in_kr_mode(phydev) ? &priv->kr_state
852 : &priv->kx_state;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500853
854 switch (*state) {
855 case AMD_XGBE_RX_BPA:
856 ret = amd_xgbe_an_rx_bpa(phydev, state);
857 break;
858
859 case AMD_XGBE_RX_XNP:
860 ret = amd_xgbe_an_rx_xnp(phydev, state);
861 break;
862
863 default:
864 ret = AMD_XGBE_AN_ERROR;
865 }
866
867 return ret;
868}
869
870static enum amd_xgbe_phy_an amd_xgbe_an_incompat_link(struct phy_device *phydev)
871{
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -0500872 int ret;
873
874 ret = amd_xgbe_phy_switch_mode(phydev);
875 if (ret)
876 return AMD_XGBE_AN_ERROR;
877
878 return AMD_XGBE_AN_START;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500879}
880
881static void amd_xgbe_an_state_machine(struct work_struct *work)
882{
883 struct amd_xgbe_phy_priv *priv = container_of(work,
884 struct amd_xgbe_phy_priv,
885 an_work);
886 struct phy_device *phydev = priv->phydev;
887 enum amd_xgbe_phy_an cur_state;
888 int sleep;
Lendacky, Thomasb668a3a2014-07-29 08:57:49 -0500889 unsigned int an_supported = 0;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500890
891 while (1) {
892 mutex_lock(&priv->an_mutex);
893
894 cur_state = priv->an_state;
895
896 switch (priv->an_state) {
897 case AMD_XGBE_AN_START:
898 priv->an_state = amd_xgbe_an_start(phydev);
Lendacky, Thomasb668a3a2014-07-29 08:57:49 -0500899 an_supported = 0;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500900 break;
901
902 case AMD_XGBE_AN_EVENT:
903 priv->an_state = amd_xgbe_an_event(phydev);
904 break;
905
906 case AMD_XGBE_AN_PAGE_RECEIVED:
907 priv->an_state = amd_xgbe_an_page_received(phydev);
Lendacky, Thomasb668a3a2014-07-29 08:57:49 -0500908 an_supported++;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500909 break;
910
911 case AMD_XGBE_AN_INCOMPAT_LINK:
912 priv->an_state = amd_xgbe_an_incompat_link(phydev);
913 break;
914
915 case AMD_XGBE_AN_COMPLETE:
Lendacky, Thomasb668a3a2014-07-29 08:57:49 -0500916 netdev_info(phydev->attached_dev, "%s successful\n",
917 an_supported ? "Auto negotiation"
918 : "Parallel detection");
919 /* fall through */
920
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500921 case AMD_XGBE_AN_NO_LINK:
922 case AMD_XGBE_AN_EXIT:
923 goto exit_unlock;
924
925 default:
926 priv->an_state = AMD_XGBE_AN_ERROR;
927 }
928
929 if (priv->an_state == AMD_XGBE_AN_ERROR) {
930 netdev_err(phydev->attached_dev,
931 "error during auto-negotiation, state=%u\n",
932 cur_state);
933 goto exit_unlock;
934 }
935
936 sleep = (priv->an_state == AMD_XGBE_AN_EVENT) ? 1 : 0;
937
938 mutex_unlock(&priv->an_mutex);
939
940 if (sleep)
941 usleep_range(20, 50);
942 }
943
944exit_unlock:
945 priv->an_result = priv->an_state;
946 priv->an_state = AMD_XGBE_AN_READY;
947
948 mutex_unlock(&priv->an_mutex);
949}
950
951static int amd_xgbe_phy_soft_reset(struct phy_device *phydev)
952{
953 int count, ret;
954
955 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
956 if (ret < 0)
957 return ret;
958
959 ret |= MDIO_CTRL1_RESET;
960 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
961
962 count = 50;
963 do {
964 msleep(20);
965 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
966 if (ret < 0)
967 return ret;
968 } while ((ret & MDIO_CTRL1_RESET) && --count);
969
970 if (ret & MDIO_CTRL1_RESET)
971 return -ETIMEDOUT;
972
973 return 0;
974}
975
976static int amd_xgbe_phy_config_init(struct phy_device *phydev)
977{
Lendacky, Thomasf0476042014-07-29 08:57:25 -0500978 struct amd_xgbe_phy_priv *priv = phydev->priv;
979
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500980 /* Initialize supported features */
981 phydev->supported = SUPPORTED_Autoneg;
982 phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
983 phydev->supported |= SUPPORTED_Backplane;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500984 phydev->supported |= SUPPORTED_10000baseKR_Full |
985 SUPPORTED_10000baseR_FEC;
Lendacky, Thomasf0476042014-07-29 08:57:25 -0500986 switch (priv->speed_set) {
987 case AMD_XGBE_PHY_SPEEDSET_1000_10000:
988 phydev->supported |= SUPPORTED_1000baseKX_Full;
989 break;
990 case AMD_XGBE_PHY_SPEEDSET_2500_10000:
991 phydev->supported |= SUPPORTED_2500baseX_Full;
992 break;
993 }
Lendacky, Thomas4d874b32014-06-05 09:15:12 -0500994 phydev->advertising = phydev->supported;
995
996 /* Turn off and clear interrupts */
997 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INTMASK, 0);
998 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
999
1000 return 0;
1001}
1002
1003static int amd_xgbe_phy_setup_forced(struct phy_device *phydev)
1004{
1005 int ret;
1006
1007 /* Disable auto-negotiation */
1008 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
1009 if (ret < 0)
1010 return ret;
1011
1012 ret &= ~MDIO_AN_CTRL1_ENABLE;
1013 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1, ret);
1014
1015 /* Validate/Set specified speed */
1016 switch (phydev->speed) {
1017 case SPEED_10000:
1018 ret = amd_xgbe_phy_xgmii_mode(phydev);
1019 break;
1020
1021 case SPEED_2500:
1022 ret = amd_xgbe_phy_gmii_2500_mode(phydev);
1023 break;
1024
1025 case SPEED_1000:
1026 ret = amd_xgbe_phy_gmii_mode(phydev);
1027 break;
1028
1029 default:
1030 ret = -EINVAL;
1031 }
1032
1033 if (ret < 0)
1034 return ret;
1035
1036 /* Validate duplex mode */
1037 if (phydev->duplex != DUPLEX_FULL)
1038 return -EINVAL;
1039
1040 phydev->pause = 0;
1041 phydev->asym_pause = 0;
1042
1043 return 0;
1044}
1045
1046static int amd_xgbe_phy_config_aneg(struct phy_device *phydev)
1047{
1048 struct amd_xgbe_phy_priv *priv = phydev->priv;
1049 u32 mmd_mask = phydev->c45_ids.devices_in_package;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001050
1051 if (phydev->autoneg != AUTONEG_ENABLE)
1052 return amd_xgbe_phy_setup_forced(phydev);
1053
1054 /* Make sure we have the AN MMD present */
1055 if (!(mmd_mask & MDIO_DEVS_AN))
1056 return -EINVAL;
1057
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001058 /* Start/Restart the auto-negotiation state machine */
1059 mutex_lock(&priv->an_mutex);
1060 priv->an_result = AMD_XGBE_AN_READY;
1061 priv->an_state = AMD_XGBE_AN_START;
1062 priv->kr_state = AMD_XGBE_RX_READY;
1063 priv->kx_state = AMD_XGBE_RX_READY;
1064 mutex_unlock(&priv->an_mutex);
1065
1066 queue_work(priv->an_workqueue, &priv->an_work);
1067
1068 return 0;
1069}
1070
1071static int amd_xgbe_phy_aneg_done(struct phy_device *phydev)
1072{
1073 struct amd_xgbe_phy_priv *priv = phydev->priv;
1074 enum amd_xgbe_phy_an state;
1075
1076 mutex_lock(&priv->an_mutex);
1077 state = priv->an_result;
1078 mutex_unlock(&priv->an_mutex);
1079
1080 return (state == AMD_XGBE_AN_COMPLETE);
1081}
1082
1083static int amd_xgbe_phy_update_link(struct phy_device *phydev)
1084{
1085 struct amd_xgbe_phy_priv *priv = phydev->priv;
1086 enum amd_xgbe_phy_an state;
1087 unsigned int check_again, autoneg;
1088 int ret;
1089
1090 /* If we're doing auto-negotiation don't report link down */
1091 mutex_lock(&priv->an_mutex);
1092 state = priv->an_state;
1093 mutex_unlock(&priv->an_mutex);
1094
1095 if (state != AMD_XGBE_AN_READY) {
1096 phydev->link = 1;
1097 return 0;
1098 }
1099
1100 /* Since the device can be in the wrong mode when a link is
1101 * (re-)established (cable connected after the interface is
1102 * up, etc.), the link status may report no link. If there
1103 * is no link, try switching modes and checking the status
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001104 * again if auto negotiation is enabled.
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001105 */
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001106 check_again = (phydev->autoneg == AUTONEG_ENABLE) ? 1 : 0;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001107again:
1108 /* Link status is latched low, so read once to clear
1109 * and then read again to get current state
1110 */
1111 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_STAT1);
1112 if (ret < 0)
1113 return ret;
1114
1115 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_STAT1);
1116 if (ret < 0)
1117 return ret;
1118
1119 phydev->link = (ret & MDIO_STAT1_LSTATUS) ? 1 : 0;
1120
1121 if (!phydev->link) {
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001122 if (check_again) {
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001123 ret = amd_xgbe_phy_switch_mode(phydev);
1124 if (ret < 0)
1125 return ret;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001126 check_again = 0;
1127 goto again;
1128 }
1129 }
1130
1131 autoneg = (phydev->link && !priv->link) ? 1 : 0;
1132 priv->link = phydev->link;
1133 if (autoneg) {
1134 /* Link is (back) up, re-start auto-negotiation */
1135 ret = amd_xgbe_phy_config_aneg(phydev);
1136 if (ret < 0)
1137 return ret;
1138 }
1139
1140 return 0;
1141}
1142
1143static int amd_xgbe_phy_read_status(struct phy_device *phydev)
1144{
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001145 struct amd_xgbe_phy_priv *priv = phydev->priv;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001146 u32 mmd_mask = phydev->c45_ids.devices_in_package;
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -05001147 int ret, ad_ret, lp_ret;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001148
1149 ret = amd_xgbe_phy_update_link(phydev);
1150 if (ret)
1151 return ret;
1152
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001153 if (phydev->autoneg == AUTONEG_ENABLE) {
1154 if (!(mmd_mask & MDIO_DEVS_AN))
1155 return -EINVAL;
1156
1157 if (!amd_xgbe_phy_aneg_done(phydev))
1158 return 0;
1159
1160 /* Compare Advertisement and Link Partner register 1 */
1161 ad_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
1162 if (ad_ret < 0)
1163 return ad_ret;
1164 lp_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
1165 if (lp_ret < 0)
1166 return lp_ret;
1167
1168 ad_ret &= lp_ret;
1169 phydev->pause = (ad_ret & 0x400) ? 1 : 0;
1170 phydev->asym_pause = (ad_ret & 0x800) ? 1 : 0;
1171
1172 /* Compare Advertisement and Link Partner register 2 */
1173 ad_ret = phy_read_mmd(phydev, MDIO_MMD_AN,
1174 MDIO_AN_ADVERTISE + 1);
1175 if (ad_ret < 0)
1176 return ad_ret;
1177 lp_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 1);
1178 if (lp_ret < 0)
1179 return lp_ret;
1180
1181 ad_ret &= lp_ret;
1182 if (ad_ret & 0x80) {
1183 phydev->speed = SPEED_10000;
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -05001184 ret = amd_xgbe_phy_set_mode(phydev, AMD_XGBE_MODE_KR);
1185 if (ret)
1186 return ret;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001187 } else {
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -05001188 switch (priv->speed_set) {
1189 case AMD_XGBE_PHY_SPEEDSET_1000_10000:
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001190 phydev->speed = SPEED_1000;
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -05001191 break;
1192
1193 case AMD_XGBE_PHY_SPEEDSET_2500_10000:
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001194 phydev->speed = SPEED_2500;
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -05001195 break;
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001196 }
1197
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -05001198 ret = amd_xgbe_phy_set_mode(phydev, AMD_XGBE_MODE_KX);
1199 if (ret)
1200 return ret;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001201 }
1202
1203 phydev->duplex = DUPLEX_FULL;
1204 } else {
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -05001205 if (amd_xgbe_phy_in_kr_mode(phydev)) {
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001206 phydev->speed = SPEED_10000;
1207 } else {
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -05001208 switch (priv->speed_set) {
1209 case AMD_XGBE_PHY_SPEEDSET_1000_10000:
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001210 phydev->speed = SPEED_1000;
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -05001211 break;
1212
1213 case AMD_XGBE_PHY_SPEEDSET_2500_10000:
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001214 phydev->speed = SPEED_2500;
Lendacky, Thomase3eec4e2014-09-03 12:14:16 -05001215 break;
1216 }
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001217 }
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001218 phydev->duplex = DUPLEX_FULL;
1219 phydev->pause = 0;
1220 phydev->asym_pause = 0;
1221 }
1222
1223 return 0;
1224}
1225
1226static int amd_xgbe_phy_suspend(struct phy_device *phydev)
1227{
1228 int ret;
1229
1230 mutex_lock(&phydev->lock);
1231
1232 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
1233 if (ret < 0)
1234 goto unlock;
1235
1236 ret |= MDIO_CTRL1_LPOWER;
1237 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
1238
1239 ret = 0;
1240
1241unlock:
1242 mutex_unlock(&phydev->lock);
1243
1244 return ret;
1245}
1246
1247static int amd_xgbe_phy_resume(struct phy_device *phydev)
1248{
1249 int ret;
1250
1251 mutex_lock(&phydev->lock);
1252
1253 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
1254 if (ret < 0)
1255 goto unlock;
1256
1257 ret &= ~MDIO_CTRL1_LPOWER;
1258 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
1259
1260 ret = 0;
1261
1262unlock:
1263 mutex_unlock(&phydev->lock);
1264
1265 return ret;
1266}
1267
1268static int amd_xgbe_phy_probe(struct phy_device *phydev)
1269{
1270 struct amd_xgbe_phy_priv *priv;
1271 struct platform_device *pdev;
1272 struct device *dev;
1273 char *wq_name;
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001274 const __be32 *property;
1275 unsigned int speed_set;
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001276 int ret;
1277
1278 if (!phydev->dev.of_node)
1279 return -EINVAL;
1280
1281 pdev = of_find_device_by_node(phydev->dev.of_node);
1282 if (!pdev)
1283 return -EINVAL;
1284 dev = &pdev->dev;
1285
1286 wq_name = kasprintf(GFP_KERNEL, "%s-amd-xgbe-phy", phydev->bus->name);
1287 if (!wq_name) {
1288 ret = -ENOMEM;
1289 goto err_pdev;
1290 }
1291
1292 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1293 if (!priv) {
1294 ret = -ENOMEM;
1295 goto err_name;
1296 }
1297
1298 priv->pdev = pdev;
1299 priv->dev = dev;
1300 priv->phydev = phydev;
1301
1302 /* Get the device mmio areas */
1303 priv->rxtx_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1304 priv->rxtx_regs = devm_ioremap_resource(dev, priv->rxtx_res);
1305 if (IS_ERR(priv->rxtx_regs)) {
1306 dev_err(dev, "rxtx ioremap failed\n");
1307 ret = PTR_ERR(priv->rxtx_regs);
1308 goto err_priv;
1309 }
1310
1311 priv->sir0_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1312 priv->sir0_regs = devm_ioremap_resource(dev, priv->sir0_res);
1313 if (IS_ERR(priv->sir0_regs)) {
1314 dev_err(dev, "sir0 ioremap failed\n");
1315 ret = PTR_ERR(priv->sir0_regs);
1316 goto err_rxtx;
1317 }
1318
1319 priv->sir1_res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
1320 priv->sir1_regs = devm_ioremap_resource(dev, priv->sir1_res);
1321 if (IS_ERR(priv->sir1_regs)) {
1322 dev_err(dev, "sir1 ioremap failed\n");
1323 ret = PTR_ERR(priv->sir1_regs);
1324 goto err_sir0;
1325 }
1326
Lendacky, Thomasf0476042014-07-29 08:57:25 -05001327 /* Get the device speed set property */
1328 speed_set = 0;
1329 property = of_get_property(dev->of_node, XGBE_PHY_SPEEDSET_PROPERTY,
1330 NULL);
1331 if (property)
1332 speed_set = be32_to_cpu(*property);
1333
1334 switch (speed_set) {
1335 case 0:
1336 priv->speed_set = AMD_XGBE_PHY_SPEEDSET_1000_10000;
1337 break;
1338 case 1:
1339 priv->speed_set = AMD_XGBE_PHY_SPEEDSET_2500_10000;
1340 break;
1341 default:
1342 dev_err(dev, "invalid amd,speed-set property\n");
1343 ret = -EINVAL;
1344 goto err_sir1;
1345 }
1346
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001347 priv->link = 1;
1348
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001349 mutex_init(&priv->an_mutex);
1350 INIT_WORK(&priv->an_work, amd_xgbe_an_state_machine);
1351 priv->an_workqueue = create_singlethread_workqueue(wq_name);
1352 if (!priv->an_workqueue) {
1353 ret = -ENOMEM;
1354 goto err_sir1;
1355 }
1356
1357 phydev->priv = priv;
1358
1359 kfree(wq_name);
1360 of_dev_put(pdev);
1361
1362 return 0;
1363
1364err_sir1:
1365 devm_iounmap(dev, priv->sir1_regs);
1366 devm_release_mem_region(dev, priv->sir1_res->start,
1367 resource_size(priv->sir1_res));
1368
1369err_sir0:
1370 devm_iounmap(dev, priv->sir0_regs);
1371 devm_release_mem_region(dev, priv->sir0_res->start,
1372 resource_size(priv->sir0_res));
1373
1374err_rxtx:
1375 devm_iounmap(dev, priv->rxtx_regs);
1376 devm_release_mem_region(dev, priv->rxtx_res->start,
1377 resource_size(priv->rxtx_res));
1378
1379err_priv:
1380 devm_kfree(dev, priv);
1381
1382err_name:
1383 kfree(wq_name);
1384
1385err_pdev:
1386 of_dev_put(pdev);
1387
1388 return ret;
1389}
1390
1391static void amd_xgbe_phy_remove(struct phy_device *phydev)
1392{
1393 struct amd_xgbe_phy_priv *priv = phydev->priv;
1394 struct device *dev = priv->dev;
1395
1396 /* Stop any in process auto-negotiation */
1397 mutex_lock(&priv->an_mutex);
1398 priv->an_state = AMD_XGBE_AN_EXIT;
1399 mutex_unlock(&priv->an_mutex);
1400
1401 flush_workqueue(priv->an_workqueue);
1402 destroy_workqueue(priv->an_workqueue);
1403
1404 /* Release resources */
1405 devm_iounmap(dev, priv->sir1_regs);
1406 devm_release_mem_region(dev, priv->sir1_res->start,
1407 resource_size(priv->sir1_res));
1408
1409 devm_iounmap(dev, priv->sir0_regs);
1410 devm_release_mem_region(dev, priv->sir0_res->start,
1411 resource_size(priv->sir0_res));
1412
1413 devm_iounmap(dev, priv->rxtx_regs);
1414 devm_release_mem_region(dev, priv->rxtx_res->start,
1415 resource_size(priv->rxtx_res));
1416
1417 devm_kfree(dev, priv);
1418}
1419
1420static int amd_xgbe_match_phy_device(struct phy_device *phydev)
1421{
1422 return phydev->c45_ids.device_ids[MDIO_MMD_PCS] == XGBE_PHY_ID;
1423}
1424
1425static struct phy_driver amd_xgbe_phy_driver[] = {
1426 {
1427 .phy_id = XGBE_PHY_ID,
1428 .phy_id_mask = XGBE_PHY_MASK,
1429 .name = "AMD XGBE PHY",
1430 .features = 0,
1431 .probe = amd_xgbe_phy_probe,
1432 .remove = amd_xgbe_phy_remove,
1433 .soft_reset = amd_xgbe_phy_soft_reset,
1434 .config_init = amd_xgbe_phy_config_init,
1435 .suspend = amd_xgbe_phy_suspend,
1436 .resume = amd_xgbe_phy_resume,
1437 .config_aneg = amd_xgbe_phy_config_aneg,
1438 .aneg_done = amd_xgbe_phy_aneg_done,
1439 .read_status = amd_xgbe_phy_read_status,
1440 .match_phy_device = amd_xgbe_match_phy_device,
1441 .driver = {
1442 .owner = THIS_MODULE,
1443 },
1444 },
1445};
1446
1447static int __init amd_xgbe_phy_init(void)
1448{
1449 return phy_drivers_register(amd_xgbe_phy_driver,
1450 ARRAY_SIZE(amd_xgbe_phy_driver));
1451}
1452
1453static void __exit amd_xgbe_phy_exit(void)
1454{
1455 phy_drivers_unregister(amd_xgbe_phy_driver,
1456 ARRAY_SIZE(amd_xgbe_phy_driver));
1457}
1458
1459module_init(amd_xgbe_phy_init);
1460module_exit(amd_xgbe_phy_exit);
1461
françois romieua25aafa2014-06-07 11:07:48 +02001462static struct mdio_device_id __maybe_unused amd_xgbe_phy_ids[] = {
Lendacky, Thomas4d874b32014-06-05 09:15:12 -05001463 { XGBE_PHY_ID, XGBE_PHY_MASK },
1464 { }
1465};
1466MODULE_DEVICE_TABLE(mdio, amd_xgbe_phy_ids);