blob: c80fe1f49ede63d067b75ab109402a6c64edd6fb [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 */
27#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080030#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drm_crtc.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080032#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "i915_drv.h"
35#include "dvo.h"
36
37#define SIL164_ADDR 0x38
38#define CH7xxx_ADDR 0x76
39#define TFP410_ADDR 0x38
Thomas Richter7434a252012-07-18 19:22:30 +020040#define NS2501_ADDR 0x38
Jesse Barnes79e53942008-11-07 14:24:08 -080041
Chris Wilsonea5b2132010-08-04 13:50:23 +010042static const struct intel_dvo_device intel_dvo_devices[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -080043 {
44 .type = INTEL_DVO_CHIP_TMDS,
45 .name = "sil164",
46 .dvo_reg = DVOC,
47 .slave_addr = SIL164_ADDR,
48 .dev_ops = &sil164_ops,
49 },
50 {
51 .type = INTEL_DVO_CHIP_TMDS,
52 .name = "ch7xxx",
53 .dvo_reg = DVOC,
54 .slave_addr = CH7xxx_ADDR,
55 .dev_ops = &ch7xxx_ops,
56 },
57 {
braggle@free.fr98304ad2013-05-16 12:57:38 +020058 .type = INTEL_DVO_CHIP_TMDS,
59 .name = "ch7xxx",
60 .dvo_reg = DVOC,
61 .slave_addr = 0x75, /* For some ch7010 */
62 .dev_ops = &ch7xxx_ops,
63 },
64 {
Jesse Barnes79e53942008-11-07 14:24:08 -080065 .type = INTEL_DVO_CHIP_LVDS,
66 .name = "ivch",
67 .dvo_reg = DVOA,
68 .slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */
69 .dev_ops = &ivch_ops,
70 },
71 {
72 .type = INTEL_DVO_CHIP_TMDS,
73 .name = "tfp410",
74 .dvo_reg = DVOC,
75 .slave_addr = TFP410_ADDR,
76 .dev_ops = &tfp410_ops,
77 },
78 {
79 .type = INTEL_DVO_CHIP_LVDS,
80 .name = "ch7017",
81 .dvo_reg = DVOC,
82 .slave_addr = 0x75,
Jani Nikula988c7012015-03-27 00:20:19 +020083 .gpio = GMBUS_PIN_DPB,
Jesse Barnes79e53942008-11-07 14:24:08 -080084 .dev_ops = &ch7017_ops,
Thomas Richter7434a252012-07-18 19:22:30 +020085 },
86 {
87 .type = INTEL_DVO_CHIP_TMDS,
88 .name = "ns2501",
Ville Syrjälä316e0152014-08-15 01:21:58 +030089 .dvo_reg = DVOB,
Thomas Richter7434a252012-07-18 19:22:30 +020090 .slave_addr = NS2501_ADDR,
91 .dev_ops = &ns2501_ops,
92 }
Jesse Barnes79e53942008-11-07 14:24:08 -080093};
94
Chris Wilsonea5b2132010-08-04 13:50:23 +010095struct intel_dvo {
96 struct intel_encoder base;
97
98 struct intel_dvo_device dev;
99
100 struct drm_display_mode *panel_fixed_mode;
101 bool panel_wants_dither;
102};
103
Daniel Vetter69438e62013-07-21 21:36:57 +0200104static struct intel_dvo *enc_to_dvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100105{
Daniel Vetter69438e62013-07-21 21:36:57 +0200106 return container_of(encoder, struct intel_dvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100107}
108
Chris Wilsondf0e9242010-09-09 16:20:55 +0100109static struct intel_dvo *intel_attached_dvo(struct drm_connector *connector)
110{
Daniel Vetter79fde302013-07-21 21:37:00 +0200111 return enc_to_dvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100112}
113
Daniel Vetter732ce742012-07-02 15:09:45 +0200114static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800115{
Ville Syrjäläf417c112014-06-05 19:15:52 +0300116 struct drm_device *dev = connector->base.dev;
117 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter732ce742012-07-02 15:09:45 +0200118 struct intel_dvo *intel_dvo = intel_attached_dvo(&connector->base);
Ville Syrjäläf417c112014-06-05 19:15:52 +0300119 u32 tmp;
120
121 tmp = I915_READ(intel_dvo->dev.dvo_reg);
122
123 if (!(tmp & DVO_ENABLE))
124 return false;
Daniel Vetter732ce742012-07-02 15:09:45 +0200125
126 return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev);
127}
128
129static bool intel_dvo_get_hw_state(struct intel_encoder *encoder,
130 enum pipe *pipe)
131{
132 struct drm_device *dev = encoder->base.dev;
133 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter69438e62013-07-21 21:36:57 +0200134 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
Daniel Vetter732ce742012-07-02 15:09:45 +0200135 u32 tmp;
136
137 tmp = I915_READ(intel_dvo->dev.dvo_reg);
138
139 if (!(tmp & DVO_ENABLE))
140 return false;
141
142 *pipe = PORT_TO_PIPE(tmp);
143
144 return true;
145}
146
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700147static void intel_dvo_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200148 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700149{
150 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter69438e62013-07-21 21:36:57 +0200151 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700152 u32 tmp, flags = 0;
153
154 tmp = I915_READ(intel_dvo->dev.dvo_reg);
155 if (tmp & DVO_HSYNC_ACTIVE_HIGH)
156 flags |= DRM_MODE_FLAG_PHSYNC;
157 else
158 flags |= DRM_MODE_FLAG_NHSYNC;
159 if (tmp & DVO_VSYNC_ACTIVE_HIGH)
160 flags |= DRM_MODE_FLAG_PVSYNC;
161 else
162 flags |= DRM_MODE_FLAG_NVSYNC;
163
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200164 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300165
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200166 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700167}
168
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200169static void intel_disable_dvo(struct intel_encoder *encoder)
170{
171 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter69438e62013-07-21 21:36:57 +0200172 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100173 u32 dvo_reg = intel_dvo->dev.dvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -0800174 u32 temp = I915_READ(dvo_reg);
175
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200176 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false);
177 I915_WRITE(dvo_reg, temp & ~DVO_ENABLE);
178 I915_READ(dvo_reg);
179}
180
181static void intel_enable_dvo(struct intel_encoder *encoder)
182{
183 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter69438e62013-07-21 21:36:57 +0200184 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
Daniel Vetter48f34e12013-10-08 12:25:42 +0200185 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200186 u32 dvo_reg = intel_dvo->dev.dvo_reg;
187 u32 temp = I915_READ(dvo_reg);
188
Daniel Vetter48f34e12013-10-08 12:25:42 +0200189 intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200190 &crtc->config->base.mode,
191 &crtc->config->base.adjusted_mode);
Daniel Vetter48f34e12013-10-08 12:25:42 +0200192
Ville Syrjäläc9c054c2014-08-15 01:21:59 +0300193 I915_WRITE(dvo_reg, temp | DVO_ENABLE);
194 I915_READ(dvo_reg);
195
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200196 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true);
197}
198
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000199static enum drm_mode_status
200intel_dvo_mode_valid(struct drm_connector *connector,
201 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800202{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100203 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
Mika Kahola26a91552015-08-18 14:37:02 +0300204 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
205 int target_clock = mode->clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800206
207 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
208 return MODE_NO_DBLESCAN;
209
210 /* XXX: Validate clock range */
211
Chris Wilsonea5b2132010-08-04 13:50:23 +0100212 if (intel_dvo->panel_fixed_mode) {
213 if (mode->hdisplay > intel_dvo->panel_fixed_mode->hdisplay)
Jesse Barnes79e53942008-11-07 14:24:08 -0800214 return MODE_PANEL;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100215 if (mode->vdisplay > intel_dvo->panel_fixed_mode->vdisplay)
Jesse Barnes79e53942008-11-07 14:24:08 -0800216 return MODE_PANEL;
Mika Kahola26a91552015-08-18 14:37:02 +0300217
218 target_clock = intel_dvo->panel_fixed_mode->clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800219 }
220
Mika Kahola26a91552015-08-18 14:37:02 +0300221 if (target_clock > max_dotclk)
222 return MODE_CLOCK_HIGH;
223
Chris Wilsonea5b2132010-08-04 13:50:23 +0100224 return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -0800225}
226
Daniel Vettera3470372013-07-21 21:36:58 +0200227static bool intel_dvo_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200228 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800229{
Daniel Vettera3470372013-07-21 21:36:58 +0200230 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200231 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -0800232
233 /* If we have timings from the BIOS for the panel, put them in
234 * to the adjusted mode. The CRTC will be set up for this mode,
235 * with the panel scaling set up to source from the H/VDisplay
236 * of the original mode.
237 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100238 if (intel_dvo->panel_fixed_mode != NULL) {
239#define C(x) adjusted_mode->x = intel_dvo->panel_fixed_mode->x
Jesse Barnes79e53942008-11-07 14:24:08 -0800240 C(hdisplay);
241 C(hsync_start);
242 C(hsync_end);
243 C(htotal);
244 C(vdisplay);
245 C(vsync_start);
246 C(vsync_end);
247 C(vtotal);
248 C(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800249#undef C
Daniel Vetter0d971742013-09-11 09:58:50 +0200250
251 drm_mode_set_crtcinfo(adjusted_mode, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -0800252 }
253
Jesse Barnes79e53942008-11-07 14:24:08 -0800254 return true;
255}
256
Daniel Vetter912b0e22014-04-24 23:54:38 +0200257static void intel_dvo_pre_enable(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -0800258{
Daniel Vetter79fde302013-07-21 21:37:00 +0200259 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800260 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter79fde302013-07-21 21:37:00 +0200261 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200262 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Daniel Vetter79fde302013-07-21 21:37:00 +0200263 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
264 int pipe = crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -0800265 u32 dvo_val;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100266 u32 dvo_reg = intel_dvo->dev.dvo_reg, dvo_srcdim_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -0800267
268 switch (dvo_reg) {
269 case DVOA:
270 default:
271 dvo_srcdim_reg = DVOA_SRCDIM;
272 break;
273 case DVOB:
274 dvo_srcdim_reg = DVOB_SRCDIM;
275 break;
276 case DVOC:
277 dvo_srcdim_reg = DVOC_SRCDIM;
278 break;
279 }
280
Jesse Barnes79e53942008-11-07 14:24:08 -0800281 /* Save the data order, since I don't know what it should be set to. */
282 dvo_val = I915_READ(dvo_reg) &
283 (DVO_PRESERVE_MASK | DVO_DATA_ORDER_GBRG);
284 dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE |
285 DVO_BLANK_ACTIVE_HIGH;
286
287 if (pipe == 1)
288 dvo_val |= DVO_PIPE_B_SELECT;
289 dvo_val |= DVO_PIPE_STALL;
290 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
291 dvo_val |= DVO_HSYNC_ACTIVE_HIGH;
292 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
293 dvo_val |= DVO_VSYNC_ACTIVE_HIGH;
294
Jesse Barnes79e53942008-11-07 14:24:08 -0800295 /*I915_WRITE(DVOB_SRCDIM,
296 (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
297 (adjusted_mode->VDisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/
298 I915_WRITE(dvo_srcdim_reg,
299 (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
300 (adjusted_mode->vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));
301 /*I915_WRITE(DVOB, dvo_val);*/
302 I915_WRITE(dvo_reg, dvo_val);
303}
304
305/**
306 * Detect the output connection on our DVO device.
307 *
308 * Unimplemented.
309 */
Chris Wilson7b334fc2010-09-09 23:51:02 +0100310static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100311intel_dvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800312{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100313 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
Chris Wilson164c8592013-07-20 20:27:08 +0100314 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300315 connector->base.id, connector->name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100316 return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800317}
318
319static int intel_dvo_get_modes(struct drm_connector *connector)
320{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100321 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700322 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800323
324 /* We should probably have an i2c driver get_modes function for those
325 * devices which will have a fixed set of modes determined by the chip
326 * (TV-out, for example), but for now with just TMDS and LVDS,
327 * that's not the case.
328 */
Chris Wilsonf899fc62010-07-20 15:44:45 -0700329 intel_ddc_get_modes(connector,
Jani Nikula988c7012015-03-27 00:20:19 +0200330 intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPC));
Jesse Barnes79e53942008-11-07 14:24:08 -0800331 if (!list_empty(&connector->probed_modes))
332 return 1;
333
Chris Wilsonea5b2132010-08-04 13:50:23 +0100334 if (intel_dvo->panel_fixed_mode != NULL) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800335 struct drm_display_mode *mode;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100336 mode = drm_mode_duplicate(connector->dev, intel_dvo->panel_fixed_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337 if (mode) {
338 drm_mode_probed_add(connector, mode);
339 return 1;
340 }
341 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100342
Jesse Barnes79e53942008-11-07 14:24:08 -0800343 return 0;
344}
345
Chris Wilsonea5b2132010-08-04 13:50:23 +0100346static void intel_dvo_destroy(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800347{
Jesse Barnes79e53942008-11-07 14:24:08 -0800348 drm_connector_cleanup(connector);
Zhenyu Wang599be162010-03-29 16:17:31 +0800349 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800350}
351
Jesse Barnes79e53942008-11-07 14:24:08 -0800352static const struct drm_connector_funcs intel_dvo_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +0200353 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800354 .detect = intel_dvo_detect,
355 .destroy = intel_dvo_destroy,
356 .fill_modes = drm_helper_probe_single_connector_modes,
Matt Roper2545e4a2015-01-22 16:51:27 -0800357 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -0800358 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200359 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jesse Barnes79e53942008-11-07 14:24:08 -0800360};
361
362static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = {
363 .mode_valid = intel_dvo_mode_valid,
364 .get_modes = intel_dvo_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100365 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800366};
367
Hannes Ederb358d0a2008-12-18 21:18:47 +0100368static void intel_dvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -0800369{
Daniel Vetter69438e62013-07-21 21:36:57 +0200370 struct intel_dvo *intel_dvo = enc_to_dvo(to_intel_encoder(encoder));
Zhenyu Wang599be162010-03-29 16:17:31 +0800371
Chris Wilsonea5b2132010-08-04 13:50:23 +0100372 if (intel_dvo->dev.dev_ops->destroy)
373 intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev);
374
375 kfree(intel_dvo->panel_fixed_mode);
376
377 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -0800378}
379
380static const struct drm_encoder_funcs intel_dvo_enc_funcs = {
381 .destroy = intel_dvo_enc_destroy,
382};
383
Jesse Barnes79e53942008-11-07 14:24:08 -0800384/**
385 * Attempts to get a fixed panel timing for LVDS (currently only the i830).
386 *
387 * Other chips with DVO LVDS will need to extend this to deal with the LVDS
388 * chip being on DVOB/C and having multiple pipes.
389 */
390static struct drm_display_mode *
Chris Wilsonea5b2132010-08-04 13:50:23 +0100391intel_dvo_get_current_mode(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800392{
393 struct drm_device *dev = connector->dev;
394 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondf0e9242010-09-09 16:20:55 +0100395 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100396 uint32_t dvo_val = I915_READ(intel_dvo->dev.dvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -0800397 struct drm_display_mode *mode = NULL;
398
399 /* If the DVO port is active, that'll be the LVDS, so we can pull out
400 * its timings to get how the BIOS set up the panel.
401 */
402 if (dvo_val & DVO_ENABLE) {
403 struct drm_crtc *crtc;
404 int pipe = (dvo_val & DVO_PIPE_B_SELECT) ? 1 : 0;
405
Chris Wilsonf875c152010-09-09 15:44:14 +0100406 crtc = intel_get_crtc_for_pipe(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -0800407 if (crtc) {
408 mode = intel_crtc_mode_get(dev, crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -0800409 if (mode) {
410 mode->type |= DRM_MODE_TYPE_PREFERRED;
411 if (dvo_val & DVO_HSYNC_ACTIVE_HIGH)
412 mode->flags |= DRM_MODE_FLAG_PHSYNC;
413 if (dvo_val & DVO_VSYNC_ACTIVE_HIGH)
414 mode->flags |= DRM_MODE_FLAG_PVSYNC;
415 }
416 }
417 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100418
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 return mode;
420}
421
422void intel_dvo_init(struct drm_device *dev)
423{
Chris Wilsonf899fc62010-07-20 15:44:45 -0700424 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -0700425 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100426 struct intel_dvo *intel_dvo;
Zhenyu Wang599be162010-03-29 16:17:31 +0800427 struct intel_connector *intel_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800428 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 int encoder_type = DRM_MODE_ENCODER_NONE;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100430
Daniel Vetterb14c5672013-09-19 12:18:32 +0200431 intel_dvo = kzalloc(sizeof(*intel_dvo), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100432 if (!intel_dvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800433 return;
434
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300435 intel_connector = intel_connector_alloc();
Zhenyu Wang599be162010-03-29 16:17:31 +0800436 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100437 kfree(intel_dvo);
Zhenyu Wang599be162010-03-29 16:17:31 +0800438 return;
439 }
440
Chris Wilsonea5b2132010-08-04 13:50:23 +0100441 intel_encoder = &intel_dvo->base;
Chris Wilson373a3cf2010-09-15 12:03:59 +0100442 drm_encoder_init(dev, &intel_encoder->base,
443 &intel_dvo_enc_funcs, encoder_type);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100444
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200445 intel_encoder->disable = intel_disable_dvo;
446 intel_encoder->enable = intel_enable_dvo;
Daniel Vetter732ce742012-07-02 15:09:45 +0200447 intel_encoder->get_hw_state = intel_dvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700448 intel_encoder->get_config = intel_dvo_get_config;
Daniel Vettera3470372013-07-21 21:36:58 +0200449 intel_encoder->compute_config = intel_dvo_compute_config;
Daniel Vetter912b0e22014-04-24 23:54:38 +0200450 intel_encoder->pre_enable = intel_dvo_pre_enable;
Daniel Vetter732ce742012-07-02 15:09:45 +0200451 intel_connector->get_hw_state = intel_dvo_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +0200452 intel_connector->unregister = intel_connector_unregister;
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200453
Jesse Barnes79e53942008-11-07 14:24:08 -0800454 /* Now, try to find a controller */
455 for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) {
Zhenyu Wang599be162010-03-29 16:17:31 +0800456 struct drm_connector *connector = &intel_connector->base;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100457 const struct intel_dvo_device *dvo = &intel_dvo_devices[i];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700458 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800459 int gpio;
David Müller (ELSOFT AG)e4bfff52013-04-19 10:41:50 +0200460 bool dvoinit;
Ville Syrjälä46509472015-03-31 10:37:21 +0300461 enum pipe pipe;
Chris Wilson699ab782015-04-27 16:32:07 +0100462 uint32_t dpll[I915_MAX_PIPES];
Jesse Barnes79e53942008-11-07 14:24:08 -0800463
Jesse Barnes79e53942008-11-07 14:24:08 -0800464 /* Allow the I2C driver info to specify the GPIO to be used in
465 * special cases, but otherwise default to what's defined
466 * in the spec.
467 */
Jani Nikula88ac7932015-03-27 00:20:22 +0200468 if (intel_gmbus_is_valid_pin(dev_priv, dvo->gpio))
Jesse Barnes79e53942008-11-07 14:24:08 -0800469 gpio = dvo->gpio;
470 else if (dvo->type == INTEL_DVO_CHIP_LVDS)
Jani Nikula988c7012015-03-27 00:20:19 +0200471 gpio = GMBUS_PIN_SSC;
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 else
Jani Nikula988c7012015-03-27 00:20:19 +0200473 gpio = GMBUS_PIN_DPB;
Jesse Barnes79e53942008-11-07 14:24:08 -0800474
475 /* Set up the I2C bus necessary for the chip we're probing.
476 * It appears that everything is on GPIOE except for panels
477 * on i830 laptops, which are on GPIOB (DVOA).
478 */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800479 i2c = intel_gmbus_get_adapter(dev_priv, gpio);
Jesse Barnes79e53942008-11-07 14:24:08 -0800480
Chris Wilsonea5b2132010-08-04 13:50:23 +0100481 intel_dvo->dev = *dvo;
David Müller (ELSOFT AG)e4bfff52013-04-19 10:41:50 +0200482
483 /* GMBUS NAK handling seems to be unstable, hence let the
484 * transmitter detection run in bit banging mode for now.
485 */
486 intel_gmbus_force_bit(i2c, true);
487
Ville Syrjälä46509472015-03-31 10:37:21 +0300488 /* ns2501 requires the DVO 2x clock before it will
489 * respond to i2c accesses, so make sure we have
490 * have the clock enabled before we attempt to
491 * initialize the device.
492 */
493 for_each_pipe(dev_priv, pipe) {
494 dpll[pipe] = I915_READ(DPLL(pipe));
495 I915_WRITE(DPLL(pipe), dpll[pipe] | DPLL_DVO_2X_MODE);
496 }
497
David Müller (ELSOFT AG)e4bfff52013-04-19 10:41:50 +0200498 dvoinit = dvo->dev_ops->init(&intel_dvo->dev, i2c);
499
Ville Syrjälä46509472015-03-31 10:37:21 +0300500 /* restore the DVO 2x clock state to original */
501 for_each_pipe(dev_priv, pipe) {
502 I915_WRITE(DPLL(pipe), dpll[pipe]);
503 }
504
David Müller (ELSOFT AG)e4bfff52013-04-19 10:41:50 +0200505 intel_gmbus_force_bit(i2c, false);
506
507 if (!dvoinit)
Jesse Barnes79e53942008-11-07 14:24:08 -0800508 continue;
509
Eric Anholt21d40d32010-03-25 11:11:14 -0700510 intel_encoder->type = INTEL_OUTPUT_DVO;
511 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 switch (dvo->type) {
513 case INTEL_DVO_CHIP_TMDS:
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200514 intel_encoder->cloneable = (1 << INTEL_OUTPUT_ANALOG) |
515 (1 << INTEL_OUTPUT_DVO);
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 drm_connector_init(dev, connector,
517 &intel_dvo_connector_funcs,
518 DRM_MODE_CONNECTOR_DVII);
519 encoder_type = DRM_MODE_ENCODER_TMDS;
520 break;
521 case INTEL_DVO_CHIP_LVDS:
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200522 intel_encoder->cloneable = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 drm_connector_init(dev, connector,
524 &intel_dvo_connector_funcs,
525 DRM_MODE_CONNECTOR_LVDS);
526 encoder_type = DRM_MODE_ENCODER_LVDS;
527 break;
528 }
529
530 drm_connector_helper_add(connector,
531 &intel_dvo_connector_helper_funcs);
532 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
533 connector->interlace_allowed = false;
534 connector->doublescan_allowed = false;
535
Chris Wilsondf0e9242010-09-09 16:20:55 +0100536 intel_connector_attach_encoder(intel_connector, intel_encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -0800537 if (dvo->type == INTEL_DVO_CHIP_LVDS) {
538 /* For our LVDS chipsets, we should hopefully be able
539 * to dig the fixed panel mode out of the BIOS data.
540 * However, it's in a different format from the BIOS
541 * data on chipsets with integrated LVDS (stored in AIM
542 * headers, likely), so for now, just get the current
543 * mode being output through DVO.
544 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100545 intel_dvo->panel_fixed_mode =
Jesse Barnes79e53942008-11-07 14:24:08 -0800546 intel_dvo_get_current_mode(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100547 intel_dvo->panel_wants_dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 }
549
Thomas Wood34ea3d32014-05-29 16:57:41 +0100550 drm_connector_register(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 return;
552 }
553
Chris Wilson373a3cf2010-09-15 12:03:59 +0100554 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100555 kfree(intel_dvo);
Zhenyu Wang599be162010-03-29 16:17:31 +0800556 kfree(intel_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800557}