Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/video/omap2/dss/dss.c |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
| 5 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 6 | * |
| 7 | * Some code and ideas taken from drivers/video/omap/ driver |
| 8 | * by Imre Deak. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify it |
| 11 | * under the terms of the GNU General Public License version 2 as published by |
| 12 | * the Free Software Foundation. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 15 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 17 | * more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License along with |
| 20 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 21 | */ |
| 22 | |
| 23 | #define DSS_SUBSYS_NAME "DSS" |
| 24 | |
| 25 | #include <linux/kernel.h> |
| 26 | #include <linux/io.h> |
Paul Gortmaker | a8a3593 | 2011-07-10 13:20:26 -0400 | [diff] [blame] | 27 | #include <linux/export.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 28 | #include <linux/err.h> |
| 29 | #include <linux/delay.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 30 | #include <linux/seq_file.h> |
| 31 | #include <linux/clk.h> |
Tomi Valkeinen | 24e6289 | 2011-05-23 11:51:18 +0300 | [diff] [blame] | 32 | #include <linux/platform_device.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 33 | #include <linux/pm_runtime.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 34 | |
Tomi Valkeinen | a0b38cc | 2011-05-11 14:05:07 +0300 | [diff] [blame] | 35 | #include <video/omapdss.h> |
Tony Lindgren | 2c799ce | 2012-02-24 10:34:35 -0800 | [diff] [blame] | 36 | |
| 37 | #include <plat/cpu.h> |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 38 | #include <plat/clock.h> |
Tony Lindgren | 2c799ce | 2012-02-24 10:34:35 -0800 | [diff] [blame] | 39 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 40 | #include "dss.h" |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 41 | #include "dss_features.h" |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 42 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 43 | #define DSS_SZ_REGS SZ_512 |
| 44 | |
| 45 | struct dss_reg { |
| 46 | u16 idx; |
| 47 | }; |
| 48 | |
| 49 | #define DSS_REG(idx) ((const struct dss_reg) { idx }) |
| 50 | |
| 51 | #define DSS_REVISION DSS_REG(0x0000) |
| 52 | #define DSS_SYSCONFIG DSS_REG(0x0010) |
| 53 | #define DSS_SYSSTATUS DSS_REG(0x0014) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 54 | #define DSS_CONTROL DSS_REG(0x0040) |
| 55 | #define DSS_SDI_CONTROL DSS_REG(0x0044) |
| 56 | #define DSS_PLL_CONTROL DSS_REG(0x0048) |
| 57 | #define DSS_SDI_STATUS DSS_REG(0x005C) |
| 58 | |
| 59 | #define REG_GET(idx, start, end) \ |
| 60 | FLD_GET(dss_read_reg(idx), start, end) |
| 61 | |
| 62 | #define REG_FLD_MOD(idx, val, start, end) \ |
| 63 | dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end)) |
| 64 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 65 | static int dss_runtime_get(void); |
| 66 | static void dss_runtime_put(void); |
| 67 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 68 | static struct { |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 69 | struct platform_device *pdev; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 70 | void __iomem *base; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 71 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 72 | struct clk *dpll4_m4_ck; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 73 | struct clk *dss_clk; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 74 | |
| 75 | unsigned long cache_req_pck; |
| 76 | unsigned long cache_prate; |
| 77 | struct dss_clock_info cache_dss_cinfo; |
| 78 | struct dispc_clock_info cache_dispc_cinfo; |
| 79 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 80 | enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI]; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 81 | enum omap_dss_clk_source dispc_clk_source; |
| 82 | enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS]; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 83 | |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 84 | bool ctx_valid; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 85 | u32 ctx[DSS_SZ_REGS / sizeof(u32)]; |
| 86 | } dss; |
| 87 | |
Taneja, Archit | 235e7db | 2011-03-14 23:28:21 -0500 | [diff] [blame] | 88 | static const char * const dss_generic_clk_source_names[] = { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 89 | [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC", |
| 90 | [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI", |
| 91 | [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK", |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 92 | }; |
| 93 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 94 | static inline void dss_write_reg(const struct dss_reg idx, u32 val) |
| 95 | { |
| 96 | __raw_writel(val, dss.base + idx.idx); |
| 97 | } |
| 98 | |
| 99 | static inline u32 dss_read_reg(const struct dss_reg idx) |
| 100 | { |
| 101 | return __raw_readl(dss.base + idx.idx); |
| 102 | } |
| 103 | |
| 104 | #define SR(reg) \ |
| 105 | dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg) |
| 106 | #define RR(reg) \ |
| 107 | dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)]) |
| 108 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 109 | static void dss_save_context(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 110 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 111 | DSSDBG("dss_save_context\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 112 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 113 | SR(CONTROL); |
| 114 | |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 115 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 116 | OMAP_DISPLAY_TYPE_SDI) { |
| 117 | SR(SDI_CONTROL); |
| 118 | SR(PLL_CONTROL); |
| 119 | } |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 120 | |
| 121 | dss.ctx_valid = true; |
| 122 | |
| 123 | DSSDBG("context saved\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 124 | } |
| 125 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 126 | static void dss_restore_context(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 127 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 128 | DSSDBG("dss_restore_context\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 129 | |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 130 | if (!dss.ctx_valid) |
| 131 | return; |
| 132 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 133 | RR(CONTROL); |
| 134 | |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 135 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 136 | OMAP_DISPLAY_TYPE_SDI) { |
| 137 | RR(SDI_CONTROL); |
| 138 | RR(PLL_CONTROL); |
| 139 | } |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 140 | |
| 141 | DSSDBG("context restored\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 142 | } |
| 143 | |
| 144 | #undef SR |
| 145 | #undef RR |
| 146 | |
| 147 | void dss_sdi_init(u8 datapairs) |
| 148 | { |
| 149 | u32 l; |
| 150 | |
| 151 | BUG_ON(datapairs > 3 || datapairs < 1); |
| 152 | |
| 153 | l = dss_read_reg(DSS_SDI_CONTROL); |
| 154 | l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */ |
| 155 | l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */ |
| 156 | l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */ |
| 157 | dss_write_reg(DSS_SDI_CONTROL, l); |
| 158 | |
| 159 | l = dss_read_reg(DSS_PLL_CONTROL); |
| 160 | l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */ |
| 161 | l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */ |
| 162 | l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */ |
| 163 | dss_write_reg(DSS_PLL_CONTROL, l); |
| 164 | } |
| 165 | |
| 166 | int dss_sdi_enable(void) |
| 167 | { |
| 168 | unsigned long timeout; |
| 169 | |
| 170 | dispc_pck_free_enable(1); |
| 171 | |
| 172 | /* Reset SDI PLL */ |
| 173 | REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */ |
| 174 | udelay(1); /* wait 2x PCLK */ |
| 175 | |
| 176 | /* Lock SDI PLL */ |
| 177 | REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */ |
| 178 | |
| 179 | /* Waiting for PLL lock request to complete */ |
| 180 | timeout = jiffies + msecs_to_jiffies(500); |
| 181 | while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) { |
| 182 | if (time_after_eq(jiffies, timeout)) { |
| 183 | DSSERR("PLL lock request timed out\n"); |
| 184 | goto err1; |
| 185 | } |
| 186 | } |
| 187 | |
| 188 | /* Clearing PLL_GO bit */ |
| 189 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28); |
| 190 | |
| 191 | /* Waiting for PLL to lock */ |
| 192 | timeout = jiffies + msecs_to_jiffies(500); |
| 193 | while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) { |
| 194 | if (time_after_eq(jiffies, timeout)) { |
| 195 | DSSERR("PLL lock timed out\n"); |
| 196 | goto err1; |
| 197 | } |
| 198 | } |
| 199 | |
| 200 | dispc_lcd_enable_signal(1); |
| 201 | |
| 202 | /* Waiting for SDI reset to complete */ |
| 203 | timeout = jiffies + msecs_to_jiffies(500); |
| 204 | while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) { |
| 205 | if (time_after_eq(jiffies, timeout)) { |
| 206 | DSSERR("SDI reset timed out\n"); |
| 207 | goto err2; |
| 208 | } |
| 209 | } |
| 210 | |
| 211 | return 0; |
| 212 | |
| 213 | err2: |
| 214 | dispc_lcd_enable_signal(0); |
| 215 | err1: |
| 216 | /* Reset SDI PLL */ |
| 217 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */ |
| 218 | |
| 219 | dispc_pck_free_enable(0); |
| 220 | |
| 221 | return -ETIMEDOUT; |
| 222 | } |
| 223 | |
| 224 | void dss_sdi_disable(void) |
| 225 | { |
| 226 | dispc_lcd_enable_signal(0); |
| 227 | |
| 228 | dispc_pck_free_enable(0); |
| 229 | |
| 230 | /* Reset SDI PLL */ |
| 231 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */ |
| 232 | } |
| 233 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 234 | const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src) |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 235 | { |
Taneja, Archit | 235e7db | 2011-03-14 23:28:21 -0500 | [diff] [blame] | 236 | return dss_generic_clk_source_names[clk_src]; |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 237 | } |
| 238 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 239 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 240 | void dss_dump_clocks(struct seq_file *s) |
| 241 | { |
| 242 | unsigned long dpll4_ck_rate; |
| 243 | unsigned long dpll4_m4_ck_rate; |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 244 | const char *fclk_name, *fclk_real_name; |
| 245 | unsigned long fclk_rate; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 246 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 247 | if (dss_runtime_get()) |
| 248 | return; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 249 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 250 | seq_printf(s, "- DSS -\n"); |
| 251 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 252 | fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK); |
| 253 | fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 254 | fclk_rate = clk_get_rate(dss.dss_clk); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 255 | |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 256 | if (dss.dpll4_m4_ck) { |
| 257 | dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
| 258 | dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck); |
| 259 | |
| 260 | seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate); |
| 261 | |
Murthy, Raghuveer | 2de1108 | 2011-03-14 07:28:58 -0500 | [diff] [blame] | 262 | if (cpu_is_omap3630() || cpu_is_omap44xx()) |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 263 | seq_printf(s, "%s (%s) = %lu / %lu = %lu\n", |
| 264 | fclk_name, fclk_real_name, |
| 265 | dpll4_ck_rate, |
| 266 | dpll4_ck_rate / dpll4_m4_ck_rate, |
| 267 | fclk_rate); |
| 268 | else |
| 269 | seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n", |
| 270 | fclk_name, fclk_real_name, |
| 271 | dpll4_ck_rate, |
| 272 | dpll4_ck_rate / dpll4_m4_ck_rate, |
| 273 | fclk_rate); |
| 274 | } else { |
| 275 | seq_printf(s, "%s (%s) = %lu\n", |
| 276 | fclk_name, fclk_real_name, |
| 277 | fclk_rate); |
| 278 | } |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 279 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 280 | dss_runtime_put(); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 281 | } |
| 282 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 283 | static void dss_dump_regs(struct seq_file *s) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 284 | { |
| 285 | #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r)) |
| 286 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 287 | if (dss_runtime_get()) |
| 288 | return; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 289 | |
| 290 | DUMPREG(DSS_REVISION); |
| 291 | DUMPREG(DSS_SYSCONFIG); |
| 292 | DUMPREG(DSS_SYSSTATUS); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 293 | DUMPREG(DSS_CONTROL); |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 294 | |
| 295 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 296 | OMAP_DISPLAY_TYPE_SDI) { |
| 297 | DUMPREG(DSS_SDI_CONTROL); |
| 298 | DUMPREG(DSS_PLL_CONTROL); |
| 299 | DUMPREG(DSS_SDI_STATUS); |
| 300 | } |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 301 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 302 | dss_runtime_put(); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 303 | #undef DUMPREG |
| 304 | } |
| 305 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 306 | void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 307 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 308 | struct platform_device *dsidev; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 309 | int b; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 310 | u8 start, end; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 311 | |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 312 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 313 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 314 | b = 0; |
| 315 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 316 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 317 | b = 1; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 318 | dsidev = dsi_get_dsidev_from_id(0); |
| 319 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 320 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 321 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC: |
| 322 | b = 2; |
| 323 | dsidev = dsi_get_dsidev_from_id(1); |
| 324 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
| 325 | break; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 326 | default: |
| 327 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 328 | return; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 329 | } |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 330 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 331 | dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end); |
| 332 | |
| 333 | REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */ |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 334 | |
| 335 | dss.dispc_clk_source = clk_src; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 336 | } |
| 337 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 338 | void dss_select_dsi_clk_source(int dsi_module, |
| 339 | enum omap_dss_clk_source clk_src) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 340 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 341 | struct platform_device *dsidev; |
Archit Taneja | a2e5d82 | 2012-05-07 16:51:35 +0530 | [diff] [blame] | 342 | int b, pos; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 343 | |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 344 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 345 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 346 | b = 0; |
| 347 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 348 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI: |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 349 | BUG_ON(dsi_module != 0); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 350 | b = 1; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 351 | dsidev = dsi_get_dsidev_from_id(0); |
| 352 | dsi_wait_pll_hsdiv_dsi_active(dsidev); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 353 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 354 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI: |
| 355 | BUG_ON(dsi_module != 1); |
| 356 | b = 1; |
| 357 | dsidev = dsi_get_dsidev_from_id(1); |
| 358 | dsi_wait_pll_hsdiv_dsi_active(dsidev); |
| 359 | break; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 360 | default: |
| 361 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 362 | return; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 363 | } |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 364 | |
Archit Taneja | a2e5d82 | 2012-05-07 16:51:35 +0530 | [diff] [blame] | 365 | pos = dsi_module == 0 ? 1 : 10; |
| 366 | REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */ |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 367 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 368 | dss.dsi_clk_source[dsi_module] = clk_src; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 369 | } |
| 370 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 371 | void dss_select_lcd_clk_source(enum omap_channel channel, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 372 | enum omap_dss_clk_source clk_src) |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 373 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 374 | struct platform_device *dsidev; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 375 | int b, ix, pos; |
| 376 | |
| 377 | if (!dss_has_feature(FEAT_LCD_CLK_SRC)) |
| 378 | return; |
| 379 | |
| 380 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 381 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 382 | b = 0; |
| 383 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 384 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC: |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 385 | BUG_ON(channel != OMAP_DSS_CHANNEL_LCD); |
| 386 | b = 1; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 387 | dsidev = dsi_get_dsidev_from_id(0); |
| 388 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 389 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 390 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC: |
| 391 | BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2); |
| 392 | b = 1; |
| 393 | dsidev = dsi_get_dsidev_from_id(1); |
| 394 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
| 395 | break; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 396 | default: |
| 397 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 398 | return; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 399 | } |
| 400 | |
| 401 | pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12; |
| 402 | REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */ |
| 403 | |
| 404 | ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1; |
| 405 | dss.lcd_clk_source[ix] = clk_src; |
| 406 | } |
| 407 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 408 | enum omap_dss_clk_source dss_get_dispc_clk_source(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 409 | { |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 410 | return dss.dispc_clk_source; |
| 411 | } |
| 412 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 413 | enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module) |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 414 | { |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 415 | return dss.dsi_clk_source[dsi_module]; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 416 | } |
| 417 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 418 | enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel) |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 419 | { |
Archit Taneja | 89976f2 | 2011-03-31 13:23:35 +0530 | [diff] [blame] | 420 | if (dss_has_feature(FEAT_LCD_CLK_SRC)) { |
| 421 | int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1; |
| 422 | return dss.lcd_clk_source[ix]; |
| 423 | } else { |
| 424 | /* LCD_CLK source is the same as DISPC_FCLK source for |
| 425 | * OMAP2 and OMAP3 */ |
| 426 | return dss.dispc_clk_source; |
| 427 | } |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 428 | } |
| 429 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 430 | /* calculate clock rates using dividers in cinfo */ |
| 431 | int dss_calc_clock_rates(struct dss_clock_info *cinfo) |
| 432 | { |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 433 | if (dss.dpll4_m4_ck) { |
| 434 | unsigned long prate; |
Murthy, Raghuveer | 2de1108 | 2011-03-14 07:28:58 -0500 | [diff] [blame] | 435 | u16 fck_div_max = 16; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 436 | |
Murthy, Raghuveer | 2de1108 | 2011-03-14 07:28:58 -0500 | [diff] [blame] | 437 | if (cpu_is_omap3630() || cpu_is_omap44xx()) |
| 438 | fck_div_max = 32; |
| 439 | |
| 440 | if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0) |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 441 | return -EINVAL; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 442 | |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 443 | prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 444 | |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 445 | cinfo->fck = prate / cinfo->fck_div; |
| 446 | } else { |
| 447 | if (cinfo->fck_div != 0) |
| 448 | return -EINVAL; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 449 | cinfo->fck = clk_get_rate(dss.dss_clk); |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 450 | } |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 451 | |
| 452 | return 0; |
| 453 | } |
| 454 | |
| 455 | int dss_set_clock_div(struct dss_clock_info *cinfo) |
| 456 | { |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 457 | if (dss.dpll4_m4_ck) { |
| 458 | unsigned long prate; |
| 459 | int r; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 460 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 461 | prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
| 462 | DSSDBG("dpll4_m4 = %ld\n", prate); |
| 463 | |
| 464 | r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div); |
| 465 | if (r) |
| 466 | return r; |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 467 | } else { |
| 468 | if (cinfo->fck_div != 0) |
| 469 | return -EINVAL; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 470 | } |
| 471 | |
| 472 | DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div); |
| 473 | |
| 474 | return 0; |
| 475 | } |
| 476 | |
| 477 | int dss_get_clock_div(struct dss_clock_info *cinfo) |
| 478 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 479 | cinfo->fck = clk_get_rate(dss.dss_clk); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 480 | |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 481 | if (dss.dpll4_m4_ck) { |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 482 | unsigned long prate; |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 483 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 484 | prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 485 | |
Murthy, Raghuveer | 2de1108 | 2011-03-14 07:28:58 -0500 | [diff] [blame] | 486 | if (cpu_is_omap3630() || cpu_is_omap44xx()) |
Kishore Y | ac01bb7 | 2010-04-25 16:27:19 +0530 | [diff] [blame] | 487 | cinfo->fck_div = prate / (cinfo->fck); |
| 488 | else |
| 489 | cinfo->fck_div = prate / (cinfo->fck / 2); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 490 | } else { |
| 491 | cinfo->fck_div = 0; |
| 492 | } |
| 493 | |
| 494 | return 0; |
| 495 | } |
| 496 | |
| 497 | unsigned long dss_get_dpll4_rate(void) |
| 498 | { |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 499 | if (dss.dpll4_m4_ck) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 500 | return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
| 501 | else |
| 502 | return 0; |
| 503 | } |
| 504 | |
| 505 | int dss_calc_clock_div(bool is_tft, unsigned long req_pck, |
| 506 | struct dss_clock_info *dss_cinfo, |
| 507 | struct dispc_clock_info *dispc_cinfo) |
| 508 | { |
| 509 | unsigned long prate; |
| 510 | struct dss_clock_info best_dss; |
| 511 | struct dispc_clock_info best_dispc; |
| 512 | |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 513 | unsigned long fck, max_dss_fck; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 514 | |
Murthy, Raghuveer | 2de1108 | 2011-03-14 07:28:58 -0500 | [diff] [blame] | 515 | u16 fck_div, fck_div_max = 16; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 516 | |
| 517 | int match = 0; |
| 518 | int min_fck_per_pck; |
| 519 | |
| 520 | prate = dss_get_dpll4_rate(); |
| 521 | |
Taneja, Archit | 31ef823 | 2011-03-14 23:28:22 -0500 | [diff] [blame] | 522 | max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK); |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 523 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 524 | fck = clk_get_rate(dss.dss_clk); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 525 | if (req_pck == dss.cache_req_pck && |
| 526 | ((cpu_is_omap34xx() && prate == dss.cache_prate) || |
| 527 | dss.cache_dss_cinfo.fck == fck)) { |
| 528 | DSSDBG("dispc clock info found from cache.\n"); |
| 529 | *dss_cinfo = dss.cache_dss_cinfo; |
| 530 | *dispc_cinfo = dss.cache_dispc_cinfo; |
| 531 | return 0; |
| 532 | } |
| 533 | |
| 534 | min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK; |
| 535 | |
| 536 | if (min_fck_per_pck && |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 537 | req_pck * min_fck_per_pck > max_dss_fck) { |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 538 | DSSERR("Requested pixel clock not possible with the current " |
| 539 | "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning " |
| 540 | "the constraint off.\n"); |
| 541 | min_fck_per_pck = 0; |
| 542 | } |
| 543 | |
| 544 | retry: |
| 545 | memset(&best_dss, 0, sizeof(best_dss)); |
| 546 | memset(&best_dispc, 0, sizeof(best_dispc)); |
| 547 | |
Murthy, Raghuveer | 2de1108 | 2011-03-14 07:28:58 -0500 | [diff] [blame] | 548 | if (dss.dpll4_m4_ck == NULL) { |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 549 | struct dispc_clock_info cur_dispc; |
| 550 | /* XXX can we change the clock on omap2? */ |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 551 | fck = clk_get_rate(dss.dss_clk); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 552 | fck_div = 1; |
| 553 | |
| 554 | dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc); |
| 555 | match = 1; |
| 556 | |
| 557 | best_dss.fck = fck; |
| 558 | best_dss.fck_div = fck_div; |
| 559 | |
| 560 | best_dispc = cur_dispc; |
| 561 | |
| 562 | goto found; |
Murthy, Raghuveer | 2de1108 | 2011-03-14 07:28:58 -0500 | [diff] [blame] | 563 | } else { |
| 564 | if (cpu_is_omap3630() || cpu_is_omap44xx()) |
| 565 | fck_div_max = 32; |
| 566 | |
| 567 | for (fck_div = fck_div_max; fck_div > 0; --fck_div) { |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 568 | struct dispc_clock_info cur_dispc; |
| 569 | |
Murthy, Raghuveer | 2de1108 | 2011-03-14 07:28:58 -0500 | [diff] [blame] | 570 | if (fck_div_max == 32) |
Kishore Y | ac01bb7 | 2010-04-25 16:27:19 +0530 | [diff] [blame] | 571 | fck = prate / fck_div; |
| 572 | else |
| 573 | fck = prate / fck_div * 2; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 574 | |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 575 | if (fck > max_dss_fck) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 576 | continue; |
| 577 | |
| 578 | if (min_fck_per_pck && |
| 579 | fck < req_pck * min_fck_per_pck) |
| 580 | continue; |
| 581 | |
| 582 | match = 1; |
| 583 | |
| 584 | dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc); |
| 585 | |
| 586 | if (abs(cur_dispc.pck - req_pck) < |
| 587 | abs(best_dispc.pck - req_pck)) { |
| 588 | |
| 589 | best_dss.fck = fck; |
| 590 | best_dss.fck_div = fck_div; |
| 591 | |
| 592 | best_dispc = cur_dispc; |
| 593 | |
| 594 | if (cur_dispc.pck == req_pck) |
| 595 | goto found; |
| 596 | } |
| 597 | } |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 598 | } |
| 599 | |
| 600 | found: |
| 601 | if (!match) { |
| 602 | if (min_fck_per_pck) { |
| 603 | DSSERR("Could not find suitable clock settings.\n" |
| 604 | "Turning FCK/PCK constraint off and" |
| 605 | "trying again.\n"); |
| 606 | min_fck_per_pck = 0; |
| 607 | goto retry; |
| 608 | } |
| 609 | |
| 610 | DSSERR("Could not find suitable clock settings.\n"); |
| 611 | |
| 612 | return -EINVAL; |
| 613 | } |
| 614 | |
| 615 | if (dss_cinfo) |
| 616 | *dss_cinfo = best_dss; |
| 617 | if (dispc_cinfo) |
| 618 | *dispc_cinfo = best_dispc; |
| 619 | |
| 620 | dss.cache_req_pck = req_pck; |
| 621 | dss.cache_prate = prate; |
| 622 | dss.cache_dss_cinfo = best_dss; |
| 623 | dss.cache_dispc_cinfo = best_dispc; |
| 624 | |
| 625 | return 0; |
| 626 | } |
| 627 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 628 | void dss_set_venc_output(enum omap_dss_venc_type type) |
| 629 | { |
| 630 | int l = 0; |
| 631 | |
| 632 | if (type == OMAP_DSS_VENC_TYPE_COMPOSITE) |
| 633 | l = 0; |
| 634 | else if (type == OMAP_DSS_VENC_TYPE_SVIDEO) |
| 635 | l = 1; |
| 636 | else |
| 637 | BUG(); |
| 638 | |
| 639 | /* venc out selection. 0 = comp, 1 = svideo */ |
| 640 | REG_FLD_MOD(DSS_CONTROL, l, 6, 6); |
| 641 | } |
| 642 | |
| 643 | void dss_set_dac_pwrdn_bgz(bool enable) |
| 644 | { |
| 645 | REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */ |
| 646 | } |
| 647 | |
Mythri P K | 7ed024a | 2011-03-09 16:31:38 +0530 | [diff] [blame] | 648 | void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi) |
| 649 | { |
| 650 | REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */ |
| 651 | } |
| 652 | |
Tomi Valkeinen | 4a61e26 | 2011-08-31 14:33:31 +0300 | [diff] [blame] | 653 | enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void) |
| 654 | { |
| 655 | enum omap_display_type displays; |
| 656 | |
| 657 | displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT); |
| 658 | if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0) |
| 659 | return DSS_VENC_TV_CLK; |
| 660 | |
| 661 | return REG_GET(DSS_CONTROL, 15, 15); |
| 662 | } |
| 663 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 664 | static int dss_get_clocks(void) |
| 665 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 666 | struct clk *clk; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 667 | int r; |
| 668 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 669 | clk = clk_get(&dss.pdev->dev, "fck"); |
| 670 | if (IS_ERR(clk)) { |
| 671 | DSSERR("can't get clock fck\n"); |
| 672 | r = PTR_ERR(clk); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 673 | goto err; |
Semwal, Sumit | a1a0dcc | 2011-03-01 02:42:14 -0600 | [diff] [blame] | 674 | } |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 675 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 676 | dss.dss_clk = clk; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 677 | |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 678 | if (cpu_is_omap34xx()) { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 679 | clk = clk_get(NULL, "dpll4_m4_ck"); |
| 680 | if (IS_ERR(clk)) { |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 681 | DSSERR("Failed to get dpll4_m4_ck\n"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 682 | r = PTR_ERR(clk); |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 683 | goto err; |
| 684 | } |
| 685 | } else if (cpu_is_omap44xx()) { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 686 | clk = clk_get(NULL, "dpll_per_m5x2_ck"); |
| 687 | if (IS_ERR(clk)) { |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 688 | DSSERR("Failed to get dpll_per_m5x2_ck\n"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 689 | r = PTR_ERR(clk); |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 690 | goto err; |
| 691 | } |
| 692 | } else { /* omap24xx */ |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 693 | clk = NULL; |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 694 | } |
| 695 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 696 | dss.dpll4_m4_ck = clk; |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 697 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 698 | return 0; |
| 699 | |
| 700 | err: |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 701 | if (dss.dss_clk) |
| 702 | clk_put(dss.dss_clk); |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 703 | if (dss.dpll4_m4_ck) |
| 704 | clk_put(dss.dpll4_m4_ck); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 705 | |
| 706 | return r; |
| 707 | } |
| 708 | |
| 709 | static void dss_put_clocks(void) |
| 710 | { |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 711 | if (dss.dpll4_m4_ck) |
| 712 | clk_put(dss.dpll4_m4_ck); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 713 | clk_put(dss.dss_clk); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 714 | } |
| 715 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 716 | static int dss_runtime_get(void) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 717 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 718 | int r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 719 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 720 | DSSDBG("dss_runtime_get\n"); |
| 721 | |
| 722 | r = pm_runtime_get_sync(&dss.pdev->dev); |
| 723 | WARN_ON(r < 0); |
| 724 | return r < 0 ? r : 0; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 725 | } |
| 726 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 727 | static void dss_runtime_put(void) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 728 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 729 | int r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 730 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 731 | DSSDBG("dss_runtime_put\n"); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 732 | |
Tomi Valkeinen | 0eaf9f5 | 2012-01-23 13:23:08 +0200 | [diff] [blame] | 733 | r = pm_runtime_put_sync(&dss.pdev->dev); |
Tomi Valkeinen | 5be3aeb | 2012-06-27 16:37:18 +0300 | [diff] [blame] | 734 | WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 735 | } |
| 736 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 737 | /* DEBUGFS */ |
| 738 | #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) |
| 739 | void dss_debug_dump_clocks(struct seq_file *s) |
| 740 | { |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 741 | dss_dump_clocks(s); |
| 742 | dispc_dump_clocks(s); |
| 743 | #ifdef CONFIG_OMAP2_DSS_DSI |
| 744 | dsi_dump_clocks(s); |
| 745 | #endif |
| 746 | } |
| 747 | #endif |
| 748 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 749 | /* DSS HW IP initialisation */ |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 750 | static int __init omap_dsshw_probe(struct platform_device *pdev) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 751 | { |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 752 | struct resource *dss_mem; |
| 753 | u32 rev; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 754 | int r; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 755 | |
| 756 | dss.pdev = pdev; |
| 757 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 758 | dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0); |
| 759 | if (!dss_mem) { |
| 760 | DSSERR("can't get IORESOURCE_MEM DSS\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 761 | return -EINVAL; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 762 | } |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 763 | |
Julia Lawall | 6e2a14d | 2012-01-24 14:00:45 +0100 | [diff] [blame] | 764 | dss.base = devm_ioremap(&pdev->dev, dss_mem->start, |
| 765 | resource_size(dss_mem)); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 766 | if (!dss.base) { |
| 767 | DSSERR("can't ioremap DSS\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 768 | return -ENOMEM; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 769 | } |
| 770 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 771 | r = dss_get_clocks(); |
| 772 | if (r) |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 773 | return r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 774 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 775 | pm_runtime_enable(&pdev->dev); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 776 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 777 | r = dss_runtime_get(); |
| 778 | if (r) |
| 779 | goto err_runtime_get; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 780 | |
| 781 | /* Select DPLL */ |
| 782 | REG_FLD_MOD(DSS_CONTROL, 0, 0, 0); |
| 783 | |
| 784 | #ifdef CONFIG_OMAP2_DSS_VENC |
| 785 | REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */ |
| 786 | REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */ |
| 787 | REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */ |
| 788 | #endif |
| 789 | dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK; |
| 790 | dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK; |
| 791 | dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK; |
| 792 | dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK; |
| 793 | dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 794 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 795 | rev = dss_read_reg(DSS_REVISION); |
| 796 | printk(KERN_INFO "OMAP DSS rev %d.%d\n", |
| 797 | FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0)); |
| 798 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 799 | dss_runtime_put(); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 800 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 801 | dss_debugfs_create_file("dss", dss_dump_regs); |
| 802 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 803 | return 0; |
Tomi Valkeinen | a57dd4f | 2012-02-20 16:57:37 +0200 | [diff] [blame] | 804 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 805 | err_runtime_get: |
| 806 | pm_runtime_disable(&pdev->dev); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 807 | dss_put_clocks(); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 808 | return r; |
| 809 | } |
| 810 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 811 | static int __exit omap_dsshw_remove(struct platform_device *pdev) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 812 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 813 | pm_runtime_disable(&pdev->dev); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 814 | |
| 815 | dss_put_clocks(); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 816 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 817 | return 0; |
| 818 | } |
| 819 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 820 | static int dss_runtime_suspend(struct device *dev) |
| 821 | { |
| 822 | dss_save_context(); |
Tomi Valkeinen | a8081d3 | 2012-03-08 12:52:38 +0200 | [diff] [blame] | 823 | dss_set_min_bus_tput(dev, 0); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 824 | return 0; |
| 825 | } |
| 826 | |
| 827 | static int dss_runtime_resume(struct device *dev) |
| 828 | { |
Tomi Valkeinen | a8081d3 | 2012-03-08 12:52:38 +0200 | [diff] [blame] | 829 | int r; |
| 830 | /* |
| 831 | * Set an arbitrarily high tput request to ensure OPP100. |
| 832 | * What we should really do is to make a request to stay in OPP100, |
| 833 | * without any tput requirements, but that is not currently possible |
| 834 | * via the PM layer. |
| 835 | */ |
| 836 | |
| 837 | r = dss_set_min_bus_tput(dev, 1000000000); |
| 838 | if (r) |
| 839 | return r; |
| 840 | |
Tomi Valkeinen | 3902071 | 2011-05-26 14:54:05 +0300 | [diff] [blame] | 841 | dss_restore_context(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 842 | return 0; |
| 843 | } |
| 844 | |
| 845 | static const struct dev_pm_ops dss_pm_ops = { |
| 846 | .runtime_suspend = dss_runtime_suspend, |
| 847 | .runtime_resume = dss_runtime_resume, |
| 848 | }; |
| 849 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 850 | static struct platform_driver omap_dsshw_driver = { |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 851 | .remove = __exit_p(omap_dsshw_remove), |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 852 | .driver = { |
| 853 | .name = "omapdss_dss", |
| 854 | .owner = THIS_MODULE, |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 855 | .pm = &dss_pm_ops, |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 856 | }, |
| 857 | }; |
| 858 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 859 | int __init dss_init_platform_driver(void) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 860 | { |
Tomi Valkeinen | 11436e1 | 2012-03-07 12:53:18 +0200 | [diff] [blame] | 861 | return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 862 | } |
| 863 | |
| 864 | void dss_uninit_platform_driver(void) |
| 865 | { |
Tomi Valkeinen | 04c742c | 2012-02-23 15:32:37 +0200 | [diff] [blame] | 866 | platform_driver_unregister(&omap_dsshw_driver); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 867 | } |