blob: 44c184ebe3b0da5f9438fc5568c1bdd105e17f81 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
2 * Copyright (c) 2015 QLogic Corporation
3 *
4 * This software is available under the terms of the GNU General Public License
5 * (GPL) Version 2, available from the file COPYING in the main directory of
6 * this source tree.
7 */
8
9#ifndef _QED_H
10#define _QED_H
11
12#include <linux/types.h>
13#include <linux/io.h>
14#include <linux/delay.h>
15#include <linux/firmware.h>
16#include <linux/interrupt.h>
17#include <linux/list.h>
18#include <linux/mutex.h>
19#include <linux/pci.h>
20#include <linux/slab.h>
21#include <linux/string.h>
22#include <linux/workqueue.h>
23#include <linux/zlib.h>
24#include <linux/hashtable.h>
25#include <linux/qed/qed_if.h>
Tomer Tayarc965db42016-09-07 16:36:24 +030026#include "qed_debug.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020027#include "qed_hsi.h"
28
Yuval Mintz25c089d2015-10-26 11:02:26 +020029extern const struct qed_common_ops qed_common_ops_pass;
Yuval Mintz05fafbf2016-08-19 09:33:31 +030030#define DRV_MODULE_VERSION "8.10.9.20"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031
32#define MAX_HWFNS_PER_DEVICE (4)
33#define NAME_SIZE 16
34#define VER_SIZE 16
35
Manish Choprabcd197c2016-04-26 10:56:08 -040036#define QED_WFQ_UNIT 100
37
Yuval Mintzfc831822016-12-01 00:21:06 -080038#define ISCSI_BDQ_ID(_port_id) (_port_id)
Ram Amrani51ff1722016-10-01 21:59:57 +030039#define QED_WID_SIZE (1024)
40#define QED_PF_DEMS_SIZE (4)
41
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020042/* cau states */
43enum qed_coalescing_mode {
44 QED_COAL_MODE_DISABLE,
45 QED_COAL_MODE_ENABLE
46};
47
48struct qed_eth_cb_ops;
49struct qed_dev_info;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -040050union qed_mcp_protocol_stats;
51enum qed_mcp_protocol_type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020052
53/* helpers */
54static inline u32 qed_db_addr(u32 cid, u32 DEMS)
55{
56 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
Ram Amrani51ff1722016-10-01 21:59:57 +030057 (cid * QED_PF_DEMS_SIZE);
58
59 return db_addr;
60}
61
62static inline u32 qed_db_addr_vf(u32 cid, u32 DEMS)
63{
64 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020065 FIELD_VALUE(DB_LEGACY_ADDR_ICID, cid);
66
67 return db_addr;
68}
69
70#define ALIGNED_TYPE_SIZE(type_name, p_hwfn) \
71 ((sizeof(type_name) + (u32)(1 << (p_hwfn->cdev->cache_shift)) - 1) & \
72 ~((1 << (p_hwfn->cdev->cache_shift)) - 1))
73
74#define for_each_hwfn(cdev, i) for (i = 0; i < cdev->num_hwfns; i++)
75
76#define D_TRINE(val, cond1, cond2, true1, true2, def) \
77 (val == (cond1) ? true1 : \
78 (val == (cond2) ? true2 : def))
79
80/* forward */
81struct qed_ptt_pool;
82struct qed_spq;
83struct qed_sb_info;
84struct qed_sb_attn_info;
85struct qed_cxt_mngr;
86struct qed_sb_sp_info;
Yuval Mintz0a7fb112016-10-01 21:59:55 +030087struct qed_ll2_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020088struct qed_mcp_info;
89
90struct qed_rt_data {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -050091 u32 *init_val;
92 bool *b_valid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020093};
94
Manish Chopra464f6642016-04-14 01:38:29 -040095enum qed_tunn_mode {
96 QED_MODE_L2GENEVE_TUNN,
97 QED_MODE_IPGENEVE_TUNN,
98 QED_MODE_L2GRE_TUNN,
99 QED_MODE_IPGRE_TUNN,
100 QED_MODE_VXLAN_TUNN,
101};
102
103enum qed_tunn_clss {
104 QED_TUNN_CLSS_MAC_VLAN,
105 QED_TUNN_CLSS_MAC_VNI,
106 QED_TUNN_CLSS_INNER_MAC_VLAN,
107 QED_TUNN_CLSS_INNER_MAC_VNI,
108 MAX_QED_TUNN_CLSS,
109};
110
111struct qed_tunn_start_params {
112 unsigned long tunn_mode;
113 u16 vxlan_udp_port;
114 u16 geneve_udp_port;
115 u8 update_vxlan_udp_port;
116 u8 update_geneve_udp_port;
117 u8 tunn_clss_vxlan;
118 u8 tunn_clss_l2geneve;
119 u8 tunn_clss_ipgeneve;
120 u8 tunn_clss_l2gre;
121 u8 tunn_clss_ipgre;
122};
123
124struct qed_tunn_update_params {
125 unsigned long tunn_mode_update_mask;
126 unsigned long tunn_mode;
127 u16 vxlan_udp_port;
128 u16 geneve_udp_port;
129 u8 update_rx_pf_clss;
130 u8 update_tx_pf_clss;
131 u8 update_vxlan_udp_port;
132 u8 update_geneve_udp_port;
133 u8 tunn_clss_vxlan;
134 u8 tunn_clss_l2geneve;
135 u8 tunn_clss_ipgeneve;
136 u8 tunn_clss_l2gre;
137 u8 tunn_clss_ipgre;
138};
139
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200140/* The PCI personality is not quite synonymous to protocol ID:
141 * 1. All personalities need CORE connections
142 * 2. The Ethernet personality may support also the RoCE protocol
143 */
144enum qed_pci_personality {
145 QED_PCI_ETH,
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300146 QED_PCI_ISCSI,
147 QED_PCI_ETH_ROCE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200148 QED_PCI_DEFAULT /* default in shmem */
149};
150
151/* All VFs are symmetric, all counters are PF + all VFs */
152struct qed_qm_iids {
153 u32 cids;
154 u32 vf_cids;
155 u32 tids;
156};
157
Tomer Tayar2edbff82016-10-31 07:14:27 +0200158/* HW / FW resources, output of features supported below, most information
159 * is received from MFW.
160 */
161enum qed_resources {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200162 QED_SB,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200163 QED_L2_QUEUE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200164 QED_VPORT,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200165 QED_RSS_ENG,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200166 QED_PQ,
167 QED_RL,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200168 QED_MAC,
169 QED_VLAN,
Ram Amrani51ff1722016-10-01 21:59:57 +0300170 QED_RDMA_CNQ_RAM,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200171 QED_ILT,
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300172 QED_LL2_QUEUE,
Tomer Tayar2edbff82016-10-31 07:14:27 +0200173 QED_CMDQS_CQS,
Ram Amrani51ff1722016-10-01 21:59:57 +0300174 QED_RDMA_STATS_QUEUE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200175 QED_MAX_RESC,
176};
177
Yuval Mintz25c089d2015-10-26 11:02:26 +0200178enum QED_FEATURE {
179 QED_PF_L2_QUE,
Yuval Mintz32a47e72016-05-11 16:36:12 +0300180 QED_VF,
Ram Amrani51ff1722016-10-01 21:59:57 +0300181 QED_RDMA_CNQ,
Mintz, Yuval5a1f9652016-10-31 07:14:26 +0200182 QED_VF_L2_QUE,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200183 QED_MAX_FEATURES,
184};
185
Yuval Mintzcc875c22015-10-26 11:02:31 +0200186enum QED_PORT_MODE {
187 QED_PORT_MODE_DE_2X40G,
188 QED_PORT_MODE_DE_2X50G,
189 QED_PORT_MODE_DE_1X100G,
190 QED_PORT_MODE_DE_4X10G_F,
191 QED_PORT_MODE_DE_4X10G_E,
192 QED_PORT_MODE_DE_4X20G,
193 QED_PORT_MODE_DE_1X40G,
194 QED_PORT_MODE_DE_2X25G,
195 QED_PORT_MODE_DE_1X25G
196};
197
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500198enum qed_dev_cap {
199 QED_DEV_CAP_ETH,
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300200 QED_DEV_CAP_ISCSI,
201 QED_DEV_CAP_ROCE,
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500202};
203
Mintz, Yuval14d39642016-10-31 07:14:23 +0200204enum qed_wol_support {
205 QED_WOL_SUPPORT_NONE,
206 QED_WOL_SUPPORT_PME,
207};
208
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200209struct qed_hw_info {
210 /* PCI personality */
211 enum qed_pci_personality personality;
212
213 /* Resource Allocation scheme results */
214 u32 resc_start[QED_MAX_RESC];
215 u32 resc_num[QED_MAX_RESC];
Yuval Mintz25c089d2015-10-26 11:02:26 +0200216 u32 feat_num[QED_MAX_FEATURES];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200217
218#define RESC_START(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_start[resc])
219#define RESC_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_num[resc])
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300220#define RESC_END(_p_hwfn, resc) (RESC_START(_p_hwfn, resc) + \
221 RESC_NUM(_p_hwfn, resc))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200222#define FEAT_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.feat_num[resc])
223
224 u8 num_tc;
225 u8 offload_tc;
226 u8 non_offload_tc;
227
228 u32 concrete_fid;
229 u16 opaque_fid;
230 u16 ovlan;
231 u32 part_num[4];
232
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200233 unsigned char hw_mac_addr[ETH_ALEN];
234
235 struct qed_igu_info *p_igu_info;
236
237 u32 port_mode;
238 u32 hw_mode;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500239 unsigned long device_capabilities;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +0200240 u16 mtu;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200241
242 enum qed_wol_support b_wol_support;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200243};
244
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200245/* maximun size of read/write commands (HW limit) */
246#define DMAE_MAX_RW_SIZE 0x2000
247
248struct qed_dmae_info {
249 /* Mutex for synchronizing access to functions */
250 struct mutex mutex;
251
252 u8 channel;
253
254 dma_addr_t completion_word_phys_addr;
255
256 /* The memory location where the DMAE writes the completion
257 * value when an operation is finished on this context.
258 */
259 u32 *p_completion_word;
260
261 dma_addr_t intermediate_buffer_phys_addr;
262
263 /* An intermediate buffer for DMAE operations that use virtual
264 * addresses - data is DMA'd to/from this buffer and then
265 * memcpy'd to/from the virtual address
266 */
267 u32 *p_intermediate_buffer;
268
269 dma_addr_t dmae_cmd_phys_addr;
270 struct dmae_cmd *p_dmae_cmd;
271};
272
Manish Choprabcd197c2016-04-26 10:56:08 -0400273struct qed_wfq_data {
274 /* when feature is configured for at least 1 vport */
275 u32 min_speed;
276 bool configured;
277};
278
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200279struct qed_qm_info {
280 struct init_qm_pq_params *qm_pq_params;
281 struct init_qm_vport_params *qm_vport_params;
282 struct init_qm_port_params *qm_port_params;
283 u16 start_pq;
284 u8 start_vport;
285 u8 pure_lb_pq;
286 u8 offload_pq;
287 u8 pure_ack_pq;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300288 u8 ooo_pq;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200289 u8 vf_queues_offset;
290 u16 num_pqs;
291 u16 num_vf_pqs;
292 u8 num_vports;
293 u8 max_phys_tcs_per_port;
294 bool pf_rl_en;
295 bool pf_wfq_en;
296 bool vport_rl_en;
297 bool vport_wfq_en;
298 u8 pf_wfq;
299 u32 pf_rl;
Manish Choprabcd197c2016-04-26 10:56:08 -0400300 struct qed_wfq_data *wfq_data;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300301 u8 num_pf_rls;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200302};
303
Manish Chopra9df2ed02015-10-26 11:02:33 +0200304struct storm_stats {
305 u32 address;
306 u32 len;
307};
308
309struct qed_storm_stats {
310 struct storm_stats mstats;
311 struct storm_stats pstats;
312 struct storm_stats tstats;
313 struct storm_stats ustats;
314};
315
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200316struct qed_fw_data {
Manish Chopra9df2ed02015-10-26 11:02:33 +0200317 struct fw_ver_info *fw_ver_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200318 const u8 *modes_tree_buf;
319 union init_op *init_ops;
320 const u32 *arr_data;
321 u32 init_ops_size;
322};
323
324struct qed_simd_fp_handler {
325 void *token;
326 void (*func)(void *);
327};
328
329struct qed_hwfn {
330 struct qed_dev *cdev;
331 u8 my_id; /* ID inside the PF */
332#define IS_LEAD_HWFN(edev) (!((edev)->my_id))
333 u8 rel_pf_id; /* Relative to engine*/
334 u8 abs_pf_id;
335#define QED_PATH_ID(_p_hwfn) ((_p_hwfn)->abs_pf_id & 1)
336 u8 port_id;
337 bool b_active;
338
339 u32 dp_module;
340 u8 dp_level;
341 char name[NAME_SIZE];
342
343 bool first_on_engine;
344 bool hw_init_done;
345
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300346 u8 num_funcs_on_engine;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300347 u8 enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300348
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200349 /* BAR access */
350 void __iomem *regview;
351 void __iomem *doorbells;
352 u64 db_phys_addr;
353 unsigned long db_size;
354
355 /* PTT pool */
356 struct qed_ptt_pool *p_ptt_pool;
357
358 /* HW info */
359 struct qed_hw_info hw_info;
360
361 /* rt_array (for init-tool) */
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500362 struct qed_rt_data rt_data;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200363
364 /* SPQ */
365 struct qed_spq *p_spq;
366
367 /* EQ */
368 struct qed_eq *p_eq;
369
370 /* Consolidate Q*/
371 struct qed_consq *p_consq;
372
373 /* Slow-Path definitions */
374 struct tasklet_struct *sp_dpc;
375 bool b_sp_dpc_enabled;
376
377 struct qed_ptt *p_main_ptt;
378 struct qed_ptt *p_dpc_ptt;
379
380 struct qed_sb_sp_info *p_sp_sb;
381 struct qed_sb_attn_info *p_sb_attn;
382
383 /* Protocol related */
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300384 bool using_ll2;
385 struct qed_ll2_info *p_ll2_info;
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800386 struct qed_ooo_info *p_ooo_info;
Ram Amrani51ff1722016-10-01 21:59:57 +0300387 struct qed_rdma_info *p_rdma_info;
Yuval Mintzfc831822016-12-01 00:21:06 -0800388 struct qed_iscsi_info *p_iscsi_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200389 struct qed_pf_params pf_params;
390
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300391 bool b_rdma_enabled_in_prs;
392 u32 rdma_prs_search_reg;
393
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200394 /* Array of sb_info of all status blocks */
395 struct qed_sb_info *sbs_info[MAX_SB_PER_PF_MIMD];
396 u16 num_sbs;
397
398 struct qed_cxt_mngr *p_cxt_mngr;
399
400 /* Flag indicating whether interrupts are enabled or not*/
401 bool b_int_enabled;
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500402 bool b_int_requested;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200403
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200404 /* True if the driver requests for the link */
405 bool b_drv_link_init;
406
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300407 struct qed_vf_iov *vf_iov_info;
Yuval Mintz32a47e72016-05-11 16:36:12 +0300408 struct qed_pf_iov *pf_iov_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200409 struct qed_mcp_info *mcp_info;
410
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400411 struct qed_dcbx_info *p_dcbx_info;
412
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200413 struct qed_dmae_info dmae_info;
414
415 /* QM init */
416 struct qed_qm_info qm_info;
Manish Chopra9df2ed02015-10-26 11:02:33 +0200417 struct qed_storm_stats storm_stats;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200418
419 /* Buffer for unzipping firmware data */
420 void *unzip_buf;
421
Tomer Tayarc965db42016-09-07 16:36:24 +0300422 struct dbg_tools_data dbg_info;
423
Ram Amrani51ff1722016-10-01 21:59:57 +0300424 /* PWM region specific data */
425 u32 dpi_size;
426 u32 dpi_count;
427
428 /* This is used to calculate the doorbell address */
429 u32 dpi_start_offset;
430
431 /* If one of the following is set then EDPM shouldn't be used */
432 u8 dcbx_no_edpm;
433 u8 db_bar_no_edpm;
434
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200435 struct qed_simd_fp_handler simd_proto_handler[64];
436
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300437#ifdef CONFIG_QED_SRIOV
438 struct workqueue_struct *iov_wq;
439 struct delayed_work iov_task;
440 unsigned long iov_task_flags;
441#endif
442
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200443 struct z_stream_s *stream;
Ram Amraniabd49672016-10-01 22:00:01 +0300444 struct qed_roce_ll2_info *ll2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200445};
446
447struct pci_params {
448 int pm_cap;
449
450 unsigned long mem_start;
451 unsigned long mem_end;
452 unsigned int irq;
453 u8 pf_num;
454};
455
456struct qed_int_param {
457 u32 int_mode;
458 u8 num_vectors;
459 u8 min_msix_cnt; /* for minimal functionality */
460};
461
462struct qed_int_params {
463 struct qed_int_param in;
464 struct qed_int_param out;
465 struct msix_entry *msix_table;
466 bool fp_initialized;
467 u8 fp_msix_base;
468 u8 fp_msix_cnt;
Ram Amrani51ff1722016-10-01 21:59:57 +0300469 u8 rdma_msix_base;
470 u8 rdma_msix_cnt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200471};
472
Tomer Tayarc965db42016-09-07 16:36:24 +0300473struct qed_dbg_feature {
474 struct dentry *dentry;
475 u8 *dump_buf;
476 u32 buf_size;
477 u32 dumped_dwords;
478};
479
480struct qed_dbg_params {
481 struct qed_dbg_feature features[DBG_FEATURE_NUM];
482 u8 engine_for_debug;
483 bool print_data;
484};
485
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200486struct qed_dev {
487 u32 dp_module;
488 u8 dp_level;
489 char name[NAME_SIZE];
490
491 u8 type;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500492#define QED_DEV_TYPE_BB (0 << 0)
493#define QED_DEV_TYPE_AH BIT(0)
494/* Translate type/revision combo into the proper conditions */
495#define QED_IS_BB(dev) ((dev)->type == QED_DEV_TYPE_BB)
496#define QED_IS_BB_A0(dev) (QED_IS_BB(dev) && \
497 CHIP_REV_IS_A0(dev))
498#define QED_IS_BB_B0(dev) (QED_IS_BB(dev) && \
499 CHIP_REV_IS_B0(dev))
Tomer Tayarc965db42016-09-07 16:36:24 +0300500#define QED_IS_AH(dev) ((dev)->type == QED_DEV_TYPE_AH)
501#define QED_IS_K2(dev) QED_IS_AH(dev)
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500502
503#define QED_GET_TYPE(dev) (QED_IS_BB_A0(dev) ? CHIP_BB_A0 : \
504 QED_IS_BB_B0(dev) ? CHIP_BB_B0 : CHIP_K2)
505
506 u16 vendor_id;
507 u16 device_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200508
509 u16 chip_num;
510#define CHIP_NUM_MASK 0xffff
511#define CHIP_NUM_SHIFT 16
512
513 u16 chip_rev;
514#define CHIP_REV_MASK 0xf
515#define CHIP_REV_SHIFT 12
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500516#define CHIP_REV_IS_A0(_cdev) (!(_cdev)->chip_rev)
517#define CHIP_REV_IS_B0(_cdev) ((_cdev)->chip_rev == 1)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200518
519 u16 chip_metal;
520#define CHIP_METAL_MASK 0xff
521#define CHIP_METAL_SHIFT 4
522
523 u16 chip_bond_id;
524#define CHIP_BOND_ID_MASK 0xf
525#define CHIP_BOND_ID_SHIFT 0
526
527 u8 num_engines;
528 u8 num_ports_in_engines;
529 u8 num_funcs_in_port;
530
531 u8 path_id;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500532 enum qed_mf_mode mf_mode;
533#define IS_MF_DEFAULT(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_DEFAULT)
534#define IS_MF_SI(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_NPAR)
535#define IS_MF_SD(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_OVLAN)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200536
537 int pcie_width;
538 int pcie_speed;
539 u8 ver_str[VER_SIZE];
540
541 /* Add MF related configuration */
542 u8 mcp_rev;
543 u8 boot_mode;
544
Mintz, Yuval14d39642016-10-31 07:14:23 +0200545 /* WoL related configurations */
546 u8 wol_config;
547 u8 wol_mac[ETH_ALEN];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200548
549 u32 int_mode;
550 enum qed_coalescing_mode int_coalescing_mode;
Sudarsana Reddy Kalluru51d99882016-06-28 02:10:58 -0400551 u16 rx_coalesce_usecs;
552 u16 tx_coalesce_usecs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200553
554 /* Start Bar offset of first hwfn */
555 void __iomem *regview;
556 void __iomem *doorbells;
557 u64 db_phys_addr;
558 unsigned long db_size;
559
560 /* PCI */
561 u8 cache_shift;
562
563 /* Init */
564 const struct iro *iro_arr;
565#define IRO (p_hwfn->cdev->iro_arr)
566
567 /* HW functions */
568 u8 num_hwfns;
569 struct qed_hwfn hwfns[MAX_HWFNS_PER_DEVICE];
570
Yuval Mintz32a47e72016-05-11 16:36:12 +0300571 /* SRIOV */
572 struct qed_hw_sriov_info *p_iov_info;
573#define IS_QED_SRIOV(cdev) (!!(cdev)->p_iov_info)
574
Manish Chopra464f6642016-04-14 01:38:29 -0400575 unsigned long tunn_mode;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300576
577 bool b_is_vf;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200578 u32 drv_type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200579 struct qed_eth_stats *reset_stats;
580 struct qed_fw_data *fw_data;
581
582 u32 mcp_nvm_resp;
583
584 /* Linux specific here */
585 struct qede_dev *edev;
586 struct pci_dev *pdev;
Yuval Mintzfc831822016-12-01 00:21:06 -0800587 u32 flags;
588#define QED_FLAG_STORAGE_STARTED (BIT(0))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200589 int msg_enable;
590
591 struct pci_params pci_params;
592
593 struct qed_int_params int_params;
594
595 u8 protocol;
596#define IS_QED_ETH_IF(cdev) ((cdev)->protocol == QED_PROTOCOL_ETH)
597
Yuval Mintzcc875c22015-10-26 11:02:31 +0200598 /* Callbacks to protocol driver */
599 union {
600 struct qed_common_cb_ops *common;
601 struct qed_eth_cb_ops *eth;
Yuval Mintzfc831822016-12-01 00:21:06 -0800602 struct qed_iscsi_cb_ops *iscsi;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200603 } protocol_ops;
604 void *ops_cookie;
605
Tomer Tayarc965db42016-09-07 16:36:24 +0300606 struct qed_dbg_params dbg_params;
607
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300608#ifdef CONFIG_QED_LL2
609 struct qed_cb_ll2_info *ll2;
610 u8 ll2_mac_address[ETH_ALEN];
611#endif
Yuval Mintzfc831822016-12-01 00:21:06 -0800612 DECLARE_HASHTABLE(connections, 10);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200613 const struct firmware *firmware;
Ram Amrani51ff1722016-10-01 21:59:57 +0300614
615 u32 rdma_max_sge;
616 u32 rdma_max_inline;
617 u32 rdma_max_srq_sge;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200618};
619
Yuval Mintz32a47e72016-05-11 16:36:12 +0300620#define NUM_OF_VFS(dev) MAX_NUM_VFS_BB
Yuval Mintzdacd88d2016-05-11 16:36:16 +0300621#define NUM_OF_L2_QUEUES(dev) MAX_NUM_L2_QUEUES_BB
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200622#define NUM_OF_SBS(dev) MAX_SB_PER_PATH_BB
623#define NUM_OF_ENG_PFS(dev) MAX_NUM_PFS_BB
624
625/**
626 * @brief qed_concrete_to_sw_fid - get the sw function id from
627 * the concrete value.
628 *
629 * @param concrete_fid
630 *
631 * @return inline u8
632 */
633static inline u8 qed_concrete_to_sw_fid(struct qed_dev *cdev,
634 u32 concrete_fid)
635{
Yuval Mintz4870e702016-08-22 12:03:29 +0300636 u8 vfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFID);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200637 u8 pfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_PFID);
Yuval Mintz4870e702016-08-22 12:03:29 +0300638 u8 vf_valid = GET_FIELD(concrete_fid,
639 PXP_CONCRETE_FID_VFVALID);
640 u8 sw_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200641
Yuval Mintz4870e702016-08-22 12:03:29 +0300642 if (vf_valid)
643 sw_fid = vfid + MAX_NUM_PFS;
644 else
645 sw_fid = pfid;
646
647 return sw_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200648}
649
650#define PURE_LB_TC 8
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300651#define OOO_LB_TC 9
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200652
Yuval Mintz733def62016-05-11 16:36:22 +0300653int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate);
Manish Choprabcd197c2016-04-26 10:56:08 -0400654void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev, u32 min_pf_rate);
655
Yuval Mintz733def62016-05-11 16:36:22 +0300656void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200657#define QED_LEADING_HWFN(dev) (&dev->hwfns[0])
658
659/* Other Linux specific common definitions */
660#define DP_NAME(cdev) ((cdev)->name)
661
662#define REG_ADDR(cdev, offset) (void __iomem *)((u8 __iomem *)\
663 (cdev->regview) + \
664 (offset))
665
666#define REG_RD(cdev, offset) readl(REG_ADDR(cdev, offset))
667#define REG_WR(cdev, offset, val) writel((u32)val, REG_ADDR(cdev, offset))
668#define REG_WR16(cdev, offset, val) writew((u16)val, REG_ADDR(cdev, offset))
669
670#define DOORBELL(cdev, db_addr, val) \
671 writel((u32)val, (void __iomem *)((u8 __iomem *)\
672 (cdev->doorbells) + (db_addr)))
673
674/* Prototypes */
675int qed_fill_dev_info(struct qed_dev *cdev,
676 struct qed_dev_info *dev_info);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200677void qed_link_update(struct qed_hwfn *hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200678u32 qed_unzip_data(struct qed_hwfn *p_hwfn,
679 u32 input_len, u8 *input_buf,
680 u32 max_size, u8 *unzip_buf);
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400681void qed_get_protocol_stats(struct qed_dev *cdev,
682 enum qed_mcp_protocol_type type,
683 union qed_mcp_protocol_stats *stats);
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500684int qed_slowpath_irq_req(struct qed_hwfn *hwfn);
685
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200686#endif /* _QED_H */