blob: 31aee4d5fcdd7edce020455416aefdbeaa8bc774 [file] [log] [blame]
Shawn Guo13eed982011-09-06 15:05:25 +08001/*
Anson Huange95dddb2013-03-20 19:39:42 -04002 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Shawn Guo13eed982011-09-06 15:05:25 +08003 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Richard Zhaoa2585612012-04-24 14:19:13 +080013#include <linux/clk.h>
14#include <linux/clkdev.h>
Shawn Guo96574a62013-01-08 14:25:14 +080015#include <linux/cpu.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010016#include <linux/delay.h>
Robert Leeb9d18dc2012-05-21 17:50:30 -050017#include <linux/export.h>
Shawn Guo13eed982011-09-06 15:05:25 +080018#include <linux/init.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010019#include <linux/io.h>
Shawn Guo13eed982011-09-06 15:05:25 +080020#include <linux/irq.h>
Rob Herring0529e3152012-11-05 16:18:28 -060021#include <linux/irqchip.h>
Shawn Guo13eed982011-09-06 15:05:25 +080022#include <linux/of.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010023#include <linux/of_address.h>
Shawn Guo13eed982011-09-06 15:05:25 +080024#include <linux/of_irq.h>
25#include <linux/of_platform.h>
Shawn Guo96574a62013-01-08 14:25:14 +080026#include <linux/opp.h>
Richard Zhao477fce42011-12-14 09:26:47 +080027#include <linux/phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080028#include <linux/regmap.h>
Richard Zhao477fce42011-12-14 09:26:47 +080029#include <linux/micrel_phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080030#include <linux/mfd/syscon.h>
Marc Zyngier58458e02012-01-10 19:44:19 +000031#include <asm/smp_twd.h>
Shawn Guo13eed982011-09-06 15:05:25 +080032#include <asm/hardware/cache-l2x0.h>
Shawn Guo13eed982011-09-06 15:05:25 +080033#include <asm/mach/arch.h>
Shawn Guo3e549a62013-01-17 16:37:42 +080034#include <asm/mach/map.h>
Shawn Guo13eed982011-09-06 15:05:25 +080035#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010036#include <asm/system_misc.h>
Shawn Guo13eed982011-09-06 15:05:25 +080037
Shawn Guoe3372472012-09-13 21:01:00 +080038#include "common.h"
Shawn Guoe29248c2012-09-13 21:12:50 +080039#include "cpuidle.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080040#include "hardware.h"
Robert Leeb9d18dc2012-05-21 17:50:30 -050041
Shawn Guob29b3e62012-10-23 19:00:39 +080042static int imx6q_revision(void)
43{
Shawn Guob29b3e62012-10-23 19:00:39 +080044 static u32 rev;
45
Anson Huange95dddb2013-03-20 19:39:42 -040046 if (!rev)
47 rev = imx_anatop_get_digprog();
Shawn Guob29b3e62012-10-23 19:00:39 +080048
49 switch (rev & 0xff) {
50 case 0:
51 return IMX_CHIP_REVISION_1_0;
52 case 1:
53 return IMX_CHIP_REVISION_1_1;
54 case 2:
55 return IMX_CHIP_REVISION_1_2;
56 default:
57 return IMX_CHIP_REVISION_UNKNOWN;
58 }
59}
60
Shawn Guo0575fb72011-12-09 00:51:26 +010061void imx6q_restart(char mode, const char *cmd)
62{
63 struct device_node *np;
64 void __iomem *wdog_base;
65
66 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
67 wdog_base = of_iomap(np, 0);
68 if (!wdog_base)
69 goto soft;
70
71 imx_src_prepare_restart();
72
73 /* enable wdog */
74 writew_relaxed(1 << 2, wdog_base);
75 /* write twice to ensure the request will not get ignored */
76 writew_relaxed(1 << 2, wdog_base);
77
78 /* wait for reset to assert ... */
79 mdelay(500);
80
81 pr_err("Watchdog reset failed to assert reset\n");
82
83 /* delay to allow the serial port to show the message */
84 mdelay(50);
85
86soft:
87 /* we'll take a jump through zero as a poor second */
88 soft_restart(0);
89}
90
Richard Zhao477fce42011-12-14 09:26:47 +080091/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
92static int ksz9021rn_phy_fixup(struct phy_device *phydev)
93{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +000094 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +080095 /* min rx data delay */
96 phy_write(phydev, 0x0b, 0x8105);
97 phy_write(phydev, 0x0c, 0x0000);
Richard Zhao477fce42011-12-14 09:26:47 +080098
Shawn Guoef441802012-05-08 21:39:33 +080099 /* max rx/tx clock delay, min rx/tx control delay */
100 phy_write(phydev, 0x0b, 0x8104);
101 phy_write(phydev, 0x0c, 0xf0f0);
102 phy_write(phydev, 0x0b, 0x104);
103 }
Richard Zhao477fce42011-12-14 09:26:47 +0800104
105 return 0;
106}
107
Richard Zhaoa2585612012-04-24 14:19:13 +0800108static void __init imx6q_sabrelite_cko1_setup(void)
109{
110 struct clk *cko1_sel, *ahb, *cko1;
111 unsigned long rate;
112
113 cko1_sel = clk_get_sys(NULL, "cko1_sel");
114 ahb = clk_get_sys(NULL, "ahb");
115 cko1 = clk_get_sys(NULL, "cko1");
116 if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
117 pr_err("cko1 setup failed!\n");
118 goto put_clk;
119 }
120 clk_set_parent(cko1_sel, ahb);
121 rate = clk_round_rate(cko1, 16000000);
122 clk_set_rate(cko1, rate);
Richard Zhaoa2585612012-04-24 14:19:13 +0800123put_clk:
124 if (!IS_ERR(cko1_sel))
125 clk_put(cko1_sel);
126 if (!IS_ERR(ahb))
127 clk_put(ahb);
128 if (!IS_ERR(cko1))
129 clk_put(cko1);
130}
131
Richard Zhao071dea52012-04-27 15:02:59 +0800132static void __init imx6q_sabrelite_init(void)
133{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000134 if (IS_BUILTIN(CONFIG_PHYLIB))
Shawn Guoef441802012-05-08 21:39:33 +0800135 phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
Richard Zhao071dea52012-04-27 15:02:59 +0800136 ksz9021rn_phy_fixup);
Richard Zhaoa2585612012-04-24 14:19:13 +0800137 imx6q_sabrelite_cko1_setup();
Richard Zhao071dea52012-04-27 15:02:59 +0800138}
139
Frank Lid6e0d9f2012-10-30 18:25:22 +0000140static void __init imx6q_1588_init(void)
141{
142 struct regmap *gpr;
143
144 gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
145 if (!IS_ERR(gpr))
146 regmap_update_bits(gpr, 0x4, 1 << 21, 1 << 21);
147 else
148 pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
149
150}
Richard Zhao396bf1c2012-07-12 10:25:24 +0800151static void __init imx6q_usb_init(void)
152{
Anson Huange95dddb2013-03-20 19:39:42 -0400153 imx_anatop_usb_chrg_detect_disable();
Richard Zhao396bf1c2012-07-12 10:25:24 +0800154}
155
Shawn Guo13eed982011-09-06 15:05:25 +0800156static void __init imx6q_init_machine(void)
157{
Richard Zhao477fce42011-12-14 09:26:47 +0800158 if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
Richard Zhao071dea52012-04-27 15:02:59 +0800159 imx6q_sabrelite_init();
Richard Zhao477fce42011-12-14 09:26:47 +0800160
Shawn Guo13eed982011-09-06 15:05:25 +0800161 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
162
Anson Huange95dddb2013-03-20 19:39:42 -0400163 imx_anatop_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800164 imx6q_pm_init();
Richard Zhao396bf1c2012-07-12 10:25:24 +0800165 imx6q_usb_init();
Frank Lid6e0d9f2012-10-30 18:25:22 +0000166 imx6q_1588_init();
Anson Huange95dddb2013-03-20 19:39:42 -0400167 imx_print_silicon_rev("i.MX6Q", imx6q_revision());
Shawn Guo13eed982011-09-06 15:05:25 +0800168}
169
Shawn Guo96574a62013-01-08 14:25:14 +0800170#define OCOTP_CFG3 0x440
171#define OCOTP_CFG3_SPEED_SHIFT 16
172#define OCOTP_CFG3_SPEED_1P2GHZ 0x3
173
174static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
175{
176 struct device_node *np;
177 void __iomem *base;
178 u32 val;
179
180 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
181 if (!np) {
182 pr_warn("failed to find ocotp node\n");
183 return;
184 }
185
186 base = of_iomap(np, 0);
187 if (!base) {
188 pr_warn("failed to map ocotp\n");
189 goto put_node;
190 }
191
192 val = readl_relaxed(base + OCOTP_CFG3);
193 val >>= OCOTP_CFG3_SPEED_SHIFT;
194 if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
195 if (opp_disable(cpu_dev, 1200000000))
196 pr_warn("failed to disable 1.2 GHz OPP\n");
197
198put_node:
199 of_node_put(np);
200}
201
202static void __init imx6q_opp_init(struct device *cpu_dev)
203{
204 struct device_node *np;
205
206 np = of_find_node_by_path("/cpus/cpu@0");
207 if (!np) {
208 pr_warn("failed to find cpu0 node\n");
209 return;
210 }
211
212 cpu_dev->of_node = np;
213 if (of_init_opp_table(cpu_dev)) {
214 pr_warn("failed to init OPP table\n");
215 goto put_node;
216 }
217
218 imx6q_opp_check_1p2ghz(cpu_dev);
219
220put_node:
221 of_node_put(np);
222}
223
224struct platform_device imx6q_cpufreq_pdev = {
225 .name = "imx6q-cpufreq",
226};
227
Robert Leeb9d18dc2012-05-21 17:50:30 -0500228static void __init imx6q_init_late(void)
229{
Shawn Guoe5f9dec2012-12-04 22:55:15 +0800230 /*
231 * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
232 * to run cpuidle on them.
233 */
234 if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
235 imx6q_cpuidle_init();
Shawn Guo96574a62013-01-08 14:25:14 +0800236
237 if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
238 imx6q_opp_init(&imx6q_cpufreq_pdev.dev);
239 platform_device_register(&imx6q_cpufreq_pdev);
240 }
Robert Leeb9d18dc2012-05-21 17:50:30 -0500241}
242
Shawn Guo13eed982011-09-06 15:05:25 +0800243static void __init imx6q_map_io(void)
244{
Shawn Guo3e549a62013-01-17 16:37:42 +0800245 debug_ll_io_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800246 imx_scu_map_io();
Shawn Guo13eed982011-09-06 15:05:25 +0800247}
248
Shawn Guo13eed982011-09-06 15:05:25 +0800249static void __init imx6q_init_irq(void)
250{
251 l2x0_of_init(0, ~0UL);
252 imx_src_init();
253 imx_gpc_init();
Rob Herring0529e3152012-11-05 16:18:28 -0600254 irqchip_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800255}
256
257static void __init imx6q_timer_init(void)
258{
259 mx6q_clocks_init();
Marc Zyngier58458e02012-01-10 19:44:19 +0000260 twd_local_timer_of_register();
Shawn Guo13eed982011-09-06 15:05:25 +0800261}
262
Shawn Guo13eed982011-09-06 15:05:25 +0800263static const char *imx6q_dt_compat[] __initdata = {
Sascha Hauer3f8976d2012-02-17 12:07:00 +0100264 "fsl,imx6q",
Shawn Guo13eed982011-09-06 15:05:25 +0800265 NULL,
266};
267
268DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad (Device Tree)")
Marc Zyngiere4f2d972011-09-08 13:15:22 +0100269 .smp = smp_ops(imx_smp_ops),
Shawn Guo13eed982011-09-06 15:05:25 +0800270 .map_io = imx6q_map_io,
271 .init_irq = imx6q_init_irq,
Stephen Warren6bb27d72012-11-08 12:40:59 -0700272 .init_time = imx6q_timer_init,
Shawn Guo13eed982011-09-06 15:05:25 +0800273 .init_machine = imx6q_init_machine,
Robert Leeb9d18dc2012-05-21 17:50:30 -0500274 .init_late = imx6q_init_late,
Shawn Guo13eed982011-09-06 15:05:25 +0800275 .dt_compat = imx6q_dt_compat,
Shawn Guo0575fb72011-12-09 00:51:26 +0100276 .restart = imx6q_restart,
Shawn Guo13eed982011-09-06 15:05:25 +0800277MACHINE_END