blob: bc84aaa314461772278137c69676d362840ea672 [file] [log] [blame]
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001/*
2 * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
3 * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
4 * Copyright (c) 2007-2008 Luis Rodriguez <mcgrof@winlab.rutgers.edu>
5 * Copyright (c) 2007-2008 Pavel Roskin <proski@gnu.org>
6 * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
7 *
8 * Permission to use, copy, modify, and distribute this software for any
9 * purpose with or without fee is hereby granted, provided that the above
10 * copyright notice and this permission notice appear in all copies.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19 *
20 */
21
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030022/*****************************\
23 Reset functions and helpers
24\*****************************/
25
Luis R. Rodriguezbcd8f542009-09-09 22:43:17 -070026#include <asm/unaligned.h>
27
Nick Kossifidise8f055f2009-02-09 06:12:58 +020028#include <linux/pci.h> /* To determine if a card is pci-e */
Forrest Zhanga54be5d2009-05-13 11:14:39 -040029#include <linux/log2.h>
Felix Fietkau4cebb342010-12-02 10:27:21 +010030#include <linux/platform_device.h>
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030031#include "ath5k.h"
32#include "reg.h"
33#include "base.h"
34#include "debug.h"
35
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020036
37/******************\
38* Helper functions *
39\******************/
40
Pavel Roskinec182d92010-02-18 20:28:41 -050041/*
42 * Check if a register write has been completed
43 */
44int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
45 bool is_set)
46{
47 int i;
48 u32 data;
49
50 for (i = AR5K_TUNE_REGISTER_TIMEOUT; i > 0; i--) {
51 data = ath5k_hw_reg_read(ah, reg);
52 if (is_set && (data & flag))
53 break;
54 else if ((data & flag) == val)
55 break;
56 udelay(15);
57 }
58
59 return (i <= 0) ? -EAGAIN : 0;
60}
61
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020062
63/*************************\
64* Clock related functions *
65\*************************/
66
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030067/**
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020068 * ath5k_hw_htoclock - Translate usec to hw clock units
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030069 *
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020070 * @ah: The &struct ath5k_hw
71 * @usec: value in microseconds
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030072 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020073unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030074{
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020075 struct ath_common *common = ath5k_hw_common(ah);
76 return usec * common->clockrate;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030077}
78
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020079/**
80 * ath5k_hw_clocktoh - Translate hw clock units to usec
81 * @clock: value in hw clock units
82 */
83unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock)
84{
85 struct ath_common *common = ath5k_hw_common(ah);
86 return clock / common->clockrate;
87}
88
89/**
Nick Kossifidisc2975602010-11-23 21:00:37 +020090 * ath5k_hw_init_core_clock - Initialize core clock
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020091 *
Nick Kossifidisc2975602010-11-23 21:00:37 +020092 * @ah The &struct ath5k_hw
93 *
94 * Initialize core clock parameters (usec, usec32, latencies etc).
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020095 */
Nick Kossifidisc2975602010-11-23 21:00:37 +020096static void ath5k_hw_init_core_clock(struct ath5k_hw *ah)
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020097{
98 struct ieee80211_channel *channel = ah->ah_current_channel;
99 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidisc2975602010-11-23 21:00:37 +0200100 u32 usec_reg, txlat, rxlat, usec, clock, sclock, txf2txs;
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200101
Nick Kossifidisc2975602010-11-23 21:00:37 +0200102 /*
103 * Set core clock frequency
104 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200105 if (channel->hw_value & CHANNEL_5GHZ)
106 clock = 40; /* 802.11a */
107 else if (channel->hw_value & CHANNEL_CCK)
108 clock = 22; /* 802.11b */
109 else
110 clock = 44; /* 802.11g */
111
Nick Kossifidisc2975602010-11-23 21:00:37 +0200112 /* Use clock multiplier for non-default
113 * bwmode */
114 switch (ah->ah_bwmode) {
115 case AR5K_BWMODE_40MHZ:
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200116 clock *= 2;
Nick Kossifidisc2975602010-11-23 21:00:37 +0200117 break;
118 case AR5K_BWMODE_10MHZ:
119 clock /= 2;
120 break;
121 case AR5K_BWMODE_5MHZ:
122 clock /= 4;
123 break;
124 default:
125 break;
126 }
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200127
128 common->clockrate = clock;
Nick Kossifidisc2975602010-11-23 21:00:37 +0200129
130 /*
131 * Set USEC parameters
132 */
133 /* Set USEC counter on PCU*/
134 usec = clock - 1;
135 usec = AR5K_REG_SM(usec, AR5K_USEC_1);
136
137 /* Set usec duration on DCU */
138 if (ah->ah_version != AR5K_AR5210)
139 AR5K_REG_WRITE_BITS(ah, AR5K_DCU_GBL_IFS_MISC,
140 AR5K_DCU_GBL_IFS_MISC_USEC_DUR,
141 clock);
142
143 /* Set 32MHz USEC counter */
144 if ((ah->ah_radio == AR5K_RF5112) ||
Felix Fietkau4cebb342010-12-02 10:27:21 +0100145 (ah->ah_radio == AR5K_RF5413) ||
146 (ah->ah_radio == AR5K_RF2316) ||
147 (ah->ah_radio == AR5K_RF2317))
Nick Kossifidisc2975602010-11-23 21:00:37 +0200148 /* Remain on 40MHz clock ? */
149 sclock = 40 - 1;
150 else
151 sclock = 32 - 1;
152 sclock = AR5K_REG_SM(sclock, AR5K_USEC_32);
153
154 /*
155 * Set tx/rx latencies
156 */
157 usec_reg = ath5k_hw_reg_read(ah, AR5K_USEC_5211);
158 txlat = AR5K_REG_MS(usec_reg, AR5K_USEC_TX_LATENCY_5211);
159 rxlat = AR5K_REG_MS(usec_reg, AR5K_USEC_RX_LATENCY_5211);
160
161 /*
162 * 5210 initvals don't include usec settings
163 * so we need to use magic values here for
164 * tx/rx latencies
165 */
166 if (ah->ah_version == AR5K_AR5210) {
167 /* same for turbo */
168 txlat = AR5K_INIT_TX_LATENCY_5210;
169 rxlat = AR5K_INIT_RX_LATENCY_5210;
170 }
171
172 if (ah->ah_mac_srev < AR5K_SREV_AR5211) {
173 /* 5311 has different tx/rx latency masks
174 * from 5211, since we deal 5311 the same
175 * as 5211 when setting initvals, shift
176 * values here to their proper locations
177 *
178 * Note: Initvals indicate tx/rx/ latencies
179 * are the same for turbo mode */
180 txlat = AR5K_REG_SM(txlat, AR5K_USEC_TX_LATENCY_5210);
181 rxlat = AR5K_REG_SM(rxlat, AR5K_USEC_RX_LATENCY_5210);
182 } else
183 switch (ah->ah_bwmode) {
184 case AR5K_BWMODE_10MHZ:
185 txlat = AR5K_REG_SM(txlat * 2,
186 AR5K_USEC_TX_LATENCY_5211);
187 rxlat = AR5K_REG_SM(AR5K_INIT_RX_LAT_MAX,
188 AR5K_USEC_RX_LATENCY_5211);
189 txf2txs = AR5K_INIT_TXF2TXD_START_DELAY_10MHZ;
190 break;
191 case AR5K_BWMODE_5MHZ:
192 txlat = AR5K_REG_SM(txlat * 4,
193 AR5K_USEC_TX_LATENCY_5211);
194 rxlat = AR5K_REG_SM(AR5K_INIT_RX_LAT_MAX,
195 AR5K_USEC_RX_LATENCY_5211);
196 txf2txs = AR5K_INIT_TXF2TXD_START_DELAY_5MHZ;
197 break;
198 case AR5K_BWMODE_40MHZ:
199 txlat = AR5K_INIT_TX_LAT_MIN;
200 rxlat = AR5K_REG_SM(rxlat / 2,
201 AR5K_USEC_RX_LATENCY_5211);
202 txf2txs = AR5K_INIT_TXF2TXD_START_DEFAULT;
203 break;
204 default:
205 break;
206 }
207
208 usec_reg = (usec | sclock | txlat | rxlat);
209 ath5k_hw_reg_write(ah, usec_reg, AR5K_USEC);
210
211 /* On 5112 set tx frane to tx data start delay */
212 if (ah->ah_radio == AR5K_RF5112) {
213 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_RF_CTL2,
214 AR5K_PHY_RF_CTL2_TXF2TXD_START,
215 txf2txs);
216 }
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200217}
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300218
219/*
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200220 * If there is an external 32KHz crystal available, use it
221 * as ref. clock instead of 32/40MHz clock and baseband clocks
222 * to save power during sleep or restore normal 32/40MHz
223 * operation.
224 *
225 * XXX: When operating on 32KHz certain PHY registers (27 - 31,
226 * 123 - 127) require delay on access.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300227 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200228static void ath5k_hw_set_sleep_clock(struct ath5k_hw *ah, bool enable)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300229{
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200230 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
Nick Kossifidisc2975602010-11-23 21:00:37 +0200231 u32 scal, spending;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300232
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200233 /* Only set 32KHz settings if we have an external
234 * 32KHz crystal present */
235 if ((AR5K_EEPROM_HAS32KHZCRYSTAL(ee->ee_misc1) ||
236 AR5K_EEPROM_HAS32KHZCRYSTAL_OLD(ee->ee_misc1)) &&
237 enable) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300238
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200239 /* 1 usec/cycle */
240 AR5K_REG_WRITE_BITS(ah, AR5K_USEC_5211, AR5K_USEC_32, 1);
241 /* Set up tsf increment on each cycle */
242 AR5K_REG_WRITE_BITS(ah, AR5K_TSF_PARM, AR5K_TSF_PARM_INC, 61);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300243
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200244 /* Set baseband sleep control registers
245 * and sleep control rate */
246 ath5k_hw_reg_write(ah, 0x1f, AR5K_PHY_SCR);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300247
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200248 if ((ah->ah_radio == AR5K_RF5112) ||
249 (ah->ah_radio == AR5K_RF5413) ||
Felix Fietkau4cebb342010-12-02 10:27:21 +0100250 (ah->ah_radio == AR5K_RF2316) ||
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200251 (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4)))
252 spending = 0x14;
253 else
254 spending = 0x18;
255 ath5k_hw_reg_write(ah, spending, AR5K_PHY_SPENDING);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300256
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200257 if ((ah->ah_radio == AR5K_RF5112) ||
258 (ah->ah_radio == AR5K_RF5413) ||
259 (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4))) {
260 ath5k_hw_reg_write(ah, 0x26, AR5K_PHY_SLMT);
261 ath5k_hw_reg_write(ah, 0x0d, AR5K_PHY_SCAL);
262 ath5k_hw_reg_write(ah, 0x07, AR5K_PHY_SCLOCK);
263 ath5k_hw_reg_write(ah, 0x3f, AR5K_PHY_SDELAY);
264 AR5K_REG_WRITE_BITS(ah, AR5K_PCICFG,
265 AR5K_PCICFG_SLEEP_CLOCK_RATE, 0x02);
266 } else {
267 ath5k_hw_reg_write(ah, 0x0a, AR5K_PHY_SLMT);
268 ath5k_hw_reg_write(ah, 0x0c, AR5K_PHY_SCAL);
269 ath5k_hw_reg_write(ah, 0x03, AR5K_PHY_SCLOCK);
270 ath5k_hw_reg_write(ah, 0x20, AR5K_PHY_SDELAY);
271 AR5K_REG_WRITE_BITS(ah, AR5K_PCICFG,
272 AR5K_PCICFG_SLEEP_CLOCK_RATE, 0x03);
273 }
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300274
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200275 /* Enable sleep clock operation */
276 AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG,
277 AR5K_PCICFG_SLEEP_CLOCK_EN);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300278
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200279 } else {
280
281 /* Disable sleep clock operation and
282 * restore default parameters */
283 AR5K_REG_DISABLE_BITS(ah, AR5K_PCICFG,
284 AR5K_PCICFG_SLEEP_CLOCK_EN);
285
286 AR5K_REG_WRITE_BITS(ah, AR5K_PCICFG,
287 AR5K_PCICFG_SLEEP_CLOCK_RATE, 0);
288
Nick Kossifidisc2975602010-11-23 21:00:37 +0200289 /* Set DAC/ADC delays */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200290 ath5k_hw_reg_write(ah, 0x1f, AR5K_PHY_SCR);
291 ath5k_hw_reg_write(ah, AR5K_PHY_SLMT_32MHZ, AR5K_PHY_SLMT);
292
293 if (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4))
294 scal = AR5K_PHY_SCAL_32MHZ_2417;
295 else if (ee->ee_is_hb63)
296 scal = AR5K_PHY_SCAL_32MHZ_HB63;
297 else
298 scal = AR5K_PHY_SCAL_32MHZ;
299 ath5k_hw_reg_write(ah, scal, AR5K_PHY_SCAL);
300
301 ath5k_hw_reg_write(ah, AR5K_PHY_SCLOCK_32MHZ, AR5K_PHY_SCLOCK);
302 ath5k_hw_reg_write(ah, AR5K_PHY_SDELAY_32MHZ, AR5K_PHY_SDELAY);
303
304 if ((ah->ah_radio == AR5K_RF5112) ||
305 (ah->ah_radio == AR5K_RF5413) ||
Felix Fietkau4cebb342010-12-02 10:27:21 +0100306 (ah->ah_radio == AR5K_RF2316) ||
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200307 (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4)))
308 spending = 0x14;
309 else
310 spending = 0x18;
311 ath5k_hw_reg_write(ah, spending, AR5K_PHY_SPENDING);
312
Nick Kossifidisc2975602010-11-23 21:00:37 +0200313 /* Set up tsf increment on each cycle */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200314 AR5K_REG_WRITE_BITS(ah, AR5K_TSF_PARM, AR5K_TSF_PARM_INC, 1);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300315 }
316}
317
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200318
319/*********************\
320* Reset/Sleep control *
321\*********************/
322
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300323/*
324 * Reset chipset
325 */
326static int ath5k_hw_nic_reset(struct ath5k_hw *ah, u32 val)
327{
328 int ret;
329 u32 mask = val ? val : ~0U;
330
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300331 /* Read-and-clear RX Descriptor Pointer*/
332 ath5k_hw_reg_read(ah, AR5K_RXDP);
333
334 /*
335 * Reset the device and wait until success
336 */
337 ath5k_hw_reg_write(ah, val, AR5K_RESET_CTL);
338
339 /* Wait at least 128 PCI clocks */
340 udelay(15);
341
342 if (ah->ah_version == AR5K_AR5210) {
Nick Kossifidis84e463f2008-09-17 03:33:19 +0300343 val &= AR5K_RESET_CTL_PCU | AR5K_RESET_CTL_DMA
344 | AR5K_RESET_CTL_MAC | AR5K_RESET_CTL_PHY;
345 mask &= AR5K_RESET_CTL_PCU | AR5K_RESET_CTL_DMA
346 | AR5K_RESET_CTL_MAC | AR5K_RESET_CTL_PHY;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300347 } else {
348 val &= AR5K_RESET_CTL_PCU | AR5K_RESET_CTL_BASEBAND;
349 mask &= AR5K_RESET_CTL_PCU | AR5K_RESET_CTL_BASEBAND;
350 }
351
352 ret = ath5k_hw_register_timeout(ah, AR5K_RESET_CTL, mask, val, false);
353
354 /*
355 * Reset configuration register (for hw byte-swap). Note that this
356 * is only set for big endian. We do the necessary magic in
357 * AR5K_INIT_CFG.
358 */
359 if ((val & AR5K_RESET_CTL_PCU) == 0)
360 ath5k_hw_reg_write(ah, AR5K_INIT_CFG, AR5K_CFG);
361
362 return ret;
363}
364
365/*
Felix Fietkau4cebb342010-12-02 10:27:21 +0100366 * Reset AHB chipset
367 * AR5K_RESET_CTL_PCU flag resets WMAC
368 * AR5K_RESET_CTL_BASEBAND flag resets WBB
369 */
370static int ath5k_hw_wisoc_reset(struct ath5k_hw *ah, u32 flags)
371{
372 u32 mask = flags ? flags : ~0U;
373 volatile u32 *reg;
374 u32 regval;
375 u32 val = 0;
376
377 /* ah->ah_mac_srev is not available at this point yet */
378 if (ah->ah_sc->devid >= AR5K_SREV_AR2315_R6) {
379 reg = (u32 *) AR5K_AR2315_RESET;
380 if (mask & AR5K_RESET_CTL_PCU)
381 val |= AR5K_AR2315_RESET_WMAC;
382 if (mask & AR5K_RESET_CTL_BASEBAND)
383 val |= AR5K_AR2315_RESET_BB_WARM;
384 } else {
385 reg = (u32 *) AR5K_AR5312_RESET;
386 if (to_platform_device(ah->ah_sc->dev)->id == 0) {
387 if (mask & AR5K_RESET_CTL_PCU)
388 val |= AR5K_AR5312_RESET_WMAC0;
389 if (mask & AR5K_RESET_CTL_BASEBAND)
390 val |= AR5K_AR5312_RESET_BB0_COLD |
391 AR5K_AR5312_RESET_BB0_WARM;
392 } else {
393 if (mask & AR5K_RESET_CTL_PCU)
394 val |= AR5K_AR5312_RESET_WMAC1;
395 if (mask & AR5K_RESET_CTL_BASEBAND)
396 val |= AR5K_AR5312_RESET_BB1_COLD |
397 AR5K_AR5312_RESET_BB1_WARM;
398 }
399 }
400
401 /* Put BB/MAC into reset */
402 regval = __raw_readl(reg);
403 __raw_writel(regval | val, reg);
404 regval = __raw_readl(reg);
405 udelay(100);
406
407 /* Bring BB/MAC out of reset */
408 __raw_writel(regval & ~val, reg);
409 regval = __raw_readl(reg);
410
411 /*
412 * Reset configuration register (for hw byte-swap). Note that this
413 * is only set for big endian. We do the necessary magic in
414 * AR5K_INIT_CFG.
415 */
416 if ((flags & AR5K_RESET_CTL_PCU) == 0)
417 ath5k_hw_reg_write(ah, AR5K_INIT_CFG, AR5K_CFG);
418
419 return 0;
420}
421
422
423/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300424 * Sleep control
425 */
Pavel Roskin626ede62010-02-18 20:28:02 -0500426static int ath5k_hw_set_power(struct ath5k_hw *ah, enum ath5k_power_mode mode,
427 bool set_chip, u16 sleep_duration)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300428{
429 unsigned int i;
430 u32 staid, data;
431
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300432 staid = ath5k_hw_reg_read(ah, AR5K_STA_ID1);
433
434 switch (mode) {
435 case AR5K_PM_AUTO:
436 staid &= ~AR5K_STA_ID1_DEFAULT_ANTENNA;
437 /* fallthrough */
438 case AR5K_PM_NETWORK_SLEEP:
439 if (set_chip)
440 ath5k_hw_reg_write(ah,
441 AR5K_SLEEP_CTL_SLE_ALLOW |
442 sleep_duration,
443 AR5K_SLEEP_CTL);
444
445 staid |= AR5K_STA_ID1_PWR_SV;
446 break;
447
448 case AR5K_PM_FULL_SLEEP:
449 if (set_chip)
450 ath5k_hw_reg_write(ah, AR5K_SLEEP_CTL_SLE_SLP,
451 AR5K_SLEEP_CTL);
452
453 staid |= AR5K_STA_ID1_PWR_SV;
454 break;
455
456 case AR5K_PM_AWAKE:
457
458 staid &= ~AR5K_STA_ID1_PWR_SV;
459
460 if (!set_chip)
461 goto commit;
462
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300463 data = ath5k_hw_reg_read(ah, AR5K_SLEEP_CTL);
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300464
465 /* If card is down we 'll get 0xffff... so we
466 * need to clean this up before we write the register
467 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300468 if (data & 0xffc00000)
469 data = 0;
470 else
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300471 /* Preserve sleep duration etc */
472 data = data & ~AR5K_SLEEP_CTL_SLE;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300473
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300474 ath5k_hw_reg_write(ah, data | AR5K_SLEEP_CTL_SLE_WAKE,
475 AR5K_SLEEP_CTL);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300476 udelay(15);
477
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300478 for (i = 200; i > 0; i--) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300479 /* Check if the chip did wake up */
480 if ((ath5k_hw_reg_read(ah, AR5K_PCICFG) &
481 AR5K_PCICFG_SPWR_DN) == 0)
482 break;
483
484 /* Wait a bit and retry */
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300485 udelay(50);
486 ath5k_hw_reg_write(ah, data | AR5K_SLEEP_CTL_SLE_WAKE,
487 AR5K_SLEEP_CTL);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300488 }
489
490 /* Fail if the chip didn't wake up */
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300491 if (i == 0)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300492 return -EIO;
493
494 break;
495
496 default:
497 return -EINVAL;
498 }
499
500commit:
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300501 ath5k_hw_reg_write(ah, staid, AR5K_STA_ID1);
502
503 return 0;
504}
505
506/*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300507 * Put device on hold
508 *
509 * Put MAC and Baseband on warm reset and
510 * keep that state (don't clean sleep control
511 * register). After this MAC and Baseband are
512 * disabled and a full reset is needed to come
513 * back. This way we save as much power as possible
Bob Copeland8801df82010-08-21 16:39:02 -0400514 * without putting the card on full sleep.
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300515 */
516int ath5k_hw_on_hold(struct ath5k_hw *ah)
517{
518 struct pci_dev *pdev = ah->ah_sc->pdev;
519 u32 bus_flags;
520 int ret;
521
Felix Fietkau4cebb342010-12-02 10:27:21 +0100522 if (ath5k_get_bus_type(ah) == ATH_AHB)
523 return 0;
524
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300525 /* Make sure device is awake */
526 ret = ath5k_hw_set_power(ah, AR5K_PM_AWAKE, true, 0);
527 if (ret) {
528 ATH5K_ERR(ah->ah_sc, "failed to wakeup the MAC Chip\n");
529 return ret;
530 }
531
532 /*
533 * Put chipset on warm reset...
534 *
Bob Copeland8801df82010-08-21 16:39:02 -0400535 * Note: putting PCI core on warm reset on PCI-E cards
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300536 * results card to hang and always return 0xffff... so
537 * we ingore that flag for PCI-E cards. On PCI cards
538 * this flag gets cleared after 64 PCI clocks.
539 */
Felix Fietkau8efa5d72010-12-02 10:27:06 +0100540 bus_flags = (pdev && pdev->is_pcie) ? 0 : AR5K_RESET_CTL_PCI;
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300541
542 if (ah->ah_version == AR5K_AR5210) {
543 ret = ath5k_hw_nic_reset(ah, AR5K_RESET_CTL_PCU |
544 AR5K_RESET_CTL_MAC | AR5K_RESET_CTL_DMA |
545 AR5K_RESET_CTL_PHY | AR5K_RESET_CTL_PCI);
546 mdelay(2);
547 } else {
548 ret = ath5k_hw_nic_reset(ah, AR5K_RESET_CTL_PCU |
549 AR5K_RESET_CTL_BASEBAND | bus_flags);
550 }
551
552 if (ret) {
553 ATH5K_ERR(ah->ah_sc, "failed to put device on warm reset\n");
554 return -EIO;
555 }
556
557 /* ...wakeup again!*/
558 ret = ath5k_hw_set_power(ah, AR5K_PM_AWAKE, true, 0);
559 if (ret) {
560 ATH5K_ERR(ah->ah_sc, "failed to put device on hold\n");
561 return ret;
562 }
563
564 return ret;
565}
566
567/*
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200568 * Bring up MAC + PHY Chips and program PLL
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300569 */
570int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial)
571{
572 struct pci_dev *pdev = ah->ah_sc->pdev;
573 u32 turbo, mode, clock, bus_flags;
574 int ret;
575
576 turbo = 0;
577 mode = 0;
578 clock = 0;
579
Felix Fietkau4cebb342010-12-02 10:27:21 +0100580 if ((ath5k_get_bus_type(ah) != ATH_AHB) || !initial) {
581 /* Wakeup the device */
582 ret = ath5k_hw_set_power(ah, AR5K_PM_AWAKE, true, 0);
583 if (ret) {
584 ATH5K_ERR(ah->ah_sc, "failed to wakeup the MAC Chip\n");
585 return ret;
586 }
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300587 }
588
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300589 /*
590 * Put chipset on warm reset...
591 *
Bob Copeland8801df82010-08-21 16:39:02 -0400592 * Note: putting PCI core on warm reset on PCI-E cards
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300593 * results card to hang and always return 0xffff... so
594 * we ingore that flag for PCI-E cards. On PCI cards
595 * this flag gets cleared after 64 PCI clocks.
596 */
Felix Fietkau8efa5d72010-12-02 10:27:06 +0100597 bus_flags = (pdev && pdev->is_pcie) ? 0 : AR5K_RESET_CTL_PCI;
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300598
599 if (ah->ah_version == AR5K_AR5210) {
600 ret = ath5k_hw_nic_reset(ah, AR5K_RESET_CTL_PCU |
601 AR5K_RESET_CTL_MAC | AR5K_RESET_CTL_DMA |
602 AR5K_RESET_CTL_PHY | AR5K_RESET_CTL_PCI);
603 mdelay(2);
604 } else {
Felix Fietkau4cebb342010-12-02 10:27:21 +0100605 if (ath5k_get_bus_type(ah) == ATH_AHB)
606 ret = ath5k_hw_wisoc_reset(ah, AR5K_RESET_CTL_PCU |
607 AR5K_RESET_CTL_BASEBAND);
608 else
609 ret = ath5k_hw_nic_reset(ah, AR5K_RESET_CTL_PCU |
610 AR5K_RESET_CTL_BASEBAND | bus_flags);
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300611 }
612
613 if (ret) {
614 ATH5K_ERR(ah->ah_sc, "failed to reset the MAC Chip\n");
615 return -EIO;
616 }
617
618 /* ...wakeup again!...*/
619 ret = ath5k_hw_set_power(ah, AR5K_PM_AWAKE, true, 0);
620 if (ret) {
621 ATH5K_ERR(ah->ah_sc, "failed to resume the MAC Chip\n");
622 return ret;
623 }
624
Felix Fietkau4cebb342010-12-02 10:27:21 +0100625 /* ...reset configuration regiter on Wisoc ...
626 * ...clear reset control register and pull device out of
627 * warm reset on others */
628 if (ath5k_get_bus_type(ah) == ATH_AHB)
629 ret = ath5k_hw_wisoc_reset(ah, 0);
630 else
631 ret = ath5k_hw_nic_reset(ah, 0);
632
633 if (ret) {
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300634 ATH5K_ERR(ah->ah_sc, "failed to warm reset the MAC Chip\n");
635 return -EIO;
636 }
637
638 /* On initialization skip PLL programming since we don't have
639 * a channel / mode set yet */
640 if (initial)
641 return 0;
642
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300643 if (ah->ah_version != AR5K_AR5210) {
644 /*
645 * Get channel mode flags
646 */
647
648 if (ah->ah_radio >= AR5K_RF5112) {
649 mode = AR5K_PHY_MODE_RAD_RF5112;
650 clock = AR5K_PHY_PLL_RF5112;
651 } else {
652 mode = AR5K_PHY_MODE_RAD_RF5111; /*Zero*/
653 clock = AR5K_PHY_PLL_RF5111; /*Zero*/
654 }
655
656 if (flags & CHANNEL_2GHZ) {
657 mode |= AR5K_PHY_MODE_FREQ_2GHZ;
658 clock |= AR5K_PHY_PLL_44MHZ;
659
660 if (flags & CHANNEL_CCK) {
661 mode |= AR5K_PHY_MODE_MOD_CCK;
662 } else if (flags & CHANNEL_OFDM) {
663 /* XXX Dynamic OFDM/CCK is not supported by the
664 * AR5211 so we set MOD_OFDM for plain g (no
665 * CCK headers) operation. We need to test
666 * this, 5211 might support ofdm-only g after
667 * all, there are also initial register values
Nick Kossifidisf08fbf62010-11-23 21:33:22 +0200668 * in the code for g mode (see initvals.c).
669 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300670 if (ah->ah_version == AR5K_AR5211)
671 mode |= AR5K_PHY_MODE_MOD_OFDM;
672 else
673 mode |= AR5K_PHY_MODE_MOD_DYN;
674 } else {
675 ATH5K_ERR(ah->ah_sc,
676 "invalid radio modulation mode\n");
677 return -EINVAL;
678 }
679 } else if (flags & CHANNEL_5GHZ) {
680 mode |= AR5K_PHY_MODE_FREQ_5GHZ;
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200681
Nick Kossifidisf08fbf62010-11-23 21:33:22 +0200682 /* Different PLL setting for 5413 */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200683 if (ah->ah_radio == AR5K_RF5413)
Pavel Roskin807e3732009-03-27 17:47:27 -0400684 clock = AR5K_PHY_PLL_40MHZ_5413;
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200685 else
686 clock |= AR5K_PHY_PLL_40MHZ;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300687
688 if (flags & CHANNEL_OFDM)
689 mode |= AR5K_PHY_MODE_MOD_OFDM;
690 else {
691 ATH5K_ERR(ah->ah_sc,
692 "invalid radio modulation mode\n");
693 return -EINVAL;
694 }
695 } else {
696 ATH5K_ERR(ah->ah_sc, "invalid radio frequency mode\n");
697 return -EINVAL;
698 }
699
Nick Kossifidisf08fbf62010-11-23 21:33:22 +0200700 /*XXX: Can bwmode be used with dynamic mode ?
701 * (I don't think it supports 44MHz) */
702 /* On 2425 initvals TURBO_SHORT is not pressent */
703 if (ah->ah_bwmode == AR5K_BWMODE_40MHZ) {
704 turbo = AR5K_PHY_TURBO_MODE |
705 (ah->ah_radio == AR5K_RF2425) ? 0 :
706 AR5K_PHY_TURBO_SHORT;
707 } else if (ah->ah_bwmode != AR5K_BWMODE_DEFAULT) {
708 if (ah->ah_radio == AR5K_RF5413) {
709 mode |= (ah->ah_bwmode == AR5K_BWMODE_10MHZ) ?
710 AR5K_PHY_MODE_HALF_RATE :
711 AR5K_PHY_MODE_QUARTER_RATE;
712 } else if (ah->ah_version == AR5K_AR5212) {
713 clock |= (ah->ah_bwmode == AR5K_BWMODE_10MHZ) ?
714 AR5K_PHY_PLL_HALF_RATE :
715 AR5K_PHY_PLL_QUARTER_RATE;
716 }
717 }
718
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300719 } else { /* Reset the device */
720
721 /* ...enable Atheros turbo mode if requested */
Nick Kossifidisf08fbf62010-11-23 21:33:22 +0200722 if (ah->ah_bwmode == AR5K_BWMODE_40MHZ)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300723 ath5k_hw_reg_write(ah, AR5K_PHY_TURBO_MODE,
724 AR5K_PHY_TURBO);
725 }
726
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300727 if (ah->ah_version != AR5K_AR5210) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300728
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200729 /* ...update PLL if needed */
730 if (ath5k_hw_reg_read(ah, AR5K_PHY_PLL) != clock) {
731 ath5k_hw_reg_write(ah, clock, AR5K_PHY_PLL);
732 udelay(300);
733 }
734
735 /* ...set the PHY operating mode */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300736 ath5k_hw_reg_write(ah, mode, AR5K_PHY_MODE);
737 ath5k_hw_reg_write(ah, turbo, AR5K_PHY_TURBO);
738 }
739
740 return 0;
741}
742
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200743
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200744/**************************************\
745* Post-initvals register modifications *
746\**************************************/
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200747
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200748/* TODO: Half/Quarter rate */
749static void ath5k_hw_tweak_initval_settings(struct ath5k_hw *ah,
750 struct ieee80211_channel *channel)
751{
752 if (ah->ah_version == AR5K_AR5212 &&
753 ah->ah_phy_revision >= AR5K_SREV_PHY_5212A) {
754
755 /* Setup ADC control */
756 ath5k_hw_reg_write(ah,
757 (AR5K_REG_SM(2,
758 AR5K_PHY_ADC_CTL_INBUFGAIN_OFF) |
759 AR5K_REG_SM(2,
760 AR5K_PHY_ADC_CTL_INBUFGAIN_ON) |
761 AR5K_PHY_ADC_CTL_PWD_DAC_OFF |
762 AR5K_PHY_ADC_CTL_PWD_ADC_OFF),
763 AR5K_PHY_ADC_CTL);
764
765
766
767 /* Disable barker RSSI threshold */
768 AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_DAG_CCK_CTL,
769 AR5K_PHY_DAG_CCK_CTL_EN_RSSI_THR);
770
771 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_DAG_CCK_CTL,
772 AR5K_PHY_DAG_CCK_CTL_RSSI_THR, 2);
773
774 /* Set the mute mask */
775 ath5k_hw_reg_write(ah, 0x0000000f, AR5K_SEQ_MASK);
776 }
777
778 /* Clear PHY_BLUETOOTH to allow RX_CLEAR line debug */
779 if (ah->ah_phy_revision >= AR5K_SREV_PHY_5212B)
780 ath5k_hw_reg_write(ah, 0, AR5K_PHY_BLUETOOTH);
781
782 /* Enable DCU double buffering */
783 if (ah->ah_phy_revision > AR5K_SREV_PHY_5212B)
784 AR5K_REG_DISABLE_BITS(ah, AR5K_TXCFG,
785 AR5K_TXCFG_DCU_DBL_BUF_DIS);
786
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200787 /* Set fast ADC */
788 if ((ah->ah_radio == AR5K_RF5413) ||
Felix Fietkau4cebb342010-12-02 10:27:21 +0100789 (ah->ah_radio == AR5K_RF2317) ||
790 (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4))) {
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200791 u32 fast_adc = true;
792
793 if (channel->center_freq == 2462 ||
794 channel->center_freq == 2467)
795 fast_adc = 0;
796
797 /* Only update if needed */
798 if (ath5k_hw_reg_read(ah, AR5K_PHY_FAST_ADC) != fast_adc)
799 ath5k_hw_reg_write(ah, fast_adc,
800 AR5K_PHY_FAST_ADC);
801 }
802
803 /* Fix for first revision of the RF5112 RF chipset */
804 if (ah->ah_radio == AR5K_RF5112 &&
805 ah->ah_radio_5ghz_revision <
806 AR5K_SREV_RAD_5112A) {
807 u32 data;
808 ath5k_hw_reg_write(ah, AR5K_PHY_CCKTXCTL_WORLD,
809 AR5K_PHY_CCKTXCTL);
810 if (channel->hw_value & CHANNEL_5GHZ)
811 data = 0xffb81020;
812 else
813 data = 0xffb80d20;
814 ath5k_hw_reg_write(ah, data, AR5K_PHY_FRAME_CTL);
815 }
816
Nick Kossifidis325089a2010-11-23 21:02:20 +0200817 if (ah->ah_mac_srev < AR5K_SREV_AR5211) {
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200818 /* Clear QCU/DCU clock gating register */
819 ath5k_hw_reg_write(ah, 0, AR5K_QCUDCU_CLKGT);
820 /* Set DAC/ADC delays */
Nick Kossifidis325089a2010-11-23 21:02:20 +0200821 ath5k_hw_reg_write(ah, AR5K_PHY_SCAL_32MHZ_5311,
822 AR5K_PHY_SCAL);
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200823 /* Enable PCU FIFO corruption ECO */
824 AR5K_REG_ENABLE_BITS(ah, AR5K_DIAG_SW_5211,
825 AR5K_DIAG_SW_ECO_ENABLE);
826 }
Nick Kossifidisb4050862010-11-23 21:04:43 +0200827
828 if (ah->ah_bwmode) {
829 /* Increase PHY switch and AGC settling time
830 * on turbo mode (ath5k_hw_commit_eeprom_settings
831 * will override settling time if available) */
832 if (ah->ah_bwmode == AR5K_BWMODE_40MHZ) {
833
834 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_SETTLING,
835 AR5K_PHY_SETTLING_AGC,
836 AR5K_AGC_SETTLING_TURBO);
837
838 /* XXX: Initvals indicate we only increase
839 * switch time on AR5212, 5211 and 5210
840 * only change agc time (bug?) */
841 if (ah->ah_version == AR5K_AR5212)
842 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_SETTLING,
843 AR5K_PHY_SETTLING_SWITCH,
844 AR5K_SWITCH_SETTLING_TURBO);
845
846 if (ah->ah_version == AR5K_AR5210) {
847 /* Set Frame Control Register */
848 ath5k_hw_reg_write(ah,
849 (AR5K_PHY_FRAME_CTL_INI |
850 AR5K_PHY_TURBO_MODE |
851 AR5K_PHY_TURBO_SHORT | 0x2020),
852 AR5K_PHY_FRAME_CTL_5210);
853 }
854 /* On 5413 PHY force window length for half/quarter rate*/
855 } else if ((ah->ah_mac_srev >= AR5K_SREV_AR5424) &&
856 (ah->ah_mac_srev <= AR5K_SREV_AR5414)) {
857 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_FRAME_CTL_5211,
858 AR5K_PHY_FRAME_CTL_WIN_LEN,
859 3);
860 }
861 } else if (ah->ah_version == AR5K_AR5210) {
862 /* Set Frame Control Register for normal operation */
863 ath5k_hw_reg_write(ah, (AR5K_PHY_FRAME_CTL_INI | 0x1020),
864 AR5K_PHY_FRAME_CTL_5210);
865 }
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200866}
867
868static void ath5k_hw_commit_eeprom_settings(struct ath5k_hw *ah,
Bruno Randolf0ca74022010-06-07 13:11:30 +0900869 struct ieee80211_channel *channel, u8 ee_mode)
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200870{
871 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200872 s16 cck_ofdm_pwr_delta;
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200873
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200874 /* TODO: Add support for AR5210 EEPROM */
875 if (ah->ah_version == AR5K_AR5210)
876 return;
877
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200878 /* Adjust power delta for channel 14 */
879 if (channel->center_freq == 2484)
880 cck_ofdm_pwr_delta =
881 ((ee->ee_cck_ofdm_power_delta -
882 ee->ee_scaled_cck_delta) * 2) / 10;
883 else
884 cck_ofdm_pwr_delta =
885 (ee->ee_cck_ofdm_power_delta * 2) / 10;
886
887 /* Set CCK to OFDM power delta on tx power
888 * adjustment register */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200889 if (ah->ah_phy_revision >= AR5K_SREV_PHY_5212A) {
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200890 if (channel->hw_value == CHANNEL_G)
891 ath5k_hw_reg_write(ah,
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200892 AR5K_REG_SM((ee->ee_cck_ofdm_gain_delta * -1),
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200893 AR5K_PHY_TX_PWR_ADJ_CCK_GAIN_DELTA) |
894 AR5K_REG_SM((cck_ofdm_pwr_delta * -1),
895 AR5K_PHY_TX_PWR_ADJ_CCK_PCDAC_INDEX),
896 AR5K_PHY_TX_PWR_ADJ);
897 else
898 ath5k_hw_reg_write(ah, 0, AR5K_PHY_TX_PWR_ADJ);
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200899 } else {
900 /* For older revs we scale power on sw during tx power
901 * setup */
902 ah->ah_txpower.txp_cck_ofdm_pwr_delta = cck_ofdm_pwr_delta;
903 ah->ah_txpower.txp_cck_ofdm_gainf_delta =
904 ee->ee_cck_ofdm_gain_delta;
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200905 }
906
Bruno Randolf0ca74022010-06-07 13:11:30 +0900907 /* XXX: necessary here? is called from ath5k_hw_set_antenna_mode()
908 * too */
909 ath5k_hw_set_antenna_switch(ah, ee_mode);
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200910
911 /* Noise floor threshold */
912 ath5k_hw_reg_write(ah,
913 AR5K_PHY_NF_SVAL(ee->ee_noise_floor_thr[ee_mode]),
914 AR5K_PHY_NFTHRES);
915
Nick Kossifidisacb091d2010-11-23 21:49:53 +0200916 if ((ah->ah_bwmode == AR5K_BWMODE_40MHZ) &&
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200917 (ah->ah_ee_version >= AR5K_EEPROM_VERSION_5_0)) {
918 /* Switch settling time (Turbo) */
919 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_SETTLING,
920 AR5K_PHY_SETTLING_SWITCH,
921 ee->ee_switch_settling_turbo[ee_mode]);
922
923 /* Tx/Rx attenuation (Turbo) */
924 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_GAIN,
925 AR5K_PHY_GAIN_TXRX_ATTEN,
926 ee->ee_atn_tx_rx_turbo[ee_mode]);
927
928 /* ADC/PGA desired size (Turbo) */
929 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_DESIRED_SIZE,
930 AR5K_PHY_DESIRED_SIZE_ADC,
931 ee->ee_adc_desired_size_turbo[ee_mode]);
932
933 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_DESIRED_SIZE,
934 AR5K_PHY_DESIRED_SIZE_PGA,
935 ee->ee_pga_desired_size_turbo[ee_mode]);
936
937 /* Tx/Rx margin (Turbo) */
938 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_GAIN_2GHZ,
939 AR5K_PHY_GAIN_2GHZ_MARGIN_TXRX,
940 ee->ee_margin_tx_rx_turbo[ee_mode]);
941
942 } else {
943 /* Switch settling time */
944 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_SETTLING,
945 AR5K_PHY_SETTLING_SWITCH,
946 ee->ee_switch_settling[ee_mode]);
947
948 /* Tx/Rx attenuation */
949 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_GAIN,
950 AR5K_PHY_GAIN_TXRX_ATTEN,
951 ee->ee_atn_tx_rx[ee_mode]);
952
953 /* ADC/PGA desired size */
954 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_DESIRED_SIZE,
955 AR5K_PHY_DESIRED_SIZE_ADC,
956 ee->ee_adc_desired_size[ee_mode]);
957
958 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_DESIRED_SIZE,
959 AR5K_PHY_DESIRED_SIZE_PGA,
960 ee->ee_pga_desired_size[ee_mode]);
961
962 /* Tx/Rx margin */
963 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_1)
964 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_GAIN_2GHZ,
965 AR5K_PHY_GAIN_2GHZ_MARGIN_TXRX,
966 ee->ee_margin_tx_rx[ee_mode]);
967 }
968
969 /* XPA delays */
970 ath5k_hw_reg_write(ah,
971 (ee->ee_tx_end2xpa_disable[ee_mode] << 24) |
972 (ee->ee_tx_end2xpa_disable[ee_mode] << 16) |
973 (ee->ee_tx_frm2xpa_enable[ee_mode] << 8) |
974 (ee->ee_tx_frm2xpa_enable[ee_mode]), AR5K_PHY_RF_CTL4);
975
976 /* XLNA delay */
977 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_RF_CTL3,
978 AR5K_PHY_RF_CTL3_TXE2XLNA_ON,
979 ee->ee_tx_end2xlna_enable[ee_mode]);
980
981 /* Thresh64 (ANI) */
982 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_NF,
983 AR5K_PHY_NF_THRESH62,
984 ee->ee_thr_62[ee_mode]);
985
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200986 /* False detect backoff for channels
987 * that have spur noise. Write the new
988 * cyclic power RSSI threshold. */
989 if (ath5k_hw_chan_has_spur_noise(ah, channel))
990 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_OFDM_SELFCORR,
991 AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1,
992 AR5K_INIT_CYCRSSI_THR1 +
993 ee->ee_false_detect[ee_mode]);
994 else
995 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_OFDM_SELFCORR,
996 AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1,
997 AR5K_INIT_CYCRSSI_THR1);
998
Bruno Randolf5f13bfa2010-03-09 16:56:10 +0900999 /* I/Q correction (set enable bit last to match HAL sources) */
1000 /* TODO: Per channel i/q infos ? */
1001 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_0) {
1002 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_Q_I_COFF,
1003 ee->ee_i_cal[ee_mode]);
1004 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_Q_Q_COFF,
1005 ee->ee_q_cal[ee_mode]);
1006 AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_ENABLE);
1007 }
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001008
1009 /* Heavy clipping -disable for now */
1010 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_5_1)
1011 ath5k_hw_reg_write(ah, 0, AR5K_PHY_HEAVY_CLIP_ENABLE);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001012}
1013
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001014
1015/*********************\
1016* Main reset function *
1017\*********************/
1018
Johannes Berg05c914f2008-09-11 00:01:58 +02001019int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001020 struct ieee80211_channel *channel, bool fast, bool skip_pcu)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001021{
Nick Kossifidisc2b0ebe2010-11-23 21:42:22 +02001022 u32 s_seq[10], s_led[3], tsf_up, tsf_lo;
Bruno Randolf0ca74022010-06-07 13:11:30 +09001023 u8 mode, freq, ee_mode;
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001024 int i, ret;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001025
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001026 ee_mode = 0;
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001027 tsf_up = 0;
1028 tsf_lo = 0;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001029 freq = 0;
1030 mode = 0;
1031
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001032 /*
1033 * Sanity check for fast flag
1034 * Fast channel change only available
1035 * on AR2413/AR5413.
1036 */
1037 if (fast && (ah->ah_radio != AR5K_RF2413) &&
1038 (ah->ah_radio != AR5K_RF5413))
1039 fast = 0;
1040
1041 /* Disable sleep clock operation
1042 * to avoid register access delay on certain
1043 * PHY registers */
1044 if (ah->ah_version == AR5K_AR5212)
1045 ath5k_hw_set_sleep_clock(ah, false);
Nick Kossifidisc2975602010-11-23 21:00:37 +02001046
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001047 /*
Nick Kossifidise088f232010-11-23 20:43:18 +02001048 * Stop PCU
1049 */
1050 ath5k_hw_stop_rx_pcu(ah);
1051
1052 /*
Nick Kossifidisd41174f2010-11-23 20:41:15 +02001053 * Stop DMA
1054 *
1055 * Note: If DMA didn't stop continue
1056 * since only a reset will fix it.
1057 */
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001058 ret = ath5k_hw_dma_stop(ah);
1059
1060 /* RF Bus grant won't work if we have pending
1061 * frames */
1062 if (ret && fast) {
1063 ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_RESET,
1064 "DMA didn't stop, falling back to normal reset\n");
1065 fast = 0;
1066 /* Non fatal, just continue with
1067 * normal reset */
1068 ret = 0;
1069 }
1070
1071 switch (channel->hw_value & CHANNEL_MODES) {
1072 case CHANNEL_A:
1073 mode = AR5K_MODE_11A;
1074 freq = AR5K_INI_RFGAIN_5GHZ;
1075 ee_mode = AR5K_EEPROM_MODE_11A;
1076 break;
1077 case CHANNEL_G:
1078
1079 if (ah->ah_version <= AR5K_AR5211) {
1080 ATH5K_ERR(ah->ah_sc,
1081 "G mode not available on 5210/5211");
1082 return -EINVAL;
1083 }
1084
1085 mode = AR5K_MODE_11G;
1086 freq = AR5K_INI_RFGAIN_2GHZ;
1087 ee_mode = AR5K_EEPROM_MODE_11G;
1088 break;
1089 case CHANNEL_B:
1090
1091 if (ah->ah_version < AR5K_AR5211) {
1092 ATH5K_ERR(ah->ah_sc,
1093 "B mode not available on 5210");
1094 return -EINVAL;
1095 }
1096
1097 mode = AR5K_MODE_11B;
1098 freq = AR5K_INI_RFGAIN_2GHZ;
1099 ee_mode = AR5K_EEPROM_MODE_11B;
1100 break;
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001101 case CHANNEL_XR:
1102 if (ah->ah_version == AR5K_AR5211) {
1103 ATH5K_ERR(ah->ah_sc,
1104 "XR mode not available on 5211");
1105 return -EINVAL;
1106 }
1107 mode = AR5K_MODE_XR;
1108 freq = AR5K_INI_RFGAIN_5GHZ;
1109 ee_mode = AR5K_EEPROM_MODE_11A;
1110 break;
1111 default:
1112 ATH5K_ERR(ah->ah_sc,
1113 "invalid channel: %d\n", channel->center_freq);
1114 return -EINVAL;
1115 }
1116
1117 /*
1118 * If driver requested fast channel change and DMA has stopped
1119 * go on. If it fails continue with a normal reset.
1120 */
1121 if (fast) {
1122 ret = ath5k_hw_phy_init(ah, channel, mode,
1123 ee_mode, freq, true);
1124 if (ret) {
1125 ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_RESET,
1126 "fast chan change failed, falling back to normal reset\n");
1127 /* Non fatal, can happen eg.
1128 * on mode change */
1129 ret = 0;
1130 } else
1131 return 0;
1132 }
Nick Kossifidisd41174f2010-11-23 20:41:15 +02001133
1134 /*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001135 * Save some registers before a reset
1136 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001137 if (ah->ah_version != AR5K_AR5210) {
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001138 /*
1139 * Save frame sequence count
1140 * For revs. after Oahu, only save
1141 * seq num for DCU 0 (Global seq num)
1142 */
1143 if (ah->ah_mac_srev < AR5K_SREV_AR5211) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001144
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001145 for (i = 0; i < 10; i++)
1146 s_seq[i] = ath5k_hw_reg_read(ah,
1147 AR5K_QUEUE_DCU_SEQNUM(i));
1148
1149 } else {
1150 s_seq[0] = ath5k_hw_reg_read(ah,
1151 AR5K_QUEUE_DCU_SEQNUM(0));
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001152 }
1153
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001154 /* TSF accelerates on AR5211 during reset
1155 * As a workaround save it here and restore
1156 * it later so that it's back in time after
1157 * reset. This way it'll get re-synced on the
1158 * next beacon without breaking ad-hoc.
1159 *
1160 * On AR5212 TSF is almost preserved across a
1161 * reset so it stays back in time anyway and
1162 * we don't have to save/restore it.
1163 *
1164 * XXX: Since this breaks power saving we have
1165 * to disable power saving until we receive the
1166 * next beacon, so we can resync beacon timers */
1167 if (ah->ah_version == AR5K_AR5211) {
1168 tsf_up = ath5k_hw_reg_read(ah, AR5K_TSF_U32);
1169 tsf_lo = ath5k_hw_reg_read(ah, AR5K_TSF_L32);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001170 }
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001171 }
1172
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001173
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001174 /*GPIOs*/
1175 s_led[0] = ath5k_hw_reg_read(ah, AR5K_PCICFG) &
1176 AR5K_PCICFG_LEDSTATE;
1177 s_led[1] = ath5k_hw_reg_read(ah, AR5K_GPIOCR);
1178 s_led[2] = ath5k_hw_reg_read(ah, AR5K_GPIODO);
Nick Kossifidisa406c132009-02-09 06:08:51 +02001179
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001180
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001181 /*
1182 * Since we are going to write rf buffer
1183 * check if we have any pending gain_F
1184 * optimization settings
1185 */
1186 if (ah->ah_version == AR5K_AR5212 &&
1187 (ah->ah_radio <= AR5K_RF5112)) {
1188 if (!fast && ah->ah_rf_banks != NULL)
1189 ath5k_hw_gainf_calibrate(ah);
1190 }
1191
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001192 /* Wakeup the device */
1193 ret = ath5k_hw_nic_wakeup(ah, channel->hw_value, false);
1194 if (ret)
1195 return ret;
1196
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001197 /* PHY access enable */
1198 if (ah->ah_mac_srev >= AR5K_SREV_AR5211)
1199 ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
1200 else
1201 ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ | 0x40,
1202 AR5K_PHY(0));
1203
1204 /* Write initial settings */
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001205 ret = ath5k_hw_write_initvals(ah, mode, skip_pcu);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001206 if (ret)
1207 return ret;
1208
Nick Kossifidisc2975602010-11-23 21:00:37 +02001209 /* Initialize core clock settings */
1210 ath5k_hw_init_core_clock(ah);
1211
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001212 /*
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001213 * Tweak initval settings for revised
1214 * chipsets and add some more config
1215 * bits
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001216 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001217 ath5k_hw_tweak_initval_settings(ah, channel);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001218
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001219 /* Commit values from EEPROM */
1220 ath5k_hw_commit_eeprom_settings(ah, channel, ee_mode);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001221
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001222
1223 /*
1224 * Restore saved values
1225 */
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001226
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001227 /* Seqnum, TSF */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001228 if (ah->ah_version != AR5K_AR5210) {
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001229 if (ah->ah_mac_srev < AR5K_SREV_AR5211) {
1230 for (i = 0; i < 10; i++)
1231 ath5k_hw_reg_write(ah, s_seq[i],
1232 AR5K_QUEUE_DCU_SEQNUM(i));
1233 } else {
1234 ath5k_hw_reg_write(ah, s_seq[0],
1235 AR5K_QUEUE_DCU_SEQNUM(0));
1236 }
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001237
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001238 if (ah->ah_version == AR5K_AR5211) {
1239 ath5k_hw_reg_write(ah, tsf_up, AR5K_TSF_U32);
1240 ath5k_hw_reg_write(ah, tsf_lo, AR5K_TSF_L32);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001241 }
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001242 }
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001243
1244 /* Ledstate */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001245 AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG, s_led[0]);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001246
1247 /* Gpio settings */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001248 ath5k_hw_reg_write(ah, s_led[1], AR5K_GPIOCR);
1249 ath5k_hw_reg_write(ah, s_led[2], AR5K_GPIODO);
1250
1251 /*
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001252 * Initialize PCU
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001253 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001254 ath5k_hw_pcu_init(ah, op_mode, mode);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001255
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001256 /*
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001257 * Initialize PHY
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001258 */
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001259 ret = ath5k_hw_phy_init(ah, channel, mode, ee_mode, freq, false);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001260 if (ret) {
1261 ATH5K_ERR(ah->ah_sc,
1262 "failed to initialize PHY (%i) !\n", ret);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001263 return ret;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001264 }
1265
1266 /*
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001267 * Configure QCUs/DCUs
1268 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001269 ret = ath5k_hw_init_queues(ah);
1270 if (ret)
1271 return ret;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001272
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001273
1274 /*
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001275 * Initialize DMA/Interrupts
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001276 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001277 ath5k_hw_dma_init(ah);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001278
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001279
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001280 /* Enable 32KHz clock function for AR5212+ chips
1281 * Set clocks to 32KHz operation and use an
1282 * external 32KHz crystal when sleeping if one
1283 * exists */
Bob Copeland5d6ce622010-01-20 23:51:03 -05001284 if (ah->ah_version == AR5K_AR5212 &&
Bruno Randolfccfe5552010-03-09 16:55:38 +09001285 op_mode != NL80211_IFTYPE_AP)
Bob Copeland5d6ce622010-01-20 23:51:03 -05001286 ath5k_hw_set_sleep_clock(ah, true);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001287
1288 /*
Bruno Randolfa3b980f2010-03-09 16:55:33 +09001289 * Disable beacons and reset the TSF
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001290 */
Bruno Randolfa3b980f2010-03-09 16:55:33 +09001291 AR5K_REG_DISABLE_BITS(ah, AR5K_BEACON, AR5K_BEACON_ENABLE);
1292 ath5k_hw_reset_tsf(ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001293 return 0;
1294}