blob: 4950b2ef08c08d7193bb6d082d5b130afc34a5c2 [file] [log] [blame]
Huang Shijie8eabdd12014-04-10 16:27:28 +08001/*
2 * Copyright (C) 2014 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9
Huang Shijief39d2fa2014-02-24 18:37:35 +080010#ifndef __LINUX_MTD_SPI_NOR_H
11#define __LINUX_MTD_SPI_NOR_H
12
Brian Norris801cf212015-09-01 12:57:06 -070013#include <linux/bitops.h>
Brian Norrisdb4745e2015-09-01 12:57:08 -070014#include <linux/mtd/cfi.h>
Rafał Miłecki2c81de72015-11-26 09:05:04 +010015#include <linux/mtd/mtd.h>
Brian Norrisdb4745e2015-09-01 12:57:08 -070016
17/*
18 * Manufacturer IDs
19 *
20 * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
21 * Sometimes these are the same as CFI IDs, but sometimes they aren't.
22 */
23#define SNOR_MFR_ATMEL CFI_MFR_ATMEL
Brian Norrise5366a22016-05-06 08:37:41 -070024#define SNOR_MFR_GIGADEVICE 0xc8
Brian Norrisdb4745e2015-09-01 12:57:08 -070025#define SNOR_MFR_INTEL CFI_MFR_INTEL
26#define SNOR_MFR_MICRON CFI_MFR_ST /* ST Micro <--> Micron */
27#define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
28#define SNOR_MFR_SPANSION CFI_MFR_AMD
29#define SNOR_MFR_SST CFI_MFR_SST
Brian Norris67b9bcd2015-12-15 10:48:20 -080030#define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
Brian Norris801cf212015-09-01 12:57:06 -070031
Brian Norris58b89a12014-04-08 19:16:49 -070032/*
33 * Note on opcode nomenclature: some opcodes have a format like
34 * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
35 * of I/O lines used for the opcode, address, and data (respectively). The
36 * FUNCTION has an optional suffix of '4', to represent an opcode which
37 * requires a 4-byte (32-bit) address.
38 */
39
Huang Shijief39d2fa2014-02-24 18:37:35 +080040/* Flash opcodes. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070041#define SPINOR_OP_WREN 0x06 /* Write enable */
42#define SPINOR_OP_RDSR 0x05 /* Read status register */
43#define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
Brian Norris58b89a12014-04-08 19:16:49 -070044#define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
45#define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
46#define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual SPI) */
47#define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad SPI) */
Brian Norrisb02e7f32014-04-08 18:15:31 -070048#define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
49#define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
50#define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
51#define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
52#define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
53#define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
54#define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
55#define SPINOR_OP_RDCR 0x35 /* Read configuration register */
grmoore@altera.comc14dedd2014-04-29 10:29:51 -050056#define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
Huang Shijief39d2fa2014-02-24 18:37:35 +080057
58/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
Brian Norris58b89a12014-04-08 19:16:49 -070059#define SPINOR_OP_READ4 0x13 /* Read data bytes (low frequency) */
60#define SPINOR_OP_READ4_FAST 0x0c /* Read data bytes (high frequency) */
61#define SPINOR_OP_READ4_1_1_2 0x3c /* Read data bytes (Dual SPI) */
62#define SPINOR_OP_READ4_1_1_4 0x6c /* Read data bytes (Quad SPI) */
Brian Norrisb02e7f32014-04-08 18:15:31 -070063#define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
64#define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
Huang Shijief39d2fa2014-02-24 18:37:35 +080065
66/* Used for SST flashes only. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070067#define SPINOR_OP_BP 0x02 /* Byte program */
68#define SPINOR_OP_WRDI 0x04 /* Write disable */
69#define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
Huang Shijief39d2fa2014-02-24 18:37:35 +080070
Ricardo Ribaldae99ca982016-12-02 12:31:44 +010071/* Used for S3AN flashes only */
72#define SPINOR_OP_XSE 0x50 /* Sector erase */
73#define SPINOR_OP_XPP 0x82 /* Page program */
74#define SPINOR_OP_XRDSR 0xd7 /* Read status register */
75
76#define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */
77#define XSR_RDY BIT(7) /* Ready */
78
79
Huang Shijief39d2fa2014-02-24 18:37:35 +080080/* Used for Macronix and Winbond flashes. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070081#define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
82#define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
Huang Shijief39d2fa2014-02-24 18:37:35 +080083
84/* Used for Spansion flashes only. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070085#define SPINOR_OP_BRWR 0x17 /* Bank register write */
Huang Shijief39d2fa2014-02-24 18:37:35 +080086
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +000087/* Used for Micron flashes only. */
88#define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
89#define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
90
Huang Shijief39d2fa2014-02-24 18:37:35 +080091/* Status Register bits. */
Brian Norrisa8a16452015-09-01 12:57:07 -070092#define SR_WIP BIT(0) /* Write in progress */
93#define SR_WEL BIT(1) /* Write enable latch */
Huang Shijief39d2fa2014-02-24 18:37:35 +080094/* meaning of other SR_* bits may differ between vendors */
Brian Norrisa8a16452015-09-01 12:57:07 -070095#define SR_BP0 BIT(2) /* Block protect 0 */
96#define SR_BP1 BIT(3) /* Block protect 1 */
97#define SR_BP2 BIT(4) /* Block protect 2 */
Brian Norris3dd80122016-01-29 11:25:36 -080098#define SR_TB BIT(5) /* Top/Bottom protect */
Brian Norrisa8a16452015-09-01 12:57:07 -070099#define SR_SRWD BIT(7) /* SR write protect */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800100
Brian Norrisa8a16452015-09-01 12:57:07 -0700101#define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800102
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +0000103/* Enhanced Volatile Configuration Register bits */
Brian Norrisa8a16452015-09-01 12:57:07 -0700104#define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +0000105
grmoore@altera.comc14dedd2014-04-29 10:29:51 -0500106/* Flag Status Register bits */
Brian Norrisa8a16452015-09-01 12:57:07 -0700107#define FSR_READY BIT(7)
grmoore@altera.comc14dedd2014-04-29 10:29:51 -0500108
Huang Shijief39d2fa2014-02-24 18:37:35 +0800109/* Configuration Register bits. */
Brian Norrisa8a16452015-09-01 12:57:07 -0700110#define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800111
Huang Shijie6e602ef2014-02-24 18:37:36 +0800112enum read_mode {
113 SPI_NOR_NORMAL = 0,
114 SPI_NOR_FAST,
115 SPI_NOR_DUAL,
116 SPI_NOR_QUAD,
117};
118
Brian Norrisbecd0cb2014-04-08 18:10:23 -0700119#define SPI_NOR_MAX_CMD_SIZE 8
Huang Shijie6e602ef2014-02-24 18:37:36 +0800120enum spi_nor_ops {
121 SPI_NOR_OPS_READ = 0,
122 SPI_NOR_OPS_WRITE,
123 SPI_NOR_OPS_ERASE,
124 SPI_NOR_OPS_LOCK,
125 SPI_NOR_OPS_UNLOCK,
126};
127
Brian Norris6af91942014-08-06 18:16:58 -0700128enum spi_nor_option_flags {
129 SNOR_F_USE_FSR = BIT(0),
Brian Norris3dd80122016-01-29 11:25:36 -0800130 SNOR_F_HAS_SR_TB = BIT(1),
Ricardo Ribaldae99ca982016-12-02 12:31:44 +0100131 SNOR_F_NO_OP_CHIP_ERASE = BIT(2),
132 SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
133 SNOR_F_READY_XSR_RDY = BIT(4),
Brian Norris6af91942014-08-06 18:16:58 -0700134};
135
Huang Shijie6e602ef2014-02-24 18:37:36 +0800136/**
137 * struct spi_nor - Structure for defining a the SPI NOR layer
138 * @mtd: point to a mtd_info structure
139 * @lock: the lock for the read/write/erase/lock/unlock operations
140 * @dev: point to a spi device, or a spi nor controller device.
141 * @page_size: the page size of the SPI NOR
142 * @addr_width: number of address bytes
143 * @erase_opcode: the opcode for erasing a sector
144 * @read_opcode: the read opcode
145 * @read_dummy: the dummy needed by the read operation
146 * @program_opcode: the program opcode
147 * @flash_read: the mode of the read
148 * @sst_write_second: used by the SST write operation
Brian Norris6af91942014-08-06 18:16:58 -0700149 * @flags: flag options for the current SPI-NOR (SNOR_F_*)
Huang Shijie6e602ef2014-02-24 18:37:36 +0800150 * @cmd_buf: used by the write_reg
151 * @prepare: [OPTIONAL] do some preparations for the
152 * read/write/erase/lock/unlock operations
153 * @unprepare: [OPTIONAL] do some post work after the
154 * read/write/erase/lock/unlock operations
Huang Shijie6e602ef2014-02-24 18:37:36 +0800155 * @read_reg: [DRIVER-SPECIFIC] read out the register
156 * @write_reg: [DRIVER-SPECIFIC] write data to the register
Huang Shijie6e602ef2014-02-24 18:37:36 +0800157 * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
158 * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
159 * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
Brian Norrisc67cbb82015-11-10 12:15:27 -0800160 * at the offset @offs; if not provided by the driver,
161 * spi-nor will send the erase opcode via write_reg()
Brian Norrisf8900252015-09-01 12:57:10 -0700162 * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
163 * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
Brian Norris5bf0e692015-09-01 12:57:12 -0700164 * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
165 * completely locked
Huang Shijie6e602ef2014-02-24 18:37:36 +0800166 * @priv: the private data
167 */
168struct spi_nor {
Brian Norris19763672015-08-13 15:46:05 -0700169 struct mtd_info mtd;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800170 struct mutex lock;
171 struct device *dev;
172 u32 page_size;
173 u8 addr_width;
174 u8 erase_opcode;
175 u8 read_opcode;
176 u8 read_dummy;
177 u8 program_opcode;
178 enum read_mode flash_read;
179 bool sst_write_second;
Brian Norris6af91942014-08-06 18:16:58 -0700180 u32 flags;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800181 u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
182
183 int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
184 void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800185 int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
Jagan Tekif9f3ce82015-08-19 15:26:44 +0530186 int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800187
Michal Suchanek59451e12016-05-05 17:31:47 -0700188 ssize_t (*read)(struct spi_nor *nor, loff_t from,
Michal Suchanek2dd087b2016-05-05 17:31:53 -0700189 size_t len, u_char *read_buf);
Michal Suchanek59451e12016-05-05 17:31:47 -0700190 ssize_t (*write)(struct spi_nor *nor, loff_t to,
Michal Suchanek2dd087b2016-05-05 17:31:53 -0700191 size_t len, const u_char *write_buf);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800192 int (*erase)(struct spi_nor *nor, loff_t offs);
193
Brian Norris8cc7f332015-03-13 00:38:39 -0700194 int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
195 int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
Brian Norris5bf0e692015-09-01 12:57:12 -0700196 int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
Brian Norris8cc7f332015-03-13 00:38:39 -0700197
Huang Shijie6e602ef2014-02-24 18:37:36 +0800198 void *priv;
199};
Huang Shijieb1994892014-02-24 18:37:37 +0800200
Brian Norris28b8b26b2015-10-30 20:33:20 -0700201static inline void spi_nor_set_flash_node(struct spi_nor *nor,
202 struct device_node *np)
203{
Brian Norris30069af2015-10-30 20:33:27 -0700204 mtd_set_of_node(&nor->mtd, np);
Brian Norris28b8b26b2015-10-30 20:33:20 -0700205}
206
207static inline struct device_node *spi_nor_get_flash_node(struct spi_nor *nor)
208{
Brian Norris30069af2015-10-30 20:33:27 -0700209 return mtd_get_of_node(&nor->mtd);
Brian Norris28b8b26b2015-10-30 20:33:20 -0700210}
211
Huang Shijieb1994892014-02-24 18:37:37 +0800212/**
213 * spi_nor_scan() - scan the SPI NOR
214 * @nor: the spi_nor structure
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200215 * @name: the chip type name
Huang Shijieb1994892014-02-24 18:37:37 +0800216 * @mode: the read mode supported by the driver
217 *
218 * The drivers can use this fuction to scan the SPI NOR.
219 * In the scanning, it will try to get all the necessary information to
220 * fill the mtd_info{} and the spi_nor{}.
221 *
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200222 * The chip type name can be provided through the @name parameter.
Huang Shijieb1994892014-02-24 18:37:37 +0800223 *
224 * Return: 0 for success, others for failure.
225 */
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200226int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode);
Huang Shijieb1994892014-02-24 18:37:37 +0800227
Huang Shijief39d2fa2014-02-24 18:37:35 +0800228#endif