blob: ddd31cda2370f39ed2a8682c165cffd3da97efb7 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +02004 * Header file for Host Controller registers and I/O accessors.
5 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01006 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08007 *
8 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07009 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or (at
11 * your option) any later version.
Pierre Ossmand129bce2006-03-24 03:18:17 -080012 */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020013#ifndef __SDHCI_HW_H
14#define __SDHCI_HW_H
Pierre Ossmand129bce2006-03-24 03:18:17 -080015
Andrew Morton0c7ad102008-07-25 19:44:35 -070016#include <linux/scatterlist.h>
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030017#include <linux/compiler.h>
18#include <linux/types.h>
19#include <linux/io.h>
Andrew Morton0c7ad102008-07-25 19:44:35 -070020
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020021#include <linux/mmc/sdhci.h>
22
Pierre Ossmand129bce2006-03-24 03:18:17 -080023/*
Pierre Ossmand129bce2006-03-24 03:18:17 -080024 * Controller registers
25 */
26
27#define SDHCI_DMA_ADDRESS 0x00
Andrei Warkentin8edf63712011-05-23 15:06:39 -050028#define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS
Pierre Ossmand129bce2006-03-24 03:18:17 -080029
30#define SDHCI_BLOCK_SIZE 0x04
Pierre Ossmanbab76962006-07-02 16:51:35 +010031#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
33#define SDHCI_BLOCK_COUNT 0x06
34
35#define SDHCI_ARGUMENT 0x08
36
37#define SDHCI_TRANSFER_MODE 0x0C
38#define SDHCI_TRNS_DMA 0x01
39#define SDHCI_TRNS_BLK_CNT_EN 0x02
Andrei Warkentine89d4562011-05-23 15:06:37 -050040#define SDHCI_TRNS_AUTO_CMD12 0x04
Andrei Warkentin8edf63712011-05-23 15:06:39 -050041#define SDHCI_TRNS_AUTO_CMD23 0x08
Pierre Ossmand129bce2006-03-24 03:18:17 -080042#define SDHCI_TRNS_READ 0x10
43#define SDHCI_TRNS_MULTI 0x20
44
45#define SDHCI_COMMAND 0x0E
46#define SDHCI_CMD_RESP_MASK 0x03
47#define SDHCI_CMD_CRC 0x08
48#define SDHCI_CMD_INDEX 0x10
49#define SDHCI_CMD_DATA 0x20
Richard Zhu574e3f52011-03-21 13:22:14 +080050#define SDHCI_CMD_ABORTCMD 0xC0
Pierre Ossmand129bce2006-03-24 03:18:17 -080051
52#define SDHCI_CMD_RESP_NONE 0x00
53#define SDHCI_CMD_RESP_LONG 0x01
54#define SDHCI_CMD_RESP_SHORT 0x02
55#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
56
57#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
Aries Lee22113ef2010-12-15 08:14:24 +010058#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
Pierre Ossmand129bce2006-03-24 03:18:17 -080059
60#define SDHCI_RESPONSE 0x10
61
62#define SDHCI_BUFFER 0x20
63
64#define SDHCI_PRESENT_STATE 0x24
65#define SDHCI_CMD_INHIBIT 0x00000001
66#define SDHCI_DATA_INHIBIT 0x00000002
67#define SDHCI_DOING_WRITE 0x00000100
68#define SDHCI_DOING_READ 0x00000200
69#define SDHCI_SPACE_AVAILABLE 0x00000400
70#define SDHCI_DATA_AVAILABLE 0x00000800
71#define SDHCI_CARD_PRESENT 0x00010000
72#define SDHCI_WRITE_PROTECT 0x00080000
Arindam Nathf2119df2011-05-05 12:18:57 +053073#define SDHCI_DATA_LVL_MASK 0x00F00000
74#define SDHCI_DATA_LVL_SHIFT 20
Yi Sun7756a96d2014-09-09 02:13:59 +000075#define SDHCI_DATA_0_LVL_MASK 0x00100000
Pierre Ossmand129bce2006-03-24 03:18:17 -080076
Arindam Nathd6d50a12011-05-05 12:18:59 +053077#define SDHCI_HOST_CONTROL 0x28
Pierre Ossmand129bce2006-03-24 03:18:17 -080078#define SDHCI_CTRL_LED 0x01
79#define SDHCI_CTRL_4BITBUS 0x02
Pierre Ossman077df882006-11-08 23:06:35 +010080#define SDHCI_CTRL_HISPD 0x04
Pierre Ossman2134a922008-06-28 18:28:51 +020081#define SDHCI_CTRL_DMA_MASK 0x18
82#define SDHCI_CTRL_SDMA 0x00
83#define SDHCI_CTRL_ADMA1 0x08
84#define SDHCI_CTRL_ADMA32 0x10
85#define SDHCI_CTRL_ADMA64 0x18
Philip Rakity15ec4462010-11-19 16:48:39 -050086#define SDHCI_CTRL_8BITBUS 0x20
Pierre Ossmand129bce2006-03-24 03:18:17 -080087
88#define SDHCI_POWER_CONTROL 0x29
Pierre Ossman146ad662006-06-30 02:22:23 -070089#define SDHCI_POWER_ON 0x01
90#define SDHCI_POWER_180 0x0A
91#define SDHCI_POWER_300 0x0C
92#define SDHCI_POWER_330 0x0E
Pierre Ossmand129bce2006-03-24 03:18:17 -080093
94#define SDHCI_BLOCK_GAP_CONTROL 0x2A
95
Nicolas Pitre2df3b712007-09-29 10:46:20 -040096#define SDHCI_WAKE_UP_CONTROL 0x2B
Daniel Drake5f619702010-11-04 22:20:39 +000097#define SDHCI_WAKE_ON_INT 0x01
98#define SDHCI_WAKE_ON_INSERT 0x02
99#define SDHCI_WAKE_ON_REMOVE 0x04
Pierre Ossmand129bce2006-03-24 03:18:17 -0800100
101#define SDHCI_CLOCK_CONTROL 0x2C
102#define SDHCI_DIVIDER_SHIFT 8
Zhangfei Gao85105c52010-08-06 07:10:01 +0800103#define SDHCI_DIVIDER_HI_SHIFT 6
104#define SDHCI_DIV_MASK 0xFF
105#define SDHCI_DIV_MASK_LEN 8
106#define SDHCI_DIV_HI_MASK 0x300
Arindam Nathc3ed3872011-05-05 12:19:06 +0530107#define SDHCI_PROG_CLOCK_MODE 0x0020
Pierre Ossmand129bce2006-03-24 03:18:17 -0800108#define SDHCI_CLOCK_CARD_EN 0x0004
109#define SDHCI_CLOCK_INT_STABLE 0x0002
110#define SDHCI_CLOCK_INT_EN 0x0001
111
112#define SDHCI_TIMEOUT_CONTROL 0x2E
113
114#define SDHCI_SOFTWARE_RESET 0x2F
115#define SDHCI_RESET_ALL 0x01
116#define SDHCI_RESET_CMD 0x02
117#define SDHCI_RESET_DATA 0x04
118
119#define SDHCI_INT_STATUS 0x30
120#define SDHCI_INT_ENABLE 0x34
121#define SDHCI_SIGNAL_ENABLE 0x38
122#define SDHCI_INT_RESPONSE 0x00000001
123#define SDHCI_INT_DATA_END 0x00000002
Haijun Zhanga4071fb2012-12-04 10:41:28 +0800124#define SDHCI_INT_BLK_GAP 0x00000004
Pierre Ossmand129bce2006-03-24 03:18:17 -0800125#define SDHCI_INT_DMA_END 0x00000008
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100126#define SDHCI_INT_SPACE_AVAIL 0x00000010
127#define SDHCI_INT_DATA_AVAIL 0x00000020
Pierre Ossmand129bce2006-03-24 03:18:17 -0800128#define SDHCI_INT_CARD_INSERT 0x00000040
129#define SDHCI_INT_CARD_REMOVE 0x00000080
130#define SDHCI_INT_CARD_INT 0x00000100
Pierre Ossman964f9ce2007-07-20 18:20:36 +0200131#define SDHCI_INT_ERROR 0x00008000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800132#define SDHCI_INT_TIMEOUT 0x00010000
133#define SDHCI_INT_CRC 0x00020000
134#define SDHCI_INT_END_BIT 0x00040000
135#define SDHCI_INT_INDEX 0x00080000
136#define SDHCI_INT_DATA_TIMEOUT 0x00100000
137#define SDHCI_INT_DATA_CRC 0x00200000
138#define SDHCI_INT_DATA_END_BIT 0x00400000
139#define SDHCI_INT_BUS_POWER 0x00800000
140#define SDHCI_INT_ACMD12ERR 0x01000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200141#define SDHCI_INT_ADMA_ERROR 0x02000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800142
143#define SDHCI_INT_NORMAL_MASK 0x00007FFF
144#define SDHCI_INT_ERROR_MASK 0xFFFF8000
145
146#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
147 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
148#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100149 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
Pierre Ossmand129bce2006-03-24 03:18:17 -0800150 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
Haijun Zhanga4071fb2012-12-04 10:41:28 +0800151 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR | \
152 SDHCI_INT_BLK_GAP)
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300153#define SDHCI_INT_ALL_MASK ((unsigned int)-1)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800154
155#define SDHCI_ACMD12_ERR 0x3C
156
Arindam Nathf2119df2011-05-05 12:18:57 +0530157#define SDHCI_HOST_CONTROL2 0x3E
Arindam Nath49c468f2011-05-05 12:19:01 +0530158#define SDHCI_CTRL_UHS_MASK 0x0007
159#define SDHCI_CTRL_UHS_SDR12 0x0000
160#define SDHCI_CTRL_UHS_SDR25 0x0001
161#define SDHCI_CTRL_UHS_SDR50 0x0002
162#define SDHCI_CTRL_UHS_SDR104 0x0003
163#define SDHCI_CTRL_UHS_DDR50 0x0004
Adrian Huntere9fb05d2014-11-06 15:19:06 +0200164#define SDHCI_CTRL_HS400 0x0005 /* Non-standard */
Arindam Nathf2119df2011-05-05 12:18:57 +0530165#define SDHCI_CTRL_VDD_180 0x0008
Arindam Nathd6d50a12011-05-05 12:18:59 +0530166#define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
167#define SDHCI_CTRL_DRV_TYPE_B 0x0000
168#define SDHCI_CTRL_DRV_TYPE_A 0x0010
169#define SDHCI_CTRL_DRV_TYPE_C 0x0020
170#define SDHCI_CTRL_DRV_TYPE_D 0x0030
Arindam Nathb513ea22011-05-05 12:19:04 +0530171#define SDHCI_CTRL_EXEC_TUNING 0x0040
172#define SDHCI_CTRL_TUNED_CLK 0x0080
Arindam Nathd6d50a12011-05-05 12:18:59 +0530173#define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800174
175#define SDHCI_CAPABILITIES 0x40
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700176#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
177#define SDHCI_TIMEOUT_CLK_SHIFT 0
178#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
Pierre Ossmand129bce2006-03-24 03:18:17 -0800179#define SDHCI_CLOCK_BASE_MASK 0x00003F00
Zhangfei Gaoc4687d52010-08-20 14:02:36 -0400180#define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
Pierre Ossmand129bce2006-03-24 03:18:17 -0800181#define SDHCI_CLOCK_BASE_SHIFT 8
Pierre Ossman1d676e02006-07-02 16:52:10 +0100182#define SDHCI_MAX_BLOCK_MASK 0x00030000
183#define SDHCI_MAX_BLOCK_SHIFT 16
Philip Rakity15ec4462010-11-19 16:48:39 -0500184#define SDHCI_CAN_DO_8BIT 0x00040000
Pierre Ossman2134a922008-06-28 18:28:51 +0200185#define SDHCI_CAN_DO_ADMA2 0x00080000
186#define SDHCI_CAN_DO_ADMA1 0x00100000
Pierre Ossman077df882006-11-08 23:06:35 +0100187#define SDHCI_CAN_DO_HISPD 0x00200000
Richard Röjforsa13abc72009-09-22 16:45:30 -0700188#define SDHCI_CAN_DO_SDMA 0x00400000
Pierre Ossman146ad662006-06-30 02:22:23 -0700189#define SDHCI_CAN_VDD_330 0x01000000
190#define SDHCI_CAN_VDD_300 0x02000000
191#define SDHCI_CAN_VDD_180 0x04000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200192#define SDHCI_CAN_64BIT 0x10000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800193
Arindam Nathf2119df2011-05-05 12:18:57 +0530194#define SDHCI_SUPPORT_SDR50 0x00000001
195#define SDHCI_SUPPORT_SDR104 0x00000002
196#define SDHCI_SUPPORT_DDR50 0x00000004
Arindam Nathd6d50a12011-05-05 12:18:59 +0530197#define SDHCI_DRIVER_TYPE_A 0x00000010
198#define SDHCI_DRIVER_TYPE_C 0x00000020
199#define SDHCI_DRIVER_TYPE_D 0x00000040
Arindam Nathcf2b5ee2011-05-05 12:19:07 +0530200#define SDHCI_RETUNING_TIMER_COUNT_MASK 0x00000F00
201#define SDHCI_RETUNING_TIMER_COUNT_SHIFT 8
202#define SDHCI_USE_SDR50_TUNING 0x00002000
203#define SDHCI_RETUNING_MODE_MASK 0x0000C000
204#define SDHCI_RETUNING_MODE_SHIFT 14
Arindam Nathc3ed3872011-05-05 12:19:06 +0530205#define SDHCI_CLOCK_MUL_MASK 0x00FF0000
206#define SDHCI_CLOCK_MUL_SHIFT 16
Adrian Huntere9fb05d2014-11-06 15:19:06 +0200207#define SDHCI_SUPPORT_HS400 0x80000000 /* Non-standard */
Arindam Nathf2119df2011-05-05 12:18:57 +0530208
Philip Rakitye8120ad2010-11-30 00:55:23 -0500209#define SDHCI_CAPABILITIES_1 0x44
Pierre Ossmand129bce2006-03-24 03:18:17 -0800210
Arindam Nathf2119df2011-05-05 12:18:57 +0530211#define SDHCI_MAX_CURRENT 0x48
Philip Rakitybad37e12012-05-27 18:36:44 -0700212#define SDHCI_MAX_CURRENT_LIMIT 0xFF
Arindam Nathf2119df2011-05-05 12:18:57 +0530213#define SDHCI_MAX_CURRENT_330_MASK 0x0000FF
214#define SDHCI_MAX_CURRENT_330_SHIFT 0
215#define SDHCI_MAX_CURRENT_300_MASK 0x00FF00
216#define SDHCI_MAX_CURRENT_300_SHIFT 8
217#define SDHCI_MAX_CURRENT_180_MASK 0xFF0000
218#define SDHCI_MAX_CURRENT_180_SHIFT 16
219#define SDHCI_MAX_CURRENT_MULTIPLIER 4
Pierre Ossmand129bce2006-03-24 03:18:17 -0800220
221/* 4C-4F reserved for more max current */
222
Pierre Ossman2134a922008-06-28 18:28:51 +0200223#define SDHCI_SET_ACMD12_ERROR 0x50
224#define SDHCI_SET_INT_ERROR 0x52
225
226#define SDHCI_ADMA_ERROR 0x54
227
228/* 55-57 reserved */
229
230#define SDHCI_ADMA_ADDRESS 0x58
Adrian Huntere57a5f62014-11-04 12:42:46 +0200231#define SDHCI_ADMA_ADDRESS_HI 0x5C
Pierre Ossman2134a922008-06-28 18:28:51 +0200232
233/* 60-FB reserved */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800234
Kevin Liu52983382013-01-31 11:31:37 +0800235#define SDHCI_PRESET_FOR_SDR12 0x66
236#define SDHCI_PRESET_FOR_SDR25 0x68
237#define SDHCI_PRESET_FOR_SDR50 0x6A
238#define SDHCI_PRESET_FOR_SDR104 0x6C
239#define SDHCI_PRESET_FOR_DDR50 0x6E
Adrian Huntere9fb05d2014-11-06 15:19:06 +0200240#define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */
Kevin Liu52983382013-01-31 11:31:37 +0800241#define SDHCI_PRESET_DRV_MASK 0xC000
242#define SDHCI_PRESET_DRV_SHIFT 14
243#define SDHCI_PRESET_CLKGEN_SEL_MASK 0x400
244#define SDHCI_PRESET_CLKGEN_SEL_SHIFT 10
245#define SDHCI_PRESET_SDCLK_FREQ_MASK 0x3FF
246#define SDHCI_PRESET_SDCLK_FREQ_SHIFT 0
247
Pierre Ossmand129bce2006-03-24 03:18:17 -0800248#define SDHCI_SLOT_INT_STATUS 0xFC
249
250#define SDHCI_HOST_VERSION 0xFE
Pierre Ossman4a965502006-06-30 02:22:29 -0700251#define SDHCI_VENDOR_VER_MASK 0xFF00
252#define SDHCI_VENDOR_VER_SHIFT 8
253#define SDHCI_SPEC_VER_MASK 0x00FF
254#define SDHCI_SPEC_VER_SHIFT 0
Pierre Ossman2134a922008-06-28 18:28:51 +0200255#define SDHCI_SPEC_100 0
256#define SDHCI_SPEC_200 1
Zhangfei Gao85105c52010-08-06 07:10:01 +0800257#define SDHCI_SPEC_300 2
Pierre Ossmand129bce2006-03-24 03:18:17 -0800258
Zhangfei Gao03975262010-09-20 15:15:18 -0400259/*
260 * End of controller registers.
261 */
262
263#define SDHCI_MAX_DIV_SPEC_200 256
264#define SDHCI_MAX_DIV_SPEC_300 2046
265
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400266/*
267 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
268 */
269#define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
270#define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)
271
Adrian Hunter739d46d2014-11-04 12:42:44 +0200272/* ADMA2 32-bit DMA descriptor size */
273#define SDHCI_ADMA2_32_DESC_SZ 8
274
275/* ADMA2 32-bit DMA alignment */
276#define SDHCI_ADMA2_32_ALIGN 4
277
Adrian Hunter05452302014-11-04 12:42:45 +0200278/* ADMA2 32-bit descriptor */
279struct sdhci_adma2_32_desc {
280 __le16 cmd;
281 __le16 len;
282 __le32 addr;
283} __packed __aligned(SDHCI_ADMA2_32_ALIGN);
284
Adrian Huntere57a5f62014-11-04 12:42:46 +0200285/* ADMA2 64-bit DMA descriptor size */
286#define SDHCI_ADMA2_64_DESC_SZ 12
287
288/* ADMA2 64-bit DMA alignment */
289#define SDHCI_ADMA2_64_ALIGN 8
290
291/*
292 * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte
293 * aligned.
294 */
295struct sdhci_adma2_64_desc {
296 __le16 cmd;
297 __le16 len;
298 __le32 addr_lo;
299 __le32 addr_hi;
300} __packed __aligned(4);
301
Adrian Hunter739d46d2014-11-04 12:42:44 +0200302#define ADMA2_TRAN_VALID 0x21
303#define ADMA2_NOP_END_VALID 0x3
304#define ADMA2_END 0x2
305
Adrian Hunter4fb213f2014-11-04 12:42:43 +0200306/*
307 * Maximum segments assuming a 512KiB maximum requisition size and a minimum
308 * 4KiB page size.
309 */
310#define SDHCI_MAX_SEGS 128
311
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100312struct sdhci_ops {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300313#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
Matt Flemingdc297c92010-05-26 14:42:03 -0700314 u32 (*read_l)(struct sdhci_host *host, int reg);
315 u16 (*read_w)(struct sdhci_host *host, int reg);
316 u8 (*read_b)(struct sdhci_host *host, int reg);
317 void (*write_l)(struct sdhci_host *host, u32 val, int reg);
318 void (*write_w)(struct sdhci_host *host, u16 val, int reg);
319 void (*write_b)(struct sdhci_host *host, u8 val, int reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300320#endif
321
Anton Vorontsov81146342009-03-17 00:13:59 +0300322 void (*set_clock)(struct sdhci_host *host, unsigned int clock);
323
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100324 int (*enable_dma)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300325 unsigned int (*get_max_clock)(struct sdhci_host *host);
Anton Vorontsova9e58f22009-07-29 15:04:16 -0700326 unsigned int (*get_min_clock)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300327 unsigned int (*get_timeout_clock)(struct sdhci_host *host);
Aisheng Donga6ff5ae2014-08-27 15:26:27 +0800328 unsigned int (*get_max_timeout_count)(struct sdhci_host *host);
Aisheng Dongb45e6682014-08-27 15:26:29 +0800329 void (*set_timeout)(struct sdhci_host *host,
330 struct mmc_command *cmd);
Russell King2317f562014-04-25 12:57:07 +0100331 void (*set_bus_width)(struct sdhci_host *host, int width);
Philip Rakity643a81f2010-09-23 08:24:32 -0700332 void (*platform_send_init_74_clocks)(struct sdhci_host *host,
333 u8 power_mode);
Wolfram Sang2dfb5792010-10-15 12:21:01 +0200334 unsigned int (*get_ro)(struct sdhci_host *host);
Russell King03231f92014-04-25 12:57:12 +0100335 void (*reset)(struct sdhci_host *host, u8 mask);
Dong Aisheng45251812013-09-13 19:11:30 +0800336 int (*platform_execute_tuning)(struct sdhci_host *host, u32 opcode);
Russell King13e64502014-04-25 12:59:20 +0100337 void (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs);
Adrian Hunter20758b62011-08-29 16:42:12 +0300338 void (*hw_reset)(struct sdhci_host *host);
Haijun Zhanga4071fb2012-12-04 10:41:28 +0800339 void (*adma_workaround)(struct sdhci_host *host, u32 intmask);
Jerry Huang63ef5d82012-10-25 13:47:19 +0800340 void (*platform_init)(struct sdhci_host *host);
Christian Daudt722e1282013-06-20 14:26:36 -0700341 void (*card_event)(struct sdhci_host *host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800342};
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100343
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300344#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
345
346static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
347{
Matt Flemingdc297c92010-05-26 14:42:03 -0700348 if (unlikely(host->ops->write_l))
349 host->ops->write_l(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300350 else
351 writel(val, host->ioaddr + reg);
352}
353
354static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
355{
Matt Flemingdc297c92010-05-26 14:42:03 -0700356 if (unlikely(host->ops->write_w))
357 host->ops->write_w(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300358 else
359 writew(val, host->ioaddr + reg);
360}
361
362static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
363{
Matt Flemingdc297c92010-05-26 14:42:03 -0700364 if (unlikely(host->ops->write_b))
365 host->ops->write_b(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300366 else
367 writeb(val, host->ioaddr + reg);
368}
369
370static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
371{
Matt Flemingdc297c92010-05-26 14:42:03 -0700372 if (unlikely(host->ops->read_l))
373 return host->ops->read_l(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300374 else
375 return readl(host->ioaddr + reg);
376}
377
378static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
379{
Matt Flemingdc297c92010-05-26 14:42:03 -0700380 if (unlikely(host->ops->read_w))
381 return host->ops->read_w(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300382 else
383 return readw(host->ioaddr + reg);
384}
385
386static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
387{
Matt Flemingdc297c92010-05-26 14:42:03 -0700388 if (unlikely(host->ops->read_b))
389 return host->ops->read_b(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300390 else
391 return readb(host->ioaddr + reg);
392}
393
394#else
395
396static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
397{
398 writel(val, host->ioaddr + reg);
399}
400
401static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
402{
403 writew(val, host->ioaddr + reg);
404}
405
406static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
407{
408 writeb(val, host->ioaddr + reg);
409}
410
411static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
412{
413 return readl(host->ioaddr + reg);
414}
415
416static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
417{
418 return readw(host->ioaddr + reg);
419}
420
421static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
422{
423 return readb(host->ioaddr + reg);
424}
425
426#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100427
428extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
429 size_t priv_size);
430extern void sdhci_free_host(struct sdhci_host *host);
431
432static inline void *sdhci_priv(struct sdhci_host *host)
433{
434 return (void *)host->private;
435}
436
Marek Szyprowski17866e12010-08-10 18:01:58 -0700437extern void sdhci_card_detect(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100438extern int sdhci_add_host(struct sdhci_host *host);
Pierre Ossman1e728592008-04-16 19:13:13 +0200439extern void sdhci_remove_host(struct sdhci_host *host, int dead);
Dong Aishengc0e551292013-09-13 19:11:31 +0800440extern void sdhci_send_command(struct sdhci_host *host,
441 struct mmc_command *cmd);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100442
Russell Kingbe138552014-04-25 12:55:56 +0100443static inline bool sdhci_sdio_irq_enabled(struct sdhci_host *host)
444{
445 return !!(host->flags & SDHCI_SDIO_IRQ_ENABLED);
446}
447
Russell King17710592014-04-25 12:58:55 +0100448void sdhci_set_clock(struct sdhci_host *host, unsigned int clock);
Russell King2317f562014-04-25 12:57:07 +0100449void sdhci_set_bus_width(struct sdhci_host *host, int width);
Russell King03231f92014-04-25 12:57:12 +0100450void sdhci_reset(struct sdhci_host *host, u8 mask);
Russell King96d7b782014-04-25 12:59:26 +0100451void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing);
Russell King2317f562014-04-25 12:57:07 +0100452
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100453#ifdef CONFIG_PM
Manuel Lauss29495aa2011-11-03 11:09:45 +0100454extern int sdhci_suspend_host(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100455extern int sdhci_resume_host(struct sdhci_host *host);
Daniel Drake5f619702010-11-04 22:20:39 +0000456extern void sdhci_enable_irq_wakeups(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100457#endif
Albert Herranzc0bba0d2009-12-17 15:27:19 -0800458
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300459#ifdef CONFIG_PM_RUNTIME
460extern int sdhci_runtime_suspend_host(struct sdhci_host *host);
461extern int sdhci_runtime_resume_host(struct sdhci_host *host);
462#endif
463
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200464#endif /* __SDHCI_HW_H */