blob: 60f0eab4ca8d77d084b19adcd3c0e02e8ecc242d [file] [log] [blame]
Andy Flemingc2882bb2007-02-09 17:28:31 -06001/*
2 * MPC8568E MDS Device Tree Source
3 *
4 * Copyright 2007 Freescale Semiconductor Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
12
13/*
14/memreserve/ 00000000 1000000;
15*/
16
17/ {
18 model = "MPC8568EMDS";
Kumar Gala52094872007-02-17 16:04:23 -060019 compatible = "MPC8568EMDS", "MPC85xxMDS";
Andy Flemingc2882bb2007-02-09 17:28:31 -060020 #address-cells = <1>;
21 #size-cells = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060022
23 cpus {
Andy Flemingc2882bb2007-02-09 17:28:31 -060024 #address-cells = <1>;
25 #size-cells = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060026
27 PowerPC,8568@0 {
28 device_type = "cpu";
29 reg = <0>;
30 d-cache-line-size = <20>; // 32 bytes
31 i-cache-line-size = <20>; // 32 bytes
32 d-cache-size = <8000>; // L1, 32K
33 i-cache-size = <8000>; // L1, 32K
34 timebase-frequency = <0>;
35 bus-frequency = <0>;
36 clock-frequency = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060037 };
38 };
39
40 memory {
41 device_type = "memory";
Andy Flemingc2882bb2007-02-09 17:28:31 -060042 reg = <00000000 10000000>;
43 };
44
45 bcsr@f8000000 {
46 device_type = "board-control";
47 reg = <f8000000 8000>;
48 };
49
50 soc8568@e0000000 {
51 #address-cells = <1>;
52 #size-cells = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060053 device_type = "soc";
54 ranges = <0 e0000000 00100000>;
Kumar Gala86a04d92007-10-02 09:51:32 -050055 reg = <e0000000 00001000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060056 bus-frequency = <0>;
57
Kumar Gala4da421d2007-05-15 13:20:05 -050058 memory-controller@2000 {
59 compatible = "fsl,8568-memory-controller";
60 reg = <2000 1000>;
61 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -050062 interrupts = <12 2>;
Kumar Gala4da421d2007-05-15 13:20:05 -050063 };
64
65 l2-cache-controller@20000 {
66 compatible = "fsl,8568-l2-cache-controller";
67 reg = <20000 1000>;
68 cache-line-size = <20>; // 32 bytes
69 cache-size = <80000>; // L2, 512K
70 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -050071 interrupts = <10 2>;
Kumar Gala4da421d2007-05-15 13:20:05 -050072 };
73
Andy Flemingc2882bb2007-02-09 17:28:31 -060074 i2c@3000 {
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +040075 #address-cells = <1>;
76 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060077 cell-index = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060078 compatible = "fsl-i2c";
79 reg = <3000 100>;
Kumar Galab533f8a2007-07-03 02:35:35 -050080 interrupts = <2b 2>;
Kumar Gala52094872007-02-17 16:04:23 -060081 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060082 dfsrr;
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +040083
84 rtc@68 {
85 compatible = "dallas,ds1374";
86 reg = <68>;
87 };
Andy Flemingc2882bb2007-02-09 17:28:31 -060088 };
89
90 i2c@3100 {
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +040091 #address-cells = <1>;
92 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060093 cell-index = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060094 compatible = "fsl-i2c";
95 reg = <3100 100>;
Kumar Galab533f8a2007-07-03 02:35:35 -050096 interrupts = <2b 2>;
Kumar Gala52094872007-02-17 16:04:23 -060097 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060098 dfsrr;
99 };
100
101 mdio@24520 {
102 #address-cells = <1>;
103 #size-cells = <0>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600104 compatible = "fsl,gianfar-mdio";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600105 reg = <24520 20>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600106
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400107 phy0: ethernet-phy@7 {
Kumar Gala52094872007-02-17 16:04:23 -0600108 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500109 interrupts = <1 1>;
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400110 reg = <7>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600111 device_type = "ethernet-phy";
112 };
Kumar Gala52094872007-02-17 16:04:23 -0600113 phy1: ethernet-phy@1 {
114 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500115 interrupts = <2 1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600116 reg = <1>;
117 device_type = "ethernet-phy";
118 };
Kumar Gala52094872007-02-17 16:04:23 -0600119 phy2: ethernet-phy@2 {
120 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500121 interrupts = <1 1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600122 reg = <2>;
123 device_type = "ethernet-phy";
124 };
Kumar Gala52094872007-02-17 16:04:23 -0600125 phy3: ethernet-phy@3 {
126 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500127 interrupts = <2 1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600128 reg = <3>;
129 device_type = "ethernet-phy";
130 };
131 };
132
Kumar Galae77b28e2007-12-12 00:28:35 -0600133 enet0: ethernet@24000 {
134 cell-index = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600135 device_type = "network";
136 model = "eTSEC";
137 compatible = "gianfar";
138 reg = <24000 1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500139 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Galab533f8a2007-07-03 02:35:35 -0500140 interrupts = <1d 2 1e 2 22 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600141 interrupt-parent = <&mpic>;
142 phy-handle = <&phy2>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600143 };
144
Kumar Galae77b28e2007-12-12 00:28:35 -0600145 enet1: ethernet@25000 {
146 cell-index = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600147 device_type = "network";
148 model = "eTSEC";
149 compatible = "gianfar";
150 reg = <25000 1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500151 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Galab533f8a2007-07-03 02:35:35 -0500152 interrupts = <23 2 24 2 28 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600153 interrupt-parent = <&mpic>;
154 phy-handle = <&phy3>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600155 };
156
157 serial@4500 {
158 device_type = "serial";
159 compatible = "ns16550";
160 reg = <4500 100>;
161 clock-frequency = <0>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500162 interrupts = <2a 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600163 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600164 };
165
Roy Zang10ce8c62007-07-13 17:35:33 +0800166 global-utilities@e0000 { //global utilities block
167 compatible = "fsl,mpc8548-guts";
168 reg = <e0000 1000>;
169 fsl,has-rstcr;
170 };
171
Andy Flemingc2882bb2007-02-09 17:28:31 -0600172 serial@4600 {
173 device_type = "serial";
174 compatible = "ns16550";
175 reg = <4600 100>;
176 clock-frequency = <0>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500177 interrupts = <2a 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600178 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600179 };
180
181 crypto@30000 {
182 device_type = "crypto";
183 model = "SEC2";
184 compatible = "talitos";
185 reg = <30000 f000>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500186 interrupts = <2d 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600187 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600188 num-channels = <4>;
189 channel-fifo-len = <18>;
190 exec-units-mask = <000000fe>;
191 descriptor-types-mask = <012b0ebf>;
192 };
193
Kumar Gala52094872007-02-17 16:04:23 -0600194 mpic: pic@40000 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600195 clock-frequency = <0>;
196 interrupt-controller;
197 #address-cells = <0>;
198 #interrupt-cells = <2>;
199 reg = <40000 40000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600200 compatible = "chrp,open-pic";
201 device_type = "open-pic";
202 big-endian;
203 };
Kumar Gala86a04d92007-10-02 09:51:32 -0500204
Andy Flemingc2882bb2007-02-09 17:28:31 -0600205 par_io@e0100 {
206 reg = <e0100 100>;
207 device_type = "par_io";
208 num-ports = <7>;
209
Kumar Gala52094872007-02-17 16:04:23 -0600210 pio1: ucc_pin@01 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600211 pio-map = <
212 /* port pin dir open_drain assignment has_irq */
213 4 0a 1 0 2 0 /* TxD0 */
214 4 09 1 0 2 0 /* TxD1 */
215 4 08 1 0 2 0 /* TxD2 */
216 4 07 1 0 2 0 /* TxD3 */
217 4 17 1 0 2 0 /* TxD4 */
218 4 16 1 0 2 0 /* TxD5 */
219 4 15 1 0 2 0 /* TxD6 */
220 4 14 1 0 2 0 /* TxD7 */
221 4 0f 2 0 2 0 /* RxD0 */
222 4 0e 2 0 2 0 /* RxD1 */
223 4 0d 2 0 2 0 /* RxD2 */
224 4 0c 2 0 2 0 /* RxD3 */
225 4 1d 2 0 2 0 /* RxD4 */
226 4 1c 2 0 2 0 /* RxD5 */
227 4 1b 2 0 2 0 /* RxD6 */
228 4 1a 2 0 2 0 /* RxD7 */
229 4 0b 1 0 2 0 /* TX_EN */
230 4 18 1 0 2 0 /* TX_ER */
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400231 4 10 2 0 2 0 /* RX_DV */
Andy Flemingc2882bb2007-02-09 17:28:31 -0600232 4 1e 2 0 2 0 /* RX_ER */
233 4 11 2 0 2 0 /* RX_CLK */
234 4 13 1 0 2 0 /* GTX_CLK */
235 1 1f 2 0 3 0>; /* GTX125 */
236 };
Kumar Gala86a04d92007-10-02 09:51:32 -0500237
Kumar Gala52094872007-02-17 16:04:23 -0600238 pio2: ucc_pin@02 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600239 pio-map = <
240 /* port pin dir open_drain assignment has_irq */
241 5 0a 1 0 2 0 /* TxD0 */
242 5 09 1 0 2 0 /* TxD1 */
243 5 08 1 0 2 0 /* TxD2 */
244 5 07 1 0 2 0 /* TxD3 */
245 5 17 1 0 2 0 /* TxD4 */
246 5 16 1 0 2 0 /* TxD5 */
247 5 15 1 0 2 0 /* TxD6 */
248 5 14 1 0 2 0 /* TxD7 */
249 5 0f 2 0 2 0 /* RxD0 */
250 5 0e 2 0 2 0 /* RxD1 */
251 5 0d 2 0 2 0 /* RxD2 */
252 5 0c 2 0 2 0 /* RxD3 */
253 5 1d 2 0 2 0 /* RxD4 */
254 5 1c 2 0 2 0 /* RxD5 */
255 5 1b 2 0 2 0 /* RxD6 */
256 5 1a 2 0 2 0 /* RxD7 */
257 5 0b 1 0 2 0 /* TX_EN */
258 5 18 1 0 2 0 /* TX_ER */
259 5 10 2 0 2 0 /* RX_DV */
260 5 1e 2 0 2 0 /* RX_ER */
261 5 11 2 0 2 0 /* RX_CLK */
262 5 13 1 0 2 0 /* GTX_CLK */
263 1 1f 2 0 3 0 /* GTX125 */
264 4 06 3 0 2 0 /* MDIO */
265 4 05 1 0 2 0>; /* MDC */
266 };
267 };
268 };
269
270 qe@e0080000 {
271 #address-cells = <1>;
272 #size-cells = <1>;
273 device_type = "qe";
274 model = "QE";
275 ranges = <0 e0080000 00040000>;
276 reg = <e0080000 480>;
277 brg-frequency = <0>;
278 bus-frequency = <179A7B00>;
279
280 muram@10000 {
281 device_type = "muram";
282 ranges = <0 00010000 0000c000>;
283
284 data-only@0{
285 reg = <0 c000>;
286 };
287 };
288
289 spi@4c0 {
290 device_type = "spi";
291 compatible = "fsl_spi";
292 reg = <4c0 40>;
293 interrupts = <2>;
Kumar Gala52094872007-02-17 16:04:23 -0600294 interrupt-parent = <&qeic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600295 mode = "cpu";
296 };
297
298 spi@500 {
299 device_type = "spi";
300 compatible = "fsl_spi";
301 reg = <500 40>;
302 interrupts = <1>;
Kumar Gala52094872007-02-17 16:04:23 -0600303 interrupt-parent = <&qeic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600304 mode = "cpu";
305 };
306
Kumar Galae77b28e2007-12-12 00:28:35 -0600307 enet2: ucc@2000 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600308 device_type = "network";
309 compatible = "ucc_geth";
310 model = "UCC";
Kumar Galae77b28e2007-12-12 00:28:35 -0600311 cell-index = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600312 device-id = <1>;
313 reg = <2000 200>;
314 interrupts = <20>;
Kumar Gala52094872007-02-17 16:04:23 -0600315 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500316 local-mac-address = [ 00 00 00 00 00 00 ];
Andy Flemingc2882bb2007-02-09 17:28:31 -0600317 rx-clock = <0>;
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400318 tx-clock = <20>;
Kumar Gala52094872007-02-17 16:04:23 -0600319 pio-handle = <&pio1>;
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400320 phy-handle = <&phy0>;
321 phy-connection-type = "rgmii-id";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600322 };
323
Kumar Galae77b28e2007-12-12 00:28:35 -0600324 enet3: ucc@3000 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600325 device_type = "network";
326 compatible = "ucc_geth";
327 model = "UCC";
Kumar Galae77b28e2007-12-12 00:28:35 -0600328 cell-index = <2>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600329 device-id = <2>;
330 reg = <3000 200>;
331 interrupts = <21>;
Kumar Gala52094872007-02-17 16:04:23 -0600332 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500333 local-mac-address = [ 00 00 00 00 00 00 ];
Andy Flemingc2882bb2007-02-09 17:28:31 -0600334 rx-clock = <0>;
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400335 tx-clock = <20>;
Kumar Gala52094872007-02-17 16:04:23 -0600336 pio-handle = <&pio2>;
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400337 phy-handle = <&phy1>;
338 phy-connection-type = "rgmii-id";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600339 };
340
341 mdio@2120 {
342 #address-cells = <1>;
343 #size-cells = <0>;
344 reg = <2120 18>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600345 compatible = "ucc_geth_phy";
346
347 /* These are the same PHYs as on
348 * gianfar's MDIO bus */
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400349 qe_phy0: ethernet-phy@07 {
Kumar Gala52094872007-02-17 16:04:23 -0600350 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500351 interrupts = <1 1>;
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400352 reg = <7>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600353 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600354 };
Kumar Gala52094872007-02-17 16:04:23 -0600355 qe_phy1: ethernet-phy@01 {
356 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500357 interrupts = <2 1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600358 reg = <1>;
359 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600360 };
Kumar Gala52094872007-02-17 16:04:23 -0600361 qe_phy2: ethernet-phy@02 {
362 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500363 interrupts = <1 1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600364 reg = <2>;
365 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600366 };
Kumar Gala52094872007-02-17 16:04:23 -0600367 qe_phy3: ethernet-phy@03 {
368 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500369 interrupts = <2 1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600370 reg = <3>;
371 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600372 };
373 };
374
Kumar Gala52094872007-02-17 16:04:23 -0600375 qeic: qeic@80 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600376 interrupt-controller;
377 device_type = "qeic";
378 #address-cells = <0>;
379 #interrupt-cells = <1>;
380 reg = <80 80>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600381 big-endian;
Kumar Galab533f8a2007-07-03 02:35:35 -0500382 interrupts = <2e 2 2e 2>; //high:30 low:30
Kumar Gala52094872007-02-17 16:04:23 -0600383 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600384 };
385
386 };
Kumar Gala86a04d92007-10-02 09:51:32 -0500387
388 pci@e0008000 {
389 interrupt-map-mask = <f800 0 0 7>;
390 interrupt-map = <
391 /* IDSEL 0x12 AD18 */
392 9000 0 0 1 &mpic 5 1
393 9000 0 0 2 &mpic 6 1
394 9000 0 0 3 &mpic 7 1
395 9000 0 0 4 &mpic 4 1
396
397 /* IDSEL 0x13 AD19 */
398 9800 0 0 1 &mpic 6 1
399 9800 0 0 2 &mpic 7 1
400 9800 0 0 3 &mpic 4 1
401 9800 0 0 4 &mpic 5 1>;
402
403 interrupt-parent = <&mpic>;
404 interrupts = <18 2>;
405 bus-range = <0 ff>;
406 ranges = <02000000 0 80000000 80000000 0 20000000
407 01000000 0 00000000 e2000000 0 00800000>;
408 clock-frequency = <3f940aa>;
409 #interrupt-cells = <1>;
410 #size-cells = <2>;
411 #address-cells = <3>;
412 reg = <e0008000 1000>;
413 compatible = "fsl,mpc8540-pci";
414 device_type = "pci";
415 };
416
417 /* PCI Express */
418 pcie@e000a000 {
419 interrupt-map-mask = <f800 0 0 7>;
420 interrupt-map = <
421
422 /* IDSEL 0x0 (PEX) */
423 00000 0 0 1 &mpic 0 1
424 00000 0 0 2 &mpic 1 1
425 00000 0 0 3 &mpic 2 1
426 00000 0 0 4 &mpic 3 1>;
427
428 interrupt-parent = <&mpic>;
429 interrupts = <1a 2>;
430 bus-range = <0 ff>;
431 ranges = <02000000 0 a0000000 a0000000 0 10000000
432 01000000 0 00000000 e2800000 0 00800000>;
433 clock-frequency = <1fca055>;
434 #interrupt-cells = <1>;
435 #size-cells = <2>;
436 #address-cells = <3>;
437 reg = <e000a000 1000>;
438 compatible = "fsl,mpc8548-pcie";
439 device_type = "pci";
440 pcie@0 {
441 reg = <0 0 0 0 0>;
442 #size-cells = <2>;
443 #address-cells = <3>;
444 device_type = "pci";
445 ranges = <02000000 0 a0000000
446 02000000 0 a0000000
447 0 10000000
448
449 01000000 0 00000000
450 01000000 0 00000000
451 0 00800000>;
452 };
453 };
Andy Flemingc2882bb2007-02-09 17:28:31 -0600454};