blob: 48c1675aa342cec7f9a0c83eef446b519bfd8185 [file] [log] [blame]
Oded Gabbay130e0372015-06-12 21:35:14 +03001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23#include "amdgpu_amdkfd.h"
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080024#include "amd_shared.h"
Oded Gabbay130e0372015-06-12 21:35:14 +030025#include <drm/drmP.h>
26#include "amdgpu.h"
Alex Deucher2db0cdb2017-06-07 12:59:29 -040027#include "amdgpu_gfx.h"
Oded Gabbay130e0372015-06-12 21:35:14 +030028#include <linux/module.h>
29
Oded Gabbay130e0372015-06-12 21:35:14 +030030const struct kgd2kfd_calls *kgd2kfd;
Kent Russell8eabaf52017-08-15 23:00:04 -040031bool (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
Oded Gabbay130e0372015-06-12 21:35:14 +030032
Oded Gabbayefb1c652016-02-09 13:30:12 +020033int amdgpu_amdkfd_init(void)
Oded Gabbay130e0372015-06-12 21:35:14 +030034{
Oded Gabbayefb1c652016-02-09 13:30:12 +020035 int ret;
36
Oded Gabbay130e0372015-06-12 21:35:14 +030037#if defined(CONFIG_HSA_AMD_MODULE)
Kent Russell8eabaf52017-08-15 23:00:04 -040038 int (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
Oded Gabbay130e0372015-06-12 21:35:14 +030039
40 kgd2kfd_init_p = symbol_request(kgd2kfd_init);
41
42 if (kgd2kfd_init_p == NULL)
Oded Gabbayefb1c652016-02-09 13:30:12 +020043 return -ENOENT;
44
45 ret = kgd2kfd_init_p(KFD_INTERFACE_VERSION, &kgd2kfd);
46 if (ret) {
47 symbol_put(kgd2kfd_init);
48 kgd2kfd = NULL;
49 }
50
51#elif defined(CONFIG_HSA_AMD)
52 ret = kgd2kfd_init(KFD_INTERFACE_VERSION, &kgd2kfd);
53 if (ret)
54 kgd2kfd = NULL;
55
56#else
57 ret = -ENOENT;
Oded Gabbay130e0372015-06-12 21:35:14 +030058#endif
Oded Gabbayefb1c652016-02-09 13:30:12 +020059
60 return ret;
Oded Gabbay130e0372015-06-12 21:35:14 +030061}
62
Oded Gabbay130e0372015-06-12 21:35:14 +030063void amdgpu_amdkfd_fini(void)
64{
65 if (kgd2kfd) {
66 kgd2kfd->exit();
67 symbol_put(kgd2kfd_init);
68 }
69}
70
Andres Rodriguezdc102c42017-02-01 17:02:13 -050071void amdgpu_amdkfd_device_probe(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +030072{
Felix Kuehling5c33f212017-07-28 16:54:54 -040073 const struct kfd2kgd_calls *kfd2kgd;
74
75 if (!kgd2kfd)
76 return;
77
78 switch (adev->asic_type) {
79#ifdef CONFIG_DRM_AMDGPU_CIK
80 case CHIP_KAVERI:
81 kfd2kgd = amdgpu_amdkfd_gfx_7_get_functions();
82 break;
83#endif
84 case CHIP_CARRIZO:
85 kfd2kgd = amdgpu_amdkfd_gfx_8_0_get_functions();
86 break;
87 default:
pding9953b722017-10-26 09:30:38 +080088 dev_dbg(adev->dev, "kfd not supported on this ASIC\n");
Felix Kuehling5c33f212017-07-28 16:54:54 -040089 return;
90 }
91
92 adev->kfd = kgd2kfd->probe((struct kgd_dev *)adev,
93 adev->pdev, kfd2kgd);
Oded Gabbay130e0372015-06-12 21:35:14 +030094}
95
Alex Deucher22cb0162017-12-14 16:27:11 -050096/**
97 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
98 * setup amdkfd
99 *
100 * @adev: amdgpu_device pointer
101 * @aperture_base: output returning doorbell aperture base physical address
102 * @aperture_size: output returning doorbell aperture size in bytes
103 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
104 *
105 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
106 * takes doorbells required for its own rings and reports the setup to amdkfd.
107 * amdgpu reserved doorbells are at the start of the doorbell aperture.
108 */
109static void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
110 phys_addr_t *aperture_base,
111 size_t *aperture_size,
112 size_t *start_offset)
113{
114 /*
115 * The first num_doorbells are used by amdgpu.
116 * amdkfd takes whatever's left in the aperture.
117 */
118 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
119 *aperture_base = adev->doorbell.base;
120 *aperture_size = adev->doorbell.size;
121 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
122 } else {
123 *aperture_base = 0;
124 *aperture_size = 0;
125 *start_offset = 0;
126 }
127}
128
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500129void amdgpu_amdkfd_device_init(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300130{
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500131 int i;
132 int last_valid_bit;
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500133 if (adev->kfd) {
Oded Gabbay130e0372015-06-12 21:35:14 +0300134 struct kgd2kfd_shared_resources gpu_resources = {
135 .compute_vmid_bitmap = 0xFF00,
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500136 .num_pipe_per_mec = adev->gfx.mec.num_pipe_per_mec,
137 .num_queue_per_pipe = adev->gfx.mec.num_queue_per_pipe
Oded Gabbay130e0372015-06-12 21:35:14 +0300138 };
139
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500140 /* this is going to have a few of the MSBs set that we need to
141 * clear */
142 bitmap_complement(gpu_resources.queue_bitmap,
143 adev->gfx.mec.queue_bitmap,
144 KGD_MAX_QUEUES);
145
Andres Rodriguez7b2124a2017-04-06 00:10:53 -0400146 /* remove the KIQ bit as well */
147 if (adev->gfx.kiq.ring.ready)
Alex Deucher2db0cdb2017-06-07 12:59:29 -0400148 clear_bit(amdgpu_gfx_queue_to_bit(adev,
149 adev->gfx.kiq.ring.me - 1,
150 adev->gfx.kiq.ring.pipe,
151 adev->gfx.kiq.ring.queue),
Andres Rodriguez7b2124a2017-04-06 00:10:53 -0400152 gpu_resources.queue_bitmap);
153
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500154 /* According to linux/bitmap.h we shouldn't use bitmap_clear if
155 * nbits is not compile time constant */
Jay Cornwall3447d222017-07-13 20:21:53 -0500156 last_valid_bit = 1 /* only first MEC can have compute queues */
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500157 * adev->gfx.mec.num_pipe_per_mec
158 * adev->gfx.mec.num_queue_per_pipe;
159 for (i = last_valid_bit; i < KGD_MAX_QUEUES; ++i)
160 clear_bit(i, gpu_resources.queue_bitmap);
161
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500162 amdgpu_doorbell_get_kfd_info(adev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300163 &gpu_resources.doorbell_physical_address,
164 &gpu_resources.doorbell_aperture_size,
165 &gpu_resources.doorbell_start_offset);
166
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500167 kgd2kfd->device_init(adev->kfd, &gpu_resources);
Oded Gabbay130e0372015-06-12 21:35:14 +0300168 }
169}
170
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500171void amdgpu_amdkfd_device_fini(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300172{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500173 if (adev->kfd) {
174 kgd2kfd->device_exit(adev->kfd);
175 adev->kfd = NULL;
Oded Gabbay130e0372015-06-12 21:35:14 +0300176 }
177}
178
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500179void amdgpu_amdkfd_interrupt(struct amdgpu_device *adev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300180 const void *ih_ring_entry)
181{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500182 if (adev->kfd)
183 kgd2kfd->interrupt(adev->kfd, ih_ring_entry);
Oded Gabbay130e0372015-06-12 21:35:14 +0300184}
185
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500186void amdgpu_amdkfd_suspend(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300187{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500188 if (adev->kfd)
189 kgd2kfd->suspend(adev->kfd);
Oded Gabbay130e0372015-06-12 21:35:14 +0300190}
191
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500192int amdgpu_amdkfd_resume(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300193{
194 int r = 0;
195
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500196 if (adev->kfd)
197 r = kgd2kfd->resume(adev->kfd);
Oded Gabbay130e0372015-06-12 21:35:14 +0300198
199 return r;
200}
201
Oded Gabbay130e0372015-06-12 21:35:14 +0300202int alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
203 void **mem_obj, uint64_t *gpu_addr,
204 void **cpu_ptr)
205{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500206 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Oded Gabbay130e0372015-06-12 21:35:14 +0300207 struct kgd_mem **mem = (struct kgd_mem **) mem_obj;
208 int r;
209
210 BUG_ON(kgd == NULL);
211 BUG_ON(gpu_addr == NULL);
212 BUG_ON(cpu_ptr == NULL);
213
214 *mem = kmalloc(sizeof(struct kgd_mem), GFP_KERNEL);
215 if ((*mem) == NULL)
216 return -ENOMEM;
217
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500218 r = amdgpu_bo_create(adev, size, PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_GTT,
Yong Zhao2046d462017-07-20 18:49:09 -0400219 AMDGPU_GEM_CREATE_CPU_GTT_USWC, NULL, NULL, 0,
220 &(*mem)->bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300221 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500222 dev_err(adev->dev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300223 "failed to allocate BO for amdkfd (%d)\n", r);
224 return r;
225 }
226
227 /* map the buffer */
228 r = amdgpu_bo_reserve((*mem)->bo, true);
229 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500230 dev_err(adev->dev, "(%d) failed to reserve bo for amdkfd\n", r);
Oded Gabbay130e0372015-06-12 21:35:14 +0300231 goto allocate_mem_reserve_bo_failed;
232 }
233
234 r = amdgpu_bo_pin((*mem)->bo, AMDGPU_GEM_DOMAIN_GTT,
235 &(*mem)->gpu_addr);
236 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500237 dev_err(adev->dev, "(%d) failed to pin bo for amdkfd\n", r);
Oded Gabbay130e0372015-06-12 21:35:14 +0300238 goto allocate_mem_pin_bo_failed;
239 }
240 *gpu_addr = (*mem)->gpu_addr;
241
242 r = amdgpu_bo_kmap((*mem)->bo, &(*mem)->cpu_ptr);
243 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500244 dev_err(adev->dev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300245 "(%d) failed to map bo to kernel for amdkfd\n", r);
246 goto allocate_mem_kmap_bo_failed;
247 }
248 *cpu_ptr = (*mem)->cpu_ptr;
249
250 amdgpu_bo_unreserve((*mem)->bo);
251
252 return 0;
253
254allocate_mem_kmap_bo_failed:
255 amdgpu_bo_unpin((*mem)->bo);
256allocate_mem_pin_bo_failed:
257 amdgpu_bo_unreserve((*mem)->bo);
258allocate_mem_reserve_bo_failed:
259 amdgpu_bo_unref(&(*mem)->bo);
260
261 return r;
262}
263
264void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj)
265{
266 struct kgd_mem *mem = (struct kgd_mem *) mem_obj;
267
268 BUG_ON(mem == NULL);
269
270 amdgpu_bo_reserve(mem->bo, true);
271 amdgpu_bo_kunmap(mem->bo);
272 amdgpu_bo_unpin(mem->bo);
273 amdgpu_bo_unreserve(mem->bo);
274 amdgpu_bo_unref(&(mem->bo));
275 kfree(mem);
276}
277
278uint64_t get_vmem_size(struct kgd_dev *kgd)
279{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500280 struct amdgpu_device *adev =
Oded Gabbay130e0372015-06-12 21:35:14 +0300281 (struct amdgpu_device *)kgd;
282
283 BUG_ON(kgd == NULL);
284
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500285 return adev->mc.real_vram_size;
Oded Gabbay130e0372015-06-12 21:35:14 +0300286}
287
288uint64_t get_gpu_clock_counter(struct kgd_dev *kgd)
289{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500290 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Oded Gabbay130e0372015-06-12 21:35:14 +0300291
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500292 if (adev->gfx.funcs->get_gpu_clock_counter)
293 return adev->gfx.funcs->get_gpu_clock_counter(adev);
Oded Gabbay130e0372015-06-12 21:35:14 +0300294 return 0;
295}
296
297uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd)
298{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500299 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Oded Gabbay130e0372015-06-12 21:35:14 +0300300
Felix Kuehlinga9efcc12017-11-27 18:29:43 -0500301 /* the sclk is in quantas of 10kHz */
302 if (amdgpu_sriov_vf(adev))
303 return adev->clock.default_sclk / 100;
304
305 return amdgpu_dpm_get_sclk(adev, false) / 100;
Oded Gabbay130e0372015-06-12 21:35:14 +0300306}
Flora Cuiebdebf42017-12-08 23:08:40 -0500307
308void get_cu_info(struct kgd_dev *kgd, struct kfd_cu_info *cu_info)
309{
310 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
311 struct amdgpu_cu_info acu_info = adev->gfx.cu_info;
312
313 memset(cu_info, 0, sizeof(*cu_info));
314 if (sizeof(cu_info->cu_bitmap) != sizeof(acu_info.bitmap))
315 return;
316
317 cu_info->cu_active_number = acu_info.number;
318 cu_info->cu_ao_mask = acu_info.ao_cu_mask;
319 memcpy(&cu_info->cu_bitmap[0], &acu_info.bitmap[0],
320 sizeof(acu_info.bitmap));
321 cu_info->num_shader_engines = adev->gfx.config.max_shader_engines;
322 cu_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
323 cu_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
324 cu_info->simd_per_cu = acu_info.simd_per_cu;
325 cu_info->max_waves_per_simd = acu_info.max_waves_per_simd;
326 cu_info->wave_front_size = acu_info.wave_front_size;
327 cu_info->max_scratch_slots_per_cu = acu_info.max_scratch_slots_per_cu;
328 cu_info->lds_size = acu_info.lds_size;
329}