blob: 08b33fcc07929362514807f2dd9bcc47b1ba44f8 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Reinette Chatre1f447802010-01-15 13:43:41 -08003 * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
Tomas Winklerfd4abac2008-05-15 13:54:07 +080030#include <linux/etherdevice.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040031#include <linux/sched.h>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080032#include <net/mac80211.h>
33#include "iwl-eeprom.h"
34#include "iwl-dev.h"
35#include "iwl-core.h"
36#include "iwl-sta.h"
37#include "iwl-io.h"
38#include "iwl-helpers.h"
39
Tomas Winkler30e553e2008-05-29 16:35:16 +080040static const u16 default_tid_to_tx_fifo[] = {
41 IWL_TX_FIFO_AC1,
42 IWL_TX_FIFO_AC0,
43 IWL_TX_FIFO_AC0,
44 IWL_TX_FIFO_AC1,
45 IWL_TX_FIFO_AC2,
46 IWL_TX_FIFO_AC2,
47 IWL_TX_FIFO_AC3,
48 IWL_TX_FIFO_AC3,
49 IWL_TX_FIFO_NONE,
50 IWL_TX_FIFO_NONE,
51 IWL_TX_FIFO_NONE,
52 IWL_TX_FIFO_NONE,
53 IWL_TX_FIFO_NONE,
54 IWL_TX_FIFO_NONE,
55 IWL_TX_FIFO_NONE,
56 IWL_TX_FIFO_NONE,
57 IWL_TX_FIFO_AC3
58};
59
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -080060static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
61 struct iwl_dma_ptr *ptr, size_t size)
62{
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -080063 ptr->addr = dma_alloc_coherent(&priv->pci_dev->dev, size, &ptr->dma,
64 GFP_KERNEL);
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -080065 if (!ptr->addr)
66 return -ENOMEM;
67 ptr->size = size;
68 return 0;
69}
70
71static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
72 struct iwl_dma_ptr *ptr)
73{
74 if (unlikely(!ptr->addr))
75 return;
76
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -080077 dma_free_coherent(&priv->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -080078 memset(ptr, 0, sizeof(*ptr));
79}
80
Tomas Winklerfd4abac2008-05-15 13:54:07 +080081/**
82 * iwl_txq_update_write_ptr - Send new write index to hardware
83 */
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080084void iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080085{
86 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080087 int txq_id = txq->q.id;
88
89 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080090 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080091
92 /* if we're trying to save power */
93 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
94 /* wake up nic if it's powered down ...
95 * uCode will wake up, and interrupt us again, so next
96 * time we'll skip this part. */
97 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
98
99 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Ben Cahill309e7312009-11-06 14:53:03 -0800100 IWL_DEBUG_INFO(priv, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
101 txq_id, reg);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800102 iwl_set_bit(priv, CSR_GP_CNTRL,
103 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800104 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800105 }
106
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800107 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
108 txq->q.write_ptr | (txq_id << 8));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800109
110 /* else not in power-save mode, uCode will never sleep when we're
111 * trying to tx (during RFKILL, we're not trying to tx). */
112 } else
113 iwl_write32(priv, HBUS_TARG_WRPTR,
114 txq->q.write_ptr | (txq_id << 8));
115
116 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800117}
118EXPORT_SYMBOL(iwl_txq_update_write_ptr);
119
120
Wey-Yi Guya239a8b2010-02-19 15:47:32 -0800121void iwl_free_tfds_in_queue(struct iwl_priv *priv,
122 int sta_id, int tid, int freed)
123{
124 if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
125 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
126 else {
127 IWL_ERR(priv, "free more than tfds_in_queue (%u:%d)\n",
128 priv->stations[sta_id].tid[tid].tfds_in_queue,
129 freed);
130 priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
131 }
132}
133EXPORT_SYMBOL(iwl_free_tfds_in_queue);
134
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800135/**
136 * iwl_tx_queue_free - Deallocate DMA queue.
137 * @txq: Transmit queue to deallocate.
138 *
139 * Empty queue by removing and destroying all BD's.
140 * Free all buffers.
141 * 0-fill, but do not free "txq" descriptor structure.
142 */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800143void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800144{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800145 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Tomas Winkler443cfd42008-05-15 13:53:57 +0800146 struct iwl_queue *q = &txq->q;
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800147 struct device *dev = &priv->pci_dev->dev;
Wey-Yi Guy71c55d92009-10-23 13:42:31 -0700148 int i;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800149
150 if (q->n_bd == 0)
151 return;
152
153 /* first, empty all BD's */
154 for (; q->write_ptr != q->read_ptr;
155 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800156 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800157
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800158 /* De-alloc array of command/tx buffers */
Tomas Winkler961ba602008-10-14 12:32:44 -0700159 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800160 kfree(txq->cmd[i]);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800161
162 /* De-alloc circular buffer of TFDs */
163 if (txq->q.n_bd)
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800164 dma_free_coherent(dev, priv->hw_params.tfd_size *
165 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800166
167 /* De-alloc array of per-TFD driver data */
168 kfree(txq->txb);
169 txq->txb = NULL;
170
Johannes Bergc2acea82009-07-24 11:13:05 -0700171 /* deallocate arrays */
172 kfree(txq->cmd);
173 kfree(txq->meta);
174 txq->cmd = NULL;
175 txq->meta = NULL;
176
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800177 /* 0-fill queue descriptor structure */
178 memset(txq, 0, sizeof(*txq));
179}
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800180EXPORT_SYMBOL(iwl_tx_queue_free);
Tomas Winkler961ba602008-10-14 12:32:44 -0700181
182/**
183 * iwl_cmd_queue_free - Deallocate DMA queue.
184 * @txq: Transmit queue to deallocate.
185 *
186 * Empty queue by removing and destroying all BD's.
187 * Free all buffers.
188 * 0-fill, but do not free "txq" descriptor structure.
189 */
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700190void iwl_cmd_queue_free(struct iwl_priv *priv)
Tomas Winkler961ba602008-10-14 12:32:44 -0700191{
192 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
193 struct iwl_queue *q = &txq->q;
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800194 struct device *dev = &priv->pci_dev->dev;
Wey-Yi Guy71c55d92009-10-23 13:42:31 -0700195 int i;
Tomas Winkler961ba602008-10-14 12:32:44 -0700196
197 if (q->n_bd == 0)
198 return;
199
Tomas Winkler961ba602008-10-14 12:32:44 -0700200 /* De-alloc array of command/tx buffers */
201 for (i = 0; i <= TFD_CMD_SLOTS; i++)
202 kfree(txq->cmd[i]);
203
204 /* De-alloc circular buffer of TFDs */
205 if (txq->q.n_bd)
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800206 dma_free_coherent(dev, priv->hw_params.tfd_size * txq->q.n_bd,
207 txq->tfds, txq->q.dma_addr);
Tomas Winkler961ba602008-10-14 12:32:44 -0700208
Reinette Chatre28142982009-09-25 14:24:22 -0700209 /* deallocate arrays */
210 kfree(txq->cmd);
211 kfree(txq->meta);
212 txq->cmd = NULL;
213 txq->meta = NULL;
214
Tomas Winkler961ba602008-10-14 12:32:44 -0700215 /* 0-fill queue descriptor structure */
216 memset(txq, 0, sizeof(*txq));
217}
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700218EXPORT_SYMBOL(iwl_cmd_queue_free);
219
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800220/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
221 * DMA services
222 *
223 * Theory of operation
224 *
225 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
226 * of buffer descriptors, each of which points to one or more data buffers for
227 * the device to read from or fill. Driver and device exchange status of each
228 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
229 * entries in each circular buffer, to protect against confusing empty and full
230 * queue states.
231 *
232 * The device reads or writes the data in the queues via the device's several
233 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
234 *
235 * For Tx queue, there are low mark and high mark limits. If, after queuing
236 * the packet for Tx, free space become < low mark, Tx queue stopped. When
237 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
238 * Tx queue resumed.
239 *
240 * See more detailed info in iwl-4965-hw.h.
241 ***************************************************/
242
243int iwl_queue_space(const struct iwl_queue *q)
244{
245 int s = q->read_ptr - q->write_ptr;
246
247 if (q->read_ptr > q->write_ptr)
248 s -= q->n_bd;
249
250 if (s <= 0)
251 s += q->n_window;
252 /* keep some reserve to not confuse empty and full situations */
253 s -= 2;
254 if (s < 0)
255 s = 0;
256 return s;
257}
258EXPORT_SYMBOL(iwl_queue_space);
259
260
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800261/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800262 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
263 */
Tomas Winkler443cfd42008-05-15 13:53:57 +0800264static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800265 int count, int slots_num, u32 id)
266{
267 q->n_bd = count;
268 q->n_window = slots_num;
269 q->id = id;
270
271 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
272 * and iwl_queue_dec_wrap are broken. */
273 BUG_ON(!is_power_of_2(count));
274
275 /* slots_num must be power-of-two size, otherwise
276 * get_cmd_index is broken. */
277 BUG_ON(!is_power_of_2(slots_num));
278
279 q->low_mark = q->n_window / 4;
280 if (q->low_mark < 4)
281 q->low_mark = 4;
282
283 q->high_mark = q->n_window / 8;
284 if (q->high_mark < 2)
285 q->high_mark = 2;
286
287 q->write_ptr = q->read_ptr = 0;
288
289 return 0;
290}
291
292/**
293 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
294 */
295static int iwl_tx_queue_alloc(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800296 struct iwl_tx_queue *txq, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800297{
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800298 struct device *dev = &priv->pci_dev->dev;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800299 size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800300
301 /* Driver private data, only for Tx (not command) queues,
302 * not shared with device. */
303 if (id != IWL_CMD_QUEUE_NUM) {
304 txq->txb = kmalloc(sizeof(txq->txb[0]) *
305 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
306 if (!txq->txb) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800307 IWL_ERR(priv, "kmalloc for auxiliary BD "
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800308 "structures failed\n");
309 goto error;
310 }
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800311 } else {
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800312 txq->txb = NULL;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800313 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800314
315 /* Circular buffer of transmit frame descriptors (TFDs),
316 * shared with device */
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800317 txq->tfds = dma_alloc_coherent(dev, tfd_sz, &txq->q.dma_addr,
318 GFP_KERNEL);
Tomas Winkler499b1882008-10-14 12:32:48 -0700319 if (!txq->tfds) {
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800320 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800321 goto error;
322 }
323 txq->q.id = id;
324
325 return 0;
326
327 error:
328 kfree(txq->txb);
329 txq->txb = NULL;
330
331 return -ENOMEM;
332}
333
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800334/**
335 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
336 */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800337int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
338 int slots_num, u32 txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800339{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800340 int i, len;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800341 int ret;
Johannes Bergc2acea82009-07-24 11:13:05 -0700342 int actual_slots = slots_num;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800343
344 /*
345 * Alloc buffer array for commands (Tx or other types of commands).
346 * For the command queue (#4), allocate command space + one big
347 * command for scan, since scan command is very huge; the system will
348 * not have two scans at the same time, so only one is needed.
349 * For normal Tx queues (all other queues), no super-size command
350 * space is needed.
351 */
Johannes Bergc2acea82009-07-24 11:13:05 -0700352 if (txq_id == IWL_CMD_QUEUE_NUM)
353 actual_slots++;
354
355 txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
356 GFP_KERNEL);
357 txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
358 GFP_KERNEL);
359
360 if (!txq->meta || !txq->cmd)
361 goto out_free_arrays;
362
363 len = sizeof(struct iwl_device_cmd);
364 for (i = 0; i < actual_slots; i++) {
365 /* only happens for cmd queue */
366 if (i == slots_num)
Abhijeet Kolekar89612122010-02-19 11:49:49 -0800367 len = IWL_MAX_CMD_SIZE;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800368
John W. Linville49898852008-09-02 15:07:18 -0400369 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800370 if (!txq->cmd[i])
Tomas Winkler73b7d742008-09-03 11:18:48 +0800371 goto err;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800372 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800373
374 /* Alloc driver data array and TFD circular buffer */
Tomas Winkler73b7d742008-09-03 11:18:48 +0800375 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
376 if (ret)
377 goto err;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800378
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800379 txq->need_update = 0;
380
Johannes Berg1a716552009-11-06 14:52:51 -0800381 /*
382 * Aggregation TX queues will get their ID when aggregation begins;
383 * they overwrite the setting done here. The command FIFO doesn't
384 * need an swq_id so don't set one to catch errors, all others can
385 * be set up to the identity mapping.
386 */
387 if (txq_id != IWL_CMD_QUEUE_NUM)
Johannes Berg45af8192009-06-19 13:52:43 -0700388 txq->swq_id = txq_id;
389
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800390 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
391 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
392 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
393
394 /* Initialize queue's high/low-water marks, and head/tail indexes */
395 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
396
397 /* Tell device where to find queue */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800398 priv->cfg->ops->lib->txq_init(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800399
400 return 0;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800401err:
Johannes Bergc2acea82009-07-24 11:13:05 -0700402 for (i = 0; i < actual_slots; i++)
Tomas Winkler73b7d742008-09-03 11:18:48 +0800403 kfree(txq->cmd[i]);
Johannes Bergc2acea82009-07-24 11:13:05 -0700404out_free_arrays:
405 kfree(txq->meta);
406 kfree(txq->cmd);
Tomas Winkler73b7d742008-09-03 11:18:48 +0800407
Tomas Winkler73b7d742008-09-03 11:18:48 +0800408 return -ENOMEM;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800409}
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800410EXPORT_SYMBOL(iwl_tx_queue_init);
411
Tomas Winklerda1bc452008-05-29 16:35:00 +0800412/**
413 * iwl_hw_txq_ctx_free - Free TXQ Context
414 *
415 * Destroy all TX DMA queues and structures
416 */
417void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
418{
419 int txq_id;
420
421 /* Tx queues */
akpm@linux-foundation.org77ca7d92009-12-14 15:56:54 -0800422 if (priv->txq) {
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700423 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
424 txq_id++)
425 if (txq_id == IWL_CMD_QUEUE_NUM)
426 iwl_cmd_queue_free(priv);
427 else
428 iwl_tx_queue_free(priv, txq_id);
akpm@linux-foundation.org77ca7d92009-12-14 15:56:54 -0800429 }
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800430 iwl_free_dma_ptr(priv, &priv->kw);
431
432 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700433
434 /* free tx queue structure */
435 iwl_free_txq_mem(priv);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800436}
437EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
438
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800439/**
440 * iwl_txq_ctx_reset - Reset TX queue context
Tomas Winklera96a27f2008-10-23 23:48:56 -0700441 * Destroys all DMA structures and initialize them again
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800442 *
443 * @param priv
444 * @return error code
445 */
446int iwl_txq_ctx_reset(struct iwl_priv *priv)
447{
448 int ret = 0;
449 int txq_id, slots_num;
Tomas Winklerda1bc452008-05-29 16:35:00 +0800450 unsigned long flags;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800451
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800452 /* Free all tx/cmd queues and keep-warm buffer */
453 iwl_hw_txq_ctx_free(priv);
454
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800455 ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
456 priv->hw_params.scd_bc_tbls_size);
457 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800458 IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800459 goto error_bc_tbls;
460 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800461 /* Alloc keep-warm buffer */
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800462 ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800463 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800464 IWL_ERR(priv, "Keep Warm allocation failed\n");
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800465 goto error_kw;
466 }
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700467
468 /* allocate tx queue structure */
469 ret = iwl_alloc_txq_mem(priv);
470 if (ret)
471 goto error;
472
Tomas Winklerda1bc452008-05-29 16:35:00 +0800473 spin_lock_irqsave(&priv->lock, flags);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800474
475 /* Turn off all Tx DMA fifos */
Tomas Winklerda1bc452008-05-29 16:35:00 +0800476 priv->cfg->ops->lib->txq_set_sched(priv, 0);
477
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800478 /* Tell NIC where to find the "keep warm" buffer */
479 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
480
Tomas Winklerda1bc452008-05-29 16:35:00 +0800481 spin_unlock_irqrestore(&priv->lock, flags);
482
Tomas Winklerda1bc452008-05-29 16:35:00 +0800483 /* Alloc and init all Tx queues, including the command queue (#4) */
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800484 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
485 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
486 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
487 ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
488 txq_id);
489 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800490 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800491 goto error;
492 }
493 }
494
495 return ret;
496
497 error:
498 iwl_hw_txq_ctx_free(priv);
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800499 iwl_free_dma_ptr(priv, &priv->kw);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800500 error_kw:
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800501 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
502 error_bc_tbls:
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800503 return ret;
504}
Emmanuel Grumbacha33c2f42008-09-03 11:26:56 +0800505
Tomas Winklerda1bc452008-05-29 16:35:00 +0800506/**
507 * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
508 */
509void iwl_txq_ctx_stop(struct iwl_priv *priv)
510{
Zhu Yif3f911d2008-12-02 12:14:04 -0800511 int ch;
Tomas Winklerda1bc452008-05-29 16:35:00 +0800512 unsigned long flags;
513
Tomas Winklerda1bc452008-05-29 16:35:00 +0800514 /* Turn off all Tx DMA fifos */
515 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800516
517 priv->cfg->ops->lib->txq_set_sched(priv, 0);
518
519 /* Stop each Tx DMA channel, and wait for it to be idle */
Zhu Yif3f911d2008-12-02 12:14:04 -0800520 for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
521 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800522 iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
Zhu Yif3f911d2008-12-02 12:14:04 -0800523 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
Zhu, Yif0566582008-12-05 07:58:38 -0800524 1000);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800525 }
Tomas Winklerda1bc452008-05-29 16:35:00 +0800526 spin_unlock_irqrestore(&priv->lock, flags);
527
528 /* Deallocate memory for all Tx queues */
529 iwl_hw_txq_ctx_free(priv);
530}
531EXPORT_SYMBOL(iwl_txq_ctx_stop);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800532
533/*
534 * handle build REPLY_TX command notification.
535 */
536static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
537 struct iwl_tx_cmd *tx_cmd,
Johannes Berge039fa42008-05-15 12:55:29 +0200538 struct ieee80211_tx_info *info,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800539 struct ieee80211_hdr *hdr,
Rami Rosen0e7690f2008-12-18 18:04:51 +0200540 u8 std_id)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800541{
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700542 __le16 fc = hdr->frame_control;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800543 __le32 tx_flags = tx_cmd->tx_flags;
544
545 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
Johannes Berge039fa42008-05-15 12:55:29 +0200546 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800547 tx_flags |= TX_CMD_FLG_ACK_MSK;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700548 if (ieee80211_is_mgmt(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800549 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700550 if (ieee80211_is_probe_resp(fc) &&
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800551 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
552 tx_flags |= TX_CMD_FLG_TSF_MSK;
553 } else {
554 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
555 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
556 }
557
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700558 if (ieee80211_is_back_req(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800559 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
560
561
562 tx_cmd->sta_id = std_id;
Harvey Harrison8b7b1e02008-06-11 14:21:56 -0700563 if (ieee80211_has_morefrags(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800564 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
565
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700566 if (ieee80211_is_data_qos(fc)) {
567 u8 *qc = ieee80211_get_qos_ctl(hdr);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800568 tx_cmd->tid_tspec = qc[0] & 0xf;
569 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
570 } else {
571 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
572 }
573
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800574 priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800575
576 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
577 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
578
579 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700580 if (ieee80211_is_mgmt(fc)) {
581 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800582 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
583 else
584 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
585 } else {
586 tx_cmd->timeout.pm_frame_timeout = 0;
587 }
588
589 tx_cmd->driver_txop = 0;
590 tx_cmd->tx_flags = tx_flags;
591 tx_cmd->next_frame_len = 0;
592}
593
594#define RTS_HCCA_RETRY_LIMIT 3
595#define RTS_DFAULT_RETRY_LIMIT 60
596
597static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
598 struct iwl_tx_cmd *tx_cmd,
Johannes Berge039fa42008-05-15 12:55:29 +0200599 struct ieee80211_tx_info *info,
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700600 __le16 fc, int is_hcca)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800601{
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700602 u32 rate_flags;
Tomas Winkler76eff182008-10-14 12:32:45 -0700603 int rate_idx;
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700604 u8 rts_retry_limit;
605 u8 data_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800606 u8 rate_plcp;
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200607
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700608 /* Set retry limit on DATA packets and Probe Responses*/
Abhijeet Kolekar1f0436f2009-10-09 13:20:32 -0700609 if (ieee80211_is_probe_resp(fc))
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700610 data_retry_limit = 3;
611 else
612 data_retry_limit = IWL_DEFAULT_TX_RETRY;
613 tx_cmd->data_retry_limit = data_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800614
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700615 /* Set retry limit on RTS packets */
616 rts_retry_limit = (is_hcca) ? RTS_HCCA_RETRY_LIMIT :
617 RTS_DFAULT_RETRY_LIMIT;
618 if (data_retry_limit < rts_retry_limit)
619 rts_retry_limit = data_retry_limit;
620 tx_cmd->rts_retry_limit = rts_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800621
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700622 /* DATA packets will use the uCode station table for rate/antenna
623 * selection */
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800624 if (ieee80211_is_data(fc)) {
625 tx_cmd->initial_rate_index = 0;
626 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700627 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800628 }
629
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700630 /**
631 * If the current TX rate stored in mac80211 has the MCS bit set, it's
632 * not really a TX rate. Thus, we use the lowest supported rate for
633 * this band. Also use the lowest supported rate if the stored rate
634 * index is invalid.
635 */
636 rate_idx = info->control.rates[0].idx;
637 if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
638 (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
639 rate_idx = rate_lowest_index(&priv->bands[info->band],
640 info->control.sta);
641 /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
642 if (info->band == IEEE80211_BAND_5GHZ)
643 rate_idx += IWL_FIRST_OFDM_RATE;
644 /* Get PLCP rate for tx_cmd->rate_n_flags */
645 rate_plcp = iwl_rates[rate_idx].plcp;
646 /* Zero out flags for this packet */
647 rate_flags = 0;
648
649 /* Set CCK flag as needed */
650 if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
651 rate_flags |= RATE_MCS_CCK_MSK;
652
653 /* Set up RTS and CTS flags for certain packets */
654 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
655 case cpu_to_le16(IEEE80211_STYPE_AUTH):
656 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
657 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
658 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
659 if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
660 tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
661 tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
662 }
663 break;
664 default:
665 break;
666 }
667
668 /* Set up antennas */
669 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
670 rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
671
672 /* Set the rate in the TX cmd */
Tomas Winklere7d326ac2008-06-12 09:47:11 +0800673 tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800674}
675
676static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
Johannes Berge039fa42008-05-15 12:55:29 +0200677 struct ieee80211_tx_info *info,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800678 struct iwl_tx_cmd *tx_cmd,
679 struct sk_buff *skb_frag,
680 int sta_id)
681{
Johannes Berge039fa42008-05-15 12:55:29 +0200682 struct ieee80211_key_conf *keyconf = info->control.hw_key;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800683
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800684 switch (keyconf->alg) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800685 case ALG_CCMP:
686 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800687 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
Johannes Berge039fa42008-05-15 12:55:29 +0200688 if (info->flags & IEEE80211_TX_CTL_AMPDU)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800689 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
Tomas Winklere1623442009-01-27 14:27:56 -0800690 IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800691 break;
692
693 case ALG_TKIP:
694 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800695 ieee80211_get_tkip_key(keyconf, skb_frag,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800696 IEEE80211_TKIP_P2_KEY, tx_cmd->key);
Tomas Winklere1623442009-01-27 14:27:56 -0800697 IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800698 break;
699
700 case ALG_WEP:
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800701 tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800702 (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
703
704 if (keyconf->keylen == WEP_KEY_LEN_128)
705 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
706
707 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800708
Tomas Winklere1623442009-01-27 14:27:56 -0800709 IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800710 "with key %d\n", keyconf->keyidx);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800711 break;
712
713 default:
Tomas Winkler978785a2008-12-19 10:37:31 +0800714 IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800715 break;
716 }
717}
718
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800719/*
720 * start REPLY_TX command process
721 */
Johannes Berge039fa42008-05-15 12:55:29 +0200722int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800723{
724 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Johannes Berge039fa42008-05-15 12:55:29 +0200725 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Johannes Berg6ab10ff2009-11-13 11:56:37 -0800726 struct ieee80211_sta *sta = info->control.sta;
727 struct iwl_station_priv *sta_priv = NULL;
Tomas Winklerf3674222008-08-04 16:00:44 +0800728 struct iwl_tx_queue *txq;
729 struct iwl_queue *q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700730 struct iwl_device_cmd *out_cmd;
731 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800732 struct iwl_tx_cmd *tx_cmd;
733 int swq_id, txq_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800734 dma_addr_t phys_addr;
735 dma_addr_t txcmd_phys;
736 dma_addr_t scratch_phys;
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700737 u16 len, len_org, firstlen, secondlen;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800738 u16 seq_number = 0;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700739 __le16 fc;
Rami Rosen0e7690f2008-12-18 18:04:51 +0200740 u8 hdr_len;
Tomas Winklerf3674222008-08-04 16:00:44 +0800741 u8 sta_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800742 u8 wait_write_ptr = 0;
743 u8 tid = 0;
744 u8 *qc = NULL;
745 unsigned long flags;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800746
747 spin_lock_irqsave(&priv->lock, flags);
748 if (iwl_is_rfkill(priv)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800749 IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800750 goto drop_unlock;
751 }
752
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700753 fc = hdr->frame_control;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800754
755#ifdef CONFIG_IWLWIFI_DEBUG
756 if (ieee80211_is_auth(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800757 IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700758 else if (ieee80211_is_assoc_req(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800759 IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700760 else if (ieee80211_is_reassoc_req(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800761 IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800762#endif
763
Harvey Harrison7294ec92008-07-15 18:43:59 -0700764 hdr_len = ieee80211_hdrlen(fc);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800765
766 /* Find (or create) index into station table for destination station */
Gábor Stefanikaa065262009-08-21 20:44:09 +0200767 if (info->flags & IEEE80211_TX_CTL_INJECTED)
768 sta_id = priv->hw_params.bcast_sta_id;
769 else
770 sta_id = iwl_get_sta_id(priv, hdr);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800771 if (sta_id == IWL_INVALID_STATION) {
Tomas Winklere1623442009-01-27 14:27:56 -0800772 IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
Johannes Berge1749612008-10-27 15:59:26 -0700773 hdr->addr1);
Johannes Berg3995bd92009-07-24 11:13:14 -0700774 goto drop_unlock;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800775 }
776
Tomas Winklere1623442009-01-27 14:27:56 -0800777 IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800778
Johannes Berg6ab10ff2009-11-13 11:56:37 -0800779 if (sta)
780 sta_priv = (void *)sta->drv_priv;
781
782 if (sta_priv && sta_id != priv->hw_params.bcast_sta_id &&
783 sta_priv->asleep) {
784 WARN_ON(!(info->flags & IEEE80211_TX_CTL_PSPOLL_RESPONSE));
785 /*
786 * This sends an asynchronous command to the device,
787 * but we can rely on it being processed before the
788 * next frame is processed -- and the next frame to
789 * this station is the one that will consume this
790 * counter.
791 * For now set the counter to just 1 since we do not
792 * support uAPSD yet.
793 */
794 iwl_sta_modify_sleep_tx_count(priv, sta_id, 1);
795 }
796
Johannes Berg45af8192009-06-19 13:52:43 -0700797 txq_id = skb_get_queue_mapping(skb);
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700798 if (ieee80211_is_data_qos(fc)) {
799 qc = ieee80211_get_qos_ctl(hdr);
Harvey Harrison7294ec92008-07-15 18:43:59 -0700800 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
Reinette Chatree6a6cf42009-08-13 13:30:50 -0700801 if (unlikely(tid >= MAX_TID_COUNT))
802 goto drop_unlock;
Tomas Winklerf3674222008-08-04 16:00:44 +0800803 seq_number = priv->stations[sta_id].tid[tid].seq_number;
804 seq_number &= IEEE80211_SCTL_SEQ;
805 hdr->seq_ctrl = hdr->seq_ctrl &
Harvey Harrisonc1b4aa32009-01-29 13:26:44 -0800806 cpu_to_le16(IEEE80211_SCTL_FRAG);
Tomas Winklerf3674222008-08-04 16:00:44 +0800807 hdr->seq_ctrl |= cpu_to_le16(seq_number);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800808 seq_number += 0x10;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800809 /* aggregation is on for this <sta,tid> */
Wey-Yi Guy45d42702010-02-03 12:24:44 -0800810 if (info->flags & IEEE80211_TX_CTL_AMPDU &&
811 priv->stations[sta_id].tid[tid].agg.state == IWL_AGG_ON) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800812 txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
Wey-Yi Guy45d42702010-02-03 12:24:44 -0800813 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800814 }
815
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800816 txq = &priv->txq[txq_id];
Johannes Berg45af8192009-06-19 13:52:43 -0700817 swq_id = txq->swq_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800818 q = &txq->q;
819
Johannes Berg3995bd92009-07-24 11:13:14 -0700820 if (unlikely(iwl_queue_space(q) < q->high_mark))
821 goto drop_unlock;
822
823 if (ieee80211_is_data_qos(fc))
824 priv->stations[sta_id].tid[tid].tfds_in_queue++;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800825
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800826 /* Set up driver data for this TFD */
827 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
828 txq->txb[q->write_ptr].skb[0] = skb;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800829
830 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Tomas Winklerb88b15d2008-10-14 12:32:49 -0700831 out_cmd = txq->cmd[q->write_ptr];
Johannes Bergc2acea82009-07-24 11:13:05 -0700832 out_meta = &txq->meta[q->write_ptr];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800833 tx_cmd = &out_cmd->cmd.tx;
834 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
835 memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
836
837 /*
838 * Set up the Tx-command (not MAC!) header.
839 * Store the chosen Tx queue and TFD index within the sequence field;
840 * after Tx, uCode's Tx response will return this value so driver can
841 * locate the frame within the tx queue and do post-tx processing.
842 */
843 out_cmd->hdr.cmd = REPLY_TX;
844 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
845 INDEX_TO_SEQ(q->write_ptr)));
846
847 /* Copy MAC header from skb into command buffer */
848 memcpy(tx_cmd->hdr, hdr, hdr_len);
849
Reinette Chatredf833b12009-04-21 10:55:48 -0700850
851 /* Total # bytes to be transmitted */
852 len = (u16)skb->len;
853 tx_cmd->len = cpu_to_le16(len);
854
855 if (info->control.hw_key)
856 iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
857
858 /* TODO need this for burst mode later on */
859 iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
Wey-Yi Guy20594eb2009-08-07 15:41:39 -0700860 iwl_dbg_log_tx_data_frame(priv, len, hdr);
Reinette Chatredf833b12009-04-21 10:55:48 -0700861
862 /* set is_hcca to 0; it probably will never be implemented */
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700863 iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
Reinette Chatredf833b12009-04-21 10:55:48 -0700864
Wey-Yi Guy22fdf3c2009-08-07 15:41:40 -0700865 iwl_update_stats(priv, true, fc, len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800866 /*
867 * Use the first empty entry in this queue's command buffer array
868 * to contain the Tx command and MAC header concatenated together
869 * (payload data will be in another buffer).
870 * Size of this varies, due to varying MAC header length.
871 * If end is not dword aligned, we'll have 2 extra bytes at the end
872 * of the MAC header (device reads on dword boundaries).
873 * We'll tell device about this padding later.
874 */
875 len = sizeof(struct iwl_tx_cmd) +
876 sizeof(struct iwl_cmd_header) + hdr_len;
877
878 len_org = len;
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700879 firstlen = len = (len + 3) & ~3;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800880
881 if (len_org != len)
882 len_org = 1;
883 else
884 len_org = 0;
885
Reinette Chatredf833b12009-04-21 10:55:48 -0700886 /* Tell NIC about any 2-byte padding after MAC header */
887 if (len_org)
888 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
889
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800890 /* Physical address of this Tx command's header (not MAC header!),
891 * within command buffer array. */
Tomas Winkler499b1882008-10-14 12:32:48 -0700892 txcmd_phys = pci_map_single(priv->pci_dev,
Reinette Chatredf833b12009-04-21 10:55:48 -0700893 &out_cmd->hdr, len,
Fenghua Yu96891ce2009-02-18 15:54:33 -0800894 PCI_DMA_BIDIRECTIONAL);
Johannes Bergc2acea82009-07-24 11:13:05 -0700895 pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
896 pci_unmap_len_set(out_meta, len, len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800897 /* Add buffer containing Tx command and MAC(!) header to TFD's
898 * first entry */
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800899 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
900 txcmd_phys, len, 1, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800901
Reinette Chatredf833b12009-04-21 10:55:48 -0700902 if (!ieee80211_has_morefrags(hdr->frame_control)) {
903 txq->need_update = 1;
904 if (qc)
905 priv->stations[sta_id].tid[tid].seq_number = seq_number;
906 } else {
907 wait_write_ptr = 1;
908 txq->need_update = 0;
909 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800910
911 /* Set up TFD's 2nd entry to point directly to remainder of skb,
912 * if any (802.11 null frames have no payload). */
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700913 secondlen = len = skb->len - hdr_len;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800914 if (len) {
915 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
916 len, PCI_DMA_TODEVICE);
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800917 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
918 phys_addr, len,
919 0, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800920 }
921
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800922 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
Reinette Chatredf833b12009-04-21 10:55:48 -0700923 offsetof(struct iwl_tx_cmd, scratch);
924
925 len = sizeof(struct iwl_tx_cmd) +
926 sizeof(struct iwl_cmd_header) + hdr_len;
927 /* take back ownership of DMA buffer to enable update */
928 pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
929 len, PCI_DMA_BIDIRECTIONAL);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800930 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
Tomas Winkler499b1882008-10-14 12:32:48 -0700931 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800932
Reinette Chatred2ee9cd2009-04-21 10:55:47 -0700933 IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
934 le16_to_cpu(out_cmd->hdr.sequence));
935 IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
Reinette Chatre3d816c72009-08-07 15:41:37 -0700936 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
937 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800938
939 /* Set up entry for this TFD in Tx byte-count array */
Reinette Chatre7b80ece2009-07-09 10:33:39 -0700940 if (info->flags & IEEE80211_TX_CTL_AMPDU)
941 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
Reinette Chatredf833b12009-04-21 10:55:48 -0700942 le16_to_cpu(tx_cmd->len));
943
944 pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
945 len, PCI_DMA_BIDIRECTIONAL);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800946
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700947 trace_iwlwifi_dev_tx(priv,
948 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
949 sizeof(struct iwl_tfd),
950 &out_cmd->hdr, firstlen,
951 skb->data + hdr_len, secondlen);
952
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800953 /* Tell device the write index *just past* this latest filled TFD */
954 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800955 iwl_txq_update_write_ptr(priv, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800956 spin_unlock_irqrestore(&priv->lock, flags);
957
Johannes Berg6ab10ff2009-11-13 11:56:37 -0800958 /*
959 * At this point the frame is "transmitted" successfully
960 * and we will get a TX status notification eventually,
961 * regardless of the value of ret. "ret" only indicates
962 * whether or not we should update the write pointer.
963 */
964
965 /* avoid atomic ops if it isn't an associated client */
966 if (sta_priv && sta_priv->client)
967 atomic_inc(&sta_priv->pending_frames);
968
Tomas Winkler143b09e2008-07-24 21:33:42 +0300969 if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800970 if (wait_write_ptr) {
971 spin_lock_irqsave(&priv->lock, flags);
972 txq->need_update = 1;
973 iwl_txq_update_write_ptr(priv, txq);
974 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winkler143b09e2008-07-24 21:33:42 +0300975 } else {
Johannes Berge4e72fb2009-03-23 17:28:42 +0100976 iwl_stop_queue(priv, txq->swq_id);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800977 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800978 }
979
980 return 0;
981
982drop_unlock:
983 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800984 return -1;
985}
986EXPORT_SYMBOL(iwl_tx_skb);
987
988/*************** HOST COMMAND QUEUE FUNCTIONS *****/
989
990/**
991 * iwl_enqueue_hcmd - enqueue a uCode command
992 * @priv: device private data point
993 * @cmd: a point to the ucode command structure
994 *
995 * The function returns < 0 values to indicate the operation is
996 * failed. On success, it turns the index (> 0) of command in the
997 * command queue.
998 */
999int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
1000{
1001 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
1002 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -07001003 struct iwl_device_cmd *out_cmd;
1004 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +08001005 dma_addr_t phys_addr;
1006 unsigned long flags;
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -08001007 int len;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001008 u32 idx;
1009 u16 fix_size;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001010
1011 cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
1012 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
1013
1014 /* If any of the command structures end up being larger than
1015 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
Abhijeet Kolekar89612122010-02-19 11:49:49 -08001016 * we will need to increase the size of the TFD entries
1017 * Also, check to see if command buffer should not exceed the size
1018 * of device_cmd and max_cmd_size. */
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001019 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
Johannes Bergc2acea82009-07-24 11:13:05 -07001020 !(cmd->flags & CMD_SIZE_HUGE));
Abhijeet Kolekar89612122010-02-19 11:49:49 -08001021 BUG_ON(fix_size > IWL_MAX_CMD_SIZE);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001022
Wey-Yi Guy7812b162009-10-02 13:43:58 -07001023 if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
Reinette Chatref2f21b42009-10-30 14:36:15 -07001024 IWL_WARN(priv, "Not sending command - %s KILL\n",
1025 iwl_is_rfkill(priv) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001026 return -EIO;
1027 }
1028
Johannes Bergc2acea82009-07-24 11:13:05 -07001029 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Wey-Yi Guy2d237f72009-11-20 12:05:08 -08001030 IWL_ERR(priv, "No space in command queue\n");
Wey-Yi Guy7812b162009-10-02 13:43:58 -07001031 if (iwl_within_ct_kill_margin(priv))
1032 iwl_tt_enter_ct_kill(priv);
1033 else {
1034 IWL_ERR(priv, "Restarting adapter due to queue full\n");
1035 queue_work(priv->workqueue, &priv->restart);
1036 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001037 return -ENOSPC;
1038 }
1039
1040 spin_lock_irqsave(&priv->hcmd_lock, flags);
1041
Johannes Bergc2acea82009-07-24 11:13:05 -07001042 idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001043 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -07001044 out_meta = &txq->meta[idx];
1045
Daniel C Halperin8ce73f32009-07-31 14:28:06 -07001046 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -07001047 out_meta->flags = cmd->flags;
1048 if (cmd->flags & CMD_WANT_SKB)
1049 out_meta->source = cmd;
1050 if (cmd->flags & CMD_ASYNC)
1051 out_meta->callback = cmd->callback;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001052
1053 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001054 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
1055
1056 /* At this point, the out_cmd now has all of the incoming cmd
1057 * information */
1058
1059 out_cmd->hdr.flags = 0;
1060 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
1061 INDEX_TO_SEQ(q->write_ptr));
Johannes Bergc2acea82009-07-24 11:13:05 -07001062 if (cmd->flags & CMD_SIZE_HUGE)
Tomas Winkler9734cb22008-09-03 11:26:52 +08001063 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
Johannes Bergc2acea82009-07-24 11:13:05 -07001064 len = sizeof(struct iwl_device_cmd);
Abhijeet Kolekar89612122010-02-19 11:49:49 -08001065 if (idx == TFD_CMD_SLOTS)
1066 len = IWL_MAX_CMD_SIZE;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001067
Esti Kummerded2ae72008-08-04 16:00:45 +08001068#ifdef CONFIG_IWLWIFI_DEBUG
1069 switch (out_cmd->hdr.cmd) {
1070 case REPLY_TX_LINK_QUALITY_CMD:
1071 case SENSITIVITY_CMD:
Tomas Winklere1623442009-01-27 14:27:56 -08001072 IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +08001073 "%d bytes at %d[%d]:%d\n",
1074 get_cmd_string(out_cmd->hdr.cmd),
1075 out_cmd->hdr.cmd,
1076 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1077 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1078 break;
1079 default:
Tomas Winklere1623442009-01-27 14:27:56 -08001080 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +08001081 "%d bytes at %d[%d]:%d\n",
1082 get_cmd_string(out_cmd->hdr.cmd),
1083 out_cmd->hdr.cmd,
1084 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1085 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1086 }
1087#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001088 txq->need_update = 1;
1089
Samuel Ortiz518099a2009-01-19 15:30:27 -08001090 if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
1091 /* Set up entry in queue's byte count circular buffer */
1092 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001093
Reinette Chatredf833b12009-04-21 10:55:48 -07001094 phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
1095 fix_size, PCI_DMA_BIDIRECTIONAL);
Johannes Bergc2acea82009-07-24 11:13:05 -07001096 pci_unmap_addr_set(out_meta, mapping, phys_addr);
1097 pci_unmap_len_set(out_meta, len, fix_size);
Reinette Chatredf833b12009-04-21 10:55:48 -07001098
Johannes Bergbe1a71a2009-10-02 13:44:02 -07001099 trace_iwlwifi_dev_hcmd(priv, &out_cmd->hdr, fix_size, cmd->flags);
1100
Reinette Chatredf833b12009-04-21 10:55:48 -07001101 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
1102 phys_addr, fix_size, 1,
1103 U32_PAD(cmd->len));
1104
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001105 /* Increment and update queue's write index */
1106 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -08001107 iwl_txq_update_write_ptr(priv, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001108
1109 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -08001110 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001111}
1112
Johannes Berg6ab10ff2009-11-13 11:56:37 -08001113static void iwl_tx_status(struct iwl_priv *priv, struct sk_buff *skb)
1114{
1115 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1116 struct ieee80211_sta *sta;
1117 struct iwl_station_priv *sta_priv;
1118
1119 sta = ieee80211_find_sta(priv->vif, hdr->addr1);
1120 if (sta) {
1121 sta_priv = (void *)sta->drv_priv;
1122 /* avoid atomic ops if this isn't a client */
1123 if (sta_priv->client &&
1124 atomic_dec_return(&sta_priv->pending_frames) == 0)
1125 ieee80211_sta_block_awake(priv->hw, sta, false);
1126 }
1127
1128 ieee80211_tx_status_irqsafe(priv->hw, skb);
1129}
1130
Tomas Winkler17b88922008-05-29 16:35:12 +08001131int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
1132{
1133 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1134 struct iwl_queue *q = &txq->q;
1135 struct iwl_tx_info *tx_info;
1136 int nfreed = 0;
Stanislaw Gruszkaa120e912010-02-19 15:47:33 -08001137 struct ieee80211_hdr *hdr;
Tomas Winkler17b88922008-05-29 16:35:12 +08001138
1139 if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001140 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
Tomas Winkler17b88922008-05-29 16:35:12 +08001141 "is out of range [0-%d] %d %d.\n", txq_id,
1142 index, q->n_bd, q->write_ptr, q->read_ptr);
1143 return 0;
1144 }
1145
Tomas Winkler499b1882008-10-14 12:32:48 -07001146 for (index = iwl_queue_inc_wrap(index, q->n_bd);
1147 q->read_ptr != index;
1148 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
Tomas Winkler17b88922008-05-29 16:35:12 +08001149
1150 tx_info = &txq->txb[txq->q.read_ptr];
Johannes Berg6ab10ff2009-11-13 11:56:37 -08001151 iwl_tx_status(priv, tx_info->skb[0]);
Stanislaw Gruszkaa120e912010-02-19 15:47:33 -08001152
1153 hdr = (struct ieee80211_hdr *)tx_info->skb[0]->data;
1154 if (hdr && ieee80211_is_data_qos(hdr->frame_control))
1155 nfreed++;
Tomas Winkler17b88922008-05-29 16:35:12 +08001156 tx_info->skb[0] = NULL;
Tomas Winkler17b88922008-05-29 16:35:12 +08001157
Tomas Winkler972cf442008-05-29 16:35:13 +08001158 if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
1159 priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
1160
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001161 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Tomas Winkler17b88922008-05-29 16:35:12 +08001162 }
1163 return nfreed;
1164}
1165EXPORT_SYMBOL(iwl_tx_queue_reclaim);
1166
1167
1168/**
1169 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
1170 *
1171 * When FW advances 'R' index, all entries between old and new 'R' index
1172 * need to be reclaimed. As result, some free space forms. If there is
1173 * enough free space (> low mark), wake the stack that feeds us.
1174 */
Tomas Winkler499b1882008-10-14 12:32:48 -07001175static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
1176 int idx, int cmd_idx)
Tomas Winkler17b88922008-05-29 16:35:12 +08001177{
1178 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1179 struct iwl_queue *q = &txq->q;
1180 int nfreed = 0;
1181
Tomas Winkler499b1882008-10-14 12:32:48 -07001182 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001183 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
Tomas Winkler17b88922008-05-29 16:35:12 +08001184 "is out of range [0-%d] %d %d.\n", txq_id,
Tomas Winkler499b1882008-10-14 12:32:48 -07001185 idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +08001186 return;
1187 }
1188
Tomas Winkler499b1882008-10-14 12:32:48 -07001189 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1190 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1191
1192 if (nfreed++ > 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001193 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +08001194 q->write_ptr, q->read_ptr);
1195 queue_work(priv->workqueue, &priv->restart);
1196 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001197
Tomas Winkler17b88922008-05-29 16:35:12 +08001198 }
1199}
1200
1201/**
1202 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
1203 * @rxb: Rx buffer to reclaim
1204 *
1205 * If an Rx buffer has an async callback associated with it the callback
1206 * will be executed. The attached skb (if present) will only be freed
1207 * if the callback returns 1
1208 */
1209void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
1210{
Zhu Yi2f301222009-10-09 17:19:45 +08001211 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +08001212 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1213 int txq_id = SEQ_TO_QUEUE(sequence);
1214 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +08001215 int cmd_index;
Tomas Winkler9734cb22008-09-03 11:26:52 +08001216 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
Johannes Bergc2acea82009-07-24 11:13:05 -07001217 struct iwl_device_cmd *cmd;
1218 struct iwl_cmd_meta *meta;
Tomas Winkler17b88922008-05-29 16:35:12 +08001219
1220 /* If a Tx command is being handled and it isn't in the actual
1221 * command queue then there a command routing bug has been introduced
1222 * in the queue management code. */
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001223 if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
Winkler, Tomas01ef93232008-11-07 09:58:45 -08001224 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
1225 txq_id, sequence,
1226 priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
1227 priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
Reinette Chatreec741162009-07-24 11:13:08 -07001228 iwl_print_hex_error(priv, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001229 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -08001230 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001231
1232 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001233 cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
Johannes Bergc2acea82009-07-24 11:13:05 -07001234 meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +08001235
Reinette Chatrec33de622009-10-30 14:36:10 -07001236 pci_unmap_single(priv->pci_dev,
1237 pci_unmap_addr(meta, mapping),
1238 pci_unmap_len(meta, len),
1239 PCI_DMA_BIDIRECTIONAL);
1240
Tomas Winkler17b88922008-05-29 16:35:12 +08001241 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -07001242 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +08001243 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
1244 rxb->page = NULL;
Johannes Berg5696aea2009-07-24 11:13:06 -07001245 } else if (meta->callback)
Zhu Yi2f301222009-10-09 17:19:45 +08001246 meta->callback(priv, cmd, pkt);
Tomas Winkler17b88922008-05-29 16:35:12 +08001247
Tomas Winkler499b1882008-10-14 12:32:48 -07001248 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
Tomas Winkler17b88922008-05-29 16:35:12 +08001249
Johannes Bergc2acea82009-07-24 11:13:05 -07001250 if (!(meta->flags & CMD_ASYNC)) {
Tomas Winkler17b88922008-05-29 16:35:12 +08001251 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
Reinette Chatred2dfe6d2010-02-18 22:03:04 -08001252 IWL_DEBUG_INFO(priv, "Clearing HCMD_ACTIVE for command %s \n",
1253 get_cmd_string(cmd->hdr.cmd));
Tomas Winkler17b88922008-05-29 16:35:12 +08001254 wake_up_interruptible(&priv->wait_command_queue);
1255 }
1256}
1257EXPORT_SYMBOL(iwl_tx_cmd_complete);
1258
Tomas Winkler30e553e2008-05-29 16:35:16 +08001259/*
1260 * Find first available (lowest unused) Tx Queue, mark it "active".
1261 * Called only when finding queue for aggregation.
1262 * Should never return anything < 7, because they should already
1263 * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
1264 */
1265static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
1266{
1267 int txq_id;
1268
1269 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
1270 if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
1271 return txq_id;
1272 return -1;
1273}
1274
1275int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
1276{
1277 int sta_id;
1278 int tx_fifo;
1279 int txq_id;
1280 int ret;
1281 unsigned long flags;
1282 struct iwl_tid_data *tid_data;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001283
1284 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1285 tx_fifo = default_tid_to_tx_fifo[tid];
1286 else
1287 return -EINVAL;
1288
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001289 IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
Johannes Berge1749612008-10-27 15:59:26 -07001290 __func__, ra, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001291
1292 sta_id = iwl_find_station(priv, ra);
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001293 if (sta_id == IWL_INVALID_STATION) {
1294 IWL_ERR(priv, "Start AGG on invalid station\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001295 return -ENXIO;
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001296 }
Roel Kluin082e7082009-07-25 23:34:31 +02001297 if (unlikely(tid >= MAX_TID_COUNT))
1298 return -EINVAL;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001299
1300 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001301 IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001302 return -ENXIO;
1303 }
1304
1305 txq_id = iwl_txq_ctx_activate_free(priv);
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001306 if (txq_id == -1) {
1307 IWL_ERR(priv, "No free aggregation queue available\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001308 return -ENXIO;
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001309 }
Tomas Winkler30e553e2008-05-29 16:35:16 +08001310
1311 spin_lock_irqsave(&priv->sta_lock, flags);
1312 tid_data = &priv->stations[sta_id].tid[tid];
1313 *ssn = SEQ_TO_SN(tid_data->seq_number);
1314 tid_data->agg.txq_id = txq_id;
Johannes Berg45af8192009-06-19 13:52:43 -07001315 priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001316 spin_unlock_irqrestore(&priv->sta_lock, flags);
1317
1318 ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
1319 sta_id, tid, *ssn);
1320 if (ret)
1321 return ret;
1322
1323 if (tid_data->tfds_in_queue == 0) {
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001324 IWL_DEBUG_HT(priv, "HW queue is empty\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001325 tid_data->agg.state = IWL_AGG_ON;
Johannes Bergc951ad32009-11-16 12:00:38 +01001326 ieee80211_start_tx_ba_cb_irqsafe(priv->vif, ra, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001327 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001328 IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
Tomas Winkler30e553e2008-05-29 16:35:16 +08001329 tid_data->tfds_in_queue);
1330 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
1331 }
1332 return ret;
1333}
1334EXPORT_SYMBOL(iwl_tx_agg_start);
1335
1336int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
1337{
1338 int tx_fifo_id, txq_id, sta_id, ssn = -1;
1339 struct iwl_tid_data *tid_data;
Wey-Yi Guy45d42702010-02-03 12:24:44 -08001340 int write_ptr, read_ptr;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001341 unsigned long flags;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001342
1343 if (!ra) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001344 IWL_ERR(priv, "ra = NULL\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001345 return -EINVAL;
1346 }
1347
Reinette Chatree6a6cf42009-08-13 13:30:50 -07001348 if (unlikely(tid >= MAX_TID_COUNT))
1349 return -EINVAL;
1350
Tomas Winkler30e553e2008-05-29 16:35:16 +08001351 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1352 tx_fifo_id = default_tid_to_tx_fifo[tid];
1353 else
1354 return -EINVAL;
1355
1356 sta_id = iwl_find_station(priv, ra);
1357
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001358 if (sta_id == IWL_INVALID_STATION) {
1359 IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001360 return -ENXIO;
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001361 }
Tomas Winkler30e553e2008-05-29 16:35:16 +08001362
Johannes Berg827d42c2009-11-22 12:28:41 +01001363 if (priv->stations[sta_id].tid[tid].agg.state ==
1364 IWL_EMPTYING_HW_QUEUE_ADDBA) {
1365 IWL_DEBUG_HT(priv, "AGG stop before setup done\n");
John W. Linville9b1cb212009-12-07 16:37:42 -05001366 ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, ra, tid);
Johannes Berg827d42c2009-11-22 12:28:41 +01001367 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1368 return 0;
1369 }
1370
Tomas Winkler30e553e2008-05-29 16:35:16 +08001371 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
Johannes Berg827d42c2009-11-22 12:28:41 +01001372 IWL_WARN(priv, "Stopping AGG while state not ON or starting\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001373
1374 tid_data = &priv->stations[sta_id].tid[tid];
1375 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
1376 txq_id = tid_data->agg.txq_id;
1377 write_ptr = priv->txq[txq_id].q.write_ptr;
1378 read_ptr = priv->txq[txq_id].q.read_ptr;
1379
1380 /* The queue is not empty */
1381 if (write_ptr != read_ptr) {
Tomas Winklere1623442009-01-27 14:27:56 -08001382 IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001383 priv->stations[sta_id].tid[tid].agg.state =
1384 IWL_EMPTYING_HW_QUEUE_DELBA;
1385 return 0;
1386 }
1387
Tomas Winklere1623442009-01-27 14:27:56 -08001388 IWL_DEBUG_HT(priv, "HW queue is empty\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001389 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1390
1391 spin_lock_irqsave(&priv->lock, flags);
Wey-Yi Guy45d42702010-02-03 12:24:44 -08001392 /*
1393 * the only reason this call can fail is queue number out of range,
1394 * which can happen if uCode is reloaded and all the station
1395 * information are lost. if it is outside the range, there is no need
1396 * to deactivate the uCode queue, just return "success" to allow
1397 * mac80211 to clean up it own data.
1398 */
1399 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
Tomas Winkler30e553e2008-05-29 16:35:16 +08001400 tx_fifo_id);
1401 spin_unlock_irqrestore(&priv->lock, flags);
1402
Johannes Bergc951ad32009-11-16 12:00:38 +01001403 ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, ra, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001404
1405 return 0;
1406}
1407EXPORT_SYMBOL(iwl_tx_agg_stop);
1408
1409int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
1410{
1411 struct iwl_queue *q = &priv->txq[txq_id].q;
1412 u8 *addr = priv->stations[sta_id].sta.sta.addr;
1413 struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
1414
1415 switch (priv->stations[sta_id].tid[tid].agg.state) {
1416 case IWL_EMPTYING_HW_QUEUE_DELBA:
1417 /* We are reclaiming the last packet of the */
1418 /* aggregated HW queue */
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001419 if ((txq_id == tid_data->agg.txq_id) &&
1420 (q->read_ptr == q->write_ptr)) {
Tomas Winkler30e553e2008-05-29 16:35:16 +08001421 u16 ssn = SEQ_TO_SN(tid_data->seq_number);
1422 int tx_fifo = default_tid_to_tx_fifo[tid];
Tomas Winklere1623442009-01-27 14:27:56 -08001423 IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001424 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
1425 ssn, tx_fifo);
1426 tid_data->agg.state = IWL_AGG_OFF;
Johannes Bergc951ad32009-11-16 12:00:38 +01001427 ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, addr, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001428 }
1429 break;
1430 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1431 /* We are reclaiming the last packet of the queue */
1432 if (tid_data->tfds_in_queue == 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001433 IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001434 tid_data->agg.state = IWL_AGG_ON;
Johannes Bergc951ad32009-11-16 12:00:38 +01001435 ieee80211_start_tx_ba_cb_irqsafe(priv->vif, addr, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001436 }
1437 break;
1438 }
1439 return 0;
1440}
1441EXPORT_SYMBOL(iwl_txq_check_empty);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001442
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001443/**
1444 * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
1445 *
1446 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
1447 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
1448 */
1449static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
1450 struct iwl_ht_agg *agg,
1451 struct iwl_compressed_ba_resp *ba_resp)
1452
1453{
1454 int i, sh, ack;
1455 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
1456 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1457 u64 bitmap;
1458 int successes = 0;
1459 struct ieee80211_tx_info *info;
1460
1461 if (unlikely(!agg->wait_for_ba)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001462 IWL_ERR(priv, "Received BA when not expected\n");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001463 return -EINVAL;
1464 }
1465
1466 /* Mark that the expected block-ack response arrived */
1467 agg->wait_for_ba = 0;
Tomas Winklere1623442009-01-27 14:27:56 -08001468 IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001469
1470 /* Calculate shift to align block-ack bits with our Tx window bits */
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001471 sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001472 if (sh < 0) /* tbw something is wrong with indices */
1473 sh += 0x100;
1474
1475 /* don't use 64-bit values for now */
1476 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
1477
1478 if (agg->frame_count > (64 - sh)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001479 IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001480 return -1;
1481 }
1482
1483 /* check for success or failure according to the
1484 * transmitted bitmap and block-ack bitmap */
1485 bitmap &= agg->bitmap;
1486
1487 /* For each frame attempted in aggregation,
1488 * update driver's record of tx frame's status. */
1489 for (i = 0; i < agg->frame_count ; i++) {
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001490 ack = bitmap & (1ULL << i);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001491 successes += !!ack;
Tomas Winklere1623442009-01-27 14:27:56 -08001492 IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001493 ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001494 agg->start_idx + i);
1495 }
1496
1497 info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
1498 memset(&info->status, 0, sizeof(info->status));
Daniel C Halperin91a55ae2009-09-17 10:43:49 -07001499 info->flags |= IEEE80211_TX_STAT_ACK;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001500 info->flags |= IEEE80211_TX_STAT_AMPDU;
1501 info->status.ampdu_ack_map = successes;
1502 info->status.ampdu_ack_len = agg->frame_count;
1503 iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
1504
Tomas Winklere1623442009-01-27 14:27:56 -08001505 IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001506
1507 return 0;
1508}
1509
1510/**
1511 * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
1512 *
1513 * Handles block-acknowledge notification from device, which reports success
1514 * of frames sent via aggregation.
1515 */
1516void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
1517 struct iwl_rx_mem_buffer *rxb)
1518{
Zhu Yi2f301222009-10-09 17:19:45 +08001519 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001520 struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001521 struct iwl_tx_queue *txq = NULL;
1522 struct iwl_ht_agg *agg;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001523 int index;
1524 int sta_id;
1525 int tid;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001526
1527 /* "flow" corresponds to Tx queue */
1528 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1529
1530 /* "ssn" is start of block-ack Tx window, corresponds to index
1531 * (in Tx queue's circular buffer) of first TFD/frame in window */
1532 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
1533
1534 if (scd_flow >= priv->hw_params.max_txq_num) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001535 IWL_ERR(priv,
1536 "BUG_ON scd_flow is bigger than number of queues\n");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001537 return;
1538 }
1539
1540 txq = &priv->txq[scd_flow];
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001541 sta_id = ba_resp->sta_id;
1542 tid = ba_resp->tid;
1543 agg = &priv->stations[sta_id].tid[tid].agg;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001544
1545 /* Find index just before block-ack window */
1546 index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
1547
1548 /* TODO: Need to get this copy more safely - now good for debug */
1549
Tomas Winklere1623442009-01-27 14:27:56 -08001550 IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001551 "sta_id = %d\n",
1552 agg->wait_for_ba,
Johannes Berge1749612008-10-27 15:59:26 -07001553 (u8 *) &ba_resp->sta_addr_lo32,
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001554 ba_resp->sta_id);
Tomas Winklere1623442009-01-27 14:27:56 -08001555 IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001556 "%d, scd_ssn = %d\n",
1557 ba_resp->tid,
1558 ba_resp->seq_ctl,
1559 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
1560 ba_resp->scd_flow,
1561 ba_resp->scd_ssn);
Tomas Winklere1623442009-01-27 14:27:56 -08001562 IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001563 agg->start_idx,
1564 (unsigned long long)agg->bitmap);
1565
1566 /* Update driver's record of ACK vs. not for each frame in window */
1567 iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
1568
1569 /* Release all TFDs before the SSN, i.e. all TFDs in front of
1570 * block-ack window (we assume that they've been successfully
1571 * transmitted ... if not, it's too late anyway). */
1572 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
1573 /* calculate mac80211 ampdu sw queue to wake */
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001574 int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
Wey-Yi Guya239a8b2010-02-19 15:47:32 -08001575 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001576
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001577 if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1578 priv->mac80211_registered &&
1579 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001580 iwl_wake_queue(priv, txq->swq_id);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001581
1582 iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001583 }
1584}
1585EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
1586
Helmut Schaa994d31f2008-07-02 12:17:06 +02001587#ifdef CONFIG_IWLWIFI_DEBUG
Tomas Winklera332f8d62008-05-29 16:35:08 +08001588#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
1589
1590const char *iwl_get_tx_fail_reason(u32 status)
1591{
1592 switch (status & TX_STATUS_MSK) {
1593 case TX_STATUS_SUCCESS:
1594 return "SUCCESS";
1595 TX_STATUS_ENTRY(SHORT_LIMIT);
1596 TX_STATUS_ENTRY(LONG_LIMIT);
1597 TX_STATUS_ENTRY(FIFO_UNDERRUN);
1598 TX_STATUS_ENTRY(MGMNT_ABORT);
1599 TX_STATUS_ENTRY(NEXT_FRAG);
1600 TX_STATUS_ENTRY(LIFE_EXPIRE);
1601 TX_STATUS_ENTRY(DEST_PS);
1602 TX_STATUS_ENTRY(ABORTED);
1603 TX_STATUS_ENTRY(BT_RETRY);
1604 TX_STATUS_ENTRY(STA_INVALID);
1605 TX_STATUS_ENTRY(FRAG_DROPPED);
1606 TX_STATUS_ENTRY(TID_DISABLE);
1607 TX_STATUS_ENTRY(FRAME_FLUSHED);
1608 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
1609 TX_STATUS_ENTRY(TX_LOCKED);
1610 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
1611 }
1612
1613 return "UNKNOWN";
1614}
1615EXPORT_SYMBOL(iwl_get_tx_fail_reason);
1616#endif /* CONFIG_IWLWIFI_DEBUG */