blob: a83d7615ba7f39b76750dff3d37640b377c1de2e [file] [log] [blame]
Dave Airlief26c4732006-01-02 17:18:39 +11001/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
2/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
Alex Deucher45e51902008-05-28 13:28:59 +10005 * Copyright 2007 Advanced Micro Devices, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 */
31
32#include "drmP.h"
33#include "drm.h"
34#include "radeon_drm.h"
35#include "radeon_drv.h"
Dave Airlie414ed532005-08-16 20:43:16 +100036#include "r300_reg.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Alex Deucher9f184092008-05-28 11:21:25 +100038#include "radeon_microcode.h"
39
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#define RADEON_FIFO_DEBUG 0
41
Dave Airlie84b1fd12007-07-11 15:53:27 +100042static int radeon_do_cleanup_cp(struct drm_device * dev);
Jerome Glisse54f961a2008-08-13 09:46:31 +100043static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Alex Deucher45e51902008-05-28 13:28:59 +100045static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
Dave Airlie3d5e2c12008-02-07 15:01:05 +100046{
47 u32 ret;
48 RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
49 ret = RADEON_READ(R520_MC_IND_DATA);
50 RADEON_WRITE(R520_MC_IND_INDEX, 0);
51 return ret;
52}
53
Alex Deucher45e51902008-05-28 13:28:59 +100054static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
55{
56 u32 ret;
57 RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
58 ret = RADEON_READ(RS480_NB_MC_DATA);
59 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
60 return ret;
61}
62
Maciej Cencora60f92682008-02-19 21:32:45 +100063static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
64{
Alex Deucher45e51902008-05-28 13:28:59 +100065 u32 ret;
Maciej Cencora60f92682008-02-19 21:32:45 +100066 RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
Alex Deucher45e51902008-05-28 13:28:59 +100067 ret = RADEON_READ(RS690_MC_DATA);
68 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
69 return ret;
70}
71
72static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
73{
Alex Deucherf0738e92008-10-16 17:12:02 +100074 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
75 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +100076 return RS690_READ_MCIND(dev_priv, addr);
77 else
78 return RS480_READ_MCIND(dev_priv, addr);
Maciej Cencora60f92682008-02-19 21:32:45 +100079}
80
Dave Airlie3d5e2c12008-02-07 15:01:05 +100081u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
82{
83
84 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100085 return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
Alex Deucherf0738e92008-10-16 17:12:02 +100086 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
87 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +100088 return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100089 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100090 return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100091 else
92 return RADEON_READ(RADEON_MC_FB_LOCATION);
93}
94
95static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
96{
97 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100098 R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +100099 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
100 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000101 RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000102 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000103 R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000104 else
105 RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
106}
107
108static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
109{
110 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000111 R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +1000112 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
113 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000114 RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000115 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000116 R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000117 else
118 RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
119}
120
Dave Airlie70b13d52008-06-19 11:40:44 +1000121static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
122{
123 u32 agp_base_hi = upper_32_bits(agp_base);
124 u32 agp_base_lo = agp_base & 0xffffffff;
125
126 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
127 R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
128 R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherf0738e92008-10-16 17:12:02 +1000129 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
130 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000131 RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
132 RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
133 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
134 R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
135 R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000136 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
137 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Alex Deucher5cfb6952008-06-19 12:38:29 +1000138 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000139 RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
Dave Airlie70b13d52008-06-19 11:40:44 +1000140 } else {
141 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
142 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
143 RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
144 }
145}
146
Dave Airlie84b1fd12007-07-11 15:53:27 +1000147static int RADEON_READ_PLL(struct drm_device * dev, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148{
149 drm_radeon_private_t *dev_priv = dev->dev_private;
150
151 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
152 return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
153}
154
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000155static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156{
Dave Airlieea98a922005-09-11 20:28:11 +1000157 RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
158 return RADEON_READ(RADEON_PCIE_DATA);
159}
160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000162static void radeon_status(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700164 printk("%s:\n", __func__);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000165 printk("RBBM_STATUS = 0x%08x\n",
166 (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
167 printk("CP_RB_RTPR = 0x%08x\n",
168 (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
169 printk("CP_RB_WTPR = 0x%08x\n",
170 (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
171 printk("AIC_CNTL = 0x%08x\n",
172 (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
173 printk("AIC_STAT = 0x%08x\n",
174 (unsigned int)RADEON_READ(RADEON_AIC_STAT));
175 printk("AIC_PT_BASE = 0x%08x\n",
176 (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
177 printk("TLB_ADDR = 0x%08x\n",
178 (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
179 printk("TLB_DATA = 0x%08x\n",
180 (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182#endif
183
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184/* ================================================================
185 * Engine, FIFO control
186 */
187
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000188static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
190 u32 tmp;
191 int i;
192
193 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
194
Alex Deucher259434a2008-05-28 11:51:12 +1000195 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
196 tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
197 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
198 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Alex Deucher259434a2008-05-28 11:51:12 +1000200 for (i = 0; i < dev_priv->usec_timeout; i++) {
201 if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
202 & RADEON_RB3D_DC_BUSY)) {
203 return 0;
204 }
205 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 }
Alex Deucher259434a2008-05-28 11:51:12 +1000207 } else {
Jerome Glisse54f961a2008-08-13 09:46:31 +1000208 /* don't flush or purge cache here or lockup */
209 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 }
211
212#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000213 DRM_ERROR("failed!\n");
214 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000216 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000219static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220{
221 int i;
222
223 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
224
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000225 for (i = 0; i < dev_priv->usec_timeout; i++) {
226 int slots = (RADEON_READ(RADEON_RBBM_STATUS)
227 & RADEON_RBBM_FIFOCNT_MASK);
228 if (slots >= entries)
229 return 0;
230 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000232 DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000233 RADEON_READ(RADEON_RBBM_STATUS),
234 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
236#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000237 DRM_ERROR("failed!\n");
238 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000240 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241}
242
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000243static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
245 int i, ret;
246
247 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
248
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000249 ret = radeon_do_wait_for_fifo(dev_priv, 64);
250 if (ret)
251 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000253 for (i = 0; i < dev_priv->usec_timeout; i++) {
254 if (!(RADEON_READ(RADEON_RBBM_STATUS)
255 & RADEON_RBBM_ACTIVE)) {
256 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 return 0;
258 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000259 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000261 DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000262 RADEON_READ(RADEON_RBBM_STATUS),
263 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000266 DRM_ERROR("failed!\n");
267 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000269 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270}
271
Alex Deucher5b92c402008-05-28 11:57:40 +1000272static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
273{
274 uint32_t gb_tile_config, gb_pipe_sel = 0;
275
276 /* RS4xx/RS6xx/R4xx/R5xx */
277 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
278 gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
279 dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
280 } else {
281 /* R3xx */
282 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
283 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
284 dev_priv->num_gb_pipes = 2;
285 } else {
286 /* R3Vxx */
287 dev_priv->num_gb_pipes = 1;
288 }
289 }
290 DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
291
292 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
293
294 switch (dev_priv->num_gb_pipes) {
295 case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
296 case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
297 case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
298 default:
299 case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
300 }
301
302 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
303 RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
304 RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
305 }
306 RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
307 radeon_do_wait_for_idle(dev_priv);
308 RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
309 RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
310 R300_DC_AUTOFLUSH_ENABLE |
311 R300_DC_DC_DISABLE_IGNORE_PE));
312
313
314}
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316/* ================================================================
317 * CP control, initialization
318 */
319
320/* Load the microcode for the CP */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000321static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322{
323 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000324 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000326 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000328 RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
Alex Deucher9f184092008-05-28 11:21:25 +1000329 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
330 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
331 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
332 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
333 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
334 DRM_INFO("Loading R100 Microcode\n");
335 for (i = 0; i < 256; i++) {
336 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
337 R100_cp_microcode[i][1]);
338 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
339 R100_cp_microcode[i][0]);
340 }
341 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
342 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
343 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
344 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 DRM_INFO("Loading R200 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000346 for (i = 0; i < 256; i++) {
347 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
348 R200_cp_microcode[i][1]);
349 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
350 R200_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 }
Alex Deucher9f184092008-05-28 11:21:25 +1000352 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
353 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
354 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
355 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000356 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000357 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 DRM_INFO("Loading R300 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000359 for (i = 0; i < 256; i++) {
360 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
361 R300_cp_microcode[i][1]);
362 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
363 R300_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
Alex Deucher9f184092008-05-28 11:21:25 +1000365 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
366 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
367 DRM_INFO("Loading R400 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000368 for (i = 0; i < 256; i++) {
369 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
Alex Deucher9f184092008-05-28 11:21:25 +1000370 R420_cp_microcode[i][1]);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000371 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
Alex Deucher9f184092008-05-28 11:21:25 +1000372 R420_cp_microcode[i][0]);
373 }
Alex Deucherf0738e92008-10-16 17:12:02 +1000374 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
375 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
376 DRM_INFO("Loading RS690/RS740 Microcode\n");
Alex Deucher9f184092008-05-28 11:21:25 +1000377 for (i = 0; i < 256; i++) {
378 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
379 RS690_cp_microcode[i][1]);
380 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
381 RS690_cp_microcode[i][0]);
382 }
383 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
384 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
385 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
386 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
387 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
388 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
389 DRM_INFO("Loading R500 Microcode\n");
390 for (i = 0; i < 256; i++) {
391 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
392 R520_cp_microcode[i][1]);
393 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
394 R520_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 }
396 }
397}
398
399/* Flush any pending commands to the CP. This should only be used just
400 * prior to a wait for idle, as it informs the engine that the command
401 * stream is ending.
402 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000403static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000405 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406#if 0
407 u32 tmp;
408
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000409 tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
410 RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411#endif
412}
413
414/* Wait for the CP to go idle.
415 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000416int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
418 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000419 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000421 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423 RADEON_PURGE_CACHE();
424 RADEON_PURGE_ZCACHE();
425 RADEON_WAIT_UNTIL_IDLE();
426
427 ADVANCE_RING();
428 COMMIT_RING();
429
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000430 return radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431}
432
433/* Start the Command Processor.
434 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000435static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436{
437 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000438 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000440 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000442 RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
444 dev_priv->cp_running = 1;
445
Jerome Glisse54f961a2008-08-13 09:46:31 +1000446 BEGIN_RING(8);
447 /* isync can only be written through cp on r5xx write it here */
448 OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
449 OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
450 RADEON_ISYNC_ANY3D_IDLE2D |
451 RADEON_ISYNC_WAIT_IDLEGUI |
452 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 RADEON_PURGE_CACHE();
454 RADEON_PURGE_ZCACHE();
455 RADEON_WAIT_UNTIL_IDLE();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 ADVANCE_RING();
457 COMMIT_RING();
Jerome Glisse54f961a2008-08-13 09:46:31 +1000458
459 dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460}
461
462/* Reset the Command Processor. This will not flush any pending
463 * commands, so you must wait for the CP command stream to complete
464 * before calling this routine.
465 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000466static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467{
468 u32 cur_read_ptr;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000469 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000471 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
472 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
473 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 dev_priv->ring.tail = cur_read_ptr;
475}
476
477/* Stop the Command Processor. This will not flush any pending
478 * commands, so you must flush the command stream and wait for the CP
479 * to go idle before calling this routine.
480 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000481static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000483 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000485 RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 dev_priv->cp_running = 0;
488}
489
490/* Reset the engine. This will stop the CP if it is running.
491 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000492static int radeon_do_engine_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493{
494 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucherd396db32008-05-28 11:54:06 +1000495 u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000496 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000498 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
Alex Deucherd396db32008-05-28 11:54:06 +1000500 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
501 /* may need something similar for newer chips */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000502 clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
503 mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000505 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
506 RADEON_FORCEON_MCLKA |
507 RADEON_FORCEON_MCLKB |
508 RADEON_FORCEON_YCLKA |
509 RADEON_FORCEON_YCLKB |
510 RADEON_FORCEON_MC |
511 RADEON_FORCEON_AIC));
Alex Deucherd396db32008-05-28 11:54:06 +1000512 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Alex Deucherd396db32008-05-28 11:54:06 +1000514 rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Alex Deucherd396db32008-05-28 11:54:06 +1000516 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
517 RADEON_SOFT_RESET_CP |
518 RADEON_SOFT_RESET_HI |
519 RADEON_SOFT_RESET_SE |
520 RADEON_SOFT_RESET_RE |
521 RADEON_SOFT_RESET_PP |
522 RADEON_SOFT_RESET_E2 |
523 RADEON_SOFT_RESET_RB));
524 RADEON_READ(RADEON_RBBM_SOFT_RESET);
525 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
526 ~(RADEON_SOFT_RESET_CP |
527 RADEON_SOFT_RESET_HI |
528 RADEON_SOFT_RESET_SE |
529 RADEON_SOFT_RESET_RE |
530 RADEON_SOFT_RESET_PP |
531 RADEON_SOFT_RESET_E2 |
532 RADEON_SOFT_RESET_RB)));
533 RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Alex Deucherd396db32008-05-28 11:54:06 +1000535 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000536 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
537 RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
538 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
539 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Alex Deucher5b92c402008-05-28 11:57:40 +1000541 /* setup the raster pipes */
542 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
543 radeon_init_pipes(dev_priv);
544
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 /* Reset the CP ring */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000546 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
548 /* The CP is no longer running after an engine reset */
549 dev_priv->cp_running = 0;
550
551 /* Reset any pending vertex, indirect buffers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000552 radeon_freelist_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
554 return 0;
555}
556
Dave Airlie84b1fd12007-07-11 15:53:27 +1000557static void radeon_cp_init_ring_buffer(struct drm_device * dev,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000558 drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559{
560 u32 ring_start, cur_read_ptr;
561 u32 tmp;
Dave Airliebc5f4522007-11-05 12:50:58 +1000562
Dave Airlied5ea7022006-03-19 19:37:55 +1100563 /* Initialize the memory controller. With new memory map, the fb location
564 * is not changed, it should have been properly initialized already. Part
565 * of the problem is that the code below is bogus, assuming the GART is
566 * always appended to the fb which is not necessarily the case
567 */
568 if (!dev_priv->new_memmap)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000569 radeon_write_fb_location(dev_priv,
Dave Airlied5ea7022006-03-19 19:37:55 +1100570 ((dev_priv->gart_vm_start - 1) & 0xffff0000)
571 | (dev_priv->fb_location >> 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000574 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000575 radeon_write_agp_base(dev_priv, dev->agp->base);
576
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000577 radeon_write_agp_location(dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000578 (((dev_priv->gart_vm_start - 1 +
579 dev_priv->gart_size) & 0xffff0000) |
580 (dev_priv->gart_vm_start >> 16)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
582 ring_start = (dev_priv->cp_ring->offset
583 - dev->agp->base
584 + dev_priv->gart_vm_start);
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100585 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586#endif
587 ring_start = (dev_priv->cp_ring->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100588 - (unsigned long)dev->sg->virtual
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 + dev_priv->gart_vm_start);
590
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000591 RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592
593 /* Set the write pointer delay */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000594 RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
596 /* Initialize the ring buffer's read and write pointers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000597 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
598 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
599 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 dev_priv->ring.tail = cur_read_ptr;
601
602#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000603 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000604 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
605 dev_priv->ring_rptr->offset
606 - dev->agp->base + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 } else
608#endif
609 {
Dave Airlie55910512007-07-11 16:53:40 +1000610 struct drm_sg_mem *entry = dev->sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 unsigned long tmp_ofs, page_ofs;
612
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100613 tmp_ofs = dev_priv->ring_rptr->offset -
614 (unsigned long)dev->sg->virtual;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 page_ofs = tmp_ofs >> PAGE_SHIFT;
616
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000617 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
618 DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
619 (unsigned long)entry->busaddr[page_ofs],
620 entry->handle + tmp_ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 }
622
Dave Airlied5ea7022006-03-19 19:37:55 +1100623 /* Set ring buffer size */
624#ifdef __BIG_ENDIAN
625 RADEON_WRITE(RADEON_CP_RB_CNTL,
Roland Scheidegger576cc452008-02-07 14:59:24 +1000626 RADEON_BUF_SWAP_32BIT |
627 (dev_priv->ring.fetch_size_l2ow << 18) |
628 (dev_priv->ring.rptr_update_l2qw << 8) |
629 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100630#else
Roland Scheidegger576cc452008-02-07 14:59:24 +1000631 RADEON_WRITE(RADEON_CP_RB_CNTL,
632 (dev_priv->ring.fetch_size_l2ow << 18) |
633 (dev_priv->ring.rptr_update_l2qw << 8) |
634 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100635#endif
636
Dave Airlied5ea7022006-03-19 19:37:55 +1100637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 /* Initialize the scratch register pointer. This will cause
639 * the scratch register values to be written out to memory
640 * whenever they are updated.
641 *
642 * We simply put this behind the ring read pointer, this works
643 * with PCI GART as well as (whatever kind of) AGP GART
644 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000645 RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
646 + RADEON_SCRATCH_REG_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647
648 dev_priv->scratch = ((__volatile__ u32 *)
649 dev_priv->ring_rptr->handle +
650 (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
651
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000652 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Dave Airlied5ea7022006-03-19 19:37:55 +1100654 /* Turn on bus mastering */
655 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
656 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
657
658 dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
659 RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
660
661 dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
662 RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
663 dev_priv->sarea_priv->last_dispatch);
664
665 dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
666 RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
667
668 radeon_do_wait_for_idle(dev_priv);
669
670 /* Sync everything up */
671 RADEON_WRITE(RADEON_ISYNC_CNTL,
672 (RADEON_ISYNC_ANY2D_IDLE3D |
673 RADEON_ISYNC_ANY3D_IDLE2D |
674 RADEON_ISYNC_WAIT_IDLEGUI |
675 RADEON_ISYNC_CPSCRATCH_IDLEGUI));
676
677}
678
679static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
680{
681 u32 tmp;
682
Dave Airlie6b79d522008-09-02 10:10:16 +1000683 /* Start with assuming that writeback doesn't work */
684 dev_priv->writeback_works = 0;
685
Dave Airlied5ea7022006-03-19 19:37:55 +1100686 /* Writeback doesn't seem to work everywhere, test it here and possibly
687 * enable it if it appears to work
688 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000689 DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
690 RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000692 for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
693 if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
694 0xdeadbeef)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000696 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 }
698
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000699 if (tmp < dev_priv->usec_timeout) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 dev_priv->writeback_works = 1;
Dave Airlied5ea7022006-03-19 19:37:55 +1100701 DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 } else {
703 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100704 DRM_INFO("writeback test failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 }
Dave Airlie689b9d72005-09-30 17:09:07 +1000706 if (radeon_no_wb == 1) {
707 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100708 DRM_INFO("writeback forced off\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 }
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000710
711 if (!dev_priv->writeback_works) {
712 /* Disable writeback to avoid unnecessary bus master transfer */
713 RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
714 RADEON_RB_NO_UPDATE);
715 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
716 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717}
718
Dave Airlief2b04cd2007-05-08 15:19:23 +1000719/* Enable or disable IGP GART on the chip */
720static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
721{
Maciej Cencora60f92682008-02-19 21:32:45 +1000722 u32 temp;
723
724 if (on) {
Alex Deucher45e51902008-05-28 13:28:59 +1000725 DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
Maciej Cencora60f92682008-02-19 21:32:45 +1000726 dev_priv->gart_vm_start,
727 (long)dev_priv->gart_info.bus_addr,
728 dev_priv->gart_size);
729
Alex Deucher45e51902008-05-28 13:28:59 +1000730 temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
Alex Deucherf0738e92008-10-16 17:12:02 +1000731 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
732 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +1000733 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
734 RS690_BLOCK_GFX_D3_EN));
735 else
736 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
Maciej Cencora60f92682008-02-19 21:32:45 +1000737
Alex Deucher45e51902008-05-28 13:28:59 +1000738 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
739 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000740
Alex Deucher45e51902008-05-28 13:28:59 +1000741 temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
742 IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
743 RS480_TLB_ENABLE |
744 RS480_GTW_LAC_EN |
745 RS480_1LEVEL_GART));
Maciej Cencora60f92682008-02-19 21:32:45 +1000746
Dave Airliefa0d71b2008-05-28 11:27:01 +1000747 temp = dev_priv->gart_info.bus_addr & 0xfffff000;
748 temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
Alex Deucher45e51902008-05-28 13:28:59 +1000749 IGP_WRITE_MCIND(RS480_GART_BASE, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000750
Alex Deucher45e51902008-05-28 13:28:59 +1000751 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
752 IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
753 RS480_REQ_TYPE_SNOOP_DIS));
Maciej Cencora60f92682008-02-19 21:32:45 +1000754
Alex Deucher5cfb6952008-06-19 12:38:29 +1000755 radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
Dave Airlie3722bfc2008-05-28 11:28:27 +1000756
Maciej Cencora60f92682008-02-19 21:32:45 +1000757 dev_priv->gart_size = 32*1024*1024;
758 temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
759 0xffff0000) | (dev_priv->gart_vm_start >> 16));
760
Alex Deucher45e51902008-05-28 13:28:59 +1000761 radeon_write_agp_location(dev_priv, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000762
Alex Deucher45e51902008-05-28 13:28:59 +1000763 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
764 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
765 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000766
767 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000768 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
769 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000770 break;
771 DRM_UDELAY(1);
772 } while (1);
773
Alex Deucher45e51902008-05-28 13:28:59 +1000774 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
775 RS480_GART_CACHE_INVALIDATE);
Alex Deucher27359772008-05-28 12:54:16 +1000776
Maciej Cencora60f92682008-02-19 21:32:45 +1000777 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000778 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
779 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000780 break;
781 DRM_UDELAY(1);
782 } while (1);
783
Alex Deucher45e51902008-05-28 13:28:59 +1000784 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000785 } else {
Alex Deucher45e51902008-05-28 13:28:59 +1000786 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000787 }
788}
789
Dave Airlieea98a922005-09-11 20:28:11 +1000790static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791{
Dave Airlieea98a922005-09-11 20:28:11 +1000792 u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
793 if (on) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Dave Airlieea98a922005-09-11 20:28:11 +1000795 DRM_DEBUG("programming pcie %08X %08lX %08X\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000796 dev_priv->gart_vm_start,
797 (long)dev_priv->gart_info.bus_addr,
Dave Airlieea98a922005-09-11 20:28:11 +1000798 dev_priv->gart_size);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000799 RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
800 dev_priv->gart_vm_start);
801 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
802 dev_priv->gart_info.bus_addr);
803 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
804 dev_priv->gart_vm_start);
805 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
806 dev_priv->gart_vm_start +
807 dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000809 radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000811 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
812 RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000814 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
815 tmp & ~RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 }
817}
818
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819/* Enable or disable PCI GART on the chip */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000820static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821{
Dave Airlied985c102006-01-02 21:32:48 +1100822 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Alex Deucher45e51902008-05-28 13:28:59 +1000824 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
Alex Deucherf0738e92008-10-16 17:12:02 +1000825 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000826 (dev_priv->flags & RADEON_IS_IGPGART)) {
Dave Airlief2b04cd2007-05-08 15:19:23 +1000827 radeon_set_igpgart(dev_priv, on);
828 return;
829 }
830
Dave Airlie54a56ac2006-09-22 04:25:09 +1000831 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieea98a922005-09-11 20:28:11 +1000832 radeon_set_pciegart(dev_priv, on);
833 return;
834 }
835
Dave Airliebc5f4522007-11-05 12:50:58 +1000836 tmp = RADEON_READ(RADEON_AIC_CNTL);
Dave Airlied985c102006-01-02 21:32:48 +1100837
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000838 if (on) {
839 RADEON_WRITE(RADEON_AIC_CNTL,
840 tmp | RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 /* set PCI GART page-table base address
843 */
Dave Airlieea98a922005-09-11 20:28:11 +1000844 RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
846 /* set address range for PCI address translate
847 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000848 RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
849 RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
850 + dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
852 /* Turn off AGP aperture -- is this required for PCI GART?
853 */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000854 radeon_write_agp_location(dev_priv, 0xffffffc0);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000855 RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000857 RADEON_WRITE(RADEON_AIC_CNTL,
858 tmp & ~RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 }
860}
861
Dave Airlie84b1fd12007-07-11 15:53:27 +1000862static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863{
Dave Airlied985c102006-01-02 21:32:48 +1100864 drm_radeon_private_t *dev_priv = dev->dev_private;
865
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000866 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Dave Airlief3dd5c32006-03-25 18:09:46 +1100868 /* if we require new memory map but we don't have it fail */
Dave Airlie54a56ac2006-09-22 04:25:09 +1000869 if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
Dave Airlieb15ec362006-08-19 17:43:52 +1000870 DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
Dave Airlief3dd5c32006-03-25 18:09:46 +1100871 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000872 return -EINVAL;
Dave Airlief3dd5c32006-03-25 18:09:46 +1100873 }
874
Dave Airlie54a56ac2006-09-22 04:25:09 +1000875 if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
Dave Airlied985c102006-01-02 21:32:48 +1100876 DRM_DEBUG("Forcing AGP card to PCI mode\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000877 dev_priv->flags &= ~RADEON_IS_AGP;
878 } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
Dave Airlieb15ec362006-08-19 17:43:52 +1000879 && !init->is_pci) {
880 DRM_DEBUG("Restoring AGP flag\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000881 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlied985c102006-01-02 21:32:48 +1100882 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
Dave Airlie54a56ac2006-09-22 04:25:09 +1000884 if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000885 DRM_ERROR("PCI GART memory not allocated!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000887 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 }
889
890 dev_priv->usec_timeout = init->usec_timeout;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000891 if (dev_priv->usec_timeout < 1 ||
892 dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
893 DRM_DEBUG("TIMEOUT problem!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000895 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 }
897
Dave Airlieddbee332007-07-11 12:16:01 +1000898 /* Enable vblank on CRTC1 for older X servers
899 */
900 dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
901
Dave Airlied985c102006-01-02 21:32:48 +1100902 switch(init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 case RADEON_INIT_R200_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000904 dev_priv->microcode_version = UCODE_R200;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 break;
906 case RADEON_INIT_R300_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000907 dev_priv->microcode_version = UCODE_R300;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 break;
909 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000910 dev_priv->microcode_version = UCODE_R100;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 dev_priv->do_boxes = 0;
914 dev_priv->cp_mode = init->cp_mode;
915
916 /* We don't support anything other than bus-mastering ring mode,
917 * but the ring can be in either AGP or PCI space for the ring
918 * read pointer.
919 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000920 if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
921 (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
922 DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000924 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 }
926
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000927 switch (init->fb_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 case 16:
929 dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
930 break;
931 case 32:
932 default:
933 dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
934 break;
935 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000936 dev_priv->front_offset = init->front_offset;
937 dev_priv->front_pitch = init->front_pitch;
938 dev_priv->back_offset = init->back_offset;
939 dev_priv->back_pitch = init->back_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000941 switch (init->depth_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 case 16:
943 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
944 break;
945 case 32:
946 default:
947 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
948 break;
949 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000950 dev_priv->depth_offset = init->depth_offset;
951 dev_priv->depth_pitch = init->depth_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
953 /* Hardware state for depth clears. Remove this if/when we no
954 * longer clear the depth buffer with a 3D rectangle. Hard-code
955 * all values to prevent unwanted 3D state from slipping through
956 * and screwing with the clear operation.
957 */
958 dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
959 (dev_priv->color_fmt << 10) |
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000960 (dev_priv->microcode_version ==
961 UCODE_R100 ? RADEON_ZBLOCK16 : 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000963 dev_priv->depth_clear.rb3d_zstencilcntl =
964 (dev_priv->depth_fmt |
965 RADEON_Z_TEST_ALWAYS |
966 RADEON_STENCIL_TEST_ALWAYS |
967 RADEON_STENCIL_S_FAIL_REPLACE |
968 RADEON_STENCIL_ZPASS_REPLACE |
969 RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970
971 dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
972 RADEON_BFACE_SOLID |
973 RADEON_FFACE_SOLID |
974 RADEON_FLAT_SHADE_VTX_LAST |
975 RADEON_DIFFUSE_SHADE_FLAT |
976 RADEON_ALPHA_SHADE_FLAT |
977 RADEON_SPECULAR_SHADE_FLAT |
978 RADEON_FOG_SHADE_FLAT |
979 RADEON_VTX_PIX_CENTER_OGL |
980 RADEON_ROUND_MODE_TRUNC |
981 RADEON_ROUND_PREC_8TH_PIX);
982
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 dev_priv->ring_offset = init->ring_offset;
985 dev_priv->ring_rptr_offset = init->ring_rptr_offset;
986 dev_priv->buffers_offset = init->buffers_offset;
987 dev_priv->gart_textures_offset = init->gart_textures_offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000988
Dave Airlieda509d72007-05-26 05:04:51 +1000989 dev_priv->sarea = drm_getsarea(dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000990 if (!dev_priv->sarea) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 DRM_ERROR("could not find sarea!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000993 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 }
995
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000997 if (!dev_priv->cp_ring) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 DRM_ERROR("could not find cp ring region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001000 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 }
1002 dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001003 if (!dev_priv->ring_rptr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 DRM_ERROR("could not find ring read pointer!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001006 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 }
Dave Airlied1f2b552005-08-05 22:11:22 +10001008 dev->agp_buffer_token = init->buffers_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001010 if (!dev->agp_buffer_map) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 DRM_ERROR("could not find dma buffer region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001013 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 }
1015
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001016 if (init->gart_textures_offset) {
1017 dev_priv->gart_textures =
1018 drm_core_findmap(dev, init->gart_textures_offset);
1019 if (!dev_priv->gart_textures) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 DRM_ERROR("could not find GART texture region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001022 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 }
1024 }
1025
1026 dev_priv->sarea_priv =
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001027 (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
1028 init->sarea_priv_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
1030#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001031 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001032 drm_core_ioremap(dev_priv->cp_ring, dev);
1033 drm_core_ioremap(dev_priv->ring_rptr, dev);
1034 drm_core_ioremap(dev->agp_buffer_map, dev);
1035 if (!dev_priv->cp_ring->handle ||
1036 !dev_priv->ring_rptr->handle ||
1037 !dev->agp_buffer_map->handle) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 DRM_ERROR("could not find ioremap agp regions!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001040 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 }
1042 } else
1043#endif
1044 {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001045 dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 dev_priv->ring_rptr->handle =
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001047 (void *)dev_priv->ring_rptr->offset;
1048 dev->agp_buffer_map->handle =
1049 (void *)dev->agp_buffer_map->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001051 DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
1052 dev_priv->cp_ring->handle);
1053 DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
1054 dev_priv->ring_rptr->handle);
1055 DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
1056 dev->agp_buffer_map->handle);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 }
1058
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001059 dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
Dave Airliebc5f4522007-11-05 12:50:58 +10001060 dev_priv->fb_size =
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001061 ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
Dave Airlied5ea7022006-03-19 19:37:55 +11001062 - dev_priv->fb_location;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001064 dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
1065 ((dev_priv->front_offset
1066 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001068 dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
1069 ((dev_priv->back_offset
1070 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001072 dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1073 ((dev_priv->depth_offset
1074 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
1076 dev_priv->gart_size = init->gart_size;
Dave Airlied5ea7022006-03-19 19:37:55 +11001077
1078 /* New let's set the memory map ... */
1079 if (dev_priv->new_memmap) {
1080 u32 base = 0;
1081
1082 DRM_INFO("Setting GART location based on new memory map\n");
1083
1084 /* If using AGP, try to locate the AGP aperture at the same
1085 * location in the card and on the bus, though we have to
1086 * align it down.
1087 */
1088#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001089 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001090 base = dev->agp->base;
1091 /* Check if valid */
Michel Dänzer80b2c382007-02-18 18:03:21 +11001092 if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1093 base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001094 DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1095 dev->agp->base);
1096 base = 0;
1097 }
1098 }
1099#endif
1100 /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
1101 if (base == 0) {
1102 base = dev_priv->fb_location + dev_priv->fb_size;
Michel Dänzer80b2c382007-02-18 18:03:21 +11001103 if (base < dev_priv->fb_location ||
1104 ((base + dev_priv->gart_size) & 0xfffffffful) < base)
Dave Airlied5ea7022006-03-19 19:37:55 +11001105 base = dev_priv->fb_location
1106 - dev_priv->gart_size;
Dave Airliebc5f4522007-11-05 12:50:58 +10001107 }
Dave Airlied5ea7022006-03-19 19:37:55 +11001108 dev_priv->gart_vm_start = base & 0xffc00000u;
1109 if (dev_priv->gart_vm_start != base)
1110 DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
1111 base, dev_priv->gart_vm_start);
1112 } else {
1113 DRM_INFO("Setting GART location based on old memory map\n");
1114 dev_priv->gart_vm_start = dev_priv->fb_location +
1115 RADEON_READ(RADEON_CONFIG_APER_SIZE);
1116 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
1118#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001119 if (dev_priv->flags & RADEON_IS_AGP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001121 - dev->agp->base
1122 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 else
1124#endif
1125 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +01001126 - (unsigned long)dev->sg->virtual
1127 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001129 DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
1130 DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
1131 DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
1132 dev_priv->gart_buffers_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001134 dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
1135 dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 + init->ring_size / sizeof(u32));
1137 dev_priv->ring.size = init->ring_size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001138 dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Roland Scheidegger576cc452008-02-07 14:59:24 +10001140 dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
1141 dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
1142
1143 dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
1144 dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001145 dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
1147 dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
1148
1149#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001150 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001152 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 } else
1154#endif
1155 {
Dave Airlieb05c2382008-03-17 10:24:24 +10001156 dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
Dave Airlieea98a922005-09-11 20:28:11 +10001157 /* if we have an offset set from userspace */
Dave Airlief2b04cd2007-05-08 15:19:23 +10001158 if (dev_priv->pcigart_offset_set) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001159 dev_priv->gart_info.bus_addr =
1160 dev_priv->pcigart_offset + dev_priv->fb_location;
Dave Airlief26c4732006-01-02 17:18:39 +11001161 dev_priv->gart_info.mapping.offset =
Dave Airlie7fc86862007-11-05 10:45:27 +10001162 dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
Dave Airlief26c4732006-01-02 17:18:39 +11001163 dev_priv->gart_info.mapping.size =
Dave Airlief2b04cd2007-05-08 15:19:23 +10001164 dev_priv->gart_info.table_size;
Dave Airlief26c4732006-01-02 17:18:39 +11001165
Dave Airlie242e3df2008-07-15 15:48:05 +10001166 drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001167 dev_priv->gart_info.addr =
Dave Airlief26c4732006-01-02 17:18:39 +11001168 dev_priv->gart_info.mapping.handle;
Dave Airlieea98a922005-09-11 20:28:11 +10001169
Dave Airlief2b04cd2007-05-08 15:19:23 +10001170 if (dev_priv->flags & RADEON_IS_PCIE)
1171 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
1172 else
1173 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001174 dev_priv->gart_info.gart_table_location =
1175 DRM_ATI_GART_FB;
1176
Dave Airlief26c4732006-01-02 17:18:39 +11001177 DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001178 dev_priv->gart_info.addr,
1179 dev_priv->pcigart_offset);
1180 } else {
Dave Airlief2b04cd2007-05-08 15:19:23 +10001181 if (dev_priv->flags & RADEON_IS_IGPGART)
1182 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
1183 else
1184 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001185 dev_priv->gart_info.gart_table_location =
1186 DRM_ATI_GART_MAIN;
Dave Airlief26c4732006-01-02 17:18:39 +11001187 dev_priv->gart_info.addr = NULL;
1188 dev_priv->gart_info.bus_addr = 0;
Dave Airlie54a56ac2006-09-22 04:25:09 +10001189 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001190 DRM_ERROR
1191 ("Cannot use PCI Express without GART in FB memory\n");
Dave Airlieea98a922005-09-11 20:28:11 +10001192 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001193 return -EINVAL;
Dave Airlieea98a922005-09-11 20:28:11 +10001194 }
1195 }
1196
1197 if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001198 DRM_ERROR("failed to init PCI GART!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001200 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 }
1202
1203 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001204 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 }
1206
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001207 radeon_cp_load_microcode(dev_priv);
1208 radeon_cp_init_ring_buffer(dev, dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
1210 dev_priv->last_buf = 0;
1211
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001212 radeon_do_engine_reset(dev);
Dave Airlied5ea7022006-03-19 19:37:55 +11001213 radeon_test_writeback(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
1215 return 0;
1216}
1217
Dave Airlie84b1fd12007-07-11 15:53:27 +10001218static int radeon_do_cleanup_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219{
1220 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001221 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222
1223 /* Make sure interrupts are disabled here because the uninstall ioctl
1224 * may not have been called from userspace and after dev_private
1225 * is freed, it's too late.
1226 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001227 if (dev->irq_enabled)
1228 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
1230#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001231 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied985c102006-01-02 21:32:48 +11001232 if (dev_priv->cp_ring != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001233 drm_core_ioremapfree(dev_priv->cp_ring, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001234 dev_priv->cp_ring = NULL;
1235 }
1236 if (dev_priv->ring_rptr != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001237 drm_core_ioremapfree(dev_priv->ring_rptr, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001238 dev_priv->ring_rptr = NULL;
1239 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001240 if (dev->agp_buffer_map != NULL) {
1241 drm_core_ioremapfree(dev->agp_buffer_map, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 dev->agp_buffer_map = NULL;
1243 }
1244 } else
1245#endif
1246 {
Dave Airlied985c102006-01-02 21:32:48 +11001247
1248 if (dev_priv->gart_info.bus_addr) {
1249 /* Turn off PCI GART */
1250 radeon_set_pcigart(dev_priv, 0);
Dave Airlieea98a922005-09-11 20:28:11 +10001251 if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
1252 DRM_ERROR("failed to cleanup PCI GART!\n");
Dave Airlied985c102006-01-02 21:32:48 +11001253 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001254
Dave Airlied985c102006-01-02 21:32:48 +11001255 if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
1256 {
Dave Airlief26c4732006-01-02 17:18:39 +11001257 drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
Dave Airlief2b04cd2007-05-08 15:19:23 +10001258 dev_priv->gart_info.addr = 0;
Dave Airlieea98a922005-09-11 20:28:11 +10001259 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 /* only clear to the start of flags */
1262 memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1263
1264 return 0;
1265}
1266
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001267/* This code will reinit the Radeon CP hardware after a resume from disc.
1268 * AFAIK, it would be very difficult to pickle the state at suspend time, so
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 * here we make sure that all Radeon hardware initialisation is re-done without
1270 * affecting running applications.
1271 *
1272 * Charl P. Botha <http://cpbotha.net>
1273 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001274static int radeon_do_resume_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275{
1276 drm_radeon_private_t *dev_priv = dev->dev_private;
1277
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001278 if (!dev_priv) {
1279 DRM_ERROR("Called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001280 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 }
1282
1283 DRM_DEBUG("Starting radeon_do_resume_cp()\n");
1284
1285#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001286 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001288 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 } else
1290#endif
1291 {
1292 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001293 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 }
1295
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001296 radeon_cp_load_microcode(dev_priv);
1297 radeon_cp_init_ring_buffer(dev, dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001299 radeon_do_engine_reset(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001300 radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
1302 DRM_DEBUG("radeon_do_resume_cp() complete\n");
1303
1304 return 0;
1305}
1306
Eric Anholtc153f452007-09-03 12:06:45 +10001307int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308{
Eric Anholtc153f452007-09-03 12:06:45 +10001309 drm_radeon_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
Eric Anholt6c340ea2007-08-25 20:23:09 +10001311 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312
Eric Anholtc153f452007-09-03 12:06:45 +10001313 if (init->func == RADEON_INIT_R300_CP)
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001314 r300_init_reg_flags(dev);
Dave Airlie414ed532005-08-16 20:43:16 +10001315
Eric Anholtc153f452007-09-03 12:06:45 +10001316 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 case RADEON_INIT_CP:
1318 case RADEON_INIT_R200_CP:
1319 case RADEON_INIT_R300_CP:
Eric Anholtc153f452007-09-03 12:06:45 +10001320 return radeon_do_init_cp(dev, init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 case RADEON_CLEANUP_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001322 return radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 }
1324
Eric Anholt20caafa2007-08-25 19:22:43 +10001325 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326}
1327
Eric Anholtc153f452007-09-03 12:06:45 +10001328int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001331 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
Eric Anholt6c340ea2007-08-25 20:23:09 +10001333 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001335 if (dev_priv->cp_running) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001336 DRM_DEBUG("while CP running\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 return 0;
1338 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001339 if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001340 DRM_DEBUG("called with bogus CP mode (%d)\n",
1341 dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 return 0;
1343 }
1344
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001345 radeon_do_cp_start(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
1347 return 0;
1348}
1349
1350/* Stop the CP. The engine must have been idled before calling this
1351 * routine.
1352 */
Eric Anholtc153f452007-09-03 12:06:45 +10001353int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001356 drm_radeon_cp_stop_t *stop = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 int ret;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001358 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359
Eric Anholt6c340ea2007-08-25 20:23:09 +10001360 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 if (!dev_priv->cp_running)
1363 return 0;
1364
1365 /* Flush any pending CP commands. This ensures any outstanding
1366 * commands are exectuted by the engine before we turn it off.
1367 */
Eric Anholtc153f452007-09-03 12:06:45 +10001368 if (stop->flush) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001369 radeon_do_cp_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 }
1371
1372 /* If we fail to make the engine go idle, we return an error
1373 * code so that the DRM ioctl wrapper can try again.
1374 */
Eric Anholtc153f452007-09-03 12:06:45 +10001375 if (stop->idle) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001376 ret = radeon_do_cp_idle(dev_priv);
1377 if (ret)
1378 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 }
1380
1381 /* Finally, we can turn off the CP. If the engine isn't idle,
1382 * we will get some dropped triangles as they won't be fully
1383 * rendered before the CP is shut down.
1384 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001385 radeon_do_cp_stop(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
1387 /* Reset the engine */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001388 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
1390 return 0;
1391}
1392
Dave Airlie84b1fd12007-07-11 15:53:27 +10001393void radeon_do_release(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394{
1395 drm_radeon_private_t *dev_priv = dev->dev_private;
1396 int i, ret;
1397
1398 if (dev_priv) {
1399 if (dev_priv->cp_running) {
1400 /* Stop the cp */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001401 while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
1403#ifdef __linux__
1404 schedule();
1405#else
1406 tsleep(&ret, PZERO, "rdnrel", 1);
1407#endif
1408 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001409 radeon_do_cp_stop(dev_priv);
1410 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 }
1412
1413 /* Disable *all* interrupts */
1414 if (dev_priv->mmio) /* remove this after permanent addmaps */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001415 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001417 if (dev_priv->mmio) { /* remove all surfaces */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001419 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
1420 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
1421 16 * i, 0);
1422 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
1423 16 * i, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 }
1425 }
1426
1427 /* Free memory heap structures */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001428 radeon_mem_takedown(&(dev_priv->gart_heap));
1429 radeon_mem_takedown(&(dev_priv->fb_heap));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430
1431 /* deallocate kernel resources */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001432 radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 }
1434}
1435
1436/* Just reset the CP ring. Called as part of an X Server engine reset.
1437 */
Eric Anholtc153f452007-09-03 12:06:45 +10001438int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001441 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
Eric Anholt6c340ea2007-08-25 20:23:09 +10001443 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001445 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001446 DRM_DEBUG("called before init done\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001447 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 }
1449
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001450 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451
1452 /* The CP is no longer running after an engine reset */
1453 dev_priv->cp_running = 0;
1454
1455 return 0;
1456}
1457
Eric Anholtc153f452007-09-03 12:06:45 +10001458int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001461 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
Eric Anholt6c340ea2007-08-25 20:23:09 +10001463 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001465 return radeon_do_cp_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466}
1467
1468/* Added by Charl P. Botha to call radeon_do_resume_cp().
1469 */
Eric Anholtc153f452007-09-03 12:06:45 +10001470int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472
1473 return radeon_do_resume_cp(dev);
1474}
1475
Eric Anholtc153f452007-09-03 12:06:45 +10001476int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477{
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001478 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
Eric Anholt6c340ea2007-08-25 20:23:09 +10001480 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001482 return radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483}
1484
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485/* ================================================================
1486 * Fullscreen mode
1487 */
1488
1489/* KW: Deprecated to say the least:
1490 */
Eric Anholtc153f452007-09-03 12:06:45 +10001491int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492{
1493 return 0;
1494}
1495
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496/* ================================================================
1497 * Freelist management
1498 */
1499
1500/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
1501 * bufs until freelist code is used. Note this hides a problem with
1502 * the scratch register * (used to keep track of last buffer
1503 * completed) being written to before * the last buffer has actually
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001504 * completed rendering.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 *
1506 * KW: It's also a good way to find free buffers quickly.
1507 *
1508 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
1509 * sleep. However, bugs in older versions of radeon_accel.c mean that
1510 * we essentially have to do this, else old clients will break.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001511 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 * However, it does leave open a potential deadlock where all the
1513 * buffers are held by other clients, which can't release them because
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001514 * they can't get the lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 */
1516
Dave Airlie056219e2007-07-11 16:17:42 +10001517struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518{
Dave Airliecdd55a22007-07-11 16:32:08 +10001519 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 drm_radeon_private_t *dev_priv = dev->dev_private;
1521 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001522 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 int i, t;
1524 int start;
1525
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001526 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 dev_priv->last_buf = 0;
1528
1529 start = dev_priv->last_buf;
1530
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001531 for (t = 0; t < dev_priv->usec_timeout; t++) {
1532 u32 done_age = GET_SCRATCH(1);
1533 DRM_DEBUG("done_age = %d\n", done_age);
1534 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 buf = dma->buflist[i];
1536 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001537 if (buf->file_priv == NULL || (buf->pending &&
1538 buf_priv->age <=
1539 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 dev_priv->stats.requested_bufs++;
1541 buf->pending = 0;
1542 return buf;
1543 }
1544 start = 0;
1545 }
1546
1547 if (t) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001548 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 dev_priv->stats.freelist_loops++;
1550 }
1551 }
1552
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001553 DRM_DEBUG("returning NULL!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 return NULL;
1555}
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001556
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557#if 0
Dave Airlie056219e2007-07-11 16:17:42 +10001558struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559{
Dave Airliecdd55a22007-07-11 16:32:08 +10001560 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 drm_radeon_private_t *dev_priv = dev->dev_private;
1562 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001563 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 int i, t;
1565 int start;
1566 u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
1567
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001568 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 dev_priv->last_buf = 0;
1570
1571 start = dev_priv->last_buf;
1572 dev_priv->stats.freelist_loops++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001573
1574 for (t = 0; t < 2; t++) {
1575 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 buf = dma->buflist[i];
1577 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001578 if (buf->file_priv == 0 || (buf->pending &&
1579 buf_priv->age <=
1580 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 dev_priv->stats.requested_bufs++;
1582 buf->pending = 0;
1583 return buf;
1584 }
1585 }
1586 start = 0;
1587 }
1588
1589 return NULL;
1590}
1591#endif
1592
Dave Airlie84b1fd12007-07-11 15:53:27 +10001593void radeon_freelist_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594{
Dave Airliecdd55a22007-07-11 16:32:08 +10001595 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 drm_radeon_private_t *dev_priv = dev->dev_private;
1597 int i;
1598
1599 dev_priv->last_buf = 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001600 for (i = 0; i < dma->buf_count; i++) {
Dave Airlie056219e2007-07-11 16:17:42 +10001601 struct drm_buf *buf = dma->buflist[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
1603 buf_priv->age = 0;
1604 }
1605}
1606
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607/* ================================================================
1608 * CP command submission
1609 */
1610
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001611int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612{
1613 drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
1614 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001615 u32 last_head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001617 for (i = 0; i < dev_priv->usec_timeout; i++) {
1618 u32 head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619
1620 ring->space = (head - ring->tail) * sizeof(u32);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001621 if (ring->space <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 ring->space += ring->size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001623 if (ring->space > n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 return 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001625
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
1627
1628 if (head != last_head)
1629 i = 0;
1630 last_head = head;
1631
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001632 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 }
1634
1635 /* FIXME: This return value is ignored in the BEGIN_RING macro! */
1636#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001637 radeon_status(dev_priv);
1638 DRM_ERROR("failed!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639#endif
Eric Anholt20caafa2007-08-25 19:22:43 +10001640 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641}
1642
Eric Anholt6c340ea2007-08-25 20:23:09 +10001643static int radeon_cp_get_buffers(struct drm_device *dev,
1644 struct drm_file *file_priv,
Dave Airliec60ce622007-07-11 15:27:12 +10001645 struct drm_dma * d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646{
1647 int i;
Dave Airlie056219e2007-07-11 16:17:42 +10001648 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001650 for (i = d->granted_count; i < d->request_count; i++) {
1651 buf = radeon_freelist_get(dev);
1652 if (!buf)
Eric Anholt20caafa2007-08-25 19:22:43 +10001653 return -EBUSY; /* NOTE: broken client */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
Eric Anholt6c340ea2007-08-25 20:23:09 +10001655 buf->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001657 if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
1658 sizeof(buf->idx)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001659 return -EFAULT;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001660 if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
1661 sizeof(buf->total)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001662 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663
1664 d->granted_count++;
1665 }
1666 return 0;
1667}
1668
Eric Anholtc153f452007-09-03 12:06:45 +10001669int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670{
Dave Airliecdd55a22007-07-11 16:32:08 +10001671 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 int ret = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10001673 struct drm_dma *d = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
Eric Anholt6c340ea2007-08-25 20:23:09 +10001675 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 /* Please don't send us buffers.
1678 */
Eric Anholtc153f452007-09-03 12:06:45 +10001679 if (d->send_count != 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001680 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001681 DRM_CURRENTPID, d->send_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001682 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 }
1684
1685 /* We'll send you buffers.
1686 */
Eric Anholtc153f452007-09-03 12:06:45 +10001687 if (d->request_count < 0 || d->request_count > dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001688 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001689 DRM_CURRENTPID, d->request_count, dma->buf_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001690 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 }
1692
Eric Anholtc153f452007-09-03 12:06:45 +10001693 d->granted_count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
Eric Anholtc153f452007-09-03 12:06:45 +10001695 if (d->request_count) {
1696 ret = radeon_cp_get_buffers(dev, file_priv, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 }
1698
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 return ret;
1700}
1701
Dave Airlie22eae942005-11-10 22:16:34 +11001702int radeon_driver_load(struct drm_device *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703{
1704 drm_radeon_private_t *dev_priv;
1705 int ret = 0;
1706
1707 dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
1708 if (dev_priv == NULL)
Eric Anholt20caafa2007-08-25 19:22:43 +10001709 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710
1711 memset(dev_priv, 0, sizeof(drm_radeon_private_t));
1712 dev->dev_private = (void *)dev_priv;
1713 dev_priv->flags = flags;
1714
Dave Airlie54a56ac2006-09-22 04:25:09 +10001715 switch (flags & RADEON_FAMILY_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 case CHIP_R100:
1717 case CHIP_RV200:
1718 case CHIP_R200:
1719 case CHIP_R300:
Dave Airlieb15ec362006-08-19 17:43:52 +10001720 case CHIP_R350:
Dave Airlie414ed532005-08-16 20:43:16 +10001721 case CHIP_R420:
Dave Airlieb15ec362006-08-19 17:43:52 +10001722 case CHIP_RV410:
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001723 case CHIP_RV515:
1724 case CHIP_R520:
1725 case CHIP_RV570:
1726 case CHIP_R580:
Dave Airlie54a56ac2006-09-22 04:25:09 +10001727 dev_priv->flags |= RADEON_HAS_HIERZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 break;
1729 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001730 /* all other chips have no hierarchical z buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 break;
1732 }
Dave Airlie414ed532005-08-16 20:43:16 +10001733
1734 if (drm_device_is_agp(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001735 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlieb15ec362006-08-19 17:43:52 +10001736 else if (drm_device_is_pcie(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001737 dev_priv->flags |= RADEON_IS_PCIE;
Dave Airlieb15ec362006-08-19 17:43:52 +10001738 else
Dave Airlie54a56ac2006-09-22 04:25:09 +10001739 dev_priv->flags |= RADEON_IS_PCI;
Dave Airlieea98a922005-09-11 20:28:11 +10001740
Dave Airlie414ed532005-08-16 20:43:16 +10001741 DRM_DEBUG("%s card detected\n",
Dave Airlie54a56ac2006-09-22 04:25:09 +10001742 ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 return ret;
1744}
1745
Dave Airlie22eae942005-11-10 22:16:34 +11001746/* Create mappings for registers and framebuffer so userland doesn't necessarily
1747 * have to find them.
1748 */
1749int radeon_driver_firstopen(struct drm_device *dev)
Dave Airlie836cf042005-07-10 19:27:04 +10001750{
1751 int ret;
1752 drm_local_map_t *map;
1753 drm_radeon_private_t *dev_priv = dev->dev_private;
1754
Dave Airlief2b04cd2007-05-08 15:19:23 +10001755 dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
1756
Dave Airlie836cf042005-07-10 19:27:04 +10001757 ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
1758 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
1759 _DRM_READ_ONLY, &dev_priv->mmio);
1760 if (ret != 0)
1761 return ret;
1762
Dave Airlie7fc86862007-11-05 10:45:27 +10001763 dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
1764 ret = drm_addmap(dev, dev_priv->fb_aper_offset,
Dave Airlie836cf042005-07-10 19:27:04 +10001765 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
1766 _DRM_WRITE_COMBINING, &map);
1767 if (ret != 0)
1768 return ret;
1769
1770 return 0;
1771}
1772
Dave Airlie22eae942005-11-10 22:16:34 +11001773int radeon_driver_unload(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774{
1775 drm_radeon_private_t *dev_priv = dev->dev_private;
1776
1777 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
1779
1780 dev->dev_private = NULL;
1781 return 0;
1782}