blob: e0261fcc5b504ef6d91766bc40b999a5a9d058bc [file] [log] [blame]
Zhi Wang04d348a2016-04-25 18:28:56 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Ke Yu
25 * Zhiyuan Lv <zhiyuan.lv@intel.com>
26 *
27 * Contributors:
28 * Terrence Xu <terrence.xu@intel.com>
29 * Changbin Du <changbin.du@intel.com>
30 * Bing Niu <bing.niu@intel.com>
31 * Zhi Wang <zhi.a.wang@intel.com>
32 *
33 */
34
35#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080036#include "gvt.h"
Zhi Wang04d348a2016-04-25 18:28:56 -040037
38static int get_edp_pipe(struct intel_vgpu *vgpu)
39{
40 u32 data = vgpu_vreg(vgpu, _TRANS_DDI_FUNC_CTL_EDP);
41 int pipe = -1;
42
43 switch (data & TRANS_DDI_EDP_INPUT_MASK) {
44 case TRANS_DDI_EDP_INPUT_A_ON:
45 case TRANS_DDI_EDP_INPUT_A_ONOFF:
46 pipe = PIPE_A;
47 break;
48 case TRANS_DDI_EDP_INPUT_B_ONOFF:
49 pipe = PIPE_B;
50 break;
51 case TRANS_DDI_EDP_INPUT_C_ONOFF:
52 pipe = PIPE_C;
53 break;
54 }
55 return pipe;
56}
57
58static int edp_pipe_is_enabled(struct intel_vgpu *vgpu)
59{
60 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
61
62 if (!(vgpu_vreg(vgpu, PIPECONF(_PIPE_EDP)) & PIPECONF_ENABLE))
63 return 0;
64
65 if (!(vgpu_vreg(vgpu, _TRANS_DDI_FUNC_CTL_EDP) & TRANS_DDI_FUNC_ENABLE))
66 return 0;
67 return 1;
68}
69
70static int pipe_is_enabled(struct intel_vgpu *vgpu, int pipe)
71{
72 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
73
74 if (WARN_ON(pipe < PIPE_A || pipe >= I915_MAX_PIPES))
75 return -EINVAL;
76
77 if (vgpu_vreg(vgpu, PIPECONF(pipe)) & PIPECONF_ENABLE)
78 return 1;
79
80 if (edp_pipe_is_enabled(vgpu) &&
81 get_edp_pipe(vgpu) == pipe)
82 return 1;
83 return 0;
84}
85
Zhenyu Wangbca56092017-02-24 10:58:20 +080086static unsigned char virtual_dp_monitor_edid[GVT_EDID_NUM][EDID_SIZE] = {
87 {
88/* EDID with 1024x768 as its resolution */
89 /*Header*/
90 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00,
91 /* Vendor & Product Identification */
92 0x22, 0xf0, 0x54, 0x29, 0x00, 0x00, 0x00, 0x00, 0x04, 0x17,
93 /* Version & Revision */
94 0x01, 0x04,
95 /* Basic Display Parameters & Features */
96 0xa5, 0x34, 0x20, 0x78, 0x23,
97 /* Color Characteristics */
98 0xfc, 0x81, 0xa4, 0x55, 0x4d, 0x9d, 0x25, 0x12, 0x50, 0x54,
99 /* Established Timings: maximum resolution is 1024x768 */
100 0x21, 0x08, 0x00,
101 /* Standard Timings. All invalid */
102 0x00, 0xc0, 0x00, 0xc0, 0x00, 0x40, 0x00, 0x80, 0x00, 0x00,
103 0x00, 0x40, 0x00, 0x00, 0x00, 0x01,
104 /* 18 Byte Data Blocks 1: invalid */
105 0x00, 0x00, 0x80, 0xa0, 0x70, 0xb0,
106 0x23, 0x40, 0x30, 0x20, 0x36, 0x00, 0x06, 0x44, 0x21, 0x00, 0x00, 0x1a,
107 /* 18 Byte Data Blocks 2: invalid */
108 0x00, 0x00, 0x00, 0xfd, 0x00, 0x18, 0x3c, 0x18, 0x50, 0x11, 0x00, 0x0a,
109 0x20, 0x20, 0x20, 0x20, 0x20, 0x20,
110 /* 18 Byte Data Blocks 3: invalid */
111 0x00, 0x00, 0x00, 0xfc, 0x00, 0x48,
112 0x50, 0x20, 0x5a, 0x52, 0x32, 0x34, 0x34, 0x30, 0x77, 0x0a, 0x20, 0x20,
113 /* 18 Byte Data Blocks 4: invalid */
114 0x00, 0x00, 0x00, 0xff, 0x00, 0x43, 0x4e, 0x34, 0x33, 0x30, 0x34, 0x30,
115 0x44, 0x58, 0x51, 0x0a, 0x20, 0x20,
116 /* Extension Block Count */
117 0x00,
118 /* Checksum */
119 0xef,
120 },
121 {
Chuanxiao Dong2c8831362017-01-13 10:17:02 +0800122/* EDID with 1920x1200 as its resolution */
Zhenyu Wangbca56092017-02-24 10:58:20 +0800123 /*Header*/
124 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00,
125 /* Vendor & Product Identification */
126 0x22, 0xf0, 0x54, 0x29, 0x00, 0x00, 0x00, 0x00, 0x04, 0x17,
127 /* Version & Revision */
128 0x01, 0x04,
129 /* Basic Display Parameters & Features */
130 0xa5, 0x34, 0x20, 0x78, 0x23,
131 /* Color Characteristics */
132 0xfc, 0x81, 0xa4, 0x55, 0x4d, 0x9d, 0x25, 0x12, 0x50, 0x54,
133 /* Established Timings: maximum resolution is 1024x768 */
134 0x21, 0x08, 0x00,
135 /*
136 * Standard Timings.
137 * below new resolutions can be supported:
138 * 1920x1080, 1280x720, 1280x960, 1280x1024,
139 * 1440x900, 1600x1200, 1680x1050
140 */
141 0xd1, 0xc0, 0x81, 0xc0, 0x81, 0x40, 0x81, 0x80, 0x95, 0x00,
142 0xa9, 0x40, 0xb3, 0x00, 0x01, 0x01,
143 /* 18 Byte Data Blocks 1: max resolution is 1920x1200 */
144 0x28, 0x3c, 0x80, 0xa0, 0x70, 0xb0,
145 0x23, 0x40, 0x30, 0x20, 0x36, 0x00, 0x06, 0x44, 0x21, 0x00, 0x00, 0x1a,
146 /* 18 Byte Data Blocks 2: invalid */
147 0x00, 0x00, 0x00, 0xfd, 0x00, 0x18, 0x3c, 0x18, 0x50, 0x11, 0x00, 0x0a,
148 0x20, 0x20, 0x20, 0x20, 0x20, 0x20,
149 /* 18 Byte Data Blocks 3: invalid */
150 0x00, 0x00, 0x00, 0xfc, 0x00, 0x48,
151 0x50, 0x20, 0x5a, 0x52, 0x32, 0x34, 0x34, 0x30, 0x77, 0x0a, 0x20, 0x20,
152 /* 18 Byte Data Blocks 4: invalid */
153 0x00, 0x00, 0x00, 0xff, 0x00, 0x43, 0x4e, 0x34, 0x33, 0x30, 0x34, 0x30,
154 0x44, 0x58, 0x51, 0x0a, 0x20, 0x20,
155 /* Extension Block Count */
156 0x00,
157 /* Checksum */
158 0x45,
159 },
Zhi Wang04d348a2016-04-25 18:28:56 -0400160};
161
162#define DPCD_HEADER_SIZE 0xb
163
Pei Zhange2e02cb2017-03-20 23:54:39 +0800164/* let the virtual display supports DP1.2 */
Du, Changbin999ccb42016-10-20 14:08:47 +0800165static u8 dpcd_fix_data[DPCD_HEADER_SIZE] = {
Pei Zhange2e02cb2017-03-20 23:54:39 +0800166 0x12, 0x014, 0x04, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
Zhi Wang04d348a2016-04-25 18:28:56 -0400167};
168
169static void emulate_monitor_status_change(struct intel_vgpu *vgpu)
170{
171 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
172 vgpu_vreg(vgpu, SDEISR) &= ~(SDE_PORTB_HOTPLUG_CPT |
173 SDE_PORTC_HOTPLUG_CPT |
174 SDE_PORTD_HOTPLUG_CPT);
175
Xu Hane3476c02017-03-29 10:13:59 +0800176 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Zhi Wang04d348a2016-04-25 18:28:56 -0400177 vgpu_vreg(vgpu, SDEISR) &= ~(SDE_PORTA_HOTPLUG_SPT |
178 SDE_PORTE_HOTPLUG_SPT);
Weinan Li88a16b62017-03-17 09:38:57 +0800179 vgpu_vreg(vgpu, SKL_FUSE_STATUS) |=
180 SKL_FUSE_DOWNLOAD_STATUS |
181 SKL_FUSE_PG0_DIST_STATUS |
182 SKL_FUSE_PG1_DIST_STATUS |
183 SKL_FUSE_PG2_DIST_STATUS;
184 vgpu_vreg(vgpu, LCPLL1_CTL) |=
185 LCPLL_PLL_ENABLE |
186 LCPLL_PLL_LOCK;
187 vgpu_vreg(vgpu, LCPLL2_CTL) |= LCPLL_PLL_ENABLE;
188
189 }
Zhi Wang04d348a2016-04-25 18:28:56 -0400190
Bing Niu858b0f52017-02-28 11:39:48 -0500191 if (intel_vgpu_has_monitor_on_port(vgpu, PORT_B)) {
Bing Niu858b0f52017-02-28 11:39:48 -0500192 vgpu_vreg(vgpu, SFUSE_STRAP) |= SFUSE_STRAP_DDIB_DETECTED;
Pei Zhangefa69d72017-04-07 16:50:16 +0800193 vgpu_vreg(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) &=
194 ~(TRANS_DDI_BPC_MASK | TRANS_DDI_MODE_SELECT_MASK |
195 TRANS_DDI_PORT_MASK);
196 vgpu_vreg(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) |=
197 (TRANS_DDI_BPC_8 | TRANS_DDI_MODE_SELECT_DP_SST |
198 (PORT_B << TRANS_DDI_PORT_SHIFT) |
199 TRANS_DDI_FUNC_ENABLE);
200 vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_B)) |= DDI_BUF_CTL_ENABLE;
201 vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_B)) &= ~DDI_BUF_IS_IDLE;
202 vgpu_vreg(vgpu, SDEISR) |= SDE_PORTB_HOTPLUG_CPT;
Bing Niu858b0f52017-02-28 11:39:48 -0500203 }
Zhi Wang04d348a2016-04-25 18:28:56 -0400204
Bing Niu858b0f52017-02-28 11:39:48 -0500205 if (intel_vgpu_has_monitor_on_port(vgpu, PORT_C)) {
Zhi Wang04d348a2016-04-25 18:28:56 -0400206 vgpu_vreg(vgpu, SDEISR) |= SDE_PORTC_HOTPLUG_CPT;
Pei Zhangefa69d72017-04-07 16:50:16 +0800207 vgpu_vreg(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) &=
208 ~(TRANS_DDI_BPC_MASK | TRANS_DDI_MODE_SELECT_MASK |
209 TRANS_DDI_PORT_MASK);
210 vgpu_vreg(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) |=
211 (TRANS_DDI_BPC_8 | TRANS_DDI_MODE_SELECT_DP_SST |
212 (PORT_C << TRANS_DDI_PORT_SHIFT) |
213 TRANS_DDI_FUNC_ENABLE);
214 vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_C)) |= DDI_BUF_CTL_ENABLE;
215 vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_C)) &= ~DDI_BUF_IS_IDLE;
Bing Niu858b0f52017-02-28 11:39:48 -0500216 vgpu_vreg(vgpu, SFUSE_STRAP) |= SFUSE_STRAP_DDIC_DETECTED;
217 }
Zhi Wang04d348a2016-04-25 18:28:56 -0400218
Bing Niu858b0f52017-02-28 11:39:48 -0500219 if (intel_vgpu_has_monitor_on_port(vgpu, PORT_D)) {
Zhi Wang04d348a2016-04-25 18:28:56 -0400220 vgpu_vreg(vgpu, SDEISR) |= SDE_PORTD_HOTPLUG_CPT;
Pei Zhangefa69d72017-04-07 16:50:16 +0800221 vgpu_vreg(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) &=
222 ~(TRANS_DDI_BPC_MASK | TRANS_DDI_MODE_SELECT_MASK |
223 TRANS_DDI_PORT_MASK);
224 vgpu_vreg(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) |=
225 (TRANS_DDI_BPC_8 | TRANS_DDI_MODE_SELECT_DP_SST |
226 (PORT_D << TRANS_DDI_PORT_SHIFT) |
227 TRANS_DDI_FUNC_ENABLE);
228 vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_D)) |= DDI_BUF_CTL_ENABLE;
229 vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_D)) &= ~DDI_BUF_IS_IDLE;
Bing Niu858b0f52017-02-28 11:39:48 -0500230 vgpu_vreg(vgpu, SFUSE_STRAP) |= SFUSE_STRAP_DDID_DETECTED;
231 }
Zhi Wang04d348a2016-04-25 18:28:56 -0400232
Xu Hane3476c02017-03-29 10:13:59 +0800233 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Zhi Wang04d348a2016-04-25 18:28:56 -0400234 intel_vgpu_has_monitor_on_port(vgpu, PORT_E)) {
235 vgpu_vreg(vgpu, SDEISR) |= SDE_PORTE_HOTPLUG_SPT;
236 }
237
238 if (intel_vgpu_has_monitor_on_port(vgpu, PORT_A)) {
239 if (IS_BROADWELL(dev_priv))
240 vgpu_vreg(vgpu, GEN8_DE_PORT_ISR) |=
241 GEN8_PORT_DP_A_HOTPLUG;
242 else
243 vgpu_vreg(vgpu, SDEISR) |= SDE_PORTA_HOTPLUG_SPT;
Bing Niu858b0f52017-02-28 11:39:48 -0500244
245 vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_A)) |= DDI_INIT_DISPLAY_DETECTED;
Zhi Wang04d348a2016-04-25 18:28:56 -0400246 }
247}
248
249static void clean_virtual_dp_monitor(struct intel_vgpu *vgpu, int port_num)
250{
251 struct intel_vgpu_port *port = intel_vgpu_port(vgpu, port_num);
252
253 kfree(port->edid);
254 port->edid = NULL;
255
256 kfree(port->dpcd);
257 port->dpcd = NULL;
258}
259
260static int setup_virtual_dp_monitor(struct intel_vgpu *vgpu, int port_num,
Zhenyu Wangd1a513b2017-02-24 10:58:21 +0800261 int type, unsigned int resolution)
Zhi Wang04d348a2016-04-25 18:28:56 -0400262{
263 struct intel_vgpu_port *port = intel_vgpu_port(vgpu, port_num);
264
Zhenyu Wangd1a513b2017-02-24 10:58:21 +0800265 if (WARN_ON(resolution >= GVT_EDID_NUM))
266 return -EINVAL;
267
Zhi Wang04d348a2016-04-25 18:28:56 -0400268 port->edid = kzalloc(sizeof(*(port->edid)), GFP_KERNEL);
269 if (!port->edid)
270 return -ENOMEM;
271
272 port->dpcd = kzalloc(sizeof(*(port->dpcd)), GFP_KERNEL);
273 if (!port->dpcd) {
274 kfree(port->edid);
275 return -ENOMEM;
276 }
277
Zhenyu Wangd1a513b2017-02-24 10:58:21 +0800278 memcpy(port->edid->edid_block, virtual_dp_monitor_edid[resolution],
Zhi Wang04d348a2016-04-25 18:28:56 -0400279 EDID_SIZE);
280 port->edid->data_valid = true;
281
282 memcpy(port->dpcd->data, dpcd_fix_data, DPCD_HEADER_SIZE);
283 port->dpcd->data_valid = true;
284 port->dpcd->data[DPCD_SINK_COUNT] = 0x1;
285 port->type = type;
286
287 emulate_monitor_status_change(vgpu);
288 return 0;
289}
290
291/**
292 * intel_gvt_check_vblank_emulation - check if vblank emulation timer should
293 * be turned on/off when a virtual pipe is enabled/disabled.
294 * @gvt: a GVT device
295 *
296 * This function is used to turn on/off vblank timer according to currently
297 * enabled/disabled virtual pipes.
298 *
299 */
300void intel_gvt_check_vblank_emulation(struct intel_gvt *gvt)
301{
302 struct intel_gvt_irq *irq = &gvt->irq;
303 struct intel_vgpu *vgpu;
304 bool have_enabled_pipe = false;
305 int pipe, id;
306
307 if (WARN_ON(!mutex_is_locked(&gvt->lock)))
308 return;
309
310 hrtimer_cancel(&irq->vblank_timer.timer);
311
312 for_each_active_vgpu(gvt, vgpu, id) {
313 for (pipe = 0; pipe < I915_MAX_PIPES; pipe++) {
314 have_enabled_pipe =
315 pipe_is_enabled(vgpu, pipe);
316 if (have_enabled_pipe)
317 break;
318 }
319 }
320
321 if (have_enabled_pipe)
322 hrtimer_start(&irq->vblank_timer.timer,
323 ktime_add_ns(ktime_get(), irq->vblank_timer.period),
324 HRTIMER_MODE_ABS);
325}
326
327static void emulate_vblank_on_pipe(struct intel_vgpu *vgpu, int pipe)
328{
329 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
330 struct intel_vgpu_irq *irq = &vgpu->irq;
331 int vblank_event[] = {
332 [PIPE_A] = PIPE_A_VBLANK,
333 [PIPE_B] = PIPE_B_VBLANK,
334 [PIPE_C] = PIPE_C_VBLANK,
335 };
336 int event;
337
338 if (pipe < PIPE_A || pipe > PIPE_C)
339 return;
340
341 for_each_set_bit(event, irq->flip_done_event[pipe],
342 INTEL_GVT_EVENT_MAX) {
343 clear_bit(event, irq->flip_done_event[pipe]);
344 if (!pipe_is_enabled(vgpu, pipe))
345 continue;
346
347 vgpu_vreg(vgpu, PIPE_FLIPCOUNT_G4X(pipe))++;
348 intel_vgpu_trigger_virtual_event(vgpu, event);
349 }
350
351 if (pipe_is_enabled(vgpu, pipe)) {
352 vgpu_vreg(vgpu, PIPE_FRMCOUNT_G4X(pipe))++;
353 intel_vgpu_trigger_virtual_event(vgpu, vblank_event[pipe]);
354 }
355}
356
357static void emulate_vblank(struct intel_vgpu *vgpu)
358{
359 int pipe;
360
361 for_each_pipe(vgpu->gvt->dev_priv, pipe)
362 emulate_vblank_on_pipe(vgpu, pipe);
363}
364
365/**
366 * intel_gvt_emulate_vblank - trigger vblank events for vGPUs on GVT device
367 * @gvt: a GVT device
368 *
369 * This function is used to trigger vblank interrupts for vGPUs on GVT device
370 *
371 */
372void intel_gvt_emulate_vblank(struct intel_gvt *gvt)
373{
374 struct intel_vgpu *vgpu;
375 int id;
376
377 if (WARN_ON(!mutex_is_locked(&gvt->lock)))
378 return;
379
380 for_each_active_vgpu(gvt, vgpu, id)
381 emulate_vblank(vgpu);
382}
383
384/**
385 * intel_vgpu_clean_display - clean vGPU virtual display emulation
386 * @vgpu: a vGPU
387 *
388 * This function is used to clean vGPU virtual display emulation stuffs
389 *
390 */
391void intel_vgpu_clean_display(struct intel_vgpu *vgpu)
392{
393 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
394
Xu Hane3476c02017-03-29 10:13:59 +0800395 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Zhi Wang04d348a2016-04-25 18:28:56 -0400396 clean_virtual_dp_monitor(vgpu, PORT_D);
397 else
398 clean_virtual_dp_monitor(vgpu, PORT_B);
399}
400
401/**
402 * intel_vgpu_init_display- initialize vGPU virtual display emulation
403 * @vgpu: a vGPU
404 *
405 * This function is used to initialize vGPU virtual display emulation stuffs
406 *
407 * Returns:
408 * Zero on success, negative error code if failed.
409 *
410 */
Zhenyu Wangd1a513b2017-02-24 10:58:21 +0800411int intel_vgpu_init_display(struct intel_vgpu *vgpu, u64 resolution)
Zhi Wang04d348a2016-04-25 18:28:56 -0400412{
413 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
414
415 intel_vgpu_init_i2c_edid(vgpu);
416
Xu Hane3476c02017-03-29 10:13:59 +0800417 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Zhenyu Wangd1a513b2017-02-24 10:58:21 +0800418 return setup_virtual_dp_monitor(vgpu, PORT_D, GVT_DP_D,
419 resolution);
Zhi Wang04d348a2016-04-25 18:28:56 -0400420 else
Zhenyu Wangd1a513b2017-02-24 10:58:21 +0800421 return setup_virtual_dp_monitor(vgpu, PORT_B, GVT_DP_B,
422 resolution);
Zhi Wang04d348a2016-04-25 18:28:56 -0400423}
Changbin Du6294b612017-02-14 14:50:18 +0800424
425/**
426 * intel_vgpu_reset_display- reset vGPU virtual display emulation
427 * @vgpu: a vGPU
428 *
429 * This function is used to reset vGPU virtual display emulation stuffs
430 *
431 */
432void intel_vgpu_reset_display(struct intel_vgpu *vgpu)
433{
434 emulate_monitor_status_change(vgpu);
435}