blob: df03b50f20dd15e1712c3d38a2de04f1bfd976b4 [file] [log] [blame]
Mika Westerbergd16a5aa2014-03-20 22:04:23 +08001/*
2 * Intel Low Power Subsystem PWM controller driver
3 *
4 * Copyright (C) 2014, Intel Corporation
5 * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Author: Chew Kean Ho <kean.ho.chew@intel.com>
7 * Author: Chang Rebecca Swee Fun <rebecca.swee.fun.chang@intel.com>
8 * Author: Chew Chiau Ee <chiau.ee.chew@intel.com>
Alan Cox093e00b2014-04-18 19:17:40 +08009 * Author: Alan Cox <alan@linux.intel.com>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Thierry Redinge0c86a32014-08-23 00:22:45 +020016#include <linux/io.h>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080017#include <linux/kernel.h>
18#include <linux/module.h>
Alan Cox093e00b2014-04-18 19:17:40 +080019
Andy Shevchenkoc558e392014-08-19 19:17:35 +030020#include "pwm-lpss.h"
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080021
22#define PWM 0x00000000
23#define PWM_ENABLE BIT(31)
24#define PWM_SW_UPDATE BIT(30)
25#define PWM_BASE_UNIT_SHIFT 8
26#define PWM_BASE_UNIT_MASK 0x00ffff00
27#define PWM_ON_TIME_DIV_MASK 0x000000ff
28#define PWM_DIVISION_CORRECTION 0x2
29#define PWM_LIMIT (0x8000 + PWM_DIVISION_CORRECTION)
30#define NSECS_PER_SEC 1000000000UL
31
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030032/* Size of each PWM register space if multiple */
33#define PWM_SIZE 0x400
34
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080035struct pwm_lpss_chip {
36 struct pwm_chip chip;
37 void __iomem *regs;
Alan Cox093e00b2014-04-18 19:17:40 +080038 unsigned long clk_rate;
39};
40
Alan Cox093e00b2014-04-18 19:17:40 +080041/* BayTrail */
Andy Shevchenkoc558e392014-08-19 19:17:35 +030042const struct pwm_lpss_boardinfo pwm_lpss_byt_info = {
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030043 .clk_rate = 25000000,
44 .npwm = 1,
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080045};
Andy Shevchenkoc558e392014-08-19 19:17:35 +030046EXPORT_SYMBOL_GPL(pwm_lpss_byt_info);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080047
Alan Cox373c5782014-08-19 17:18:29 +030048/* Braswell */
Andy Shevchenkoc558e392014-08-19 19:17:35 +030049const struct pwm_lpss_boardinfo pwm_lpss_bsw_info = {
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030050 .clk_rate = 19200000,
51 .npwm = 1,
Alan Cox373c5782014-08-19 17:18:29 +030052};
Andy Shevchenkoc558e392014-08-19 19:17:35 +030053EXPORT_SYMBOL_GPL(pwm_lpss_bsw_info);
Alan Cox373c5782014-08-19 17:18:29 +030054
Mika Westerberg87219cb2015-10-20 16:53:06 +030055/* Broxton */
56const struct pwm_lpss_boardinfo pwm_lpss_bxt_info = {
57 .clk_rate = 19200000,
58 .npwm = 4,
59};
60EXPORT_SYMBOL_GPL(pwm_lpss_bxt_info);
61
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080062static inline struct pwm_lpss_chip *to_lpwm(struct pwm_chip *chip)
63{
64 return container_of(chip, struct pwm_lpss_chip, chip);
65}
66
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030067static inline u32 pwm_lpss_read(const struct pwm_device *pwm)
68{
69 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
70
71 return readl(lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM);
72}
73
74static inline void pwm_lpss_write(const struct pwm_device *pwm, u32 value)
75{
76 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
77
78 writel(value, lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM);
79}
80
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080081static int pwm_lpss_config(struct pwm_chip *chip, struct pwm_device *pwm,
82 int duty_ns, int period_ns)
83{
84 struct pwm_lpss_chip *lpwm = to_lpwm(chip);
85 u8 on_time_div;
86 unsigned long c;
87 unsigned long long base_unit, freq = NSECS_PER_SEC;
88 u32 ctrl;
89
90 do_div(freq, period_ns);
91
92 /* The equation is: base_unit = ((freq / c) * 65536) + correction */
93 base_unit = freq * 65536;
94
Alan Cox093e00b2014-04-18 19:17:40 +080095 c = lpwm->clk_rate;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080096 if (!c)
97 return -EINVAL;
98
99 do_div(base_unit, c);
100 base_unit += PWM_DIVISION_CORRECTION;
101 if (base_unit > PWM_LIMIT)
102 return -EINVAL;
103
104 if (duty_ns <= 0)
105 duty_ns = 1;
106 on_time_div = 255 - (255 * duty_ns / period_ns);
107
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300108 ctrl = pwm_lpss_read(pwm);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800109 ctrl &= ~(PWM_BASE_UNIT_MASK | PWM_ON_TIME_DIV_MASK);
110 ctrl |= (u16) base_unit << PWM_BASE_UNIT_SHIFT;
111 ctrl |= on_time_div;
112 /* request PWM to update on next cycle */
113 ctrl |= PWM_SW_UPDATE;
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300114 pwm_lpss_write(pwm, ctrl);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800115
116 return 0;
117}
118
119static int pwm_lpss_enable(struct pwm_chip *chip, struct pwm_device *pwm)
120{
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300121 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_ENABLE);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800122 return 0;
123}
124
125static void pwm_lpss_disable(struct pwm_chip *chip, struct pwm_device *pwm)
126{
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300127 pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800128}
129
130static const struct pwm_ops pwm_lpss_ops = {
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300131 .free = pwm_lpss_disable,
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800132 .config = pwm_lpss_config,
133 .enable = pwm_lpss_enable,
134 .disable = pwm_lpss_disable,
135 .owner = THIS_MODULE,
136};
137
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300138struct pwm_lpss_chip *pwm_lpss_probe(struct device *dev, struct resource *r,
139 const struct pwm_lpss_boardinfo *info)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800140{
141 struct pwm_lpss_chip *lpwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800142 int ret;
143
Alan Cox093e00b2014-04-18 19:17:40 +0800144 lpwm = devm_kzalloc(dev, sizeof(*lpwm), GFP_KERNEL);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800145 if (!lpwm)
Alan Cox093e00b2014-04-18 19:17:40 +0800146 return ERR_PTR(-ENOMEM);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800147
Alan Cox093e00b2014-04-18 19:17:40 +0800148 lpwm->regs = devm_ioremap_resource(dev, r);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800149 if (IS_ERR(lpwm->regs))
Thierry Reding89c03392014-05-07 10:27:57 +0200150 return ERR_CAST(lpwm->regs);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800151
Heikki Krogerus65accd82014-05-09 11:35:21 +0300152 lpwm->clk_rate = info->clk_rate;
Alan Cox093e00b2014-04-18 19:17:40 +0800153 lpwm->chip.dev = dev;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800154 lpwm->chip.ops = &pwm_lpss_ops;
155 lpwm->chip.base = -1;
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300156 lpwm->chip.npwm = info->npwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800157
158 ret = pwmchip_add(&lpwm->chip);
159 if (ret) {
Alan Cox093e00b2014-04-18 19:17:40 +0800160 dev_err(dev, "failed to add PWM chip: %d\n", ret);
161 return ERR_PTR(ret);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800162 }
163
Alan Cox093e00b2014-04-18 19:17:40 +0800164 return lpwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800165}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300166EXPORT_SYMBOL_GPL(pwm_lpss_probe);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800167
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300168int pwm_lpss_remove(struct pwm_lpss_chip *lpwm)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800169{
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800170 return pwmchip_remove(&lpwm->chip);
171}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300172EXPORT_SYMBOL_GPL(pwm_lpss_remove);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800173
174MODULE_DESCRIPTION("PWM driver for Intel LPSS");
175MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
176MODULE_LICENSE("GPL v2");