Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Sergei Shtylyov | 0167509 | 2008-03-24 23:15:50 +0300 | [diff] [blame] | 2 | * Copyright 2001, 2007-2008 MontaVista Software Inc. |
| 3 | * Author: MontaVista Software, Inc. <source@mvista.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * |
Ralf Baechle | f3e8d1d | 2007-10-17 10:58:43 +0100 | [diff] [blame] | 5 | * Copyright (C) 2007 Ralf Baechle (ralf@linux-mips.org) |
| 6 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License as published by the |
| 9 | * Free Software Foundation; either version 2 of the License, or (at your |
| 10 | * option) any later version. |
| 11 | * |
| 12 | * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED |
| 13 | * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF |
| 14 | * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN |
| 15 | * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
| 16 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
| 17 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF |
| 18 | * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON |
| 19 | * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 20 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
| 21 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 22 | * |
| 23 | * You should have received a copy of the GNU General Public License along |
| 24 | * with this program; if not, write to the Free Software Foundation, Inc., |
| 25 | * 675 Mass Ave, Cambridge, MA 02139, USA. |
| 26 | */ |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 27 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | #include <linux/bitops.h> |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 29 | #include <linux/init.h> |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 30 | #include <linux/interrupt.h> |
| 31 | #include <linux/irq.h> |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 32 | #include <linux/slab.h> |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 33 | #include <linux/syscore_ops.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | |
Ralf Baechle | f3e8d1d | 2007-10-17 10:58:43 +0100 | [diff] [blame] | 35 | #include <asm/irq_cpu.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <asm/mipsregs.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | #include <asm/mach-au1x00/au1000.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 39 | /* Interrupt Controller register offsets */ |
| 40 | #define IC_CFG0RD 0x40 |
| 41 | #define IC_CFG0SET 0x40 |
| 42 | #define IC_CFG0CLR 0x44 |
| 43 | #define IC_CFG1RD 0x48 |
| 44 | #define IC_CFG1SET 0x48 |
| 45 | #define IC_CFG1CLR 0x4C |
| 46 | #define IC_CFG2RD 0x50 |
| 47 | #define IC_CFG2SET 0x50 |
| 48 | #define IC_CFG2CLR 0x54 |
| 49 | #define IC_REQ0INT 0x54 |
| 50 | #define IC_SRCRD 0x58 |
| 51 | #define IC_SRCSET 0x58 |
| 52 | #define IC_SRCCLR 0x5C |
| 53 | #define IC_REQ1INT 0x5C |
| 54 | #define IC_ASSIGNRD 0x60 |
| 55 | #define IC_ASSIGNSET 0x60 |
| 56 | #define IC_ASSIGNCLR 0x64 |
| 57 | #define IC_WAKERD 0x68 |
| 58 | #define IC_WAKESET 0x68 |
| 59 | #define IC_WAKECLR 0x6C |
| 60 | #define IC_MASKRD 0x70 |
| 61 | #define IC_MASKSET 0x70 |
| 62 | #define IC_MASKCLR 0x74 |
| 63 | #define IC_RISINGRD 0x78 |
| 64 | #define IC_RISINGCLR 0x78 |
| 65 | #define IC_FALLINGRD 0x7C |
| 66 | #define IC_FALLINGCLR 0x7C |
| 67 | #define IC_TESTBIT 0x80 |
| 68 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 69 | static int au1x_ic_settype(struct irq_data *d, unsigned int flow_type); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 70 | |
Manuel Lauss | 5047201 | 2009-10-07 20:15:12 +0200 | [diff] [blame] | 71 | /* NOTE on interrupt priorities: The original writers of this code said: |
| 72 | * |
| 73 | * Because of the tight timing of SETUP token to reply transactions, |
| 74 | * the USB devices-side packet complete interrupt (USB_DEV_REQ_INT) |
| 75 | * needs the highest priority. |
| 76 | */ |
| 77 | |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 78 | /* per-processor fixed function irqs */ |
Manuel Lauss | 7e50b2b | 2009-10-04 14:55:26 +0200 | [diff] [blame] | 79 | struct au1xxx_irqmap { |
| 80 | int im_irq; |
| 81 | int im_type; |
Manuel Lauss | 5047201 | 2009-10-07 20:15:12 +0200 | [diff] [blame] | 82 | int im_request; /* set 1 to get higher priority */ |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 83 | }; |
| 84 | |
| 85 | struct au1xxx_irqmap au1000_irqmap[] __initdata = { |
Manuel Lauss | 7881446 | 2009-10-07 20:15:15 +0200 | [diff] [blame] | 86 | { AU1000_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 87 | { AU1000_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 88 | { AU1000_UART2_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 89 | { AU1000_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 90 | { AU1000_SSI0_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 91 | { AU1000_SSI1_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 92 | { AU1000_DMA_INT_BASE, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 93 | { AU1000_DMA_INT_BASE+1, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 94 | { AU1000_DMA_INT_BASE+2, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 95 | { AU1000_DMA_INT_BASE+3, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 96 | { AU1000_DMA_INT_BASE+4, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 97 | { AU1000_DMA_INT_BASE+5, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 98 | { AU1000_DMA_INT_BASE+6, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 99 | { AU1000_DMA_INT_BASE+7, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 100 | { AU1000_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 101 | { AU1000_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 102 | { AU1000_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 103 | { AU1000_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 104 | { AU1000_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 105 | { AU1000_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 106 | { AU1000_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 107 | { AU1000_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 }, |
| 108 | { AU1000_IRDA_TX_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 109 | { AU1000_IRDA_RX_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 110 | { AU1000_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 }, |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 111 | { AU1000_USB_DEV_SUS_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
Manuel Lauss | 7881446 | 2009-10-07 20:15:15 +0200 | [diff] [blame] | 112 | { AU1000_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 113 | { AU1000_ACSYNC_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 114 | { AU1000_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 115 | { AU1000_MAC1_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 116 | { AU1000_AC97C_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 117 | { -1, }, |
| 118 | }; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 119 | |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 120 | struct au1xxx_irqmap au1500_irqmap[] __initdata = { |
Manuel Lauss | 7881446 | 2009-10-07 20:15:15 +0200 | [diff] [blame] | 121 | { AU1500_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 122 | { AU1500_PCI_INTA, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 123 | { AU1500_PCI_INTB, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 124 | { AU1500_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 125 | { AU1500_PCI_INTC, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 126 | { AU1500_PCI_INTD, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 127 | { AU1500_DMA_INT_BASE, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 128 | { AU1500_DMA_INT_BASE+1, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 129 | { AU1500_DMA_INT_BASE+2, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 130 | { AU1500_DMA_INT_BASE+3, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 131 | { AU1500_DMA_INT_BASE+4, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 132 | { AU1500_DMA_INT_BASE+5, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 133 | { AU1500_DMA_INT_BASE+6, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 134 | { AU1500_DMA_INT_BASE+7, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 135 | { AU1500_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 136 | { AU1500_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 137 | { AU1500_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 138 | { AU1500_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 139 | { AU1500_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 140 | { AU1500_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 141 | { AU1500_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 142 | { AU1500_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 }, |
| 143 | { AU1500_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 }, |
| 144 | { AU1500_USB_DEV_SUS_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 145 | { AU1500_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 146 | { AU1500_ACSYNC_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 147 | { AU1500_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 148 | { AU1500_MAC1_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 149 | { AU1500_AC97C_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 150 | { -1, }, |
| 151 | }; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 152 | |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 153 | struct au1xxx_irqmap au1100_irqmap[] __initdata = { |
Manuel Lauss | 7881446 | 2009-10-07 20:15:15 +0200 | [diff] [blame] | 154 | { AU1100_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 155 | { AU1100_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 156 | { AU1100_SD_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 157 | { AU1100_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 158 | { AU1100_SSI0_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 159 | { AU1100_SSI1_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 160 | { AU1100_DMA_INT_BASE, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 161 | { AU1100_DMA_INT_BASE+1, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 162 | { AU1100_DMA_INT_BASE+2, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 163 | { AU1100_DMA_INT_BASE+3, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 164 | { AU1100_DMA_INT_BASE+4, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 165 | { AU1100_DMA_INT_BASE+5, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 166 | { AU1100_DMA_INT_BASE+6, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 167 | { AU1100_DMA_INT_BASE+7, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 168 | { AU1100_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 169 | { AU1100_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 170 | { AU1100_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 171 | { AU1100_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 172 | { AU1100_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 173 | { AU1100_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 174 | { AU1100_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 175 | { AU1100_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 }, |
| 176 | { AU1100_IRDA_TX_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 177 | { AU1100_IRDA_RX_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 178 | { AU1100_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 }, |
| 179 | { AU1100_USB_DEV_SUS_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 180 | { AU1100_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 181 | { AU1100_ACSYNC_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 182 | { AU1100_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 183 | { AU1100_LCD_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 184 | { AU1100_AC97C_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 185 | { -1, }, |
| 186 | }; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 187 | |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 188 | struct au1xxx_irqmap au1550_irqmap[] __initdata = { |
Manuel Lauss | 7881446 | 2009-10-07 20:15:15 +0200 | [diff] [blame] | 189 | { AU1550_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 190 | { AU1550_PCI_INTA, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 191 | { AU1550_PCI_INTB, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 192 | { AU1550_DDMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 193 | { AU1550_CRYPTO_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 194 | { AU1550_PCI_INTC, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 195 | { AU1550_PCI_INTD, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 196 | { AU1550_PCI_RST_INT, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 197 | { AU1550_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 198 | { AU1550_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 199 | { AU1550_PSC0_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 200 | { AU1550_PSC1_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 201 | { AU1550_PSC2_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 202 | { AU1550_PSC3_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 203 | { AU1550_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 204 | { AU1550_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 205 | { AU1550_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 206 | { AU1550_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 207 | { AU1550_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 208 | { AU1550_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 209 | { AU1550_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 210 | { AU1550_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 }, |
| 211 | { AU1550_NAND_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 212 | { AU1550_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 }, |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 213 | { AU1550_USB_DEV_SUS_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
Manuel Lauss | 7881446 | 2009-10-07 20:15:15 +0200 | [diff] [blame] | 214 | { AU1550_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 }, |
| 215 | { AU1550_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 216 | { AU1550_MAC1_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 217 | { -1, }, |
| 218 | }; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 219 | |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 220 | struct au1xxx_irqmap au1200_irqmap[] __initdata = { |
Manuel Lauss | 7881446 | 2009-10-07 20:15:15 +0200 | [diff] [blame] | 221 | { AU1200_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 222 | { AU1200_SWT_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 223 | { AU1200_SD_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 224 | { AU1200_DDMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 225 | { AU1200_MAE_BE_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 226 | { AU1200_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 227 | { AU1200_MAE_FE_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 228 | { AU1200_PSC0_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 229 | { AU1200_PSC1_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 230 | { AU1200_AES_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 231 | { AU1200_CAMERA_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 232 | { AU1200_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 233 | { AU1200_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 234 | { AU1200_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 235 | { AU1200_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 236 | { AU1200_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 237 | { AU1200_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 238 | { AU1200_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 239 | { AU1200_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 }, |
| 240 | { AU1200_NAND_INT, IRQ_TYPE_EDGE_RISING, 0 }, |
| 241 | { AU1200_USB_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 242 | { AU1200_LCD_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
| 243 | { AU1200_MAE_BOTH_INT, IRQ_TYPE_LEVEL_HIGH, 0 }, |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 244 | { -1, }, |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 245 | }; |
| 246 | |
| 247 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 248 | static void au1x_ic0_unmask(struct irq_data *d) |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 249 | { |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 250 | unsigned int bit = d->irq - AU1000_INTC0_INT_BASE; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 251 | void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); |
| 252 | |
| 253 | __raw_writel(1 << bit, base + IC_MASKSET); |
| 254 | __raw_writel(1 << bit, base + IC_WAKESET); |
| 255 | wmb(); |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 256 | } |
| 257 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 258 | static void au1x_ic1_unmask(struct irq_data *d) |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 259 | { |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 260 | unsigned int bit = d->irq - AU1000_INTC1_INT_BASE; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 261 | void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); |
| 262 | |
| 263 | __raw_writel(1 << bit, base + IC_MASKSET); |
| 264 | __raw_writel(1 << bit, base + IC_WAKESET); |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 265 | wmb(); |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 266 | } |
| 267 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 268 | static void au1x_ic0_mask(struct irq_data *d) |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 269 | { |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 270 | unsigned int bit = d->irq - AU1000_INTC0_INT_BASE; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 271 | void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); |
| 272 | |
| 273 | __raw_writel(1 << bit, base + IC_MASKCLR); |
| 274 | __raw_writel(1 << bit, base + IC_WAKECLR); |
| 275 | wmb(); |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 276 | } |
| 277 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 278 | static void au1x_ic1_mask(struct irq_data *d) |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 279 | { |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 280 | unsigned int bit = d->irq - AU1000_INTC1_INT_BASE; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 281 | void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); |
| 282 | |
| 283 | __raw_writel(1 << bit, base + IC_MASKCLR); |
| 284 | __raw_writel(1 << bit, base + IC_WAKECLR); |
| 285 | wmb(); |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 286 | } |
| 287 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 288 | static void au1x_ic0_ack(struct irq_data *d) |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 289 | { |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 290 | unsigned int bit = d->irq - AU1000_INTC0_INT_BASE; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 291 | void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); |
Ralf Baechle | f3e8d1d | 2007-10-17 10:58:43 +0100 | [diff] [blame] | 292 | |
| 293 | /* |
| 294 | * This may assume that we don't get interrupts from |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 295 | * both edges at once, or if we do, that we don't care. |
| 296 | */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 297 | __raw_writel(1 << bit, base + IC_FALLINGCLR); |
| 298 | __raw_writel(1 << bit, base + IC_RISINGCLR); |
| 299 | wmb(); |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 300 | } |
| 301 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 302 | static void au1x_ic1_ack(struct irq_data *d) |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 303 | { |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 304 | unsigned int bit = d->irq - AU1000_INTC1_INT_BASE; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 305 | void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 306 | |
| 307 | /* |
| 308 | * This may assume that we don't get interrupts from |
| 309 | * both edges at once, or if we do, that we don't care. |
| 310 | */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 311 | __raw_writel(1 << bit, base + IC_FALLINGCLR); |
| 312 | __raw_writel(1 << bit, base + IC_RISINGCLR); |
| 313 | wmb(); |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 314 | } |
| 315 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 316 | static void au1x_ic0_maskack(struct irq_data *d) |
Manuel Lauss | 44f2c58 | 2009-10-14 12:22:20 +0200 | [diff] [blame] | 317 | { |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 318 | unsigned int bit = d->irq - AU1000_INTC0_INT_BASE; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 319 | void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); |
Manuel Lauss | 44f2c58 | 2009-10-14 12:22:20 +0200 | [diff] [blame] | 320 | |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 321 | __raw_writel(1 << bit, base + IC_WAKECLR); |
| 322 | __raw_writel(1 << bit, base + IC_MASKCLR); |
| 323 | __raw_writel(1 << bit, base + IC_RISINGCLR); |
| 324 | __raw_writel(1 << bit, base + IC_FALLINGCLR); |
| 325 | wmb(); |
Manuel Lauss | 44f2c58 | 2009-10-14 12:22:20 +0200 | [diff] [blame] | 326 | } |
| 327 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 328 | static void au1x_ic1_maskack(struct irq_data *d) |
Manuel Lauss | 44f2c58 | 2009-10-14 12:22:20 +0200 | [diff] [blame] | 329 | { |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 330 | unsigned int bit = d->irq - AU1000_INTC1_INT_BASE; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 331 | void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); |
Manuel Lauss | 44f2c58 | 2009-10-14 12:22:20 +0200 | [diff] [blame] | 332 | |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 333 | __raw_writel(1 << bit, base + IC_WAKECLR); |
| 334 | __raw_writel(1 << bit, base + IC_MASKCLR); |
| 335 | __raw_writel(1 << bit, base + IC_RISINGCLR); |
| 336 | __raw_writel(1 << bit, base + IC_FALLINGCLR); |
| 337 | wmb(); |
Manuel Lauss | 44f2c58 | 2009-10-14 12:22:20 +0200 | [diff] [blame] | 338 | } |
| 339 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 340 | static int au1x_ic1_setwake(struct irq_data *d, unsigned int on) |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 341 | { |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 342 | int bit = d->irq - AU1000_INTC1_INT_BASE; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 343 | unsigned long wakemsk, flags; |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 344 | |
Manuel Lauss | 7881446 | 2009-10-07 20:15:15 +0200 | [diff] [blame] | 345 | /* only GPIO 0-7 can act as wakeup source. Fortunately these |
| 346 | * are wired up identically on all supported variants. |
| 347 | */ |
| 348 | if ((bit < 0) || (bit > 7)) |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 349 | return -EINVAL; |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 350 | |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 351 | local_irq_save(flags); |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 352 | wakemsk = __raw_readl((void __iomem *)SYS_WAKEMSK); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 353 | if (on) |
| 354 | wakemsk |= 1 << bit; |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 355 | else |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 356 | wakemsk &= ~(1 << bit); |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 357 | __raw_writel(wakemsk, (void __iomem *)SYS_WAKEMSK); |
| 358 | wmb(); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 359 | local_irq_restore(flags); |
| 360 | |
| 361 | return 0; |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 362 | } |
| 363 | |
| 364 | /* |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 365 | * irq_chips for both ICs; this way the mask handlers can be |
| 366 | * as short as possible. |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 367 | */ |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 368 | static struct irq_chip au1x_ic0_chip = { |
| 369 | .name = "Alchemy-IC0", |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 370 | .irq_ack = au1x_ic0_ack, |
| 371 | .irq_mask = au1x_ic0_mask, |
| 372 | .irq_mask_ack = au1x_ic0_maskack, |
| 373 | .irq_unmask = au1x_ic0_unmask, |
| 374 | .irq_set_type = au1x_ic_settype, |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 375 | }; |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 376 | |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 377 | static struct irq_chip au1x_ic1_chip = { |
| 378 | .name = "Alchemy-IC1", |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 379 | .irq_ack = au1x_ic1_ack, |
| 380 | .irq_mask = au1x_ic1_mask, |
| 381 | .irq_mask_ack = au1x_ic1_maskack, |
| 382 | .irq_unmask = au1x_ic1_unmask, |
| 383 | .irq_set_type = au1x_ic_settype, |
| 384 | .irq_set_wake = au1x_ic1_setwake, |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 385 | }; |
| 386 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 387 | static int au1x_ic_settype(struct irq_data *d, unsigned int flow_type) |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 388 | { |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 389 | struct irq_chip *chip; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 390 | unsigned int bit, irq = d->irq; |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 391 | irq_flow_handler_t handler = NULL; |
| 392 | unsigned char *name = NULL; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 393 | void __iomem *base; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 394 | int ret; |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 395 | |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 396 | if (irq >= AU1000_INTC1_INT_BASE) { |
| 397 | bit = irq - AU1000_INTC1_INT_BASE; |
| 398 | chip = &au1x_ic1_chip; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 399 | base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 400 | } else { |
| 401 | bit = irq - AU1000_INTC0_INT_BASE; |
| 402 | chip = &au1x_ic0_chip; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 403 | base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 404 | } |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 405 | |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 406 | if (bit > 31) |
| 407 | return -EINVAL; |
| 408 | |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 409 | ret = 0; |
| 410 | |
| 411 | switch (flow_type) { /* cfgregs 2:1:0 */ |
| 412 | case IRQ_TYPE_EDGE_RISING: /* 0:0:1 */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 413 | __raw_writel(1 << bit, base + IC_CFG2CLR); |
| 414 | __raw_writel(1 << bit, base + IC_CFG1CLR); |
| 415 | __raw_writel(1 << bit, base + IC_CFG0SET); |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 416 | handler = handle_edge_irq; |
| 417 | name = "riseedge"; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 418 | break; |
| 419 | case IRQ_TYPE_EDGE_FALLING: /* 0:1:0 */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 420 | __raw_writel(1 << bit, base + IC_CFG2CLR); |
| 421 | __raw_writel(1 << bit, base + IC_CFG1SET); |
| 422 | __raw_writel(1 << bit, base + IC_CFG0CLR); |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 423 | handler = handle_edge_irq; |
| 424 | name = "falledge"; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 425 | break; |
| 426 | case IRQ_TYPE_EDGE_BOTH: /* 0:1:1 */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 427 | __raw_writel(1 << bit, base + IC_CFG2CLR); |
| 428 | __raw_writel(1 << bit, base + IC_CFG1SET); |
| 429 | __raw_writel(1 << bit, base + IC_CFG0SET); |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 430 | handler = handle_edge_irq; |
| 431 | name = "bothedge"; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 432 | break; |
| 433 | case IRQ_TYPE_LEVEL_HIGH: /* 1:0:1 */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 434 | __raw_writel(1 << bit, base + IC_CFG2SET); |
| 435 | __raw_writel(1 << bit, base + IC_CFG1CLR); |
| 436 | __raw_writel(1 << bit, base + IC_CFG0SET); |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 437 | handler = handle_level_irq; |
| 438 | name = "hilevel"; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 439 | break; |
| 440 | case IRQ_TYPE_LEVEL_LOW: /* 1:1:0 */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 441 | __raw_writel(1 << bit, base + IC_CFG2SET); |
| 442 | __raw_writel(1 << bit, base + IC_CFG1SET); |
| 443 | __raw_writel(1 << bit, base + IC_CFG0CLR); |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 444 | handler = handle_level_irq; |
| 445 | name = "lowlevel"; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 446 | break; |
| 447 | case IRQ_TYPE_NONE: /* 0:0:0 */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 448 | __raw_writel(1 << bit, base + IC_CFG2CLR); |
| 449 | __raw_writel(1 << bit, base + IC_CFG1CLR); |
| 450 | __raw_writel(1 << bit, base + IC_CFG0CLR); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 451 | break; |
| 452 | default: |
| 453 | ret = -EINVAL; |
| 454 | } |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 455 | __irq_set_chip_handler_name_locked(d->irq, chip, handler, name); |
| 456 | |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 457 | wmb(); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 458 | |
| 459 | return ret; |
| 460 | } |
| 461 | |
| 462 | asmlinkage void plat_irq_dispatch(void) |
| 463 | { |
| 464 | unsigned int pending = read_c0_status() & read_c0_cause(); |
Manuel Lauss | 5047201 | 2009-10-07 20:15:12 +0200 | [diff] [blame] | 465 | unsigned long s, off; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 466 | |
| 467 | if (pending & CAUSEF_IP7) { |
Manuel Lauss | f1fc664 | 2009-10-13 20:26:31 +0200 | [diff] [blame] | 468 | off = MIPS_CPU_IRQ_BASE + 7; |
| 469 | goto handle; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 470 | } else if (pending & CAUSEF_IP2) { |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 471 | s = KSEG1ADDR(AU1000_IC0_PHYS_ADDR) + IC_REQ0INT; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 472 | off = AU1000_INTC0_INT_BASE; |
| 473 | } else if (pending & CAUSEF_IP3) { |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 474 | s = KSEG1ADDR(AU1000_IC0_PHYS_ADDR) + IC_REQ1INT; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 475 | off = AU1000_INTC0_INT_BASE; |
| 476 | } else if (pending & CAUSEF_IP4) { |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 477 | s = KSEG1ADDR(AU1000_IC1_PHYS_ADDR) + IC_REQ0INT; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 478 | off = AU1000_INTC1_INT_BASE; |
| 479 | } else if (pending & CAUSEF_IP5) { |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 480 | s = KSEG1ADDR(AU1000_IC1_PHYS_ADDR) + IC_REQ1INT; |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 481 | off = AU1000_INTC1_INT_BASE; |
| 482 | } else |
| 483 | goto spurious; |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 484 | |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 485 | s = __raw_readl((void __iomem *)s); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 486 | if (unlikely(!s)) { |
| 487 | spurious: |
| 488 | spurious_interrupt(); |
| 489 | return; |
| 490 | } |
Manuel Lauss | f1fc664 | 2009-10-13 20:26:31 +0200 | [diff] [blame] | 491 | off += __ffs(s); |
| 492 | handle: |
| 493 | do_IRQ(off); |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 494 | } |
| 495 | |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 496 | |
| 497 | static inline void ic_init(void __iomem *base) |
| 498 | { |
| 499 | /* initialize interrupt controller to a safe state */ |
| 500 | __raw_writel(0xffffffff, base + IC_CFG0CLR); |
| 501 | __raw_writel(0xffffffff, base + IC_CFG1CLR); |
| 502 | __raw_writel(0xffffffff, base + IC_CFG2CLR); |
| 503 | __raw_writel(0xffffffff, base + IC_MASKCLR); |
| 504 | __raw_writel(0xffffffff, base + IC_ASSIGNCLR); |
| 505 | __raw_writel(0xffffffff, base + IC_WAKECLR); |
| 506 | __raw_writel(0xffffffff, base + IC_SRCSET); |
| 507 | __raw_writel(0xffffffff, base + IC_FALLINGCLR); |
| 508 | __raw_writel(0xffffffff, base + IC_RISINGCLR); |
| 509 | __raw_writel(0x00000000, base + IC_TESTBIT); |
| 510 | wmb(); |
| 511 | } |
| 512 | |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 513 | static void __init au1000_init_irq(struct au1xxx_irqmap *map) |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 514 | { |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 515 | unsigned int bit, irq_nr; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 516 | void __iomem *base; |
Ralf Baechle | 41bd61a | 2007-10-15 00:51:34 +0100 | [diff] [blame] | 517 | |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 518 | ic_init((void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR)); |
| 519 | ic_init((void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR)); |
Ralf Baechle | f3e8d1d | 2007-10-17 10:58:43 +0100 | [diff] [blame] | 520 | mips_cpu_irq_init(); |
| 521 | |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 522 | /* register all 64 possible IC0+IC1 irq sources as type "none". |
| 523 | * Use set_irq_type() to set edge/level behaviour at runtime. |
| 524 | */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 525 | for (irq_nr = AU1000_INTC0_INT_BASE; |
| 526 | (irq_nr < AU1000_INTC0_INT_BASE + 32); irq_nr++) |
| 527 | au1x_ic_settype(irq_get_irq_data(irq_nr), IRQ_TYPE_NONE); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 528 | |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 529 | for (irq_nr = AU1000_INTC1_INT_BASE; |
| 530 | (irq_nr < AU1000_INTC1_INT_BASE + 32); irq_nr++) |
| 531 | au1x_ic_settype(irq_get_irq_data(irq_nr), IRQ_TYPE_NONE); |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 532 | |
Ralf Baechle | f3e8d1d | 2007-10-17 10:58:43 +0100 | [diff] [blame] | 533 | /* |
| 534 | * Initialize IC0, which is fixed per processor. |
| 535 | */ |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 536 | while (map->im_irq != -1) { |
| 537 | irq_nr = map->im_irq; |
| 538 | |
| 539 | if (irq_nr >= AU1000_INTC1_INT_BASE) { |
| 540 | bit = irq_nr - AU1000_INTC1_INT_BASE; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 541 | base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 542 | } else { |
| 543 | bit = irq_nr - AU1000_INTC0_INT_BASE; |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 544 | base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 545 | } |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 546 | if (map->im_request) |
| 547 | __raw_writel(1 << bit, base + IC_ASSIGNSET); |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 548 | |
Thomas Gleixner | d24c1a2 | 2011-03-23 21:08:44 +0000 | [diff] [blame] | 549 | au1x_ic_settype(irq_get_irq_data(irq_nr), map->im_type); |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 550 | ++map; |
| 551 | } |
Manuel Lauss | 785e326 | 2008-12-21 09:26:17 +0100 | [diff] [blame] | 552 | |
| 553 | set_c0_status(IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3); |
| 554 | } |
Manuel Lauss | ef6c1fd6 | 2009-11-23 20:40:02 +0100 | [diff] [blame] | 555 | |
| 556 | void __init arch_init_irq(void) |
| 557 | { |
| 558 | switch (alchemy_get_cputype()) { |
| 559 | case ALCHEMY_CPU_AU1000: |
| 560 | au1000_init_irq(au1000_irqmap); |
| 561 | break; |
| 562 | case ALCHEMY_CPU_AU1500: |
| 563 | au1000_init_irq(au1500_irqmap); |
| 564 | break; |
| 565 | case ALCHEMY_CPU_AU1100: |
| 566 | au1000_init_irq(au1100_irqmap); |
| 567 | break; |
| 568 | case ALCHEMY_CPU_AU1550: |
| 569 | au1000_init_irq(au1550_irqmap); |
| 570 | break; |
| 571 | case ALCHEMY_CPU_AU1200: |
| 572 | au1000_init_irq(au1200_irqmap); |
| 573 | break; |
| 574 | } |
| 575 | } |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 576 | |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 577 | |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 578 | static unsigned long alchemy_ic_pmdata[7 * 2]; |
| 579 | |
| 580 | static inline void alchemy_ic_suspend_one(void __iomem *base, unsigned long *d) |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 581 | { |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 582 | d[0] = __raw_readl(base + IC_CFG0RD); |
| 583 | d[1] = __raw_readl(base + IC_CFG1RD); |
| 584 | d[2] = __raw_readl(base + IC_CFG2RD); |
| 585 | d[3] = __raw_readl(base + IC_SRCRD); |
| 586 | d[4] = __raw_readl(base + IC_ASSIGNRD); |
| 587 | d[5] = __raw_readl(base + IC_WAKERD); |
| 588 | d[6] = __raw_readl(base + IC_MASKRD); |
| 589 | ic_init(base); /* shut it up too while at it */ |
| 590 | } |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 591 | |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 592 | static inline void alchemy_ic_resume_one(void __iomem *base, unsigned long *d) |
| 593 | { |
| 594 | ic_init(base); |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 595 | |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 596 | __raw_writel(d[0], base + IC_CFG0SET); |
| 597 | __raw_writel(d[1], base + IC_CFG1SET); |
| 598 | __raw_writel(d[2], base + IC_CFG2SET); |
| 599 | __raw_writel(d[3], base + IC_SRCSET); |
| 600 | __raw_writel(d[4], base + IC_ASSIGNSET); |
| 601 | __raw_writel(d[5], base + IC_WAKESET); |
| 602 | wmb(); |
| 603 | |
| 604 | __raw_writel(d[6], base + IC_MASKSET); |
| 605 | wmb(); |
| 606 | } |
| 607 | |
| 608 | static int alchemy_ic_suspend(void) |
| 609 | { |
| 610 | alchemy_ic_suspend_one((void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR), |
| 611 | alchemy_ic_pmdata); |
| 612 | alchemy_ic_suspend_one((void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR), |
| 613 | &alchemy_ic_pmdata[7]); |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 614 | return 0; |
| 615 | } |
| 616 | |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 617 | static void alchemy_ic_resume(void) |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 618 | { |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 619 | alchemy_ic_resume_one((void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR), |
| 620 | &alchemy_ic_pmdata[7]); |
| 621 | alchemy_ic_resume_one((void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR), |
| 622 | alchemy_ic_pmdata); |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 623 | } |
| 624 | |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 625 | static struct syscore_ops alchemy_ic_syscore_ops = { |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 626 | .suspend = alchemy_ic_suspend, |
| 627 | .resume = alchemy_ic_resume, |
| 628 | }; |
| 629 | |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 630 | static int __init alchemy_ic_pm_init(void) |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 631 | { |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 632 | register_syscore_ops(&alchemy_ic_syscore_ops); |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 633 | return 0; |
| 634 | } |
Manuel Lauss | 4b5c82b | 2011-05-08 10:42:15 +0200 | [diff] [blame] | 635 | device_initcall(alchemy_ic_pm_init); |