blob: 6875be837d9f9632cb3ffbd0c3fcbd64b5dcfddc [file] [log] [blame]
Hiroshi DOYU340a6142006-12-07 15:43:59 -08001/*
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07002 * Mailbox reservation modules for OMAP2/3
Hiroshi DOYU340a6142006-12-07 15:43:59 -08003 *
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07004 * Copyright (C) 2006-2009 Nokia Corporation
Hiroshi DOYU340a6142006-12-07 15:43:59 -08005 * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07006 * and Paul Mundt
Hiroshi DOYU340a6142006-12-07 15:43:59 -08007 *
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
10 * for more details.
11 */
12
Tony Lindgrena1bcc1d2011-11-07 12:27:10 -080013#include <linux/module.h>
Hiroshi DOYU340a6142006-12-07 15:43:59 -080014#include <linux/clk.h>
15#include <linux/err.h>
16#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010017#include <linux/io.h>
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080018#include <linux/pm_runtime.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070019#include <plat/mailbox.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/irqs.h>
Hiroshi DOYU340a6142006-12-07 15:43:59 -080021
Hiroshi DOYU733ecc52009-03-23 18:07:23 -070022#define MAILBOX_REVISION 0x000
Hiroshi DOYU733ecc52009-03-23 18:07:23 -070023#define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
24#define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
25#define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
26#define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
27#define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
28
Tony Lindgren256a4bd2012-05-08 16:31:13 -070029#define OMAP4_MAILBOX_IRQSTATUS(u) (0x104 + 0x10 * (u))
30#define OMAP4_MAILBOX_IRQENABLE(u) (0x108 + 0x10 * (u))
31#define OMAP4_MAILBOX_IRQENABLE_CLR(u) (0x10c + 0x10 * (u))
C A Subramaniam5f00ec62009-11-22 10:11:22 -080032
33#define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
34#define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
Hiroshi DOYU340a6142006-12-07 15:43:59 -080035
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070036#define MBOX_REG_SIZE 0x120
C A Subramaniam5f00ec62009-11-22 10:11:22 -080037
38#define OMAP4_MBOX_REG_SIZE 0x130
39
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070040#define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
C A Subramaniam5f00ec62009-11-22 10:11:22 -080041#define OMAP4_MBOX_NR_REGS (OMAP4_MBOX_REG_SIZE / sizeof(u32))
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070042
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070043static void __iomem *mbox_base;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080044
Hiroshi DOYU340a6142006-12-07 15:43:59 -080045struct omap_mbox2_fifo {
46 unsigned long msg;
47 unsigned long fifo_stat;
48 unsigned long msg_stat;
49};
50
51struct omap_mbox2_priv {
52 struct omap_mbox2_fifo tx_fifo;
53 struct omap_mbox2_fifo rx_fifo;
54 unsigned long irqenable;
55 unsigned long irqstatus;
56 u32 newmsg_bit;
57 u32 notfull_bit;
C A Subramaniam5f00ec62009-11-22 10:11:22 -080058 u32 ctx[OMAP4_MBOX_NR_REGS];
59 unsigned long irqdisable;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080060};
61
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030062static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
63 omap_mbox_type_t irq);
64
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070065static inline unsigned int mbox_read_reg(size_t ofs)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080066{
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070067 return __raw_readl(mbox_base + ofs);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080068}
69
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070070static inline void mbox_write_reg(u32 val, size_t ofs)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080071{
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070072 __raw_writel(val, mbox_base + ofs);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080073}
74
75/* Mailbox H/W preparations */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030076static int omap2_mbox_startup(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080077{
Hiroshi DOYU1ffe6272009-09-24 16:23:09 -070078 u32 l;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080079
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080080 pm_runtime_enable(mbox->dev->parent);
81 pm_runtime_get_sync(mbox->dev->parent);
Hiroshi DOYU1ffe6272009-09-24 16:23:09 -070082
Hiroshi DOYU94fc58c2009-03-23 18:07:24 -070083 l = mbox_read_reg(MAILBOX_REVISION);
Felipe Contreras909f9dc2010-06-11 15:51:37 +000084 pr_debug("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));
Hiroshi DOYU94fc58c2009-03-23 18:07:24 -070085
Hiroshi DOYU340a6142006-12-07 15:43:59 -080086 return 0;
87}
88
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030089static void omap2_mbox_shutdown(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080090{
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080091 pm_runtime_put_sync(mbox->dev->parent);
92 pm_runtime_disable(mbox->dev->parent);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080093}
94
95/* Mailbox FIFO handle functions */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030096static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080097{
98 struct omap_mbox2_fifo *fifo =
99 &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
100 return (mbox_msg_t) mbox_read_reg(fifo->msg);
101}
102
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300103static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800104{
105 struct omap_mbox2_fifo *fifo =
106 &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
107 mbox_write_reg(msg, fifo->msg);
108}
109
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300110static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800111{
112 struct omap_mbox2_fifo *fifo =
113 &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
114 return (mbox_read_reg(fifo->msg_stat) == 0);
115}
116
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300117static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800118{
119 struct omap_mbox2_fifo *fifo =
120 &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800121 return mbox_read_reg(fifo->fifo_stat);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800122}
123
124/* Mailbox IRQ handle functions */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300125static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800126 omap_mbox_type_t irq)
127{
matt mooneyb45b5012010-09-27 19:04:32 -0700128 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800129 u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
130
131 l = mbox_read_reg(p->irqenable);
132 l |= bit;
133 mbox_write_reg(l, p->irqenable);
134}
135
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300136static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800137 omap_mbox_type_t irq)
138{
matt mooneyb45b5012010-09-27 19:04:32 -0700139 struct omap_mbox2_priv *p = mbox->priv;
Hari Kanigeri525a1132011-03-02 22:14:18 +0000140 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
141
142 if (!cpu_is_omap44xx())
143 bit = mbox_read_reg(p->irqdisable) & ~bit;
144
145 mbox_write_reg(bit, p->irqdisable);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800146}
147
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300148static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800149 omap_mbox_type_t irq)
150{
matt mooneyb45b5012010-09-27 19:04:32 -0700151 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800152 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
153
154 mbox_write_reg(bit, p->irqstatus);
Hiroshi DOYU88288802009-09-24 16:23:10 -0700155
156 /* Flush posted write for irq status to avoid spurious interrupts */
157 mbox_read_reg(p->irqstatus);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800158}
159
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300160static int omap2_mbox_is_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800161 omap_mbox_type_t irq)
162{
matt mooneyb45b5012010-09-27 19:04:32 -0700163 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800164 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
165 u32 enable = mbox_read_reg(p->irqenable);
166 u32 status = mbox_read_reg(p->irqstatus);
167
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800168 return (int)(enable & status & bit);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800169}
170
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700171static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
172{
173 int i;
174 struct omap_mbox2_priv *p = mbox->priv;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800175 int nr_regs;
176 if (cpu_is_omap44xx())
177 nr_regs = OMAP4_MBOX_NR_REGS;
178 else
179 nr_regs = MBOX_NR_REGS;
180 for (i = 0; i < nr_regs; i++) {
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700181 p->ctx[i] = mbox_read_reg(i * sizeof(u32));
182
183 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
184 i, p->ctx[i]);
185 }
186}
187
188static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
189{
190 int i;
191 struct omap_mbox2_priv *p = mbox->priv;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800192 int nr_regs;
193 if (cpu_is_omap44xx())
194 nr_regs = OMAP4_MBOX_NR_REGS;
195 else
196 nr_regs = MBOX_NR_REGS;
197 for (i = 0; i < nr_regs; i++) {
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700198 mbox_write_reg(p->ctx[i], i * sizeof(u32));
199
200 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
201 i, p->ctx[i]);
202 }
203}
204
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800205static struct omap_mbox_ops omap2_mbox_ops = {
206 .type = OMAP_MBOX_TYPE2,
207 .startup = omap2_mbox_startup,
208 .shutdown = omap2_mbox_shutdown,
209 .fifo_read = omap2_mbox_fifo_read,
210 .fifo_write = omap2_mbox_fifo_write,
211 .fifo_empty = omap2_mbox_fifo_empty,
212 .fifo_full = omap2_mbox_fifo_full,
213 .enable_irq = omap2_mbox_enable_irq,
214 .disable_irq = omap2_mbox_disable_irq,
215 .ack_irq = omap2_mbox_ack_irq,
216 .is_irq = omap2_mbox_is_irq,
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700217 .save_ctx = omap2_mbox_save_ctx,
218 .restore_ctx = omap2_mbox_restore_ctx,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800219};
220
221/*
222 * MAILBOX 0: ARM -> DSP,
223 * MAILBOX 1: ARM <- DSP.
224 * MAILBOX 2: ARM -> IVA,
225 * MAILBOX 3: ARM <- IVA.
226 */
227
228/* FIXME: the following structs should be filled automatically by the user id */
Felipe Contreras07d65d82010-06-11 15:51:38 +0000229
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500230#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP2)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800231/* DSP */
232static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
233 .tx_fifo = {
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700234 .msg = MAILBOX_MESSAGE(0),
235 .fifo_stat = MAILBOX_FIFOSTATUS(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800236 },
237 .rx_fifo = {
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700238 .msg = MAILBOX_MESSAGE(1),
239 .msg_stat = MAILBOX_MSGSTATUS(1),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800240 },
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700241 .irqenable = MAILBOX_IRQENABLE(0),
242 .irqstatus = MAILBOX_IRQSTATUS(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800243 .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
244 .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800245 .irqdisable = MAILBOX_IRQENABLE(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800246};
247
Felipe Contreras07d65d82010-06-11 15:51:38 +0000248struct omap_mbox mbox_dsp_info = {
249 .name = "dsp",
250 .ops = &omap2_mbox_ops,
251 .priv = &omap2_mbox_dsp_priv,
252};
Felipe Contreras14476bd2010-06-11 15:51:47 +0000253#endif
Felipe Contreras07d65d82010-06-11 15:51:38 +0000254
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500255#if defined(CONFIG_ARCH_OMAP3)
Felipe Contreras898ee752010-06-11 15:51:45 +0000256struct omap_mbox *omap3_mboxes[] = { &mbox_dsp_info, NULL };
Felipe Contreras14476bd2010-06-11 15:51:47 +0000257#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000258
Tony Lindgren59b479e2011-01-27 16:39:40 -0800259#if defined(CONFIG_SOC_OMAP2420)
Felipe Contreras07d65d82010-06-11 15:51:38 +0000260/* IVA */
261static struct omap_mbox2_priv omap2_mbox_iva_priv = {
262 .tx_fifo = {
263 .msg = MAILBOX_MESSAGE(2),
264 .fifo_stat = MAILBOX_FIFOSTATUS(2),
265 },
266 .rx_fifo = {
267 .msg = MAILBOX_MESSAGE(3),
268 .msg_stat = MAILBOX_MSGSTATUS(3),
269 },
270 .irqenable = MAILBOX_IRQENABLE(3),
271 .irqstatus = MAILBOX_IRQSTATUS(3),
272 .notfull_bit = MAILBOX_IRQ_NOTFULL(2),
273 .newmsg_bit = MAILBOX_IRQ_NEWMSG(3),
274 .irqdisable = MAILBOX_IRQENABLE(3),
275};
276
277static struct omap_mbox mbox_iva_info = {
278 .name = "iva",
279 .ops = &omap2_mbox_ops,
280 .priv = &omap2_mbox_iva_priv,
281};
Ohad Ben-Cohen655850e2012-02-23 10:53:35 +0200282#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000283
Ohad Ben-Cohen655850e2012-02-23 10:53:35 +0200284#ifdef CONFIG_ARCH_OMAP2
285struct omap_mbox *omap2_mboxes[] = {
286 &mbox_dsp_info,
287#ifdef CONFIG_SOC_OMAP2420
288 &mbox_iva_info,
289#endif
290 NULL
291};
Felipe Contreras07d65d82010-06-11 15:51:38 +0000292#endif
293
Felipe Contreras14476bd2010-06-11 15:51:47 +0000294#if defined(CONFIG_ARCH_OMAP4)
Felipe Contreras07d65d82010-06-11 15:51:38 +0000295/* OMAP4 */
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800296static struct omap_mbox2_priv omap2_mbox_1_priv = {
297 .tx_fifo = {
298 .msg = MAILBOX_MESSAGE(0),
299 .fifo_stat = MAILBOX_FIFOSTATUS(0),
300 },
301 .rx_fifo = {
302 .msg = MAILBOX_MESSAGE(1),
303 .msg_stat = MAILBOX_MSGSTATUS(1),
304 },
305 .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
306 .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
307 .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
308 .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
309 .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
310};
311
312struct omap_mbox mbox_1_info = {
313 .name = "mailbox-1",
314 .ops = &omap2_mbox_ops,
315 .priv = &omap2_mbox_1_priv,
316};
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800317
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800318static struct omap_mbox2_priv omap2_mbox_2_priv = {
319 .tx_fifo = {
320 .msg = MAILBOX_MESSAGE(3),
321 .fifo_stat = MAILBOX_FIFOSTATUS(3),
322 },
323 .rx_fifo = {
324 .msg = MAILBOX_MESSAGE(2),
325 .msg_stat = MAILBOX_MSGSTATUS(2),
326 },
327 .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
328 .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
329 .notfull_bit = MAILBOX_IRQ_NOTFULL(3),
330 .newmsg_bit = MAILBOX_IRQ_NEWMSG(2),
331 .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
332};
333
334struct omap_mbox mbox_2_info = {
335 .name = "mailbox-2",
336 .ops = &omap2_mbox_ops,
337 .priv = &omap2_mbox_2_priv,
338};
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800339
Felipe Contreras898ee752010-06-11 15:51:45 +0000340struct omap_mbox *omap4_mboxes[] = { &mbox_1_info, &mbox_2_info, NULL };
Felipe Contreras14476bd2010-06-11 15:51:47 +0000341#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000342
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700343static int __devinit omap2_mbox_probe(struct platform_device *pdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800344{
Felipe Contreras898ee752010-06-11 15:51:45 +0000345 struct resource *mem;
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700346 int ret;
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000347 struct omap_mbox **list;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800348
Felipe Contreras14476bd2010-06-11 15:51:47 +0000349 if (false)
350 ;
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500351#if defined(CONFIG_ARCH_OMAP3)
352 else if (cpu_is_omap34xx()) {
Felipe Contreras898ee752010-06-11 15:51:45 +0000353 list = omap3_mboxes;
354
Felipe Contreras69dbf852011-02-24 12:51:33 -0800355 list[0]->irq = platform_get_irq(pdev, 0);
Felipe Contreras898ee752010-06-11 15:51:45 +0000356 }
Felipe Contreras14476bd2010-06-11 15:51:47 +0000357#endif
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500358#if defined(CONFIG_ARCH_OMAP2)
359 else if (cpu_is_omap2430()) {
360 list = omap2_mboxes;
361
Felipe Contreras69dbf852011-02-24 12:51:33 -0800362 list[0]->irq = platform_get_irq(pdev, 0);
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500363 } else if (cpu_is_omap2420()) {
Felipe Contreras898ee752010-06-11 15:51:45 +0000364 list = omap2_mboxes;
365
366 list[0]->irq = platform_get_irq_byname(pdev, "dsp");
367 list[1]->irq = platform_get_irq_byname(pdev, "iva");
368 }
369#endif
Felipe Contreras14476bd2010-06-11 15:51:47 +0000370#if defined(CONFIG_ARCH_OMAP4)
Felipe Contreras898ee752010-06-11 15:51:45 +0000371 else if (cpu_is_omap44xx()) {
372 list = omap4_mboxes;
373
Felipe Contreras69dbf852011-02-24 12:51:33 -0800374 list[0]->irq = list[1]->irq = platform_get_irq(pdev, 0);
Felipe Contreras898ee752010-06-11 15:51:45 +0000375 }
Felipe Contreras14476bd2010-06-11 15:51:47 +0000376#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000377 else {
378 pr_err("%s: platform not supported\n", __func__);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800379 return -ENODEV;
380 }
Felipe Contreras898ee752010-06-11 15:51:45 +0000381
382 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
383 mbox_base = ioremap(mem->start, resource_size(mem));
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700384 if (!mbox_base)
385 return -ENOMEM;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800386
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000387 ret = omap_mbox_register(&pdev->dev, list);
388 if (ret) {
389 iounmap(mbox_base);
390 return ret;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800391 }
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800392
Omar Ramirez Luna5d783732010-12-01 14:15:08 -0600393 return 0;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800394}
395
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700396static int __devexit omap2_mbox_remove(struct platform_device *pdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800397{
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000398 omap_mbox_unregister();
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700399 iounmap(mbox_base);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800400 return 0;
401}
402
403static struct platform_driver omap2_mbox_driver = {
404 .probe = omap2_mbox_probe,
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700405 .remove = __devexit_p(omap2_mbox_remove),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800406 .driver = {
Felipe Contrerasd7427092010-06-11 15:51:48 +0000407 .name = "omap-mailbox",
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800408 },
409};
410
411static int __init omap2_mbox_init(void)
412{
413 return platform_driver_register(&omap2_mbox_driver);
414}
415
416static void __exit omap2_mbox_exit(void)
417{
418 platform_driver_unregister(&omap2_mbox_driver);
419}
420
Ohad Ben-Cohen134d12f2012-03-04 12:01:11 +0200421module_init(omap2_mbox_init);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800422module_exit(omap2_mbox_exit);
423
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700424MODULE_LICENSE("GPL v2");
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800425MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
Ohad Ben-Cohenf3753252010-05-05 15:33:07 +0000426MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>");
427MODULE_AUTHOR("Paul Mundt");
Felipe Contrerasd7427092010-06-11 15:51:48 +0000428MODULE_ALIAS("platform:omap2-mailbox");