Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2013 Advanced Micro Devices, Inc. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sub license, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 14 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 16 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, |
| 17 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR |
| 18 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE |
| 19 | * USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 20 | * |
| 21 | * The above copyright notice and this permission notice (including the |
| 22 | * next paragraph) shall be included in all copies or substantial portions |
| 23 | * of the Software. |
| 24 | * |
| 25 | * Authors: Christian König <christian.koenig@amd.com> |
| 26 | */ |
| 27 | |
| 28 | #include <linux/firmware.h> |
| 29 | #include <linux/module.h> |
| 30 | #include <drm/drmP.h> |
| 31 | #include <drm/drm.h> |
| 32 | |
| 33 | #include "amdgpu.h" |
| 34 | #include "amdgpu_pm.h" |
| 35 | #include "amdgpu_vce.h" |
| 36 | #include "cikd.h" |
| 37 | |
| 38 | /* 1 second timeout */ |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 39 | #define VCE_IDLE_TIMEOUT msecs_to_jiffies(1000) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 40 | |
| 41 | /* Firmware Names */ |
| 42 | #ifdef CONFIG_DRM_AMDGPU_CIK |
| 43 | #define FIRMWARE_BONAIRE "radeon/bonaire_vce.bin" |
Christian König | edf600d | 2016-05-03 15:54:54 +0200 | [diff] [blame] | 44 | #define FIRMWARE_KABINI "radeon/kabini_vce.bin" |
| 45 | #define FIRMWARE_KAVERI "radeon/kaveri_vce.bin" |
| 46 | #define FIRMWARE_HAWAII "radeon/hawaii_vce.bin" |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 47 | #define FIRMWARE_MULLINS "radeon/mullins_vce.bin" |
| 48 | #endif |
Jammy Zhou | c65444f | 2015-05-13 22:49:04 +0800 | [diff] [blame] | 49 | #define FIRMWARE_TONGA "amdgpu/tonga_vce.bin" |
| 50 | #define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin" |
Alex Deucher | 188a9bc | 2015-07-27 14:24:14 -0400 | [diff] [blame] | 51 | #define FIRMWARE_FIJI "amdgpu/fiji_vce.bin" |
Samuel Li | cfaba56 | 2015-10-08 16:27:55 -0400 | [diff] [blame] | 52 | #define FIRMWARE_STONEY "amdgpu/stoney_vce.bin" |
Flora Cui | 2cc0c0b | 2016-03-14 18:33:29 -0400 | [diff] [blame] | 53 | #define FIRMWARE_POLARIS10 "amdgpu/polaris10_vce.bin" |
| 54 | #define FIRMWARE_POLARIS11 "amdgpu/polaris11_vce.bin" |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 55 | |
| 56 | #ifdef CONFIG_DRM_AMDGPU_CIK |
| 57 | MODULE_FIRMWARE(FIRMWARE_BONAIRE); |
| 58 | MODULE_FIRMWARE(FIRMWARE_KABINI); |
| 59 | MODULE_FIRMWARE(FIRMWARE_KAVERI); |
| 60 | MODULE_FIRMWARE(FIRMWARE_HAWAII); |
| 61 | MODULE_FIRMWARE(FIRMWARE_MULLINS); |
| 62 | #endif |
| 63 | MODULE_FIRMWARE(FIRMWARE_TONGA); |
| 64 | MODULE_FIRMWARE(FIRMWARE_CARRIZO); |
Alex Deucher | 188a9bc | 2015-07-27 14:24:14 -0400 | [diff] [blame] | 65 | MODULE_FIRMWARE(FIRMWARE_FIJI); |
Samuel Li | cfaba56 | 2015-10-08 16:27:55 -0400 | [diff] [blame] | 66 | MODULE_FIRMWARE(FIRMWARE_STONEY); |
Flora Cui | 2cc0c0b | 2016-03-14 18:33:29 -0400 | [diff] [blame] | 67 | MODULE_FIRMWARE(FIRMWARE_POLARIS10); |
| 68 | MODULE_FIRMWARE(FIRMWARE_POLARIS11); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 69 | |
| 70 | static void amdgpu_vce_idle_work_handler(struct work_struct *work); |
| 71 | |
| 72 | /** |
| 73 | * amdgpu_vce_init - allocate memory, load vce firmware |
| 74 | * |
| 75 | * @adev: amdgpu_device pointer |
| 76 | * |
| 77 | * First step to get VCE online, allocate memory and load the firmware |
| 78 | */ |
Leo Liu | e982262 | 2015-05-06 14:31:27 -0400 | [diff] [blame] | 79 | int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 80 | { |
Christian König | c594989 | 2016-02-10 17:43:00 +0100 | [diff] [blame] | 81 | struct amdgpu_ring *ring; |
| 82 | struct amd_sched_rq *rq; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 83 | const char *fw_name; |
| 84 | const struct common_firmware_header *hdr; |
| 85 | unsigned ucode_version, version_major, version_minor, binary_id; |
| 86 | int i, r; |
| 87 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 88 | switch (adev->asic_type) { |
| 89 | #ifdef CONFIG_DRM_AMDGPU_CIK |
| 90 | case CHIP_BONAIRE: |
| 91 | fw_name = FIRMWARE_BONAIRE; |
| 92 | break; |
| 93 | case CHIP_KAVERI: |
| 94 | fw_name = FIRMWARE_KAVERI; |
| 95 | break; |
| 96 | case CHIP_KABINI: |
| 97 | fw_name = FIRMWARE_KABINI; |
| 98 | break; |
| 99 | case CHIP_HAWAII: |
| 100 | fw_name = FIRMWARE_HAWAII; |
| 101 | break; |
| 102 | case CHIP_MULLINS: |
| 103 | fw_name = FIRMWARE_MULLINS; |
| 104 | break; |
| 105 | #endif |
| 106 | case CHIP_TONGA: |
| 107 | fw_name = FIRMWARE_TONGA; |
| 108 | break; |
| 109 | case CHIP_CARRIZO: |
| 110 | fw_name = FIRMWARE_CARRIZO; |
| 111 | break; |
Alex Deucher | 188a9bc | 2015-07-27 14:24:14 -0400 | [diff] [blame] | 112 | case CHIP_FIJI: |
| 113 | fw_name = FIRMWARE_FIJI; |
| 114 | break; |
Samuel Li | cfaba56 | 2015-10-08 16:27:55 -0400 | [diff] [blame] | 115 | case CHIP_STONEY: |
| 116 | fw_name = FIRMWARE_STONEY; |
| 117 | break; |
Flora Cui | 2cc0c0b | 2016-03-14 18:33:29 -0400 | [diff] [blame] | 118 | case CHIP_POLARIS10: |
| 119 | fw_name = FIRMWARE_POLARIS10; |
Sonny Jiang | 1b4eeea | 2016-03-11 14:33:40 -0500 | [diff] [blame] | 120 | break; |
Flora Cui | 2cc0c0b | 2016-03-14 18:33:29 -0400 | [diff] [blame] | 121 | case CHIP_POLARIS11: |
| 122 | fw_name = FIRMWARE_POLARIS11; |
Sonny Jiang | 1b4eeea | 2016-03-11 14:33:40 -0500 | [diff] [blame] | 123 | break; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 124 | |
| 125 | default: |
| 126 | return -EINVAL; |
| 127 | } |
| 128 | |
| 129 | r = request_firmware(&adev->vce.fw, fw_name, adev->dev); |
| 130 | if (r) { |
| 131 | dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n", |
| 132 | fw_name); |
| 133 | return r; |
| 134 | } |
| 135 | |
| 136 | r = amdgpu_ucode_validate(adev->vce.fw); |
| 137 | if (r) { |
| 138 | dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n", |
| 139 | fw_name); |
| 140 | release_firmware(adev->vce.fw); |
| 141 | adev->vce.fw = NULL; |
| 142 | return r; |
| 143 | } |
| 144 | |
| 145 | hdr = (const struct common_firmware_header *)adev->vce.fw->data; |
| 146 | |
| 147 | ucode_version = le32_to_cpu(hdr->ucode_version); |
| 148 | version_major = (ucode_version >> 20) & 0xfff; |
| 149 | version_minor = (ucode_version >> 8) & 0xfff; |
| 150 | binary_id = ucode_version & 0xff; |
| 151 | DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n", |
| 152 | version_major, version_minor, binary_id); |
| 153 | adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) | |
| 154 | (binary_id << 8)); |
| 155 | |
| 156 | /* allocate firmware, stack and heap BO */ |
| 157 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 158 | r = amdgpu_bo_create(adev, size, PAGE_SIZE, true, |
Alex Deucher | 857d913 | 2015-08-27 00:14:16 -0400 | [diff] [blame] | 159 | AMDGPU_GEM_DOMAIN_VRAM, |
| 160 | AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, |
Christian König | 72d7668 | 2015-09-03 17:34:59 +0200 | [diff] [blame] | 161 | NULL, NULL, &adev->vce.vcpu_bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 162 | if (r) { |
| 163 | dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r); |
| 164 | return r; |
| 165 | } |
| 166 | |
| 167 | r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false); |
| 168 | if (r) { |
| 169 | amdgpu_bo_unref(&adev->vce.vcpu_bo); |
| 170 | dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r); |
| 171 | return r; |
| 172 | } |
| 173 | |
| 174 | r = amdgpu_bo_pin(adev->vce.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM, |
| 175 | &adev->vce.gpu_addr); |
| 176 | amdgpu_bo_unreserve(adev->vce.vcpu_bo); |
| 177 | if (r) { |
| 178 | amdgpu_bo_unref(&adev->vce.vcpu_bo); |
| 179 | dev_err(adev->dev, "(%d) VCE bo pin failed\n", r); |
| 180 | return r; |
| 181 | } |
| 182 | |
Christian König | c594989 | 2016-02-10 17:43:00 +0100 | [diff] [blame] | 183 | |
| 184 | ring = &adev->vce.ring[0]; |
| 185 | rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL]; |
| 186 | r = amd_sched_entity_init(&ring->sched, &adev->vce.entity, |
| 187 | rq, amdgpu_sched_jobs); |
| 188 | if (r != 0) { |
| 189 | DRM_ERROR("Failed setting up VCE run queue.\n"); |
| 190 | return r; |
| 191 | } |
| 192 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 193 | for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) { |
| 194 | atomic_set(&adev->vce.handles[i], 0); |
| 195 | adev->vce.filp[i] = NULL; |
| 196 | } |
| 197 | |
Christian König | ebff485 | 2016-07-20 16:53:36 +0200 | [diff] [blame] | 198 | INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler); |
| 199 | mutex_init(&adev->vce.idle_mutex); |
| 200 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 201 | return 0; |
| 202 | } |
| 203 | |
| 204 | /** |
| 205 | * amdgpu_vce_fini - free memory |
| 206 | * |
| 207 | * @adev: amdgpu_device pointer |
| 208 | * |
| 209 | * Last step on VCE teardown, free firmware memory |
| 210 | */ |
| 211 | int amdgpu_vce_sw_fini(struct amdgpu_device *adev) |
| 212 | { |
Grazvydas Ignotas | 4cd00d3 | 2016-09-25 23:34:49 +0300 | [diff] [blame] | 213 | unsigned i; |
| 214 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 215 | if (adev->vce.vcpu_bo == NULL) |
| 216 | return 0; |
| 217 | |
Christian König | c594989 | 2016-02-10 17:43:00 +0100 | [diff] [blame] | 218 | amd_sched_entity_fini(&adev->vce.ring[0].sched, &adev->vce.entity); |
| 219 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 220 | amdgpu_bo_unref(&adev->vce.vcpu_bo); |
| 221 | |
Grazvydas Ignotas | 4cd00d3 | 2016-09-25 23:34:49 +0300 | [diff] [blame] | 222 | for (i = 0; i < adev->vce.num_rings; i++) |
| 223 | amdgpu_ring_fini(&adev->vce.ring[i]); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 224 | |
| 225 | release_firmware(adev->vce.fw); |
Christian König | ebff485 | 2016-07-20 16:53:36 +0200 | [diff] [blame] | 226 | mutex_destroy(&adev->vce.idle_mutex); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 227 | |
| 228 | return 0; |
| 229 | } |
| 230 | |
| 231 | /** |
| 232 | * amdgpu_vce_suspend - unpin VCE fw memory |
| 233 | * |
| 234 | * @adev: amdgpu_device pointer |
| 235 | * |
| 236 | */ |
| 237 | int amdgpu_vce_suspend(struct amdgpu_device *adev) |
| 238 | { |
| 239 | int i; |
| 240 | |
| 241 | if (adev->vce.vcpu_bo == NULL) |
| 242 | return 0; |
| 243 | |
| 244 | for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) |
| 245 | if (atomic_read(&adev->vce.handles[i])) |
| 246 | break; |
| 247 | |
| 248 | if (i == AMDGPU_MAX_VCE_HANDLES) |
| 249 | return 0; |
| 250 | |
Rex Zhu | 85cc88f | 2016-04-12 19:25:52 +0800 | [diff] [blame] | 251 | cancel_delayed_work_sync(&adev->vce.idle_work); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 252 | /* TODO: suspending running encoding sessions isn't supported */ |
| 253 | return -EINVAL; |
| 254 | } |
| 255 | |
| 256 | /** |
| 257 | * amdgpu_vce_resume - pin VCE fw memory |
| 258 | * |
| 259 | * @adev: amdgpu_device pointer |
| 260 | * |
| 261 | */ |
| 262 | int amdgpu_vce_resume(struct amdgpu_device *adev) |
| 263 | { |
| 264 | void *cpu_addr; |
| 265 | const struct common_firmware_header *hdr; |
| 266 | unsigned offset; |
| 267 | int r; |
| 268 | |
| 269 | if (adev->vce.vcpu_bo == NULL) |
| 270 | return -EINVAL; |
| 271 | |
| 272 | r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false); |
| 273 | if (r) { |
| 274 | dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r); |
| 275 | return r; |
| 276 | } |
| 277 | |
| 278 | r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr); |
| 279 | if (r) { |
| 280 | amdgpu_bo_unreserve(adev->vce.vcpu_bo); |
| 281 | dev_err(adev->dev, "(%d) VCE map failed\n", r); |
| 282 | return r; |
| 283 | } |
| 284 | |
| 285 | hdr = (const struct common_firmware_header *)adev->vce.fw->data; |
| 286 | offset = le32_to_cpu(hdr->ucode_array_offset_bytes); |
Christian König | 7b4d3e2 | 2016-08-23 11:18:59 +0200 | [diff] [blame] | 287 | memcpy_toio(cpu_addr, adev->vce.fw->data + offset, |
| 288 | adev->vce.fw->size - offset); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 289 | |
| 290 | amdgpu_bo_kunmap(adev->vce.vcpu_bo); |
| 291 | |
| 292 | amdgpu_bo_unreserve(adev->vce.vcpu_bo); |
| 293 | |
| 294 | return 0; |
| 295 | } |
| 296 | |
| 297 | /** |
| 298 | * amdgpu_vce_idle_work_handler - power off VCE |
| 299 | * |
| 300 | * @work: pointer to work structure |
| 301 | * |
| 302 | * power of VCE when it's not used any more |
| 303 | */ |
| 304 | static void amdgpu_vce_idle_work_handler(struct work_struct *work) |
| 305 | { |
| 306 | struct amdgpu_device *adev = |
| 307 | container_of(work, struct amdgpu_device, vce.idle_work.work); |
Alex Deucher | 24c5fe5 | 2016-09-26 15:19:14 -0400 | [diff] [blame] | 308 | unsigned i, count = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 309 | |
Alex Deucher | 24c5fe5 | 2016-09-26 15:19:14 -0400 | [diff] [blame] | 310 | for (i = 0; i < adev->vce.num_rings; i++) |
| 311 | count += amdgpu_fence_count_emitted(&adev->vce.ring[i]); |
| 312 | |
| 313 | if (count == 0) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 314 | if (adev->pm.dpm_enabled) { |
| 315 | amdgpu_dpm_enable_vce(adev, false); |
| 316 | } else { |
| 317 | amdgpu_asic_set_vce_clocks(adev, 0, 0); |
| 318 | } |
| 319 | } else { |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 320 | schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 321 | } |
| 322 | } |
| 323 | |
| 324 | /** |
Christian König | ebff485 | 2016-07-20 16:53:36 +0200 | [diff] [blame] | 325 | * amdgpu_vce_ring_begin_use - power up VCE |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 326 | * |
Christian König | ebff485 | 2016-07-20 16:53:36 +0200 | [diff] [blame] | 327 | * @ring: amdgpu ring |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 328 | * |
| 329 | * Make sure VCE is powerd up when we want to use it |
| 330 | */ |
Christian König | ebff485 | 2016-07-20 16:53:36 +0200 | [diff] [blame] | 331 | void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 332 | { |
Christian König | ebff485 | 2016-07-20 16:53:36 +0200 | [diff] [blame] | 333 | struct amdgpu_device *adev = ring->adev; |
| 334 | bool set_clocks; |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 335 | |
Christian König | ebff485 | 2016-07-20 16:53:36 +0200 | [diff] [blame] | 336 | mutex_lock(&adev->vce.idle_mutex); |
| 337 | set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work); |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 338 | if (set_clocks) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 339 | if (adev->pm.dpm_enabled) { |
| 340 | amdgpu_dpm_enable_vce(adev, true); |
| 341 | } else { |
| 342 | amdgpu_asic_set_vce_clocks(adev, 53300, 40000); |
| 343 | } |
| 344 | } |
Christian König | ebff485 | 2016-07-20 16:53:36 +0200 | [diff] [blame] | 345 | mutex_unlock(&adev->vce.idle_mutex); |
| 346 | } |
| 347 | |
| 348 | /** |
| 349 | * amdgpu_vce_ring_end_use - power VCE down |
| 350 | * |
| 351 | * @ring: amdgpu ring |
| 352 | * |
| 353 | * Schedule work to power VCE down again |
| 354 | */ |
| 355 | void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring) |
| 356 | { |
| 357 | schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 358 | } |
| 359 | |
| 360 | /** |
| 361 | * amdgpu_vce_free_handles - free still open VCE handles |
| 362 | * |
| 363 | * @adev: amdgpu_device pointer |
| 364 | * @filp: drm file pointer |
| 365 | * |
| 366 | * Close all VCE handles still open by this file pointer |
| 367 | */ |
| 368 | void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp) |
| 369 | { |
| 370 | struct amdgpu_ring *ring = &adev->vce.ring[0]; |
| 371 | int i, r; |
| 372 | for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) { |
| 373 | uint32_t handle = atomic_read(&adev->vce.handles[i]); |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 374 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 375 | if (!handle || adev->vce.filp[i] != filp) |
| 376 | continue; |
| 377 | |
Christian König | 9f2ade3 | 2016-02-03 16:50:56 +0100 | [diff] [blame] | 378 | r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 379 | if (r) |
| 380 | DRM_ERROR("Error destroying VCE handle (%d)!\n", r); |
| 381 | |
| 382 | adev->vce.filp[i] = NULL; |
| 383 | atomic_set(&adev->vce.handles[i], 0); |
| 384 | } |
| 385 | } |
| 386 | |
| 387 | /** |
| 388 | * amdgpu_vce_get_create_msg - generate a VCE create msg |
| 389 | * |
| 390 | * @adev: amdgpu_device pointer |
| 391 | * @ring: ring we should submit the msg to |
| 392 | * @handle: VCE session handle to use |
| 393 | * @fence: optional fence to return |
| 394 | * |
| 395 | * Open up a stream for HW test |
| 396 | */ |
| 397 | int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 398 | struct dma_fence **fence) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 399 | { |
| 400 | const unsigned ib_size_dw = 1024; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 401 | struct amdgpu_job *job; |
| 402 | struct amdgpu_ib *ib; |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 403 | struct dma_fence *f = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 404 | uint64_t dummy; |
| 405 | int i, r; |
| 406 | |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 407 | r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job); |
| 408 | if (r) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 409 | return r; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 410 | |
| 411 | ib = &job->ibs[0]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 412 | |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 413 | dummy = ib->gpu_addr + 1024; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 414 | |
| 415 | /* stitch together an VCE create msg */ |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 416 | ib->length_dw = 0; |
| 417 | ib->ptr[ib->length_dw++] = 0x0000000c; /* len */ |
| 418 | ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */ |
| 419 | ib->ptr[ib->length_dw++] = handle; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 420 | |
Leo Liu | d66f8e4 | 2015-11-18 11:57:33 -0500 | [diff] [blame] | 421 | if ((ring->adev->vce.fw_version >> 24) >= 52) |
| 422 | ib->ptr[ib->length_dw++] = 0x00000040; /* len */ |
| 423 | else |
| 424 | ib->ptr[ib->length_dw++] = 0x00000030; /* len */ |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 425 | ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */ |
| 426 | ib->ptr[ib->length_dw++] = 0x00000000; |
| 427 | ib->ptr[ib->length_dw++] = 0x00000042; |
| 428 | ib->ptr[ib->length_dw++] = 0x0000000a; |
| 429 | ib->ptr[ib->length_dw++] = 0x00000001; |
| 430 | ib->ptr[ib->length_dw++] = 0x00000080; |
| 431 | ib->ptr[ib->length_dw++] = 0x00000060; |
| 432 | ib->ptr[ib->length_dw++] = 0x00000100; |
| 433 | ib->ptr[ib->length_dw++] = 0x00000100; |
| 434 | ib->ptr[ib->length_dw++] = 0x0000000c; |
| 435 | ib->ptr[ib->length_dw++] = 0x00000000; |
Leo Liu | d66f8e4 | 2015-11-18 11:57:33 -0500 | [diff] [blame] | 436 | if ((ring->adev->vce.fw_version >> 24) >= 52) { |
| 437 | ib->ptr[ib->length_dw++] = 0x00000000; |
| 438 | ib->ptr[ib->length_dw++] = 0x00000000; |
| 439 | ib->ptr[ib->length_dw++] = 0x00000000; |
| 440 | ib->ptr[ib->length_dw++] = 0x00000000; |
| 441 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 442 | |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 443 | ib->ptr[ib->length_dw++] = 0x00000014; /* len */ |
| 444 | ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */ |
| 445 | ib->ptr[ib->length_dw++] = upper_32_bits(dummy); |
| 446 | ib->ptr[ib->length_dw++] = dummy; |
| 447 | ib->ptr[ib->length_dw++] = 0x00000001; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 448 | |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 449 | for (i = ib->length_dw; i < ib_size_dw; ++i) |
| 450 | ib->ptr[i] = 0x0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 451 | |
Monk Liu | c563783 | 2016-04-19 20:11:32 +0800 | [diff] [blame] | 452 | r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 453 | job->fence = dma_fence_get(f); |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 454 | if (r) |
| 455 | goto err; |
Christian König | 9f2ade3 | 2016-02-03 16:50:56 +0100 | [diff] [blame] | 456 | |
| 457 | amdgpu_job_free(job); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 458 | if (fence) |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 459 | *fence = dma_fence_get(f); |
| 460 | dma_fence_put(f); |
Chunming Zhou | cadf97b | 2016-01-15 11:25:00 +0800 | [diff] [blame] | 461 | return 0; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 462 | |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 463 | err: |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 464 | amdgpu_job_free(job); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 465 | return r; |
| 466 | } |
| 467 | |
| 468 | /** |
| 469 | * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg |
| 470 | * |
| 471 | * @adev: amdgpu_device pointer |
| 472 | * @ring: ring we should submit the msg to |
| 473 | * @handle: VCE session handle to use |
| 474 | * @fence: optional fence to return |
| 475 | * |
| 476 | * Close up a stream for HW test or if userspace failed to do so |
| 477 | */ |
| 478 | int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 479 | bool direct, struct dma_fence **fence) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 480 | { |
| 481 | const unsigned ib_size_dw = 1024; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 482 | struct amdgpu_job *job; |
| 483 | struct amdgpu_ib *ib; |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 484 | struct dma_fence *f = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 485 | int i, r; |
| 486 | |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 487 | r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job); |
| 488 | if (r) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 489 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 490 | |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 491 | ib = &job->ibs[0]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 492 | |
| 493 | /* stitch together an VCE destroy msg */ |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 494 | ib->length_dw = 0; |
| 495 | ib->ptr[ib->length_dw++] = 0x0000000c; /* len */ |
| 496 | ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */ |
| 497 | ib->ptr[ib->length_dw++] = handle; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 498 | |
Rex Zhu | 99453a9 | 2016-07-21 20:46:55 +0800 | [diff] [blame] | 499 | ib->ptr[ib->length_dw++] = 0x00000020; /* len */ |
| 500 | ib->ptr[ib->length_dw++] = 0x00000002; /* task info */ |
| 501 | ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */ |
| 502 | ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */ |
| 503 | ib->ptr[ib->length_dw++] = 0x00000000; |
| 504 | ib->ptr[ib->length_dw++] = 0x00000000; |
| 505 | ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */ |
| 506 | ib->ptr[ib->length_dw++] = 0x00000000; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 507 | |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 508 | ib->ptr[ib->length_dw++] = 0x00000008; /* len */ |
| 509 | ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */ |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 510 | |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 511 | for (i = ib->length_dw; i < ib_size_dw; ++i) |
| 512 | ib->ptr[i] = 0x0; |
Christian König | 9f2ade3 | 2016-02-03 16:50:56 +0100 | [diff] [blame] | 513 | |
| 514 | if (direct) { |
Monk Liu | c563783 | 2016-04-19 20:11:32 +0800 | [diff] [blame] | 515 | r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 516 | job->fence = dma_fence_get(f); |
Christian König | 9f2ade3 | 2016-02-03 16:50:56 +0100 | [diff] [blame] | 517 | if (r) |
| 518 | goto err; |
| 519 | |
| 520 | amdgpu_job_free(job); |
| 521 | } else { |
Christian König | c594989 | 2016-02-10 17:43:00 +0100 | [diff] [blame] | 522 | r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity, |
Christian König | 9f2ade3 | 2016-02-03 16:50:56 +0100 | [diff] [blame] | 523 | AMDGPU_FENCE_OWNER_UNDEFINED, &f); |
| 524 | if (r) |
| 525 | goto err; |
| 526 | } |
| 527 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 528 | if (fence) |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 529 | *fence = dma_fence_get(f); |
| 530 | dma_fence_put(f); |
Chunming Zhou | cadf97b | 2016-01-15 11:25:00 +0800 | [diff] [blame] | 531 | return 0; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 532 | |
Chunming Zhou | 8128765 | 2015-07-03 14:18:26 +0800 | [diff] [blame] | 533 | err: |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 534 | amdgpu_job_free(job); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 535 | return r; |
| 536 | } |
| 537 | |
| 538 | /** |
| 539 | * amdgpu_vce_cs_reloc - command submission relocation |
| 540 | * |
| 541 | * @p: parser context |
| 542 | * @lo: address of lower dword |
| 543 | * @hi: address of higher dword |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 544 | * @size: minimum size |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 545 | * |
| 546 | * Patch relocation inside command stream with real buffer address |
| 547 | */ |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 548 | static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx, |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 549 | int lo, int hi, unsigned size, uint32_t index) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 550 | { |
| 551 | struct amdgpu_bo_va_mapping *mapping; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 552 | struct amdgpu_bo *bo; |
| 553 | uint64_t addr; |
| 554 | |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 555 | if (index == 0xffffffff) |
| 556 | index = 0; |
| 557 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 558 | addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) | |
| 559 | ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32; |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 560 | addr += ((uint64_t)size) * ((uint64_t)index); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 561 | |
| 562 | mapping = amdgpu_cs_find_mapping(p, addr, &bo); |
| 563 | if (mapping == NULL) { |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 564 | DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n", |
| 565 | addr, lo, hi, size, index); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 566 | return -EINVAL; |
| 567 | } |
| 568 | |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 569 | if ((addr + (uint64_t)size) > |
| 570 | ((uint64_t)mapping->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) { |
| 571 | DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n", |
| 572 | addr, lo, hi); |
| 573 | return -EINVAL; |
| 574 | } |
| 575 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 576 | addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE; |
| 577 | addr += amdgpu_bo_gpu_offset(bo); |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 578 | addr -= ((uint64_t)size) * ((uint64_t)index); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 579 | |
Christian König | 7270f83 | 2016-01-31 11:00:41 +0100 | [diff] [blame] | 580 | amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr)); |
| 581 | amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr)); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 582 | |
| 583 | return 0; |
| 584 | } |
| 585 | |
| 586 | /** |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 587 | * amdgpu_vce_validate_handle - validate stream handle |
| 588 | * |
| 589 | * @p: parser context |
| 590 | * @handle: handle to validate |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 591 | * @allocated: allocated a new handle? |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 592 | * |
| 593 | * Validates the handle and return the found session index or -EINVAL |
| 594 | * we we don't have another free session index. |
| 595 | */ |
| 596 | static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p, |
Christian König | e522321 | 2016-07-01 22:19:25 +0200 | [diff] [blame] | 597 | uint32_t handle, uint32_t *allocated) |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 598 | { |
| 599 | unsigned i; |
| 600 | |
| 601 | /* validate the handle */ |
| 602 | for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) { |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 603 | if (atomic_read(&p->adev->vce.handles[i]) == handle) { |
| 604 | if (p->adev->vce.filp[i] != p->filp) { |
| 605 | DRM_ERROR("VCE handle collision detected!\n"); |
| 606 | return -EINVAL; |
| 607 | } |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 608 | return i; |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 609 | } |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 610 | } |
| 611 | |
| 612 | /* handle not found try to alloc a new one */ |
| 613 | for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) { |
| 614 | if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) { |
| 615 | p->adev->vce.filp[i] = p->filp; |
| 616 | p->adev->vce.img_size[i] = 0; |
Christian König | e522321 | 2016-07-01 22:19:25 +0200 | [diff] [blame] | 617 | *allocated |= 1 << i; |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 618 | return i; |
| 619 | } |
| 620 | } |
| 621 | |
| 622 | DRM_ERROR("No more free VCE handles!\n"); |
| 623 | return -EINVAL; |
| 624 | } |
| 625 | |
| 626 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 627 | * amdgpu_vce_cs_parse - parse and validate the command stream |
| 628 | * |
| 629 | * @p: parser context |
| 630 | * |
| 631 | */ |
| 632 | int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx) |
| 633 | { |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 634 | struct amdgpu_ib *ib = &p->job->ibs[ib_idx]; |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 635 | unsigned fb_idx = 0, bs_idx = 0; |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 636 | int session_idx = -1; |
Christian König | e522321 | 2016-07-01 22:19:25 +0200 | [diff] [blame] | 637 | uint32_t destroyed = 0; |
| 638 | uint32_t created = 0; |
| 639 | uint32_t allocated = 0; |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 640 | uint32_t tmp, handle = 0; |
| 641 | uint32_t *size = &tmp; |
Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 642 | int i, r, idx = 0; |
| 643 | |
| 644 | r = amdgpu_cs_sysvm_access_required(p); |
| 645 | if (r) |
| 646 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 647 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 648 | while (idx < ib->length_dw) { |
| 649 | uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx); |
| 650 | uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1); |
| 651 | |
| 652 | if ((len < 8) || (len & 3)) { |
| 653 | DRM_ERROR("invalid VCE command length (%d)!\n", len); |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 654 | r = -EINVAL; |
| 655 | goto out; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 656 | } |
| 657 | |
| 658 | switch (cmd) { |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 659 | case 0x00000001: /* session */ |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 660 | handle = amdgpu_get_ib_value(p, ib_idx, idx + 2); |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 661 | session_idx = amdgpu_vce_validate_handle(p, handle, |
| 662 | &allocated); |
Christian König | e522321 | 2016-07-01 22:19:25 +0200 | [diff] [blame] | 663 | if (session_idx < 0) { |
| 664 | r = session_idx; |
| 665 | goto out; |
| 666 | } |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 667 | size = &p->adev->vce.img_size[session_idx]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 668 | break; |
| 669 | |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 670 | case 0x00000002: /* task info */ |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 671 | fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6); |
| 672 | bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7); |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 673 | break; |
| 674 | |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 675 | case 0x01000001: /* create */ |
Christian König | e522321 | 2016-07-01 22:19:25 +0200 | [diff] [blame] | 676 | created |= 1 << session_idx; |
| 677 | if (destroyed & (1 << session_idx)) { |
| 678 | destroyed &= ~(1 << session_idx); |
| 679 | allocated |= 1 << session_idx; |
| 680 | |
| 681 | } else if (!(allocated & (1 << session_idx))) { |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 682 | DRM_ERROR("Handle already in use!\n"); |
| 683 | r = -EINVAL; |
| 684 | goto out; |
| 685 | } |
| 686 | |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 687 | *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) * |
| 688 | amdgpu_get_ib_value(p, ib_idx, idx + 10) * |
| 689 | 8 * 3 / 2; |
| 690 | break; |
| 691 | |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 692 | case 0x04000001: /* config extension */ |
| 693 | case 0x04000002: /* pic control */ |
| 694 | case 0x04000005: /* rate control */ |
| 695 | case 0x04000007: /* motion estimation */ |
| 696 | case 0x04000008: /* rdo */ |
| 697 | case 0x04000009: /* vui */ |
| 698 | case 0x05000002: /* auxiliary buffer */ |
Alex Deucher | 4f82778 | 2016-09-21 14:57:06 -0400 | [diff] [blame] | 699 | case 0x05000009: /* clock table */ |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 700 | break; |
| 701 | |
Alex Deucher | 5eeda8a | 2016-09-23 17:22:42 -0400 | [diff] [blame] | 702 | case 0x0500000c: /* hw config */ |
| 703 | switch (p->adev->asic_type) { |
| 704 | #ifdef CONFIG_DRM_AMDGPU_CIK |
| 705 | case CHIP_KAVERI: |
| 706 | case CHIP_MULLINS: |
| 707 | #endif |
| 708 | case CHIP_CARRIZO: |
| 709 | break; |
| 710 | default: |
| 711 | r = -EINVAL; |
| 712 | goto out; |
| 713 | } |
| 714 | break; |
| 715 | |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 716 | case 0x03000001: /* encode */ |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 717 | r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9, |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 718 | *size, 0); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 719 | if (r) |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 720 | goto out; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 721 | |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 722 | r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11, |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 723 | *size / 3, 0); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 724 | if (r) |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 725 | goto out; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 726 | break; |
| 727 | |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 728 | case 0x02000001: /* destroy */ |
Christian König | e522321 | 2016-07-01 22:19:25 +0200 | [diff] [blame] | 729 | destroyed |= 1 << session_idx; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 730 | break; |
| 731 | |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 732 | case 0x05000001: /* context buffer */ |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 733 | r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2, |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 734 | *size * 2, 0); |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 735 | if (r) |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 736 | goto out; |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 737 | break; |
| 738 | |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 739 | case 0x05000004: /* video bitstream buffer */ |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 740 | tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4); |
| 741 | r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2, |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 742 | tmp, bs_idx); |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 743 | if (r) |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 744 | goto out; |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 745 | break; |
| 746 | |
Christian König | 182830a | 2016-07-01 17:43:57 +0200 | [diff] [blame] | 747 | case 0x05000005: /* feedback buffer */ |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 748 | r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2, |
Christian König | dc78330 | 2015-06-12 14:16:20 +0200 | [diff] [blame] | 749 | 4096, fb_idx); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 750 | if (r) |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 751 | goto out; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 752 | break; |
| 753 | |
| 754 | default: |
| 755 | DRM_ERROR("invalid VCE command (0x%x)!\n", cmd); |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 756 | r = -EINVAL; |
| 757 | goto out; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 758 | } |
| 759 | |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 760 | if (session_idx == -1) { |
| 761 | DRM_ERROR("no session command at start of IB\n"); |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 762 | r = -EINVAL; |
| 763 | goto out; |
Christian König | f1689ec | 2015-06-11 20:56:18 +0200 | [diff] [blame] | 764 | } |
| 765 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 766 | idx += len / 4; |
| 767 | } |
| 768 | |
Christian König | e522321 | 2016-07-01 22:19:25 +0200 | [diff] [blame] | 769 | if (allocated & ~created) { |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 770 | DRM_ERROR("New session without create command!\n"); |
| 771 | r = -ENOENT; |
| 772 | } |
| 773 | |
| 774 | out: |
Christian König | e522321 | 2016-07-01 22:19:25 +0200 | [diff] [blame] | 775 | if (!r) { |
| 776 | /* No error, free all destroyed handle slots */ |
| 777 | tmp = destroyed; |
| 778 | } else { |
| 779 | /* Error during parsing, free all allocated handle slots */ |
| 780 | tmp = allocated; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 781 | } |
| 782 | |
Christian König | e522321 | 2016-07-01 22:19:25 +0200 | [diff] [blame] | 783 | for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) |
| 784 | if (tmp & (1 << i)) |
| 785 | atomic_set(&p->adev->vce.handles[i], 0); |
| 786 | |
Christian König | 2f4b936 | 2015-06-11 21:33:55 +0200 | [diff] [blame] | 787 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 788 | } |
| 789 | |
| 790 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 791 | * amdgpu_vce_ring_emit_ib - execute indirect buffer |
| 792 | * |
| 793 | * @ring: engine to use |
| 794 | * @ib: the IB to execute |
| 795 | * |
| 796 | */ |
Christian König | d88bf58 | 2016-05-06 17:50:03 +0200 | [diff] [blame] | 797 | void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib, |
| 798 | unsigned vm_id, bool ctx_switch) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 799 | { |
| 800 | amdgpu_ring_write(ring, VCE_CMD_IB); |
| 801 | amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr)); |
| 802 | amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr)); |
| 803 | amdgpu_ring_write(ring, ib->length_dw); |
| 804 | } |
| 805 | |
| 806 | /** |
| 807 | * amdgpu_vce_ring_emit_fence - add a fence command to the ring |
| 808 | * |
| 809 | * @ring: engine to use |
| 810 | * @fence: the fence |
| 811 | * |
| 812 | */ |
| 813 | void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq, |
Chunming Zhou | 890ee23 | 2015-06-01 14:35:03 +0800 | [diff] [blame] | 814 | unsigned flags) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 815 | { |
Chunming Zhou | 890ee23 | 2015-06-01 14:35:03 +0800 | [diff] [blame] | 816 | WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 817 | |
| 818 | amdgpu_ring_write(ring, VCE_CMD_FENCE); |
| 819 | amdgpu_ring_write(ring, addr); |
| 820 | amdgpu_ring_write(ring, upper_32_bits(addr)); |
| 821 | amdgpu_ring_write(ring, seq); |
| 822 | amdgpu_ring_write(ring, VCE_CMD_TRAP); |
| 823 | amdgpu_ring_write(ring, VCE_CMD_END); |
| 824 | } |
| 825 | |
Alex Deucher | a6f8d728 | 2016-09-16 11:01:26 -0400 | [diff] [blame] | 826 | unsigned amdgpu_vce_ring_get_emit_ib_size(struct amdgpu_ring *ring) |
| 827 | { |
| 828 | return |
| 829 | 4; /* amdgpu_vce_ring_emit_ib */ |
| 830 | } |
| 831 | |
| 832 | unsigned amdgpu_vce_ring_get_dma_frame_size(struct amdgpu_ring *ring) |
| 833 | { |
| 834 | return |
| 835 | 6; /* amdgpu_vce_ring_emit_fence x1 no user fence */ |
| 836 | } |
| 837 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 838 | /** |
| 839 | * amdgpu_vce_ring_test_ring - test if VCE ring is working |
| 840 | * |
| 841 | * @ring: the engine to test on |
| 842 | * |
| 843 | */ |
| 844 | int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring) |
| 845 | { |
| 846 | struct amdgpu_device *adev = ring->adev; |
| 847 | uint32_t rptr = amdgpu_ring_get_rptr(ring); |
| 848 | unsigned i; |
| 849 | int r; |
| 850 | |
Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 851 | r = amdgpu_ring_alloc(ring, 16); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 852 | if (r) { |
| 853 | DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n", |
| 854 | ring->idx, r); |
| 855 | return r; |
| 856 | } |
| 857 | amdgpu_ring_write(ring, VCE_CMD_END); |
Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 858 | amdgpu_ring_commit(ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 859 | |
| 860 | for (i = 0; i < adev->usec_timeout; i++) { |
| 861 | if (amdgpu_ring_get_rptr(ring) != rptr) |
| 862 | break; |
| 863 | DRM_UDELAY(1); |
| 864 | } |
| 865 | |
| 866 | if (i < adev->usec_timeout) { |
| 867 | DRM_INFO("ring test on %d succeeded in %d usecs\n", |
| 868 | ring->idx, i); |
| 869 | } else { |
| 870 | DRM_ERROR("amdgpu: ring %d test failed\n", |
| 871 | ring->idx); |
| 872 | r = -ETIMEDOUT; |
| 873 | } |
| 874 | |
| 875 | return r; |
| 876 | } |
| 877 | |
| 878 | /** |
| 879 | * amdgpu_vce_ring_test_ib - test if VCE IBs are working |
| 880 | * |
| 881 | * @ring: the engine to test on |
| 882 | * |
| 883 | */ |
Christian König | bbec97a | 2016-07-05 21:07:17 +0200 | [diff] [blame] | 884 | int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 885 | { |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 886 | struct dma_fence *fence = NULL; |
Christian König | bbec97a | 2016-07-05 21:07:17 +0200 | [diff] [blame] | 887 | long r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 888 | |
Alex Deucher | 6f0359f | 2016-08-24 17:15:33 -0400 | [diff] [blame] | 889 | /* skip vce ring1/2 ib test for now, since it's not reliable */ |
| 890 | if (ring != &ring->adev->vce.ring[0]) |
Leo Liu | 898e50d | 2015-09-04 15:08:55 -0400 | [diff] [blame] | 891 | return 0; |
| 892 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 893 | r = amdgpu_vce_get_create_msg(ring, 1, NULL); |
| 894 | if (r) { |
Christian König | bbec97a | 2016-07-05 21:07:17 +0200 | [diff] [blame] | 895 | DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 896 | goto error; |
| 897 | } |
| 898 | |
Christian König | 9f2ade3 | 2016-02-03 16:50:56 +0100 | [diff] [blame] | 899 | r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 900 | if (r) { |
Christian König | bbec97a | 2016-07-05 21:07:17 +0200 | [diff] [blame] | 901 | DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 902 | goto error; |
| 903 | } |
| 904 | |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 905 | r = dma_fence_wait_timeout(fence, false, timeout); |
Christian König | bbec97a | 2016-07-05 21:07:17 +0200 | [diff] [blame] | 906 | if (r == 0) { |
| 907 | DRM_ERROR("amdgpu: IB test timed out.\n"); |
| 908 | r = -ETIMEDOUT; |
| 909 | } else if (r < 0) { |
| 910 | DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 911 | } else { |
| 912 | DRM_INFO("ib test on ring %d succeeded\n", ring->idx); |
Christian König | bbec97a | 2016-07-05 21:07:17 +0200 | [diff] [blame] | 913 | r = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 914 | } |
| 915 | error: |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame^] | 916 | dma_fence_put(fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 917 | return r; |
| 918 | } |