Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 28 | #include "linux/string.h" |
| 29 | #include "linux/bitops.h" |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 30 | #include "drmP.h" |
| 31 | #include "drm.h" |
| 32 | #include "i915_drm.h" |
| 33 | #include "i915_drv.h" |
| 34 | |
| 35 | /** @file i915_gem_tiling.c |
| 36 | * |
| 37 | * Support for managing tiling state of buffer objects. |
| 38 | * |
| 39 | * The idea behind tiling is to increase cache hit rates by rearranging |
| 40 | * pixel data so that a group of pixel accesses are in the same cacheline. |
| 41 | * Performance improvement from doing this on the back/depth buffer are on |
| 42 | * the order of 30%. |
| 43 | * |
| 44 | * Intel architectures make this somewhat more complicated, though, by |
| 45 | * adjustments made to addressing of data when the memory is in interleaved |
| 46 | * mode (matched pairs of DIMMS) to improve memory bandwidth. |
| 47 | * For interleaved memory, the CPU sends every sequential 64 bytes |
| 48 | * to an alternate memory channel so it can get the bandwidth from both. |
| 49 | * |
| 50 | * The GPU also rearranges its accesses for increased bandwidth to interleaved |
| 51 | * memory, and it matches what the CPU does for non-tiled. However, when tiled |
| 52 | * it does it a little differently, since one walks addresses not just in the |
| 53 | * X direction but also Y. So, along with alternating channels when bit |
| 54 | * 6 of the address flips, it also alternates when other bits flip -- Bits 9 |
| 55 | * (every 512 bytes, an X tile scanline) and 10 (every two X tile scanlines) |
| 56 | * are common to both the 915 and 965-class hardware. |
| 57 | * |
| 58 | * The CPU also sometimes XORs in higher bits as well, to improve |
| 59 | * bandwidth doing strided access like we do so frequently in graphics. This |
| 60 | * is called "Channel XOR Randomization" in the MCH documentation. The result |
| 61 | * is that the CPU is XORing in either bit 11 or bit 17 to bit 6 of its address |
| 62 | * decode. |
| 63 | * |
| 64 | * All of this bit 6 XORing has an effect on our memory management, |
| 65 | * as we need to make sure that the 3d driver can correctly address object |
| 66 | * contents. |
| 67 | * |
| 68 | * If we don't have interleaved memory, all tiling is safe and no swizzling is |
| 69 | * required. |
| 70 | * |
| 71 | * When bit 17 is XORed in, we simply refuse to tile at all. Bit |
| 72 | * 17 is not just a page offset, so as we page an objet out and back in, |
| 73 | * individual pages in it will have different bit 17 addresses, resulting in |
| 74 | * each 64 bytes being swapped with its neighbor! |
| 75 | * |
| 76 | * Otherwise, if interleaved, we have to tell the 3d driver what the address |
| 77 | * swizzling it needs to do is, since it's writing with the CPU to the pages |
| 78 | * (bit 6 and potentially bit 11 XORed in), and the GPU is reading from the |
| 79 | * pages (bit 6, 9, and 10 XORed in), resulting in a cumulative bit swizzling |
| 80 | * required by the CPU of XORing in bit 6, 9, 10, and potentially 11, in order |
| 81 | * to match what the GPU expects. |
| 82 | */ |
| 83 | |
| 84 | /** |
| 85 | * Detects bit 6 swizzling of address lookup between IGD access and CPU |
| 86 | * access through main memory. |
| 87 | */ |
| 88 | void |
| 89 | i915_gem_detect_bit_6_swizzle(struct drm_device *dev) |
| 90 | { |
| 91 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 92 | uint32_t swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN; |
| 93 | uint32_t swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN; |
| 94 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 95 | if (IS_IRONLAKE(dev)) { |
| 96 | /* On Ironlake whatever DRAM config, GPU always do |
Zhenyu Wang | 553bd14 | 2009-09-02 10:57:52 +0800 | [diff] [blame] | 97 | * same swizzling setup. |
| 98 | */ |
| 99 | swizzle_x = I915_BIT_6_SWIZZLE_9_10; |
| 100 | swizzle_y = I915_BIT_6_SWIZZLE_9; |
| 101 | } else if (!IS_I9XX(dev)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 102 | /* As far as we know, the 865 doesn't have these bit 6 |
| 103 | * swizzling issues. |
| 104 | */ |
| 105 | swizzle_x = I915_BIT_6_SWIZZLE_NONE; |
| 106 | swizzle_y = I915_BIT_6_SWIZZLE_NONE; |
Eric Anholt | 568d9a8 | 2009-03-12 16:27:11 -0700 | [diff] [blame] | 107 | } else if (IS_MOBILE(dev)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 108 | uint32_t dcc; |
| 109 | |
Eric Anholt | 568d9a8 | 2009-03-12 16:27:11 -0700 | [diff] [blame] | 110 | /* On mobile 9xx chipsets, channel interleave by the CPU is |
| 111 | * determined by DCC. For single-channel, neither the CPU |
| 112 | * nor the GPU do swizzling. For dual channel interleaved, |
| 113 | * the GPU's interleave is bit 9 and 10 for X tiled, and bit |
| 114 | * 9 for Y tiled. The CPU's interleave is independent, and |
| 115 | * can be based on either bit 11 (haven't seen this yet) or |
| 116 | * bit 17 (common). |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 117 | */ |
| 118 | dcc = I915_READ(DCC); |
| 119 | switch (dcc & DCC_ADDRESSING_MODE_MASK) { |
| 120 | case DCC_ADDRESSING_MODE_SINGLE_CHANNEL: |
| 121 | case DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC: |
| 122 | swizzle_x = I915_BIT_6_SWIZZLE_NONE; |
| 123 | swizzle_y = I915_BIT_6_SWIZZLE_NONE; |
| 124 | break; |
| 125 | case DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED: |
Eric Anholt | 568d9a8 | 2009-03-12 16:27:11 -0700 | [diff] [blame] | 126 | if (dcc & DCC_CHANNEL_XOR_DISABLE) { |
| 127 | /* This is the base swizzling by the GPU for |
| 128 | * tiled buffers. |
| 129 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 130 | swizzle_x = I915_BIT_6_SWIZZLE_9_10; |
| 131 | swizzle_y = I915_BIT_6_SWIZZLE_9; |
Eric Anholt | 568d9a8 | 2009-03-12 16:27:11 -0700 | [diff] [blame] | 132 | } else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) { |
| 133 | /* Bit 11 swizzling by the CPU in addition. */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 134 | swizzle_x = I915_BIT_6_SWIZZLE_9_10_11; |
| 135 | swizzle_y = I915_BIT_6_SWIZZLE_9_11; |
| 136 | } else { |
Eric Anholt | 568d9a8 | 2009-03-12 16:27:11 -0700 | [diff] [blame] | 137 | /* Bit 17 swizzling by the CPU in addition. */ |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 138 | swizzle_x = I915_BIT_6_SWIZZLE_9_10_17; |
| 139 | swizzle_y = I915_BIT_6_SWIZZLE_9_17; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 140 | } |
| 141 | break; |
| 142 | } |
| 143 | if (dcc == 0xffffffff) { |
| 144 | DRM_ERROR("Couldn't read from MCHBAR. " |
| 145 | "Disabling tiling.\n"); |
| 146 | swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN; |
| 147 | swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN; |
| 148 | } |
| 149 | } else { |
| 150 | /* The 965, G33, and newer, have a very flexible memory |
| 151 | * configuration. It will enable dual-channel mode |
| 152 | * (interleaving) on as much memory as it can, and the GPU |
| 153 | * will additionally sometimes enable different bit 6 |
| 154 | * swizzling for tiled objects from the CPU. |
| 155 | * |
| 156 | * Here's what I found on the G965: |
| 157 | * slot fill memory size swizzling |
| 158 | * 0A 0B 1A 1B 1-ch 2-ch |
| 159 | * 512 0 0 0 512 0 O |
| 160 | * 512 0 512 0 16 1008 X |
| 161 | * 512 0 0 512 16 1008 X |
| 162 | * 0 512 0 512 16 1008 X |
| 163 | * 1024 1024 1024 0 2048 1024 O |
| 164 | * |
| 165 | * We could probably detect this based on either the DRB |
| 166 | * matching, which was the case for the swizzling required in |
| 167 | * the table above, or from the 1-ch value being less than |
| 168 | * the minimum size of a rank. |
| 169 | */ |
| 170 | if (I915_READ16(C0DRB3) != I915_READ16(C1DRB3)) { |
| 171 | swizzle_x = I915_BIT_6_SWIZZLE_NONE; |
| 172 | swizzle_y = I915_BIT_6_SWIZZLE_NONE; |
| 173 | } else { |
| 174 | swizzle_x = I915_BIT_6_SWIZZLE_9_10; |
| 175 | swizzle_y = I915_BIT_6_SWIZZLE_9; |
| 176 | } |
| 177 | } |
| 178 | |
| 179 | dev_priv->mm.bit_6_swizzle_x = swizzle_x; |
| 180 | dev_priv->mm.bit_6_swizzle_y = swizzle_y; |
| 181 | } |
| 182 | |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 183 | |
| 184 | /** |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 185 | * Returns whether an object is currently fenceable. If not, it may need |
| 186 | * to be unbound and have its pitch adjusted. |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 187 | */ |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 188 | bool |
| 189 | i915_obj_fenceable(struct drm_device *dev, struct drm_gem_object *obj) |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 190 | { |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 191 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 192 | |
| 193 | if (IS_I965G(dev)) { |
| 194 | /* The 965 can have fences at any page boundary. */ |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 195 | if (obj->size & 4095) |
| 196 | return false; |
| 197 | return true; |
| 198 | } else if (IS_I9XX(dev)) { |
| 199 | if (obj_priv->gtt_offset & ~I915_FENCE_START_MASK) |
| 200 | return false; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 201 | } else { |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 202 | if (obj_priv->gtt_offset & ~I830_FENCE_START_MASK) |
| 203 | return false; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 204 | } |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 205 | |
| 206 | /* Power of two sized... */ |
| 207 | if (obj->size & (obj->size - 1)) |
| 208 | return false; |
| 209 | |
| 210 | /* Objects must be size aligned as well */ |
| 211 | if (obj_priv->gtt_offset & (obj->size - 1)) |
| 212 | return false; |
| 213 | return true; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 214 | } |
| 215 | |
| 216 | /* Check pitch constriants for all chips & tiling formats */ |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 217 | bool |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 218 | i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode) |
| 219 | { |
| 220 | int tile_width; |
| 221 | |
| 222 | /* Linear is always fine */ |
| 223 | if (tiling_mode == I915_TILING_NONE) |
| 224 | return true; |
| 225 | |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 226 | if (!IS_I9XX(dev) || |
| 227 | (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))) |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 228 | tile_width = 128; |
| 229 | else |
| 230 | tile_width = 512; |
| 231 | |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 232 | /* check maximum stride & object size */ |
| 233 | if (IS_I965G(dev)) { |
| 234 | /* i965 stores the end address of the gtt mapping in the fence |
| 235 | * reg, so dont bother to check the size */ |
| 236 | if (stride / 128 > I965_FENCE_MAX_PITCH_VAL) |
| 237 | return false; |
| 238 | } else if (IS_I9XX(dev)) { |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 239 | uint32_t pitch_val = ffs(stride / tile_width) - 1; |
| 240 | |
| 241 | /* XXX: For Y tiling, FENCE_MAX_PITCH_VAL is actually 6 (8KB) |
| 242 | * instead of 4 (2KB) on 945s. |
| 243 | */ |
| 244 | if (pitch_val > I915_FENCE_MAX_PITCH_VAL || |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 245 | size > (I830_FENCE_MAX_SIZE_VAL << 20)) |
| 246 | return false; |
| 247 | } else { |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 248 | uint32_t pitch_val = ffs(stride / tile_width) - 1; |
| 249 | |
| 250 | if (pitch_val > I830_FENCE_MAX_PITCH_VAL || |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 251 | size > (I830_FENCE_MAX_SIZE_VAL << 19)) |
| 252 | return false; |
| 253 | } |
| 254 | |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 255 | /* 965+ just needs multiples of tile width */ |
| 256 | if (IS_I965G(dev)) { |
| 257 | if (stride & (tile_width - 1)) |
| 258 | return false; |
| 259 | return true; |
| 260 | } |
| 261 | |
| 262 | /* Pre-965 needs power of two tile widths */ |
| 263 | if (stride < tile_width) |
| 264 | return false; |
| 265 | |
| 266 | if (stride & (stride - 1)) |
| 267 | return false; |
| 268 | |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 269 | return true; |
| 270 | } |
| 271 | |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 272 | static bool |
| 273 | i915_gem_object_fence_offset_ok(struct drm_gem_object *obj, int tiling_mode) |
| 274 | { |
| 275 | struct drm_device *dev = obj->dev; |
| 276 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 277 | |
| 278 | if (obj_priv->gtt_space == NULL) |
| 279 | return true; |
| 280 | |
| 281 | if (tiling_mode == I915_TILING_NONE) |
| 282 | return true; |
| 283 | |
| 284 | if (!IS_I965G(dev)) { |
| 285 | if (obj_priv->gtt_offset & (obj->size - 1)) |
| 286 | return false; |
| 287 | if (IS_I9XX(dev)) { |
| 288 | if (obj_priv->gtt_offset & ~I915_FENCE_START_MASK) |
| 289 | return false; |
| 290 | } else { |
| 291 | if (obj_priv->gtt_offset & ~I830_FENCE_START_MASK) |
| 292 | return false; |
| 293 | } |
| 294 | } |
| 295 | |
| 296 | return true; |
| 297 | } |
| 298 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 299 | /** |
| 300 | * Sets the tiling mode of an object, returning the required swizzling of |
| 301 | * bit 6 of addresses in the object. |
| 302 | */ |
| 303 | int |
| 304 | i915_gem_set_tiling(struct drm_device *dev, void *data, |
| 305 | struct drm_file *file_priv) |
| 306 | { |
| 307 | struct drm_i915_gem_set_tiling *args = data; |
| 308 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 309 | struct drm_gem_object *obj; |
| 310 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 311 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 312 | |
| 313 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 314 | if (obj == NULL) |
| 315 | return -EINVAL; |
| 316 | obj_priv = obj->driver_private; |
| 317 | |
Chris Wilson | 72daad4 | 2009-01-30 21:10:22 +0000 | [diff] [blame] | 318 | if (!i915_tiling_ok(dev, args->stride, obj->size, args->tiling_mode)) { |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 319 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 72daad4 | 2009-01-30 21:10:22 +0000 | [diff] [blame] | 320 | drm_gem_object_unreference(obj); |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 321 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 322 | return -EINVAL; |
Chris Wilson | 72daad4 | 2009-01-30 21:10:22 +0000 | [diff] [blame] | 323 | } |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 324 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 325 | if (args->tiling_mode == I915_TILING_NONE) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 326 | args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE; |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 327 | args->stride = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 328 | } else { |
| 329 | if (args->tiling_mode == I915_TILING_X) |
| 330 | args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x; |
| 331 | else |
| 332 | args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 333 | |
| 334 | /* Hide bit 17 swizzling from the user. This prevents old Mesa |
| 335 | * from aborting the application on sw fallbacks to bit 17, |
| 336 | * and we use the pread/pwrite bit17 paths to swizzle for it. |
| 337 | * If there was a user that was relying on the swizzle |
| 338 | * information for drm_intel_bo_map()ed reads/writes this would |
| 339 | * break it, but we don't have any of those. |
| 340 | */ |
| 341 | if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17) |
| 342 | args->swizzle_mode = I915_BIT_6_SWIZZLE_9; |
| 343 | if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17) |
| 344 | args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10; |
| 345 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 346 | /* If we can't handle the swizzling, make it untiled. */ |
| 347 | if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) { |
| 348 | args->tiling_mode = I915_TILING_NONE; |
| 349 | args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE; |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 350 | args->stride = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 351 | } |
| 352 | } |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 353 | |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 354 | mutex_lock(&dev->struct_mutex); |
| 355 | if (args->tiling_mode != obj_priv->tiling_mode || |
| 356 | args->stride != obj_priv->stride) { |
| 357 | /* We need to rebind the object if its current allocation |
| 358 | * no longer meets the alignment restrictions for its new |
| 359 | * tiling mode. Otherwise we can just leave it alone, but |
| 360 | * need to ensure that any fence register is cleared. |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 361 | */ |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 362 | if (!i915_gem_object_fence_offset_ok(obj, args->tiling_mode)) |
| 363 | ret = i915_gem_object_unbind(obj); |
| 364 | else |
| 365 | ret = i915_gem_object_put_fence_reg(obj); |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 366 | if (ret != 0) { |
| 367 | WARN(ret != -ERESTARTSYS, |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 368 | "failed to reset object for tiling switch"); |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 369 | args->tiling_mode = obj_priv->tiling_mode; |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 370 | args->stride = obj_priv->stride; |
| 371 | goto err; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 372 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 373 | |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 374 | obj_priv->tiling_mode = args->tiling_mode; |
| 375 | obj_priv->stride = args->stride; |
| 376 | } |
| 377 | err: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 378 | drm_gem_object_unreference(obj); |
Chris Wilson | d687310 | 2009-02-08 19:07:51 +0000 | [diff] [blame] | 379 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 380 | |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 381 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 382 | } |
| 383 | |
| 384 | /** |
| 385 | * Returns the current tiling mode and required bit 6 swizzling for the object. |
| 386 | */ |
| 387 | int |
| 388 | i915_gem_get_tiling(struct drm_device *dev, void *data, |
| 389 | struct drm_file *file_priv) |
| 390 | { |
| 391 | struct drm_i915_gem_get_tiling *args = data; |
| 392 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 393 | struct drm_gem_object *obj; |
| 394 | struct drm_i915_gem_object *obj_priv; |
| 395 | |
| 396 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 397 | if (obj == NULL) |
| 398 | return -EINVAL; |
| 399 | obj_priv = obj->driver_private; |
| 400 | |
| 401 | mutex_lock(&dev->struct_mutex); |
| 402 | |
| 403 | args->tiling_mode = obj_priv->tiling_mode; |
| 404 | switch (obj_priv->tiling_mode) { |
| 405 | case I915_TILING_X: |
| 406 | args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x; |
| 407 | break; |
| 408 | case I915_TILING_Y: |
| 409 | args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y; |
| 410 | break; |
| 411 | case I915_TILING_NONE: |
| 412 | args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE; |
| 413 | break; |
| 414 | default: |
| 415 | DRM_ERROR("unknown tiling mode\n"); |
| 416 | } |
| 417 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 418 | /* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */ |
| 419 | if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17) |
| 420 | args->swizzle_mode = I915_BIT_6_SWIZZLE_9; |
| 421 | if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17) |
| 422 | args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10; |
| 423 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 424 | drm_gem_object_unreference(obj); |
Chris Wilson | d687310 | 2009-02-08 19:07:51 +0000 | [diff] [blame] | 425 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 426 | |
| 427 | return 0; |
| 428 | } |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 429 | |
| 430 | /** |
| 431 | * Swap every 64 bytes of this page around, to account for it having a new |
| 432 | * bit 17 of its physical address and therefore being interpreted differently |
| 433 | * by the GPU. |
| 434 | */ |
| 435 | static int |
| 436 | i915_gem_swizzle_page(struct page *page) |
| 437 | { |
| 438 | char *vaddr; |
| 439 | int i; |
| 440 | char temp[64]; |
| 441 | |
| 442 | vaddr = kmap(page); |
| 443 | if (vaddr == NULL) |
| 444 | return -ENOMEM; |
| 445 | |
| 446 | for (i = 0; i < PAGE_SIZE; i += 128) { |
| 447 | memcpy(temp, &vaddr[i], 64); |
| 448 | memcpy(&vaddr[i], &vaddr[i + 64], 64); |
| 449 | memcpy(&vaddr[i + 64], temp, 64); |
| 450 | } |
| 451 | |
| 452 | kunmap(page); |
| 453 | |
| 454 | return 0; |
| 455 | } |
| 456 | |
| 457 | void |
| 458 | i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj) |
| 459 | { |
| 460 | struct drm_device *dev = obj->dev; |
| 461 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 462 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 463 | int page_count = obj->size >> PAGE_SHIFT; |
| 464 | int i; |
| 465 | |
| 466 | if (dev_priv->mm.bit_6_swizzle_x != I915_BIT_6_SWIZZLE_9_10_17) |
| 467 | return; |
| 468 | |
| 469 | if (obj_priv->bit_17 == NULL) |
| 470 | return; |
| 471 | |
| 472 | for (i = 0; i < page_count; i++) { |
| 473 | char new_bit_17 = page_to_phys(obj_priv->pages[i]) >> 17; |
| 474 | if ((new_bit_17 & 0x1) != |
| 475 | (test_bit(i, obj_priv->bit_17) != 0)) { |
| 476 | int ret = i915_gem_swizzle_page(obj_priv->pages[i]); |
| 477 | if (ret != 0) { |
| 478 | DRM_ERROR("Failed to swizzle page\n"); |
| 479 | return; |
| 480 | } |
| 481 | set_page_dirty(obj_priv->pages[i]); |
| 482 | } |
| 483 | } |
| 484 | } |
| 485 | |
| 486 | void |
| 487 | i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj) |
| 488 | { |
| 489 | struct drm_device *dev = obj->dev; |
| 490 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 491 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 492 | int page_count = obj->size >> PAGE_SHIFT; |
| 493 | int i; |
| 494 | |
| 495 | if (dev_priv->mm.bit_6_swizzle_x != I915_BIT_6_SWIZZLE_9_10_17) |
| 496 | return; |
| 497 | |
| 498 | if (obj_priv->bit_17 == NULL) { |
| 499 | obj_priv->bit_17 = kmalloc(BITS_TO_LONGS(page_count) * |
| 500 | sizeof(long), GFP_KERNEL); |
| 501 | if (obj_priv->bit_17 == NULL) { |
| 502 | DRM_ERROR("Failed to allocate memory for bit 17 " |
| 503 | "record\n"); |
| 504 | return; |
| 505 | } |
| 506 | } |
| 507 | |
| 508 | for (i = 0; i < page_count; i++) { |
| 509 | if (page_to_phys(obj_priv->pages[i]) & (1 << 17)) |
| 510 | __set_bit(i, obj_priv->bit_17); |
| 511 | else |
| 512 | __clear_bit(i, obj_priv->bit_17); |
| 513 | } |
| 514 | } |